

# SPICE Device Model Si7148DP

### **Vishay Siliconix**

## N-Channel 75-V (D-S) MOSFET

#### **CHARACTERISTICS**

- N-Channel Vertical DMOS
- Macro Model (Subcircuit Model)
- Level 3 MOS

- Apply for both Linear and Switching Application
- Accurate over the -55 to 125°C Temperature Range
- Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics

#### **DESCRIPTION**

The attached spice model describes the typical electrical characteristics of the n-channel vertical DMOS. The subcircuit model is extracted and optimized over the -55 to  $125^{\circ}$ C temperature ranges under the pulsed 0-V to 10-V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.

A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched  $C_{gd}$  model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.

#### SUBCIRCUIT MODEL SCHEMATIC



This document is intended as a SPICE modeling guideline and does not constitute a commercial product data sheet. Designers should refer to the appropriate data sheet of the same number for guaranteed specification limits.

## **SPICE Device Model Si7148DP**

## Vishay Siliconix



| SPECIFICATIONS (T <sub>J</sub> = 25°C UNLESS OTHERWISE NOTED) |                     |                                                                  |                   |                  |      |
|---------------------------------------------------------------|---------------------|------------------------------------------------------------------|-------------------|------------------|------|
| Parameter                                                     | Symbol              | Test Condition                                                   | Simulated<br>Data | Measured<br>Data | Unit |
| Static                                                        |                     |                                                                  |                   |                  |      |
| Gate Threshold Voltage                                        | $V_{GS(th)}$        | $V_{DS} = V_{GS}, I_D = 250 \mu A$                               | 1.6               | 2                | V    |
| On-State Drain Current <sup>a</sup>                           | I <sub>D(on)</sub>  | $V_{DS} \ge 5 \text{ V}, V_{GS} = 10 \text{ V}$                  | 522               |                  | Α    |
| Drain-Source On-State Resistance <sup>a</sup>                 | r <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 15 A                    | 0.0091            | 0.0091           | Ω    |
|                                                               |                     | $V_{GS} = 4.5 \text{ V}, I_D = 13.5 \text{ A}$                   | 0.012             | 0.012            |      |
| Forward Transconductance <sup>a</sup>                         | g <sub>fs</sub>     | $V_{DS} = 15 \text{ V}, I_D = 15 \text{ A}$                      | 18                | 60               | S    |
| Diode Forward Voltage <sup>a</sup>                            | $V_{SD}$            | $I_{S} = 38 \text{ A}, V_{GS} = 0 \text{ V}$                     | 0.77              | 0.82             | V    |
| Dynamic <sup>b</sup>                                          |                     |                                                                  |                   |                  |      |
| Input Capacitance                                             | C <sub>iss</sub>    | $V_{DS} = 35 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHZ}$ | 3600              | 2900             | pF   |
| Output Capacitance                                            | $C_{oss}$           |                                                                  | 406               | 370              |      |
| Reverse Transfer Capacitance                                  | $C_{rss}$           |                                                                  | 165               | 196              |      |
| Total Gate Charge                                             | $Q_g$               | $V_{DS}$ = 38 V, $V_{GS}$ = 10 V, $I_{D}$ = 15 A                 | 58                | 68               | nC   |
|                                                               |                     | $V_{DS}$ = 38 V, $V_{GS}$ = 4.5 V, $I_{D}$ = 15 A                | 26                | 33               |      |
| Gate-Source Charge                                            | $Q_{gs}$            |                                                                  | 9.5               | 9.5              |      |
| Gate-Drain Charge                                             | $Q_{gd}$            |                                                                  | 16.8              | 16.8             |      |

- Notes a. Pulse test; pulse width  $\leq$  300  $\mu s,$  duty cycle  $\leq$  2%. b. Guaranteed by design, not subject to production testing.



## SPICE Device Model Si7148DP Vishay Siliconix

#### COMPARISON OF MODEL WITH MEASURED DATA (TJ=25°C UNLESS OTHERWISE NOTED)













Note: Dots and squares represent measured data