# 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface 


#### Abstract

General Description The MAX1265/MAX1267 low-power, 12-bit analog-todigital converters (ADCs) feature a successive-approximation ADC, automatic power-down, fast wake-up $(2 \mu \mathrm{~s})$, an on-chip clock, +2.5 V internal reference, and a high-speed 12-bit parallel interface. They operate with a single +2.7 V to +3.6 V analog supply. Power consumption is only 5.4 mW at the maximum sampling rate of 265 ksps . Two software-selectable power-down modes enable the MAX1265/MAX1267 to be shut down between conversions; accessing the parallel interface returns them to normal operation. Powering down between conversions can reduce supply current below $10 \mu \mathrm{~A}$ at lower sampling rates. Both devices offer software-configurable analog inputs for unipolar/bipolar and single-ended/pseudo-differential operation. In single-ended mode, the MAX1265 has six input channels and the MAX1267 has two (three input channels and one input channel, respectively, when in pseudo-differential mode). Excellent dynamic performance and low power, combined with ease of use and small package size, make these converters ideal for battery-powered and dataacquisition applications or for other circuits with demanding power-consumption and space requirements. The MAX1265 is offered in a 28-pin QSOP package, while the MAX1267 comes in a 24-pin QSOP. For pin-compatible $+5 \mathrm{~V}, 12$-bit versions, refer to the MAX1266/MAX1268 data sheet.


|  | Applications |
| :--- | :--- |
| Industrial Control Systems | Data Logging |
| Energy Management | Patient Monitoring |
| Data-Acquisition Systems | Touch Screens |

Ordering Information

| PART | TEMP RANGE | PIN-PACKAGE | INL <br> (LSB) |
| :--- | ---: | :--- | :---: |
| MAX1265ACEI | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 28 QSOP | $\pm 0.5$ |
| MAX1265BCEI | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 28 QSOP | $\pm 1$ |
| MAX1265AEEI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 QSOP | $\pm 0.5$ |
| MAX1265BEEI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 QSOP | $\pm 1$ |
| MAX1267ACEG | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 24 QSOP | $\pm 0.5$ |
| MAX1267BCEG | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 24 QSOP | $\pm 1$ |
| MAX1267AEEG | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 QSOP | $\pm 0.5$ |
| MAX1267BEEG | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 QSOP | $\pm 1$ |

Features

- 12-Bit Resolution, $\pm 0.5$ LSB Linearity
- +3V Single-Supply Operation
- Internal +2.5V Reference
- Software-Configurable Analog Input Multiplexer

6-Channel Single Ended/
3-Channel Pseudo Differential (MAX1265)
2-Channel Single Ended/
1-Channel Pseudo Differential (MAX1267)

- Software-Configurable Unipolar/Bipolar

Analog Inputs

- Low Current
1.9mA (265ksps)
1.0mA (100ksps)

400رA (10ksps)
$2 \mu \mathrm{~A}$ (Shutdown)

- Internal 3MHz Full-Power Bandwidth Track/Hold
- Parallel 12-Bit Interface
- Small Footprint

28-Pin QSOP (MAX1265)
24-Pin QSOP (MAX1267)
Pin Configurations


Typical Operating Circuits appear at end of data sheet.

# 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface 

## ABSOLUTE MAXIMUM RATINGS

VDD to GND<br><br>CH0-CH5, COM to GND ............................-0.3V to (VDD +0.3 V )<br>REF, REFADJ to GND.<br>$\qquad$ - 3 V<br>Digital Inputs to GND<br>$\qquad$<br>$(\mathrm{VDD}+0.3 \mathrm{~V})$ -0.3 V to +6 V<br>Digital Outputs (D0-D11, $\overline{\mathrm{INT}}$ ) to GND.......-0.3V to (VDD +0.3 V )<br>Continuous Power Dissipation ( $\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ )<br>24-Pin QSOP (derate $9.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ ).......... 762 mW

28-Pin QSOP (derate $8.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ ).......... 667 mW Operating Temperature Ranges
MAX1265_C__/MAX1267_C_ $\qquad$ ... $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ MAX1265_E__/MAX1267_E $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Storage Temperature Range ............................ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Lead Temperature (soldering, 10s) $+300^{\circ} \mathrm{C}$

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$\left(V_{D D}=+2.7 \mathrm{~V}\right.$ to $+3.6 \mathrm{~V}, \mathrm{COM}=\mathrm{GND}, \mathrm{REFADJ}=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{REF}}=+2.5 \mathrm{~V}, 4.7 \mu \mathrm{~F}$ capacitor at REF pin, fCLK $=4.8 \mathrm{MHz}(50 \%$ duty cycle $)$, $T_{A}=T_{\text {MIN }}$ to $T_{\text {MAX }}$, unless otherwise noted. Typical values are at $T_{A}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC ACCURACY (Note 1) |  |  |  |  |  |  |
| Resolution | RES |  | 12 |  |  | Bits |
| Relative Accuracy (Note 2) | INL | MAX126_A |  |  | $\pm 0.5$ | LSB |
|  |  | MAX126_B |  |  | $\pm 1$ |  |
| Differential Nonlinearity | DNL | No missing codes overtemperature |  |  | $\pm 1$ | LSB |
| Offset Error |  |  |  |  | $\pm 4$ | LSB |
| Gain Error |  | (Note 3) |  |  | $\pm 4$ | LSB |
| Gain Temperature Coefficient |  |  |  | $\pm 2.0$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Channel-to-Channel Offset Matching |  |  |  | $\pm 0.2$ |  | LSB |
| DYNAMIC SPECIFICATIONS (fin(sine-wave) $=50 \mathrm{kHz}, \mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}_{\text {P-P, }}$ 265ksps, external fCLK $=4.8 \mathrm{MHz}$, bipolar input mode) |  |  |  |  |  |  |
| Signal-to-Noise Plus Distortion | SINAD |  | 67 | 70 |  | dB |
| Total Harmonic Distortion (Including 5th-Order Harmonic) | THD |  |  |  | -78 | dB |
| Spurious-Free Dynamic Range | SFDR |  | 80 |  |  | dB |
| Intermodulation Distortion | IMD | $\mathrm{f}_{\mathrm{I} 1} 1=49 \mathrm{kHz}, \mathrm{f} / \mathrm{N} 2=52 \mathrm{kHz}$ |  | 76 |  | dB |
| Channel-to-Channel Crosstalk |  | $\mathrm{fin}=125 \mathrm{kHz}$ (Note 4) |  | -78 |  | dB |
| Full-Linear Bandwidth |  | SINAD > 68dB |  | 250 |  | kHz |
| Full-Power Bandwidth |  | -3dB rolloff |  | 3 |  | MHz |
| CONVERSION RATE |  |  |  |  |  |  |
| Conversion Time (Note 5) | tCONV | External clock mode | 3.3 |  |  | $\mu \mathrm{s}$ |
|  |  | External acquisition/internal clock mode | 2.5 | 3.0 | 3.5 |  |
|  |  | Internal acquisition/internal clock mode | 3.2 | 3.6 | 4.1 |  |
| Track/Hold Acquisition Time | tACQ |  |  |  | 625 | ns |
| Aperture Delay |  | External acquisition or external clock mode |  | 50 |  | ns |
| Aperture Jitter |  | External acquisition or external clock mode |  | <50 |  | ps |
|  |  | Internal acquisition/internal clock mode |  | <200 |  |  |
| External Clock Frequency | fCLK |  | 0.1 |  | 4.8 | MHz |
| Duty Cycle |  |  | 30 |  | 70 | \% |

# 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface 

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{D D}=+2.7 \mathrm{~V}\right.$ to $+3.6 \mathrm{~V}, \mathrm{COM}=\mathrm{GND}, \mathrm{REFADJ}=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{REF}}=+2.5 \mathrm{~V}, 4.7 \mu \mathrm{~F}$ capacitor at REF pin, fcLK $=4.8 \mathrm{MHz}(50 \%$ duty cycle), $\mathrm{T}_{A}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG INPUTS |  |  |  |  |  |  |  |
| Analog Input Voltage Range Single Ended and Differential (Note 6) | VIN | Unipolar, $\mathrm{V}_{\mathrm{COM}}=0$ <br> bipolar, $\mathrm{V}_{\text {COM }}=\mathrm{V}_{\text {REF }} / 2$ |  | $\begin{gathered} 0 \\ -V_{R E F} / 2 \end{gathered}$ |  | $\begin{gathered} V_{R E F} \\ +V_{R E F / 2} \end{gathered}$ | V |
| Multiplexer Leakage Current |  | On-/off-leakage current, $\mathrm{V}^{\text {IN }}=0$ or $\mathrm{V}_{\mathrm{DD}}$ |  |  | $\pm 0.01$ | $\pm 1$ | $\mu \mathrm{A}$ |
| Input Capacitance | $\mathrm{CIN}_{\text {N }}$ |  |  |  | 12 |  | pF |
| INTERNAL REFERENCE |  |  |  |  |  |  |  |
| REF Output Voltage |  |  |  | 2.49 | 2.5 | 2.51 | V |
| REF Short-Circuit Current |  |  |  |  | 15 |  | mA |
| REF Temperature Coefficient | TCREF |  |  |  | $\pm 20$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| REFADJ Input Range |  | For small adjustments |  |  | $\pm 100$ |  | mV |
| REFADJ High Threshold |  | To power down the internal reference |  | $\mathrm{V}_{\mathrm{DD}}-1$ |  |  | V |
| Load Regulation (Note 7) |  | 0 to 0.5 mA output load |  | 0.2 |  |  | $\mathrm{mV} / \mathrm{mA}$ |
| Capacitive Bypass at REFADJ |  |  |  |  | 0.01 | 1 | $\mu \mathrm{F}$ |
| Capacitive Bypass at REF |  |  |  | 4.7 |  | 10 | $\mu \mathrm{F}$ |
| EXTERNAL REFERENCE AT REF |  |  |  |  |  |  |  |
| REF Input Voltage Range | $V_{\text {ReF }}$ |  |  | 1.0 |  | $\begin{aligned} & V_{D D}+ \\ & 50 \mathrm{mV} \end{aligned}$ | V |
| REF Input Current | IREF | $\mathrm{V}_{\text {REF }}=2.5 \mathrm{~V}$, fSAMPLE $=265 \mathrm{ksps}$ |  |  | 200 | 300 | $\mu \mathrm{A}$ |
|  |  | Shutdown mode |  |  |  | 2 |  |
| DIGITAL INPUTS AND OUTPUTS |  |  |  |  |  |  |  |
| Input Voltage High | $\mathrm{V}_{\mathrm{IH}}$ |  |  | 2.0 |  |  | V |
| Input Voltage Low | VIL |  |  |  |  | 0.8 | V |
| Input Hysteresis | VHYS |  |  |  | 200 |  | mV |
| Input Leakage Current | In | $\mathrm{V}_{\text {IN }}=0$ or $\mathrm{V}_{\mathrm{DD}}$ |  |  | $\pm 0.1$ | $\pm 1$ | $\mu \mathrm{A}$ |
| Input Capacitance | Cin |  |  |  | 15 |  | pF |
| Output Voltage Low | VOL | $\mathrm{ISINK}=1.6 \mathrm{~mA}$ |  |  |  | 0.4 | V |
| Output Voltage High | VOH | ISOURCE $=1 \mathrm{~mA}$ |  | VDD - 0.5 |  |  | V |
| Tri-State Leakage Current | Ileakage | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}}$ |  |  | $\pm 0.1$ | $\pm 1$ | $\mu \mathrm{A}$ |
| Tri-State Output Capacitance | Cout | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}}$ |  |  | 15 |  | pF |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |
| Analog Supply Voltage | VDD |  |  | 2.7 |  | 3.6 | V |
| Positive Supply Current | IDD | Operating mode, fSAMPLE $=265 \mathrm{ksps}$ | Internal reference |  | 2.5 | 2.8 | mA |
|  |  |  | External reference |  | 1.9 | 2.3 |  |
|  |  | Standby mode | Internal reference |  | 0.9 | 1.2 |  |
|  |  |  | External reference |  | 0.5 | 0.8 |  |
|  |  | Shutdown mode |  |  | 2 | 10 | $\mu \mathrm{A}$ |
| Power-Supply Rejection | PSR | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V , full-scale input |  |  | $\pm 0.4$ | $\pm 0.9$ | mV |

## 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface

## TIMING CHARACTERISTICS

$\left(V_{D D}=+2.7 \mathrm{~V}\right.$ to $+3.6 \mathrm{~V}, \mathrm{COM}=G N D$, REFADJ $=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{REF}}=+2.5 \mathrm{~V}, 4.7 \mu \mathrm{~F}$ capacitor at REF pin, fCLK $=4.8 \mathrm{MHz}(50 \%$ duty cycle $)$, $T_{A}=T_{\text {MIN }}$ to $T_{\text {MAX }}$, unless otherwise noted. Typical values are at $T_{A}=+25^{\circ} \mathrm{C}$.)


Note 1: Tested at $\mathrm{V}_{\mathrm{DD}}=+3 \mathrm{~V}, \mathrm{COM}=\mathrm{GND}$, unipolar single-ended input mode.
Note 2: Relative accuracy is the deviation of the analog value at any code from its theoretical value after offset and gain errors have been removed.
Note 3: Offset nulled.
Note 4: On channel is grounded; sine wave applied to off channels.
Note 5: Conversion time is defined as the number of clock cycles times the clock period; clock has a $50 \%$ duty cycle.
Note 6: Input voltage range referenced to negative input. The absolute range for the analog inputs is from GND to VDD.
Note 7: External load should not change during conversion for specified accuracy.
Note 8: When bit 5 is set low for internal acquisition, $\overline{W R}$ must not return low until after the first falling clock edge of the conversion.


Figure 1. Load Circuits for Enable/Disable Times

## 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface

 Typical Operating Characteristics$\left(V_{D D}=+3 V, V_{R E F}=+2.500 \mathrm{~V}, f_{C L K}=4.8 \mathrm{MHz}, C_{L}=20 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$, unless otherwise noted. $)$



STANDBY CURRENT
vs. TEMPERATURE


DIFFERENTIAL NONLINEARITY vs. DIGITAL OUTPUT CODE


SUPPLY CURRENT vs. TEMPERATURE


POWER-DOWN CURRENT vs. SUPPLY VOLTAGE



STANDBY CURRENT vs. SUPPLY VOLTAGE



## 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface

Typical Operating Characteristics (continued)
$\overline{\left(V_{D D}=+3 V\right.}, V_{\text {REF }}=+2.500 \mathrm{~V}, f_{C L K}=4.8 \mathrm{MHz}, C_{L}=20 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted. $)$








# 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface 

Pin Description

| PIN |  | NAME | FUNCTION |
| :---: | :---: | :---: | :---: |
| MAX1265 | MAX1267 |  |  |
| 1 | 1 | D9 | Tri-State Digital Output (D9) |
| 2 | 2 | D8 | Tri-State Digital Output (D8) |
| 3 | 3 | D7 | Tri-State Digital I/O Line (D7) |
| 4 | 4 | D6 | Tri-State Digital I/O Line (D6) |
| 5 | 5 | D5 | Tri-State Digital I/O Line (D5) |
| 6 | 6 | D4 | Tri-State Digital I/O Line (D4) |
| 7 | 7 | D3 | Tri-State Digital I/O Line (D3) |
| 8 | 8 | D2 | Tri-State Digital I/O Line (D2) |
| 9 | 9 | D1 | Tri-State Digital I/O Line (D1) |
| 10 | 10 | D0 | Tri-State Digital I/O Line (D0) |
| 11 | 11 | INT | $\overline{\mathrm{INT}}$ goes low when the conversion is complete and output data is ready. |
| 12 | 12 | $\overline{\mathrm{RD}}$ | Active-Low Read Select. If $\overline{\mathrm{CS}}$ is low, a falling edge on $\overline{\mathrm{RD}}$ enables the read operation on the data bus. |
| 13 | 13 | $\overline{W R}$ | Active-Low Write Select. When $\overline{\mathrm{CS}}$ is low in the internal acquisition mode, a rising edge on $\overline{W R}$ latches in configuration data and starts an acquisition plus a conversion cycle. When $\overline{\mathrm{CS}}$ is low in external acquisition mode, the first rising edge on $\overline{\mathrm{WR}}$ ends acquisition and starts a conversion. |
| 14 | 14 | CLK | Clock Input. In external clock mode, drive CLK with a TTL-/CMOS-compatible clock. In internal clock mode, connect this pin to either $V_{D D}$ or GND. |
| 15 | 15 | $\overline{\mathrm{CS}}$ | Active-Low Chip Select. When $\overline{\mathrm{CS}}$ is high, digital outputs (D11-D0) are high impedance. |
| 16 | - | CH5 | Analog Input Channel 5 |
| 17 | - | CH 4 | Analog Input Channel 4 |
| 18 | - | CH3 | Analog Input Channel 3 |
| 19 | - | CH 2 | Analog Input Channel 2 |
| 20 | 16 | CH 1 | Analog Input Channel 1 |
| 21 | 17 | CHO | Analog Input Channel 0 |
| 22 | 18 | COM | Ground Reference for Analog Inputs. Sets zero-code voltage in single-ended mode and must be stable to $\pm 0.5$ LSB during conversion. |
| 23 | 19 | GND | Analog and Digital Ground |
| 24 | 20 | REFADJ | Bandgap Reference Output/Bandgap Reference Buffer Input. Bypass to GND with a $0.01 \mu \mathrm{~F}$ capacitor. When using an external reference, connect REFADJ to VDD to disable the internal bandgap reference. |

## 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface

Pin Description (continued)

| PIN |  | NAME | FUNCTION |  |
| :---: | :---: | :---: | :--- | :---: |
| MAX1265 | MAX1267 |  | Bandgap Reference Buffer Output/External Reference Input. Add a 4.7 <br> to GND capacitor <br> 25 |  |
| 21 | Rhen using the internal reference. |  |  |



Figure 2. Simplified Functional Diagram of 6-/2-Channel MAX1265/MAX1267

## Detailed Description <br> Converter Operation

The MAX1265/MAX1267 ADCs use a successiveapproximation (SAR) conversion technique and an input track/hold $(\mathrm{T} / \mathrm{H})$ stage to convert an analog input signal to a 12-bit digital output. This output format provides an easy interface to standard microprocessors ( $\mu \mathrm{Ps}$ ). Figure 2 shows the simplified internal architecture of the MAX1265/MAX1267.

## Single-Ended and Pseudo-Differential Operation

The sampling architecture of the ADC's analog comparator is illustrated in the equivalent input circuit in Figure 3. In single-ended mode, IN+ is internally switched to channels CH0-CH5 for the MAX1265 (Figure 3a) and to $\mathrm{CHO}-\mathrm{CH} 1$ for the MAX1267 (Figure 3b), while IN- is switched to COM (Table 2). In differential mode, $\mathrm{IN}+$ and IN - are selected from analog input pairs (Table 3) and are internally switched to either of

# 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface 

the analog inputs. This configuration is pseudo-differential in that only the signal at $\mathrm{IN}+$ is sampled. The return side (IN-) must remain stable within $\pm 0.5$ LSB ( $\pm 0.1$ LSB for best performance) with respect to GND during a conversion. To accomplish this, connect a $0.1 \mu \mathrm{~F}$ capacitor from IN- (the selected input) to GND.
During the acquisition interval, the channel selected as the positive input ( $\mathrm{IN}+$ ) charges capacitor Chold. At the


Figure 3a. MAX1265 Simplified Input Structure
end of the acquisition interval, the $\mathrm{T} / \mathrm{H}$ switch opens, retaining charge on CHOLD as a sample of the signal at $\mathrm{IN}+$.
The conversion interval begins with the input multiplexer switching ChOLD from the positive input (IN+) to the negative input (IN-). This unbalances node zero at the comparator's positive input. The capacitive digital-toanalog converter (DAC) adjusts during the remainder


Figure 3b. MAX1267 Simplified Input Structure

Table 1. Control-Byte Functional Description


# 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface 

Table 2. Channel Selection for Single-Ended Operation (SGL/DIF = 1)

| A2 | A1 | A0 | CH0 | CH1 | CH2 $^{*}$ | CH3 $^{\boldsymbol{*}}$ | CH4 $^{\boldsymbol{*}}$ | CH5 $^{\boldsymbol{*}}$ | COM |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | + |  |  |  |  |  | - |
| 0 | 0 | 1 |  | + |  |  |  |  | - |
| 0 | 1 | 0 |  |  | + |  |  |  | - |
| 0 | 1 | 1 |  |  |  | + |  |  | - |
| 1 | 0 | 0 |  |  |  |  | + |  | - |
| 1 | 0 | 1 |  |  |  |  |  | + | - |

*Channels CH2-CH5 apply to MAX1265 only.
Table 3. Channel Selection for Pseudo-Differential Operation (SGL/DIF $=0$ )

| A2 | A1 | A0 | CH0 | CH1 | CH2 $^{\boldsymbol{*}}$ | CH3 $^{\boldsymbol{*}}$ | CH4 $^{\boldsymbol{*}}$ | CH5 $^{\boldsymbol{*}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | + | - |  |  |  |  |
| 0 | 0 | 1 | - | + |  |  |  |  |
| 0 | 1 | 0 |  |  | + | - |  |  |
| 0 | 1 | 1 |  |  | - | + |  |  |
| 1 | 0 | 0 |  |  |  |  | + | - |
| 1 | 0 | 1 |  |  |  |  | - | + |

*Channels CH2-CH5 apply to MAX1265 only.
of the conversion cycle to restore node 0 to OV within the limits of 12 -bit resolution. This action is equivalent to transferring a 12 pF (VIN+ - $\mathrm{V}_{\text {IN }}$ ) charge from ChOLD to the binary-weighted capacitive DAC, which in turn forms a digital representation of the analog input signal.

## Analog Input Protection

Internal protection diodes, which clamp the analog input to VDD and GND, allow each input channel to swing within (GND - 300mV) to (VDD +300 mV ) without damage. However, for accurate conversions near full scale, both inputs must not exceed (VDD +50 mV ) or be less than (GND - 50mV).
If an analog input voltage exceeds the supplies by more than 50 mV , limit the forward-bias input current to 4 mA .

Track/Hold
The MAX1265/MAX1267 T/H stage enters its tracking mode on $\overline{W R}$ 's rising edge. In external acquisition mode, the part enters its hold mode on the next rising edge of WR. In internal acquisition mode, the part enters its hold mode on the fourth falling edge of clock after writing the control byte. Note that, in internal clock mode, this is approximately $1 \mu \mathrm{~s}$ after writing the control byte.

In single-ended operation, IN - is connected to COM and the converter samples the positive (+) input. In pseudo-differential operation, IN - connects to the negative (-) input, and the difference of $\mid(\mathrm{IN}+)$ - (IN-)| is sampled. At the beginning of the next conversion, the positive input connects back to $\mathrm{IN}+$ and CHOLD charges to the input signal.
The time required for the $\mathrm{T} / \mathrm{H}$ stage to acquire an input signal depends on how quickly its input capacitance is charged. If the input signal's source impedance is high, the acquisition time lengthens and more time must be allowed between conversions. The acquisition time, $t_{A C Q}$, is the maximum time the device takes to acquire the signal, and is also the minimum time required for the signal to be acquired. Calculate this with the following equation:

$$
t_{A C Q}=9\left(R_{S}+R_{I N}\right) C I N
$$

where $\mathrm{RS}_{\mathrm{S}}$ is the source impedance of the input signal, RIN (800 $)$ is the input resistance, and CIN (12pF) is the input capacitance of the ADC. Source impedances below $3 k \Omega$ have no significant impact on the MAX1265/ MAX1267s' AC performance.
Higher source impedances can be used if a $0.01 \mu \mathrm{~F}$ capacitor is connected to the individual analog inputs.

# 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface 



Figure 4. Conversion Timing Using Internal Acquisition Mode

Together with the input impedance, this capacitor forms an RC filter, limiting the ADC's signal bandwidth.

## Input Bandwidth

The MAX1265/MAX1267 T/H stage offers a 250 kHz fulllinear and a 3 MHz full-power bandwidth. This makes it possible to digitize high-speed transients and measure periodic signals with bandwidths exceeding the ADC's sampling rate by using undersampling techniques. To avoid high-frequency signals being aliased into the frequency band of interest, anti-alias filtering is recommended.

## Starting a Conversion

Initiate a conversion by writing a control byte that selects the multiplexer channel and configures the MAX1265/ MAX1267 for either unipolar or bipolar operation. A write pulse ( $\overline{\mathrm{WR}}+\overline{\mathrm{CS}}$ ) can either start an acquisition interval or initiate a combined acquisition plus conversion. The sampling interval occurs at the end of the acquisition interval. The acquisition mode (ACQMOD) bit in the input control byte (Table 1) offers two options
for acquiring the signal: an internal and an external acquisition. The conversion period lasts for 13 clock cycles in either the internal or external clock or acquisition mode. Writing a new control byte during a conversion cycle aborts the conversion and starts a new acquisition interval.

## Internal Acquisition

Select internal acquisition by writing the control byte with the ACQMOD bit cleared ( $A C Q M O D=0$ ). This causes the write pulse to initiate an acquisition interval whose duration is internally timed. Conversion starts when this acquisition interval (three external clock cycles or approximately $1 \mu \mathrm{~s}$ in internal clock mode) ends (Figure 4). Note that, when the internal acquisition is combined with the internal clock, the aperture jitter can be as high as 200ps. Internal clock users wishing to achieve the 50ps jitter specification should always use external acquisition mode.

## 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface

MAX1265/MAX1267


Figure 5. Conversion Timing Using External Acquisition Mode

## External Acquisition

Use external acquisition mode for precise control of the sampling aperture and/or dependent control of acquisition and conversion times. The user controls acquisition and start of conversion with two separate write pulses. The first pulse, written with $\mathrm{ACQMOD}=1$, starts an acquisition interval of indeterminate length. The second write pulse, written with $\mathrm{ACQMOD}=0$ (all other bits in control byte unchanged), terminates acquisition and starts conversion on $\overline{W R}$ rising edge (Figure 5).
The address bits for the input multiplexer must have the same values on the first and second write pulse. Power-down mode bits (PD0, PD1) can assume new values on the second write pulse (see Power-Down Modes section). Changing other bits in the control byte corrupts the conversion.

## Reading a Conversion

A standard interrupt signal, $\overline{\mathrm{INT}}$, is provided to allow the MAX1265/MAX1267 to flag the $\mu \mathrm{P}$ when the conversion has ended and a valid result is available. INT goes low
when the conversion is complete and the output data is ready (Figures 4 and 5 ). It returns high on the first read cycle or if a new control byte is written.

## Selecting Clock Mode

The MAX1265/MAX1267 operate with either an internal or an external clock. Control bits D6 and D7 select either internal or external clock mode. The part retains the last-requested clock mode if a power-down mode is selected in the current input word. For both internal and external clock mode, internal or external acquisition can be used. At power-up, the MAX1265/MAX1267 enter the default external clock mode.

## Internal Clock Mode

Select internal clock mode to release the $\mu \mathrm{P}$ from the burden of running the SAR conversion clock. Bit D7 of the control byte must be set to 1 and bit D6 must be set to zero. The internal clock frequency is then selected, resulting in a conversion time of $3.6 \mu \mathrm{~s}$. When using the internal clock mode, tie the CLK pin either high or low to prevent the pin from floating.

# 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface 



Figure 6a. External Clock and $\overline{W R}$ Timing (Internal Acquisition Mode)


Figure 6b. External Clock and $\overline{W R}$ Timing (External Acquisition Mode)

External Clock Mode
To select the external clock mode, bits D6 and D7 of the control byte must be set to 1 . Figure 6 shows the clock and WR timing relationship for internal (Figure 6a) and external (Figure 6b) acquisition modes with an external clock. For proper operation, a 100 kHz to 4.8 MHz clock frequency with $30 \%$ to $70 \%$ duty cycle is recommended. Operating the MAX1265/MAX1267 with
clock frequencies lower than 100 kHz is not recommended, because the resulting voltage droop across the hold capacitor in the $\mathrm{T} / \mathrm{H}$ stage degrades performance.

Digital Interface
The input and output data are multiplexed on a tri-state parallel interface ( $1 / 0$ ) that can easily be interfaced with standard $\mu \mathrm{Ps}$. The signals $\overline{\mathrm{CS}}, \overline{\mathrm{WR}}$, and $\overline{\mathrm{RD}}$ control the write and read operations. $\overline{\mathrm{CS}}$ represents the chip-

# 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface 

Table 4. Control-Byte Format

| D7 <br> (MSB) | D6 | D5 | D4 | D3 | D2 | D1 | D0 <br> (LSB) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PD1 | PD0 | ACQMOD | SGL/DIF | $\mathrm{UNI} / \overline{\mathrm{BIP}}$ | A 2 | A 1 | $\mathrm{A0}$ |



Figure 7. Reference Adjustment with External Potentiometer
select signal, which enables a $\mu \mathrm{P}$ to address the MAX1265/MAX1267 as an I/O port. When high, CS disables the CLK, $\overline{W R}$, and $\overline{R D}$ inputs and forces the interface into a high-impedance (high-Z) state.

Input Format
The control bit sequence is latched into the device on pins D7-D0 during a write command. Table 4 shows the control-byte format.

## Output Data Format

The 12-bit-wide output format for both the MAX1265/ MAX1267 is binary in unipolar mode and two's complement in bipolar mode. $\overline{\mathrm{CS}}, \overline{\mathrm{RD}}, \overline{\mathrm{WR}}, \overline{\mathrm{INT}}$, and the 12 bits of output data can interface directly to a 16-bit data bus. When reading the output data, $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ must be low.

## Applications Information

## Power-On Reset

When power is first applied, internal power-on reset circuitry activates the MAX1265/MAX1267 in external clock mode and sets INT high. After the power supplies stabilize, the internal reset time is $10 \mu \mathrm{~s}$; no conversions should be attempted during this phase. When using the internal reference, $500 \mu$ s is required for VREF to stabilize.

## Internal and External Reference

The MAX1265/MAX1267 can be used with an internal or external reference voltage. An external reference can be connected directly to REF or REFADJ.

An internal buffer is designed to provide +2.5 V at REF for both the MAX1265 and MAX1267. The internally trimmed +1.22 V reference is buffered with a $+2.05 \mathrm{~V} / \mathrm{V}$ gain.

## Internal Reference

The full-scale range with the internal reference is +2.5 V with unipolar inputs and $\pm 1.25 \mathrm{~V}$ with bipolar inputs. The internal reference buffer allows for small adjustments $( \pm 100 \mathrm{mV})$ in the reference voltage (Figure 7).
Note: The reference buffer must be compensated with an external capacitor ( $4.7 \mu \mathrm{~F} \mathrm{~min}$ ) connected between REF and GND to reduce reference noise and switching spikes from the ADC. To further minimize noise on the reference, connect a $0.01 \mu \mathrm{~F}$ capacitor between REFADJ and GND.

External Reference
With both the MAX1265 and MAX1267, an external reference can be placed at either the input (REFADJ) or the output (REF) of the internal reference buffer amplifier.
Using the REFADJ input makes buffering the external reference unnecessary. The REFADJ input impedance is typically $17 \mathrm{k} \Omega$.
When applying an external reference to REF, disable the internal reference buffer by connecting REFADJ to VDD. The DC input resistance at REF is $25 \mathrm{k} \Omega$. Therefore, an external reference at REF must deliver up to $200 \mu \mathrm{~A}$ DC load current during a conversion and have an output impedance less than $10 \Omega$. If the reference has higher output impedance or is noisy, bypass it close to the REF pin with a $4.7 \mu \mathrm{~F}$ capacitor.

## Power-Down Modes

To save power, place the converter in a low-current shutdown state between conversions. Select standby mode or shutdown mode using bits D6 and D7 of the control byte (Tables 1 and 4). In both software powerdown modes, the parallel interface remains active, but the ADC does not convert.

Standby Mode
While in standby mode, the supply current is typically $850 \mu \mathrm{~A}$. The part powers up on the next rising edge of $\overline{W R}$ and is ready to perform conversions. This quick turn-on time allows the user to realize significantly reduced power consumption for conversion rates below 265ksps.

# 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface 

Table 5. Full Scale and Zero Scale for Unipolar and Bipolar Operation

| UNIPOLAR MODE |  | BIPOLAR MODE |  |
| :---: | :---: | :---: | :---: |
| Zero scale | COM | Zero scale | COM |
| Full scale | VREF + COM | Positive full scale | $V_{R E F} / 2+$ COM |
|  |  | Negative full scale | $-V_{R E F} / 2+$ COM |



Figure 8. Unipolar Transfer Function

## Shutdown Mode

Shutdown mode turns off all chip functions that draw quiescent current, reducing the typical supply current to $2 \mu \mathrm{~A}$ immediately after the current conversion is completed. A rising edge on WR causes the MAX1265/MAX1267 to exit shutdown mode and return to normal operation. To achieve full 12-bit accuracy with a $4.7 \mu \mathrm{~F}$ reference bypass capacitor, $50 \mu$ s is required after power-up. Waiting $50 \mu \mathrm{~s}$ in standby mode, instead of in full-power mode, can reduce power consumption by a factor of 3 or more. When using an external reference, only $50 \mu$ s is required after power-up. Enter standby mode by performing a dummy conversion with the control byte specifying standby mode.
Note: Bypass capacitors larger than $4.7 \mu \mathrm{~F}$ between REF and GND result in longer power-up delays.

${ }^{*} \mathrm{COM} \geq \mathrm{V}_{\text {REF }} / 2$

Figure 9. Bipolar Transfer Function

## Transfer Function

Table 5 shows the full-scale voltage ranges for unipolar and bipolar modes. Figure 8 depicts the nominal unipolar input/output (I/O) transfer function, and Figure 9 shows the bipolar I/O transfer function. Code transitions occur halfway between successive-integer LSB values. Output coding is binary, with $1 \mathrm{LSB}=(\mathrm{VREF} / 4096)$.

## Maximum Sampling Rate/ Achieving 300ksps

When running at the maximum clock frequency of 4.8 MHz , the specified throughput of 265 ksps is achieved by completing a conversion every 18 clock cycles: 1 write cycle, 3 acquisition cycles, 13 conversion cycles, and 1 read cycle. This assumes that the results of the last conversion are read before the next control byte is written. It is possible to achieve higher throughputs, up to 300ksps, by first writing a control byte to begin the

## 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface



Figure 10. Timing Diagram for Fastest Conversion


Figure 11. Power-Supply and Grounding Connections
acquisition cycle of the next conversion, then reading the results of the previous conversion from the bus. This technique (Figure 10) allows a conversion to be completed every 16 clock cycles. Note that the switching of
the data bus during acquisition or conversion can cause additional supply noise, which can make it difficult to achieve true 12-bit performance.

Layout, Grounding, and Bypassing
For best performance, use printed circuit (PC) boards. Wire-wrap configurations are not recommended since the layout should ensure proper separation of analog and digital traces. Do not run analog and digital lines parallel to each other, and do not lay out digital signal paths underneath the ADC package. Use separate analog and digital PC board ground sections with only one star point (Figure 11) connecting the two ground systems (analog and digital). For lowest noise operation, ensure the ground return to the star ground's power supply is low impedance and as short as possible. Route digital signals far away from sensitive analog and reference inputs.
High-frequency noise in the power supply, VDD, could impair operation of the ADC's fast comparator. Bypass VDD to the star ground with a network of two parallel capacitors, $0.1 \mu \mathrm{~F}$ and $4.7 \mu \mathrm{~F}$, located as close as to the MAX1265/MAX1267s' power-supply pin as possible. Minimize capacitor lead length for best supply-noise rejection and add an attenuation resistor ( $5 \Omega$ ) if the power supply is extremely noisy.

# 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface 

## Definitions

## Integral Nonlinearity

Integral nonlinearity (INL) is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best-straight-line fit or a line drawn between the end points of the transfer function, once offset and gain errors have been nullified. INL for the MAX1265/MAX1267 is measured using the endpoint method.

## Differential Nonlinearity

Differential nonlinearity (DNL) is the difference between an actual step width and the ideal value of 1 LSB. A DNL error specification of less than 1 LSB guarantees no missing codes and a monotonic transfer function.

## Aperture Jitter

Aperture jitter ( t AJ ) is the sample-to-sample variation in the time between the samples.

## Aperture Delay

Aperture delay ( $t_{A D}$ ) is the time between the rising edge of the sampling clock and the instant when an actual sample is taken.

Signal-to-Noise Ratio
For a waveform perfectly reconstructed from digital samples, signal-to-noise ratio (SNR) is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization error only and results directly from the ADC's resolution ( N bits):

$$
\text { SNR }=(6.02 \times N+1.76) \mathrm{dB}
$$

In reality, there are other noise sources besides quantization noise, including thermal noise, reference noise, clock jitter, etc. Therefore, SNR is calculated by taking the ratio of the RMS signal to the RMS noise, which includes all spectral components minus the fundamental, the first five harmonics, and the DC offset.

## Signal-to-Noise Plus Distortion

Signal-to-noise plus distortion (SINAD) is the ratio of the fundamental input frequency's RMS amplitude to the RMS equivalent of all other ADC output signals:

$$
\text { SINAD }(d B)=20 \times \log (\text { SignalRMS } / \text { Noiserms })
$$

Effective Number of Bits
Effective number of bits (ENOB) indicates the global accuracy of an ADC at a specific input frequency and sampling rate. An ideal ADC error consists of quantization noise only. With an input range equal to the fullscale range of the ADC, calculate the effective number of bits as follows:

$$
\text { ENOB }=(\text { SINAD }-1.76) / 6.02
$$

## Total Harmonic Distortion

Total harmonic distortion (THD) is the ratio of the RMS sum of the first five harmonics of the input signal to the fundamental itself. This is expressed as:

$$
\mathrm{THD}=20 \times \log \left(\sqrt{\left(V_{2}^{2}+V_{3}^{2}+V_{4}^{2}+V_{5}^{2}\right)} / V_{1}\right)
$$

where V 1 is the fundamental amplitude, and V 2 through V5 are the amplitudes of the 2nd- through 5th-order harmonics.

## Spurious-Free Dynamic Range

Spurious-free dynamic range (SFDR) is the ratio of the RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next-largest distortion component.

Chip Information

TRANSISTOR COUNT: 5781
SUBSTRATE CONNECTED TO GND

## 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface



Pin Configurations (continued)

$\qquad$

# 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface 

Package Information
(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to www.maxim-ic.com/packages.)


Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

