## General Description

The MAX11644/MAX11645 low-power, 12-bit, 1-/2 channel analog-to-digital converters (ADCs) feature internal track/hold (T/H), voltage reference, clock, and an I2C-compatible 2-wire serial interface. These devices operate from a single supply of 2.7 V to 3.6 V (MAX11645) or 4.5 V to 5.5 V (MAX11644) and require only $670 \mu \mathrm{~A}$ at the maximum sampling rate of 94.4 ksps . Supply current falls below $230 \mu \mathrm{~A}$ for sampling rates under 40ksps. AutoShutdown ${ }^{\text {TM }}$ powers down the devices between conversions, reducing supply current to less than $1 \mu \mathrm{~A}$ at low throughput rates. The MAX11644/MAX11645 each measure two single-ended or one differential input. The fully differential analog inputs are software configurable for unipolar or bipolar, and single-ended or differential operation.
The full-scale analog input range is determined by the internal reference or by an externally applied reference voltage ranging from 1V to VDD. The MAX11645 features a 2.048 V internal reference and the MAX11644 features a 4.096 V internal reference.

The MAX11644/MAX11645 are available in an 8-pin $\mu M A X{ }^{\circledR}$ package. The MAX11644/MAX11645 are guaranteed over the extended temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$. For pin-compatible 10-bit parts, refer to the MAX11646/MAX11647 data sheet.

## Applications

| Handheld Portable | Received-Signal-Strength <br> Indicators |
| :--- | :--- |
| Applications | System Supervision |
| Medical Instruments | Power-Supply Monitoring |
| Battery-Powered Test |  |

Equipment
Solar-Powered Remote Systems

Features<br>- High-Speed I²C-Compatible Serial Interface 400kHz Fast Mode<br>1.7MHz High-Speed Mode<br>- Single-Supply<br>2.7V to 3.6V (MAX11645)<br>4.5V to 5.5V (MAX11644)<br>- Internal Reference<br>2.048V (MAX11645)<br>4.096V (MAX11644)<br>- External Reference: 1V to VDD<br>- Internal Clock<br>2-Channel Single-Ended or 1-Channel Fully<br>Differential<br>- Internal FIFO with Channel-Scan Mode<br>- Low Power<br>$670 \mu \mathrm{~A}$ at 94.4 ksps<br>$230 \mu \mathrm{~A}$ at 40 ksps<br>$60 \mu \mathrm{~A}$ at 10ksps<br>$6 \mu \mathrm{~A}$ at 1 ksps<br>$0.5 \mu \mathrm{~A}$ in Power-Down Mode<br>- Software-Configurable Unipolar/Bipolar<br>- Small, 8-Pin $\mu$ MAX Package

Ordering Information

| PART | TEMP RANGE | PIN- <br> PACKAGE | I $^{2}$ C SLAVE <br> ADDRESS |
| :---: | :---: | :--- | :---: |
| MAX11644EUA + | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $8 \mu \mathrm{MAX}$ | 0110110 |
| MAX11645EUA + | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $8 \mu \mathrm{MAX}$ | 0110110 |

+Denotes a lead(Pb)-free/RoHs-compliant package

Typical Operating Circuit and Selector Guide appear at end of data sheet.

### 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 4-/12-Channel, 2-Wire Serial, 12-Bit ADCs

## ABSOLUTE MAXIMUM RATINGS

| VDD to GND ..........................................................-0.3V to +6V |  |
| :---: | :---: |
| AINO, AIN1, REF to GND .........................-0.3V to the lower of |  |
|  |  |
| SDA, SCL to GND | -0.3V to +6V |
| Maximum Current into An | $\pm 50 \mathrm{~mA}$ |
| Continuous Power Dissipation ( $\left.\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}\right)$ |  |
| 8-Pin $\mu$ MAX (derate 4.5 | $\left.{ }^{\circ} \mathrm{C}\right) . . . . . . . . . . . . .362 m W$ |


| Operating Temperature Range . |  |
| :---: | :---: |
| Junction Temperature | $+150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-60^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (soldering, 10s) | $+300^{\circ} \mathrm{C}$ |
| Soldering Temperature (reflow) | $+260^{\circ} \mathrm{C}$ |

Operating Temperature Range
$+85^{\circ} \mathrm{C}$
. $+150^{\circ} \mathrm{C}$
Lead Temperature (soldering, 10s) ................................. $+300^{\circ} \mathrm{O}$
Soldering Temperature (reflow) ....................................... $+260^{\circ} \mathrm{O}$

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

( $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to $3.6 \mathrm{~V}(\mathrm{MAX11645}), \mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}\left(\mathrm{MAX11644)}\right.$ ), $\mathrm{V}_{\mathrm{REF}}=2.048 \mathrm{~V}(\mathrm{MAX11645}), \mathrm{V}_{\mathrm{REF}}=4.096 \mathrm{~V}(\mathrm{MAX} 11644)$, $\mathrm{f} C \mathrm{~L}=$ $1.7 \mathrm{MHz}, \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, see Tables $1-5$ for programming notation.)


### 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 1-/2-Channel, 2-Wire Serial, 12-Bit ADCs

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{D D}=2.7 \mathrm{~V}\right.$ to 3.6 V (MAX11645), $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}(\mathrm{MAX11644}), \mathrm{V}_{\mathrm{REF}}=2.048 \mathrm{~V}(\mathrm{MAX11645}), \mathrm{V}_{\mathrm{REF}}=4.096 \mathrm{~V}(\mathrm{MAX11644}), \mathrm{fSCL}=$ $1.7 \mathrm{MHz}, \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, see Tables $1-5$ for programming notation.)

| PARAMETER | SYMBOL | CONDITIONS |  |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG INPUT (AINO/AIN1) |  |  |  |  |  |  |  |  |
| Input Voltage Range, SingleEnded and Differential (Note 6) |  | Unipolar |  |  | 0 |  | $V_{\text {ReF }}$ | V |
|  |  | Bipolar |  |  | 0 |  | $\pm \mathrm{V}_{\text {REF } / 2}$ |  |
| Input Multiplexer Leakage Current |  | On/off leakage current, $\mathrm{V}_{\text {AIN_ }}=0$ or $\mathrm{V}_{\mathrm{DD}}$ |  |  | $\pm 0.01$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Input Capacitance | CIN |  |  |  | 22 |  |  | pF |
| INTERNAL REFERENCE (Note 7) |  |  |  |  |  |  |  |  |
| Reference Voltage | $V_{\text {ReF }}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | MAX11645 |  | 1.968 | 2.048 | 2.128 | V |
|  |  |  | MAX11644 |  | 3.936 | 4.096 | 4.256 |  |
| Reference-Voltage Temperature Coefficient | TCVREF |  |  |  | 25 |  |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| REF Short-Circuit Current |  |  |  |  | 2 |  |  | mA |
| REF Source Impedance |  |  |  |  | 1.5 |  |  | k $\Omega$ |
| EXTERNAL REFERENCE |  |  |  |  |  |  |  |  |
| REF Input Voltage Range | VREF | (Note 8) |  |  | 1 |  | VDD | V |
| REF Input Current | IREF | fSAMPLE $=94.4 \mathrm{ksps}$ |  |  |  |  | 40 | $\mu \mathrm{A}$ |
| DIGITAL INPUTS/OUTPUTS (SCL, SDA) |  |  |  |  |  |  |  |  |
| Input-High Voltage | $\mathrm{V}_{\mathrm{IH}}$ |  |  |  | $0.7 \times \mathrm{V}_{\text {DD }}$ |  |  | V |
| Input-Low Voltage | $\mathrm{V}_{\text {IL }}$ |  |  |  |  |  | . $3 \times \mathrm{V}_{\mathrm{DD}}$ | V |
| Input Hysteresis | VHYST |  |  |  | $0.1 \times V_{\text {DD }}$ |  |  | V |
| Input Current | IIN | $\mathrm{V}_{\text {IN }}=0$ to $\mathrm{V}_{\mathrm{D}}$ |  |  |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Input Capacitance | Cin |  |  |  |  | 15 |  | pF |
| Output Low Voltage | VOL | $\mathrm{ISINK}=3 \mathrm{~mA}$ |  |  |  |  | 0.4 | V |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |  |
| Supply Voltage | VDD | MAX11645 |  |  | 2.7 |  | 3.6 | V |
| Supply Voltage | VD | MAX11644 |  |  | 4.5 |  | 5.5 | $v$ |
|  |  | fSAMPLE $=94$ | .4ksps | Internal reference |  | 900 | 1150 |  |
|  |  | external cloc |  | External reference |  | 670 | 900 |  |
|  |  | $\mathrm{f}_{\text {SAMPLE }}=40$ | ksps | Internal reference |  | 530 |  |  |
|  |  | internal clock |  | External reference |  | 230 |  |  |
| Supply Current | IDD | fSAMPLE $=10$ | ksps | Internal reference |  | 380 |  | $\mu \mathrm{A}$ |
|  |  | internal clock |  | External reference |  | 60 |  |  |
|  |  | $\mathrm{f}_{\text {SAMPLE }}=1 \mathrm{k}$ |  | Internal reference |  | 330 |  |  |
|  |  | internal clock |  | External reference |  | 6 |  |  |
|  |  | Shutdown (in | ernal | F off) |  | 0.5 | 10 |  |
| Power-Supply Rejection Ratio | PSRR | Full-scale inp | ut (Not |  |  | $\pm 0.5$ | $\pm 2.0$ | LSB/V |

### 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 1-/2-Channel, 2-Wire Serial, 12-Bit ADCs

TIMING CHARACTERISTICS (Figure 1)
 $1.7 \mathrm{MHz}, \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, see Tables $1-5$ for programming notation.)

| PARAMETER | SYMBOL | CONDITIONS | MIN TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TIMING CHARACTERISTICS FOR FAST MODE |  |  |  |  |  |
| Serial-Clock Frequency | fSCL |  |  | 400 | kHz |
| Bus Free Time Between a STOP (P) and a START (S) Condition | tBUF |  | 1.3 |  | $\mu \mathrm{s}$ |
| Hold Time for START Condition | thD, STA |  | 0.6 |  | $\mu \mathrm{s}$ |
| Low Period of the SCL Clock | tLow |  | 1.3 |  | $\mu \mathrm{s}$ |
| High Period of the SCL Clock | tHIGH |  | 0.6 |  | $\mu \mathrm{s}$ |
| Setup Time for a Repeated START (Sr) Condition | tSU,STA |  | 0.6 |  | $\mu \mathrm{s}$ |
| Data Hold Time | thD, DAT | (Note 10) | 0 | 900 | ns |
| Data Setup Time | tSU,DAT |  | 100 |  | ns |
| Rise Time of Both SDA and SCL Signals, Receiving | tR | Measured from 0.3V ${ }_{\text {DD }}-0.7 \mathrm{~V}_{\mathrm{DD}}$ | $20+0.1 \mathrm{CB}$ | 300 | ns |
| Fall Time of SDA Transmitting | $\mathrm{t}_{\mathrm{F}}$ | Measured from 0.3V ${ }^{\text {DD }}$ - 0.7V VD ( Note 11) | $20+0.1 C_{B}$ | 300 | ns |
| Setup Time for STOP Condition | tSU,STO |  | 0.6 |  | $\mu \mathrm{s}$ |
| Capacitive Load for Each Bus Line | CB |  |  | 400 | pF |
| Pulse Width of Spike Suppressed | tSP |  |  | 50 | ns |
| TIMING CHARACTERISTICS FOR HIGH-SPEED MODE ( $\mathrm{C}_{\mathrm{B}}=400 \mathrm{pF}$, Note 12) |  |  |  |  |  |
| Serial-Clock Frequency | fSCLH | (Note 13) |  | 1.7 | MHz |
| Hold Time, Repeated START Condition | thD,STA |  | 160 |  | ns |
| Low Period of the SCL Clock | tLow |  | 320 |  | ns |
| High Period of the SCL Clock | thigh |  | 120 |  | ns |
| Setup Time for a Repeated START Condition | tSU,STA |  | 160 |  | ns |
| Data Hold Time | thd, DAT | (Note 10) | 0 | 150 | ns |
| Data Setup Time | tSU,DAT |  | 10 |  | ns |
| Rise Time of SCL Signal (Current Source Enabled) | trCL |  | 20 | 80 | ns |

### 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 1-/2-Channel, 2-Wire Serial, 12-Bit ADCs

## TIMING CHARACTERISTICS (Figure 1) (continued)

$\left(V_{D D}=2.7 \mathrm{~V}\right.$ to 3.6 V (MAX11645), $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to 5.5 V (MAX11644), $\mathrm{V}_{\text {REF }}=2.048 \mathrm{~V}(\mathrm{MAX11645}), \mathrm{V}_{\mathrm{REF}}=4.096 \mathrm{~V}(\mathrm{MAX11644}), \mathrm{fSCL}=$ $1.7 \mathrm{MHz}, \mathrm{T}_{A}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted. Typical values are at $\mathrm{T}_{A}=+25^{\circ} \mathrm{C}$, see Tables $1-5$ for programming notation.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX |
| :--- | :---: | :--- | :---: | :---: | :---: |
| Rise Time of SCL Signal After <br> Acknowledge Bit | tRCL1 | Measured from 0.3VDD $-0.7 V_{D D}$ | 20 | 160 | ns |
| Fall Time of SCL Signal | tFCL | Measured from 0.3VDD $-0.7 V_{D D}$ | 20 | 80 | ns |
| Rise Time of SDA Signal | tRDA | Measured from 0.3VDD $-0.7 V_{D D}$ | 20 | 160 | ns |
| Fall Time of SDA Signal | tFDA | Measured from 0.3VDD $-0.7 V_{D D}$ (Note 11) | 20 | 160 | ns |
| Setup Time for STOP Condition | tSU, STO |  | 160 |  | ns |
| Capacitive Load for Each Bus Line | CB |  | 0 | 400 | pF |
| Pulse Width of Spike Suppressed | tSP | (Notes 10 and 13) | 10 | ns |  |

Note 1: For DC accuracy, the MAX11644 is tested at $V_{D D}=5 \mathrm{~V}$ and the MAX11645 is tested at $V_{D D}=3 \mathrm{~V}$ with an external reference for both ADCs. All devices are configured for unipolar, single-ended inputs.
Note 2: Relative accuracy is the deviation of the analog value at any code from its theoretical value after the full-scale range and offsets have been calibrated.
Note 3: Offset nulled.
Note 4: Conversion time is defined as the number of clock cycles needed for conversion multiplied by the clock period. Conversion time does not include acquisition time. SCL is the conversion clock in the external clock mode.
Note 5: A filter on the SDA and SCL inputs suppresses noise spikes and delays the sampling instant.
Note 6: The absolute input voltage range for the analog inputs (AINO/AIN1) is from GND to VDD.
Note 7: When the internal reference is configured to be available at REF (SEL[2:1] = 11), decouple REF to GND with a $0.1 \mu \mathrm{~F}$ capacitor and a $2 \mathrm{k} \Omega$ series resistor (see the Typical Operating Circuit).
Note 8: ADC performance is limited by the converter's noise floor, typically $300 \mu \mathrm{~V}$ P-p.
Note 9: Measured for the MAX11645 as:

$$
\left[\left[V_{F S}(3.6 \mathrm{~V})-\mathrm{V}_{\mathrm{FS}}(2.7 \mathrm{~V})\right] \times \frac{2^{\mathrm{N}}}{\mathrm{~V}_{\mathrm{REF}}}\right]
$$

(3.6V-2.7V)
and for the MAX11644, where $N$ is the number of bits:

$$
\left[\left[\mathrm{V}_{\mathrm{FS}}(5.5 \mathrm{~V})-\mathrm{V}_{\mathrm{FS}}(4.5 \mathrm{~V})\right] \times \frac{2^{\mathrm{N}}}{\mathrm{~V}_{\mathrm{REF}}}\right]
$$

$$
(5.5 \mathrm{~V}-4.5 \mathrm{~V})
$$

Note 10: A master device must provide a data hold time for SDA (referred to $V_{I L}$ of SCL) to bridge the undefined region of SCL's falling edge (see Figure 1).
Note 11: The minimum value is specified at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
Note 12: $\mathrm{C}_{\mathrm{B}}=$ total capacitance of one bus line in pF .
Note 13: fSCL must meet the minimum clock low time plus the rise/fall times.

### 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 1-/2-Channel, 2-Wire Serial, 12-Bit ADCs

Typical Operating Characteristics
$\left(V_{D D}=3.3 V(M A X 11645), V_{D D}=5 V(M A X 11644), f S C L=1.7 \mathrm{MHz}, 50 \%\right.$ duty cycle, fSAMPLE $=94.4 \mathrm{ksps}$, single-ended, unipolar, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


### 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 1-/2-Channel, 2-Wire Serial, 12-Bit ADCs

## Typical Operating Characteristics (continued)

$\left(V_{D D}=3.3 V(M A X 11645), V_{D D}=5 V(M A X 11644), f S C L=1.7 M H z, 50 \%\right.$ duty cycle, fSAMPLE $=94.4 \mathrm{ksps}$, single-ended, unipolar, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


### 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 1-/2-Channel, 2-Wire Serial, 12-Bit ADCs



Pin Description

| PIN | NAME | FUNCTION |
| :---: | :---: | :--- |
| 1,2 | AINO, AIN1 | Analog Inputs |
| 3 | N.C. | No Connection. Not internally connected. |
| 4 | REF | Reference Input/Output. Selected in the setup register (see Tables 1 and 6). |
| 5 | SCL | Clock Input |
| 6 | SDA | Data Input/Output |
| 7 | GND | Ground |
| 8 | VDD | Positive Supply. Bypass to GND with a 0.1 $\mu$ F capacitor. |



Figure 1. 2-Wire Serial-Interface Timing

### 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 1-/2-Channel, 2-Wire Serial, 12-Bit ADCs



Figure 2. Simplified Functional Diagram


Figure 3. Load Circuit

## Detailed Description

The MAX11644/MAX11645 analog-to-digital converters (ADCs) use successive-approximation conversion techniques and fully differential input track/hold (T/H) circuitry to capture and convert an analog signal to a serial 12-bit digital output. The MAX11644/MAX11645 measure either two single-ended or one differential input(s). These devices feature a high-speed, 2-wire
serial interface supporting data rates up to 1.7 MHz . Figure 2 shows the simplified internal structure for the MAX11644/MAX11645.

Power Supply
The MAX11644/MAX11645 operate from a single supply and consume $670 \mu \mathrm{~A}$ (typ) at sampling rates up to 94.4 ksps . The MAX11645 feature a 2.048 V internal reference and the MAX11644 feature a 4.096V internal reference. All devices can be configured for use with an external reference from 1 V to $\mathrm{V}_{\mathrm{DD}}$.

## Analog Input and Track/Hold

The MAX11644/MAX11645 analog-input architecture contains an analog-input multiplexer (mux), a fully differential track-and-hold (T/H) capacitor, T/H switches, a comparator, and a fully differential switched capacitive digital-to-analog converter (DAC) (Figure 4).
In single-ended mode, the analog input multiplexer connects CT/H between the analog input selected by CS[0] (see the Configuration/Setup Bytes (Write Cycle) section) and GND (Table 3). In differential mode, the analog-input multiplexer connects $\mathrm{CT} / \mathrm{H}$ to the + and analog inputs selected by CS[0] (Table 4).

# 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 1-/2-Channel, 2-Wire Serial, 12-Bit ADCs 

During the acquisition interval, the T/H switches are in the track position and $\mathrm{CT}_{\mathrm{T} / \mathrm{H}}$ charges to the analog input signal. At the end of the acquisition interval, the T/H switches move to the hold position retaining the charge on CT/H as a stable sample of the input signal.
During the conversion interval, the switched capacitive DAC adjusts to restore the comparator input voltage to OV within the limits of a 12-bit resolution. This action requires 12 conversion clock cycles and is equivalent to transferring a charge of $11 \mathrm{pF} \times\left(\mathrm{VIN+}-\mathrm{VIN}_{-}\right)$from $\mathrm{C}_{T / H}$ to the binary weighted capacitive DAC, forming a digital representation of the analog input signal.
Sufficiently low source impedance is required to ensure an accurate sample. A source impedance of up to $1.5 \mathrm{k} \Omega$ does not significantly degrade sampling accuracy. To minimize sampling errors with higher source impedances, connect a 100 pF capacitor from the analog input to GND. This input capacitor forms an RC filter with the source impedance limiting the analog-input bandwidth. For larger source impedances, use a buffer amplifier to maintain analog-input signal integrity and bandwidth.

When operating in internal clock mode, the T/H circuitry enters its tracking mode on the eighth rising clock edge of the address byte. See the Slave Address section. The T/H circuitry enters hold mode on the falling clock edge of the acknowledge bit of the address byte (the ninth clock pulse). A conversion or a series of conversions is then internally clocked and the MAX11644/

MAX11645 hold SCL low. With external clock mode, the T/H circuitry enters track mode after a valid address on the rising edge of the clock during the read $(R / \bar{W}=1)$ bit. Hold mode is then entered on the rising edge of the second clock pulse during the shifting out of the first byte of the result. The conversion is performed during the next 12 clock cycles.
The time required for the $\mathrm{T} / \mathrm{H}$ circuitry to acquire an input signal is a function of the input sample capacitance. If the analog-input source impedance is high, the acquisition time constant lengthens and more time must be allowed between conversions. The acquisition time ( $\mathrm{t}_{\mathrm{ACL}}$ ) is the minimum time needed for the signal to be acquired. It is calculated by:

$$
\text { tACQ } \geq 95(\text { RSOURCE }+ \text { RIN }) \times \text { CIN }
$$

where RSOURCE is the analog-input source impedance, RIN $=2.5 \mathrm{k} \Omega$, and $\mathrm{CIN}_{\mathrm{IN}}=22 \mathrm{pF}$. $\mathrm{t}_{\mathrm{ACQ}}$ is $1.5 / \mathrm{fsCL}$ for internal clock mode and tACQ $=2 / f S C L$ for external clock mode.

## Analog Input Bandwidth

The MAX11644/MAX11645 feature input-tracking circuitry with a 5 MHz small-signal bandwidth. The 5 MHz input bandwidth makes it possible to digitize highspeed transient events and measure periodic signals with bandwidths exceeding the ADC's sampling rate by using under sampling techniques. To avoid high-frequency signals being aliased into the frequency band of interest, anti-alias filtering is recommended.


Figure 4. Equivalent Input Circuit

# 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 1-/2-Channel, 2-Wire Serial, 12-Bit ADCs 


#### Abstract

Analog Input Range and Protection Internal protection diodes clamp the analog input to VDD and GND. These diodes allow the analog inputs to swing from (GND - 0.3V) to (VDD + 0.3V) without causing damage to the device. For accurate conversions, the inputs must not go more than 50 mV below GND or above VDD.


## Single-Ended/Differential Input

The SGL/DIF of the configuration byte configures the MAX11644/MAX11645 analog-input circuitry for singleended or differential inputs (Table 2). In single-ended mode $(\mathrm{SGL} / \overline{\mathrm{DIF}}=1)$, the digital conversion results are the difference between the analog input selected by CS[0] and GND (Table 3). In differential mode (SGL/ $\overline{\mathrm{DIF}}=0$ ), the digital conversion results are the difference between the + and the - analog inputs selected by CS[0] (Table 4).

## Unipolar/Bipolar

When operating in differential mode, the BIP/UNI bit of the set-up byte (Table 1) selects unipolar or bipolar operation. Unipolar mode sets the differential input range from 0 to VREF. A negative differential analog input in unipolar mode causes the digital output code to be zero. Selecting bipolar mode sets the differential input range to $\pm \mathrm{V}_{\text {REF }} / 2$. The digital output code is binary in unipolar mode and two's complement in bipolar mode. See the Transfer Functions section.
In single-ended mode, the MAX11644/MAX11645 always operate in unipolar mode irrespective of $\mathrm{BIP/UNI}$. The analog inputs are internally referenced to GND with a full-scale input range from 0 to VREF.

## 2-Wire Digital Interface

The MAX11644/MAX11645 feature a 2-wire interface consisting of a serial-data line (SDA) and serial-clock line (SCL). SDA and SCL facilitate bidirectional communication between the MAX11644/MAX11645 and the master at rates up to 1.7 MHz . The MAX11644/ MAX11645 are slaves that transfer and receive data. The master (typically a microcontroller) initiates data transfer on the bus and generates the SCL signal to permit that transfer.
SDA and SCL must be pulled high. This is typically done with pullup resistors ( $750 \Omega$ or greater) (see the Typical Operating Circuit). Series resistors (RS) are optional. They protect the input architecture of the MAX11644/ MAX11645 from high voltage spikes on the bus lines and minimize crosstalk and undershoot of the bus signals.

## Bit Transfer

One data bit is transferred during each SCL clock cycle. A minimum of 18 clock cycles are required to transfer the data in or out of the MAX11644/MAX11645.

The data on SDA must remain stable during the high period of the SCL clock pulse. Changes in SDA while SCL is stable are considered control signals (see the START and STOP Conditions section). Both SDA and SCL remain high when the bus is not busy.

START and STOP Conditions The master initiates a transmission with a START (S) condition, a high-to-low transition on SDA while SCL is high. The master terminates a transmission with a STOP $(P)$ condition, a low-to-high transition on SDA while SCL is high (Figure 5). A repeated START (Sr) condition can be used in place of a STOP condition to leave the bus active and the interface mode unchanged (see the HS Mode section).

## Acknowledge Bits

Data transfers are acknowledged with an acknowledge bit (A) or a not-acknowledge bit ( $\overline{\mathrm{A}}$ ). Both the master and the MAX11644/MAX11645 (slave) generate acknowledge bits. To generate an acknowledge, the receiving device must pull SDA low before the rising edge of the acknowledge-related clock pulse (ninth pulse) and keep it low during the high period of the clock pulse (Figure 6). To generate a not-acknowledge, the receiver allows SDA to be pulled high before the rising edge of the acknowledge-related clock pulse and leaves SDA high during the high period of the clock pulse. Monitoring the acknowledge bits allows for detection of unsuccessful data transfers. An unsuccessful data transfer happens if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master should reattempt communication at a later time.


Figure 5. START and STOP Conditions


Figure 6. Acknowledge Bits

### 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 1-/2-Channel, 2-Wire Serial, 12-Bit ADCs

## Slave Address

A bus master initiates communication with a slave device by issuing a START condition followed by a slave address. When idle, the MAX11644/MAX11645 continuously wait for a START condition followed by their slave address. When the MAX11644/MAX11645 recognize their slave address, they are ready to accept or send data. The slave address is factory programmed to 0110110 . The least significant bit (LSB) of the address byte $(R / \bar{W})$ determines whether the master is writing to or reading from the MAX11644/MAX11645 (R/ $/ \mathrm{W}=0$ selects a write condition, $\mathrm{R} / \overline{\mathrm{W}}=1$ selects a read condition). After receiving the address, the MAX11644/MAX11645 (slave) issues an acknowledge by pulling SDA low for one clock cycle.

## Bus Timing

At power-up, the MAX11644/MAX11645 bus timing is set for fast-mode (F/S mode), which allows conversion rates up to 22.2 ksps . The MAX11644/MAX11645 must
operate in high-speed mode (HS mode) to achieve conversion rates up to 94.4 ksps . Figure 1 shows the bus timing for the MAX11644/MAX11645's 2-wire interface.

## HS Mode

At power-up, the MAX11644/MAX11645 bus timing is set for F/S mode. The bus master selects HS mode by addressing all devices on the bus with the HS-mode master code 0000 1XXX ( $\mathrm{X}=$ don't care). After successfully receiving the HS-mode master code, the MAX11644/MAX11645 issue a not-acknowledge, allowing SDA to be pulled high for one clock cycle (Figure 8). After the not-acknowledge, the MAX11644/ MAX11645 are in HS mode. The bus master must then send a repeated START followed by a slave address to initiate HS mode communication. If the master generates a STOP condition, the MAX11644/MAX11645 return to F/S mode.


Figure 7. MAX11644/MAX11645 Slave Address Byte


Figure 8. F/S-Mode to HS-Mode Transfer

### 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 1-/2-Channel, 2-Wire Serial, 12-Bit ADCs

## Configuration/Setup Bytes (Write Cycle)

A write cycle begins with the bus master issuing a START condition followed by seven address bits (Figure 7) and a write bit (R/W $=0$ ). If the address byte is successfully received, the MAX11644/MAX11645 (slave) issues an acknowledge. The master then writes to the slave. The slave recognizes the received byte as the set-up byte (Table 1) if the most significant bit (MSB) is 1. If the MSB is 0 , the slave recognizes that byte as the configuration byte (Table 2). The master
can write either one or two bytes to the slave in any order (setup byte, then configuration byte; configuration byte, then setup byte; setup byte or configuration byte only; Figure 9). If the slave receives a byte successfully, it issues an acknowledge. The master ends the write cycle by issuing a STOP condition or a repeated START condition. When operating in HS mode, a STOP condition returns the bus into F/S mode (see the HS Mode section).


Figure 9. Write Cycle
Table 1. Setup Byte Format

| $\begin{aligned} & \hline \text { BIT } 7 \\ & \text { (MSB) } \end{aligned}$ | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | $\begin{aligned} & \text { BIT } 0 \\ & \text { (LSB) } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| REG | SEL2 | SEL1 | SELO | CLK | $\mathrm{BIP} / \overline{\mathrm{UNI}}$ | $\overline{\mathrm{RST}}$ | X |
|  |  |  |  |  |  |  |  |
| BIT | NAME |  |  |  | ION |  |  |
| 7 | REG | Register bit. 1 = setup byte, 0 = configuration byte (Table 2). |  |  |  |  |  |
| 6 | SEL2 | Three bits select the reference voltage (Table 6). Default to 000 at power-up. |  |  |  |  |  |
| 5 | SEL1 |  |  |  |  |  |  |
| 4 | SELO |  |  |  |  |  |  |
| 3 | CLK | 1 = external clock, $0=$ internal clock. Defaults to 0 at power-up. |  |  |  |  |  |
| 2 | $\mathrm{BIP} / \overline{\mathrm{UNI}}$ | 1 = bipolar, $0=$ unipolar. Defaults to 0 at power-up (see the Unipolar/Bipolar section). |  |  |  |  |  |
| 1 | $\overline{\mathrm{RST}}$ | $1=$ no action, $0=$ resets the configuration register to default. Setup register remains unchanged. |  |  |  |  |  |
| 0 | X | Don't-care bit. This bit can be set to 1 or 0 . |  |  |  |  |  |

### 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 1-/2-Channel, 2-Wire Serial, 12-Bit ADCs

Table 2. Configuration Byte Format

| $\begin{aligned} & \hline \text { BIT } 7 \\ & \text { (MSB) } \end{aligned}$ | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | $\begin{aligned} & \text { BIT } 0 \\ & \text { (LSB) } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| REG | SCAN1 | SCANO | X | X | X | CSO | SGL/DIF |
| BIT | NAME |  |  |  |  |  |  |
| 7 | REG | Register bit. | byte | 1), $0=$ | ation by |  |  |
| 6 | SCAN1 | Scan select bits. Two bits select the scanning configuration (Table 5). Default to 00 at power-up. |  |  |  |  |  |
| 5 | SCANO |  |  |  |  |  |  |
| 4 | X | Channel select bit. CSO selects which analog input channels are to be used for conversion (Tables 3 and 4). Default to 0000 at power-up. |  |  |  |  |  |
| 3 | X |  |  |  |  |  |  |
| 2 | X |  |  |  |  |  |  |
| 1 | CSO |  |  |  |  |  |  |
| 0 | SGL/DIF | $1=$ single-ended, $0=$ differential (Tables 3 and 4). Defaults to 1 at power-up. See the SingleEnded/Differential Input section. |  |  |  |  |  |

$X=$ Don't care.

Table 3. Channel Selection in Single-Ended Mode (SGL/DIF = 1)

| CSO | AINO | AIN1 | GND |
| :---: | :---: | :---: | :---: |
| 0 | + |  | - |
| 1 |  | + | - |

Table 4. Channel Selection in Differential Mode (SGL/DIF $=0$ )

| CSO | AINO | AIN1 |
| :---: | :---: | :---: |
| 0 | + | - |
| 1 | - | + |

# 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 1-/2-Channel, 2-Wire Serial, 12-Bit ADCs 

## Data Byte (Read Cycle)

A read cycle must be initiated to obtain conversion results. Read cycles begin with the bus master issuing a START condition followed by seven address bits and a read bit $(R / \bar{W}=1)$. If the address byte is successfully received, the MAX11644/MAX11645 (slave) issues an acknowledge. The master then reads from the slave. The result is transmitted in 2 bytes; first 4 bits of the first byte are high, then MSB through LSB are consecutively clocked out. After the master has received the byte(s), it can issue an acknowledge if it wants to continue reading or a not-acknowledge if it no longer wishes to read. If the MAX11644/MAX11645 receive a not-acknowledge, they release SDA, allowing the master to generate a STOP or a repeated START condition. See the Clock Modes and Scan Mode sections for detailed information on how data is obtained and converted.

## Clock Modes

The clock mode determines the conversion clock and the data acquisition and conversion time. The clock mode also affects the scan mode. The state of the setup byte's CLK bit determines the clock mode (Table 1). At power-up, the MAX11644/MAX11645 are defaulted to internal clock mode $(C L K=0)$.

## Internal Clock

When configured for internal clock mode (CLK = 0), the MAX11644/MAX11645 use their internal oscillator as the conversion clock. In internal clock mode, the MAX11644/MAX11645 begin tracking the analog input after a valid address on the eighth rising edge of the
clock. On the falling edge of the ninth clock, the analog signal is acquired and the conversion begins. While converting the analog input signal, the MAX11644/ MAX11645 hold SCL low (clock stretching). After the conversion completes, the results are stored in internal memory. If the scan mode is set for multiple conversions, they all happen in succession with each additional result stored in memory. The MAX11644/ MAX11645 contain two 12-bit blocks of memory. Once all conversions are complete, the MAX11644/ MAX11645 release SCL, allowing it to be pulled high. The master can now clock the results out of the memory in the same order the scan conversion has been done at a clock rate of up to 1.7 MHz . SCL is stretched for a maximum of $8.3 \mu$ s per channel (see Figure 10).
The device memory contains all of the conversion results when the MAX11644/MAX11645 release SCL. The converted results are read back in a first-in-first-out (FIFO) sequence. The memory contents can be read continuously. If reading continues past the result stored in memory, the pointer wraps around and points to the first result. Note that only the current conversion results are read from memory. The device must be addressed with a read command to obtain new conversion results.
The internal clock mode's clock stretching quiets the SCL bus signal, reducing the system noise during conversion. Using the internal clock also frees the bus master (typically a microcontroller) from the burden of running the conversion clock, allowing it to perform other tasks that do not need to use the bus.


Figure 10. Internal Clock Mode Read Cycles

### 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 1-/2-Channel, 2-Wire Serial, 12-Bit ADCs

When configured for external clock mode (CLK = 1) the MAX11644/MAX11645 use the SCL as the conversion clock. In external clock mode, the MAX11644/ MAX11645 begin tracking the analog input on the ninth rising clock edge of a valid slave address byte. Two SCL clock cycles later, the analog signal is acquired and the conversion begins. Unlike the internal clock mode, converted data is available immediately after the first four empty high bits. The device continuously converts input channels dictated by the scan mode until given a not-acknowledge. There is no need to readdress the device with a read command to obtain new conversion results (see Figure 11).
The conversion must complete in 1 ms , or droop on the track-and-hold capacitor degrades conversion results.

Use internal clock mode if the SCL clock period exceeds 60 6 s.
The MAX11644/MAX11645 must operate in external clock mode for conversion rates from 40 ksps to 94.4 ksps . Below 40ksps, internal clock mode is recommended due to much smaller power consumption.

## Scan Mode

SCAN0 and SCAN1 of the configuration byte set the scan mode configuration. Table 5 shows the scanning configurations. The scanned results are written to memory in the same order as the conversion. Read the results from memory in the order they were converted. Each result needs a 2-byte transmission; the first byte begins with 4 empty bits, during which SDA is left high. Each byte has to be acknowledged by the master or the memory transmission is terminated. It is not possible to read the memory independently of conversion.


Figure 11. External Clock Mode Read Cycle
Table 5. Scanning Configuration

| SCAN1 | SCANO | SCANNING CONFIGURATION |
| :---: | :---: | :--- |
| 0 | 0 | Scans up from AINO to the input selected by CSO. |
| 0 | 1 | Converts the input selected by CSO eight times (see Tables 3 and 4).* |
| 1 | 0 | Reserved. Do not use. |
| 1 | 1 | Converts the input selected by CSO.* |

[^0]
# 2．7V to 3．6V and 4．5V to 5．5V，Low－Power， 1－／2－Channel，2－Wire Serial，12－Bit ADCs 

## Table 6．Reference Voltage and REF Format

| SEL2 | SEL1 | SELO | REFERENCE <br> VOLTAGE | REF | INTERNAL REFERENCE <br> STATE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | $X$ | $V_{\text {DD }}$ | Not connected | Always off |
| 0 | 1 | $X$ | External reference | Reference input | Always off |
| 1 | 0 | 0 | Internal reference | Not connected＊ | Always off |
| 1 | 0 | 1 | Internal reference | Not connected＊ | Always on |
| 1 | 1 | 0 | Internal reference | Reference output | Always off |
| 1 | 1 | 1 | Internal reference | Reference output | Always on |

$X=$ Don＇t care．
＊Preferred configuration for internal reference．

## Applications Information

## Power－On Reset

The configuration and setup registers（Tables 1 and 2） default to a single－ended，unipolar，single－channel con－ version on AINO using the internal clock with VDD as the reference．The memory contents are unknown after power－up．

## Automatic Shutdown

Automatic shutdown occurs between conversions when the MAX11644／MAX11645 are idle．All analog circuits participate in automatic shutdown except the internal reference due to its prohibitively long wake－up time． When operating in external clock mode，a STOP，not－ acknowledge，or repeated START condition must be issued to place the devices in idle mode and benefit from automatic shutdown．A STOP condition is not nec－ essary in internal clock mode to benefit from automatic shutdown because power－down occurs once all con－ version results are written to memory（Figure 10）．When using an external reference or VDD as a reference，all analog circuitry is inactive in shutdown and supply cur－ rent is less than $0.5 \mu \mathrm{~A}$ ．The digital conversion results obtained in internal clock mode are maintained in mem－ ory during shutdown and are available for access through the serial interface at any time prior to a STOP or a repeated START condition．
When idle，the MAX11644／MAX11645 continuously wait for a START condition followed by their slave address （see the Slave Address section）．Upon reading a valid address byte，the MAX11644／MAX11645 power up．The internal reference requires 10 ms to wake up，so when using the internal reference it should be powered up 10 ms prior to conversion or powered continuously． Wake－up is invisible when using an external reference or VDD as the reference．

Automatic shutdown results in dramatic power savings， particularly at slow conversion rates and with internal clock．For example，at a conversion rate of 10ksps，the average supply current for the MAX11645 is $60 \mu \mathrm{~A}$（typ） and drops to $6 \mu \mathrm{~A}$（typ）at 1 ksps ．At 0.1 ksps the aver－ age supply current is just $1 \mu \mathrm{~A}$ ，or a minuscule $3 \mu \mathrm{~W}$ of power consumption．See Average Supply Current vs． Conversion Rate（External Clock）in the Typical Operating Characteristics section）．

Reference Voltage SEL［2：0］of the setup byte（Table 1）control the refer－ ence configuration（Table 6）．

## Internal Reference

The internal reference is 4.096 V for the MAX11644 and 2.048 V for the MAX11645．When REF is configured to be an internal reference output（SEL［2：1］＝11），decou－ ple REF to GND with a $0.1 \mu \mathrm{~F}$ capacitor and a $2 \mathrm{k} \Omega$ series resistor（see the Typical Operating Circuit）．Once powered up，the reference always remains on until reconfigured．The internal reference requires 10 ms to wake up and is accessed using SELO（Table 6）．When in shutdown，the internal reference output is in a high－ impedance state．The reference should not be used to supply current for external circuitry．The internal refer－ ence does not require an external bypass capacitor and works best when left unconnected（SEL1＝0）．

## External Reference

The external reference can range from 1V to VDD．For maximum conversion accuracy，the reference must be able to deliver up to $40 \mu \mathrm{~A}$ and have an output imped－ ance of $500 \mathrm{k} \Omega$ or less．If the reference has a higher output impedance or is noisy，bypass it to GND as close as possible to REF with a $0.1 \mu \mathrm{~F}$ capacitor．

# 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 1-/2-Channel, 2-Wire Serial, 12-Bit ADCs 


#### Abstract

Transfer Functions Output data coding for the MAX11644/MAX11645 is binary in unipolar mode and two's complement in bipolar mode with $1 \mathrm{LSB}=\left(\mathrm{V}_{\mathrm{REF}} / 2^{\mathrm{N}}\right)$ where N is the number of bits (12). Code transitions occur halfway between successive-integer LSB values. Figures 12 and 13 show the input/output (I/O) transfer functions for unipolar and bipolar operations, respectively.


Layout, Grounding, and Bypassing
Only use PCBs. Wire-wrap configurations are not recommended since the layout should ensure proper separation of analog and digital traces. Do not run analog and digital lines parallel to each other, and do not layout digital signal paths underneath the ADC package. Use separate analog and digital PCB ground sections with only one star point (Figure 14) connecting the two ground systems (analog and digital). For lowest noise operation, ensure the ground return to the star ground's power supply is low impedance and as short as possible. Route digital signals far away from sensitive analog and reference inputs.
High-frequency noise in the power supply (VDD) could influence the proper operation of the ADC's fast comparator. Bypass VDD to the star ground with a network of two parallel capacitors, $0.1 \mu \mathrm{~F}$ and $4.7 \mu \mathrm{~F}$, located as close as possible to the MAX11644/MAX11645 power-supply pin.


Figure 12. Unipolar Transfer Function

Minimize capacitor lead length for best supply noise rejection, and add an attenuation resistor ( $5 \Omega$ ) in series with the power supply if it is extremely noisy.

## Definitions

## Integral Nonlinearity

Integral nonlinearity (INL) is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best straight-line fit or a line drawn between the endpoints of the transfer function, once offset and gain errors have been nullified. The MAX11644/MAX11645's INL is measured using the endpoint.

## Differential Nonlinearity

Differential nonlinearity (DNL) is the difference between an actual step width and the ideal value of 1 LSB. A DNL error specification of less than 1 LSB guarantees no missing codes and a monotonic transfer function.

Aperture Jitter
Aperture jitter (taj) is the sample-to-sample variation in the time between the samples.

Aperture Delay
Aperture delay ( $\mathrm{taD}^{\text {) }}$ is the time between the falling edge of the sampling clock and the instant when an actual sample is taken.


Figure 13. Bipolar Transfer Function

### 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 1-/2-Channel, 2-Wire Serial, 12-Bit ADCs



Figure 14. Power-Supply Grounding Connection

## Signal-to-Noise Ratio

For a waveform perfectly reconstructed from digital samples, the theoretical maximum SNR is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization error only and results directly from the ADC's resolution ( N bits):

$$
\text { SNRMAX[dB] }=6.02 \mathrm{~dB} \times \mathrm{N}+1.76 \mathrm{~dB}
$$

In reality, there are other noise sources besides quantization noise: thermal noise, reference noise, clock jitter, etc. SNR is computed by taking the ratio of the RMS signal to the RMS noise, which includes all spectral components minus the fundamental, the first five harmonics, and the DC offset.

Signal-to-Noise Plus Distortion
Signal-to-noise plus distortion (SINAD) is the ratio of the fundamental input frequency's RMS amplitude to the RMS equivalent of all other ADC output signals.

$$
\operatorname{SINAD}(\mathrm{dB})=20 \times \log \left[\frac{\text { Signal }_{\mathrm{RMS}}}{\text { Noise }_{\mathrm{RMS}}+\mathrm{THD}_{\mathrm{RMS}}}\right]
$$

Effective Number of Bits Effective number of bits (ENOB) indicates the global accuracy of an ADC at a specific input frequency and sampling rate. An ideal ADC's error consists of quantization noise only. With an input range equal to the ADC's full-scale range, calculate the ENOB as follows:

$$
\text { ENOB }=(\text { SINAD }-1.76) / 6.02
$$

## Total Harmonic Distortion

Total harmonic distortion (THD) is the ratio of the RMS sum of the input signal's first five harmonics to the fundamental itself. This is expressed as:

$$
\mathrm{THD}=20 \times \log \left(\sqrt{\left(\frac{\mathrm{V}_{2}^{2}+\mathrm{V}_{3}^{2}+\mathrm{V}_{4}^{2}+\mathrm{V}_{5}^{2}}{\mathrm{~V}_{1}}\right)}\right)
$$

where $\mathrm{V}_{1}$ is the fundamental amplitude, and $\mathrm{V}_{2}$ through $V_{5}$ are the amplitudes of the 2 nd- through 5 th-order harmonics.

Spurious-Free Dynamic Range
Spurious-free dynamic range (SFDR) is the ratio of the RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next largest distortion component.

### 2.7 V to 3.6V and 4.5V to 5.5V, Low-Power, 1-/2-Channel, 2-Wire Serial, 12-Bit ADCs

Typical Operating Circuit


Chip Information
PROCESS: BiCMOS

Package Information
For the latest package outline information and land patterns, go to www.maxim-ic.com/packages. Note that a "+", "\#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO. |
| :---: | :---: | :---: |
| $8 \mu \mathrm{MAX}$ | $\mathrm{U} 8 \mathrm{CN}+1$ | $\underline{\mathbf{2 1 - 0 0 3 6}}$ |

# 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 1-/2-Channel, 2-Wire Serial, 12-Bit ADCs 




[^0]:    *When operating in external clock mode, there is no difference between SCAN[1:0] = 01 and SCAN[1:0] $=11$, and converting occurs perpetually until not-acknowledge occurs.

