## LM27262

## Intel CPU Core Voltage Regulator Controller for VRD10 Compatible PCs

## General Description

The LM27262 is a versatile synchronous buck voltage regulator controller designed according to the Intel VRD10 Specification. It's a fixed-frequency voltage-mode control PWM with average current modulation of the reference voltage to achieve the desired output impedance. This approach imparts a pseudo current mode behavior to the control loop. The part provides the control for a voltage regulator consisting of either 2-, 3- or 4-phases to provide power to a desktop CPU. Pulse-by-pulse phase current balancing ensures accurate current sharing. CPU core currents of over 90A can be supported without requiring significant over design of the power path. The LM27262 contains a precision 6-bit digital-to-analog converter (DAC) that uses a VID-code provided by the CPU to program the desired CPU core voltage. The regulator output voltage can be dynamically adjusted by changing the VID-code "on the fly".
The part is intended to provide all the specified functions laid out in the VRD-10 specification, making it as simple as possible for the user to realize a fully compliant CPU core supply for Intel's Pentium ${ }^{\text {TM }} 4$ and Prescott ${ }^{T M}$ processors.
The LM27262 is available in a 48-lead TSSOP package and in a 48-lead LLP package.

## Features

- Compatible with "VRD10 Voltage Regulation Specification" for Intel Pentium 4 and Prescott Processors
- Supports Intel SpeedStep ${ }^{\text {TM }}$ technology (Geyserville-IIITM), which enables real-time dynamic switching of the CPU core voltage and the CPU clock frequency
- Uses external gate drivers (LM2724) for maximum layout flexibility and noise immunity
- Fixed frequency PWM architecture
- Pin selectable internal or external voltage reference
- $0.5 \%$ core voltage set-point accuracy when using external voltage reference
- $0.9 \%$ accurate internal bandgap reference
- 2-, 3- or 4-phase operation
- Out-of-phase switching reduces input ripple current, thereby minimizing input capacitor requirements
- VID-code programmable output voltage range of 0.8375 V through 1.6000 V
- User programmable, low loss, load line slope
- User programmable Standard VID offset
- User programmable VCORE slew rate
- 5V power rail Under Voltage Lock Out (UVLO)

■ Over Voltage Protection (OVP), Under Voltage Protection (UVP), and Over Current Protection (OCP) to defend against potentially catastrophic events

- User programmable fault latch that can be used to disable the regulator in the event a power system fault
- Very fast transient response
- VID-transition masked PWRGOOD output
- True-differential current sensing for each phase ensures accurate load current sharing
- User programmable cycle-by-cycle current limit


## Key Specifications

- Fast transient response to minimize output capacitor requirements
- Shorter design cycles through the use of external gate drivers for reduced power dissipation, ease of PCB layout and reduced noise sensitivity
- Fully integrated solution. All VRD-10 control functions provided by a single device
- Accurate current balancing eliminates need to over design the power path
- Fixed frequency PWM minimizes EMI issues
- Low input capacitor requirements due to multi-phase interleaving
- Fault latching allows use of smaller power path components and minimizes the chance of damage to the load in the event of a fault
- Only need to buy as many drivers as the design needs while keeping only one controller in inventory


## Applications

- Server and desktop computer CPU core power supplies requiring a 2, 3- or 4-phase voltage regulator delivering up to 100A
- Transportable notebook computers using desktop CPUs
- Low cost transportable notebook computers using 2- or 3-phase designs


## Typical Application Circuit


e


20083401

FIGURE 1.

Connection Diagrams

|  | Top View |  |  |
| :---: | :---: | :---: | :---: |
| 1 |  |  | 48 |
|  | PHASES | VRON | 47 |
| 2 | IREF | PWRGD |  |
| 3 |  |  | 46 |
|  | VSTDOS | SOFTCAP | 45 |
|  | VPROG | VIDSLEW | 44 |
| 5 | NC | VIDPGD |  |
| 6 |  |  | 43 |
|  | SLADJ1 | VHA | 42 |
| 7 | SLADJ2 | VILA | 41 |
| 8 | VIDO | VIHB |  |
| 9 |  |  | 40 |
| 10 | VID1 | VILB | 39 |
|  | VID2 | VIHC |  |
| 11 | VID3 | VILC | 38 |
| 12 | VID4 | VIHD | 37 |
| 13 |  |  | 36 |
|  | VID5 | VILD |  |
| 14 | VDAC | VFB | 35 |
| 15 |  | COMP | 34 |
| 16 |  |  | 33 |
| 17 | NC | CORE | 32 |
|  | NC | DELAY |  |
| 18 | NC | DRIVEA | 31 |
| 19 | N | DRIVEB | 30 |
| 20 | CLImAdJ |  | 29 |
| 21 | REFINT | DRIVEC | 28 |
| 22 | $\mathrm{V}_{\mathrm{cc}} \mathrm{S}^{5}$ | DRIVED |  |
|  | $\mathrm{V}_{\text {REF }}$ | NC | 27 |
| 23 |  | NC | 26 |
| 24 |  |  | 25 |
|  | NC | NC |  |

48-Lead TSSOP (MTD)
Order Number LM27262MTD
See NS Package Number MTD48


48-Lead LLP
Order Number LM27262LQ NS Package Number LQA48B

## Ordering Information

| Order Number | Package Drawing | Supplied As |
| :---: | :---: | :---: |
| LM27262MTD | MTD48 | 38 Units/Rail |
| LM27262MTDX | MTD48 | 1000 Units Tape and Reel |
| LM27262LQ | LQA48B | 1000 Units Tape and Reel |
| LM27262LQX | LQA48B | 4500 Units Tape and Reel |

## Pin Description

(All pin numbers referred to here correspond to the TSSOP/ LLP package)
Pin 1/44, PHASES: tri-level logic input: HIGH logic level switches controller into 2-phase operation mode, phases A and C active. LOW logic level activates 3-phase operation, phases A, B and C active, OPEN (floating) input activates 4-phase operation
Pin 2/45, IREF: connect a $1 \%$ resistor to ground to program a precision current source for a standard offset voltage, typically -25 mV , across a resistor connected between VPROG and VSTDOS pins. Recommended current value is approximately $80 \mu \mathrm{~A}$. Typical resistor value is $\mathrm{R}=1.4 \mathrm{~V} /$ $80 \mu \mathrm{~A}$ equals 17.4 k .
Pin 3/46, VSTDOS: input; $\mathrm{V}_{\text {VSTDOS }}=\mathrm{V}_{\text {VPROG }}-\mathrm{V}_{\text {OS }}$. This pin allows setting a programmable offset voltage (typically 25 mV ). The offset is programmed via an external $1 \%$ resistor connected between the VPROG and VSTDOS pins. The offset is the Pin 2 current multiplied by this offset programming resistor.
Pin 4/47, VPROG: output used for programming a standard offset. Connect a $1 \%$ resistor between VPROG and VSTDOS. VPROG output voltage is the buffered internal DAC output.
Pin 5/48: No connect pin
Pin 6/1, SLADJ1: load line slope adjustment via external resistor divider
Pin 7/2, SLADJ2: load line slope adjustment via external resistor divider
Pin 8 -13/3-8, VID0-VID5: voltage identification code inputs Pin 14/9, VDAC: buffered output of onboard DAC. Voltage determined by VID code.
Pin 15-18/10-13: no connect pin
Pin 19/14, CLIMADJ: output current limit adjustment input for one phase. For 4-phase operation the current limit is $4 x$ the single phase current limit, for 3 -phase operation it is $3 x$ the single phase limit, and $2 x$ the single phase current for 2-phase operation
Pin 20/15, REFINT: internal/external voltage reference selection logic input. When logic high, selects internal reference
Pin 21/16, VCC5V: 5V power supply input to the part. Should be decoupled to GND pin with a 1 uF capacitor.
Pin 22/17, VREF: internal voltage reference output or external voltage reference input depending on REFINT input logic state
Pin 23/18, GND: the chip ground pin. Use for 5V supply ground connection, Make a single-point ground connection at this pin.
Pin 24 - 27/19-22: no connect pins
Pin 28-31/23-26: DRIVED-DRIVEA: PWM logic level outputs for phases D through A. Not short-circuit protected.

Pin 32/27, DELAY: OVP, UVP and OCP latch-off delay adjustment pin. A delay programming capacitor is connected between this pin and ground. This pin disables UVP, OVP and OCP latch-off when grounded to facilitate debugging
Pin 33/28, VCORE: CPU core voltage rail connection. This pin is the OVP/UVP sense point.
Pin 34/29, COMP: output of error amplifier. Use for external loop compensation connection
Pin 35/30, VFB: input of error amplifier. Use for external loop compensation connection Pin 36/31, VILD: phase D current sense resistor low-side connection input
Pin 37/32, VIHD: phase D current sense resistor high-side connection input
Pin 38/33, VILC: phase C current sense resistor low-side connection input
Pin 39/34, VIHC: phase C current sense resistor high-side connection input
Pin 40/35, VILB: phase B current sense resistor low-side connection input
Pin 41/36, VIHB: phase B current sense resistor high-side connection input
Pin 42/37, VILA: phase A current sense resistor low-side connection input
Pin 43/38, VIHA: phase A current sense resistor high-side connection input
Pin 44/39, VIDPGD: VID Power Good Delayed output. Outputs a VID_PWRGD signal that is delayed approximately 2 msec after receiving an externally supplied active high signal to VRON. Pin VIDPGD should be connected to the system's VID_PWRGD input. This delay ensures that Vcore will power on only after the 6 VID bit signals have settled. The LM27262 is only enabled after the delay has timed out.
Pin 45/40, VIDSLEW: connect a resistor between this pin and the SOFTCAP pin to program VCORE slew rates for VID transitions
Pin 46/41, SOFTCAP: soft start/soft stop capacitor connection; this output sources charging current to the softstart capacitor at power on. An internal 50k resistor discharges the softstart capacitor during power off
Pin 47/42, PWRGD: power good output, open drain, active high
Pin 48/43, VRON: logic input that turns the switching regulator on and off. If VCC5V is present when the LM27262 is shutdown then the DRIVEx outputs are active low. VRON has a 2 msec assertion delay. When VRON is de-asserted, the VID DAC latches the latest VID code and executes soft-stop. There is no de-assertion delay on VRON.
LLP DAP, SUB: die substrate. The exposed die attach should be connected to ground potentful.

| Processor Pins (0 = low, 1 = high) |  |  |  |  |  | $\mathrm{V}_{\text {Out }}(\mathrm{V})$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VID5 | VID4 | VID3 | VID2 | VID1 | VIDO |  |
| 0 | 0 | 1 | 0 | 1 | 0 | 0.8375 |
| 1 | 0 | 1 | 0 | 0 | 1 | 0.8500 |
| 0 | 0 | 1 | 0 | 0 | 1 | 0.8625 |
| 1 | 0 | 1 | 0 | 0 | 0 | 0.8750 |
| 0 | 0 | 1 | 0 | 0 | 0 | 0.8875 |
| 1 | 0 | 0 | 1 | 1 | 1 | 0.9000 |
| 0 | 0 | 0 | 1 | 1 | 1 | 0.9125 |
| 1 | 0 | 0 | 1 | 1 | 0 | 0.9250 |
| 0 | 0 | 0 | 1 | 1 | 0 | 0.9375 |
| 1 | 0 | 0 | 1 | 0 | 1 | 0.9500 |
| 0 | 0 | 0 | 1 | 0 | 1 | 0.9625 |
| 1 | 0 | 0 | 1 | 0 | 0 | 0.9750 |
| 0 | 0 | 0 | 1 | 0 | 0 | 0.9875 |
| 1 | 0 | 0 | 0 | 1 | 1 | 1.0000 |
| 0 | 0 | 0 | 0 | 1 | 1 | 1.0125 |
| 1 | 0 | 0 | 0 | 1 | 0 | 1.0250 |
| 0 | 0 | 0 | 0 | 1 | 0 | 1.0375 |
| 1 | 0 | 0 | 0 | 0 | 1 | 1.0500 |
| 0 | 0 | 0 | 0 | 0 | 1 | 1.0625 |
| 1 | 0 | 0 | 0 | 0 | 0 | 1.0750 |
| 0 | 0 | 0 | 0 | 0 | 0 | 1.0875 |
| 1 | 1 | 1 | 1 | 1 | 1 | OFF |
| 0 | 1 | 1 | 1 | 1 | 1 | OFF |
| 1 | 1 | 1 | 1 | 1 | 0 | 1.1000 |
| 0 | 1 | 1 | 1 | 1 | 0 | 1.1125 |
| 1 | 1 | 1 | 1 | 0 | 1 | 1.1250 |
| 0 | 1 | 1 | 1 | 0 | 1 | 1.1375 |
| 1 | 1 | 1 | 1 | 0 | 0 | 1.1500 |
| 0 | 1 | 1 | 1 | 0 | 0 | 1.1625 |
| 1 | 1 | 1 | 0 | 1 | 1 | 1.1750 |
| 0 | 1 | 1 | 0 | 1 | 1 | 1.1875 |
| 1 | 1 | 1 | 0 | 1 | 0 | 1.2000 |


| Processor Pins (0 low, $\mathbf{1}=$ high |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VID5 | VID4 | VID3 | VID2 | VID1 | VID0 |  |
| 0 | 1 | 1 | 0 | 1 | 0 | 1.2125 |
| 1 | 1 | 1 | 0 | 0 | 1 | 1.2250 |
| 0 | 1 | 1 | 0 | 0 | 1 | 1.2375 |
| 1 | 1 | 1 | 0 | 0 | 0 | 1.2500 |
| 0 | 1 | 1 | 0 | 0 | 0 | 1.2625 |
| 1 | 1 | 0 | 1 | 1 | 1 | 1.2750 |
| 0 | 1 | 0 | 1 | 1 | 1 | 1.2875 |
| 1 | 1 | 0 | 1 | 1 | 0 | 1.3000 |
| 0 | 1 | 0 | 1 | 1 | 0 | 1.3125 |
| 1 | 1 | 0 | 1 | 0 | 1 | 1.3250 |
| 0 | 1 | 0 | 1 | 0 | 1 | 1.3375 |
| 1 | 1 | 0 | 1 | 0 | 0 | 1.3500 |
| 0 | 1 | 0 | 1 | 0 | 0 | 1.3625 |
| 1 | 1 | 0 | 0 | 1 | 1 | 1.3750 |
| 0 | 1 | 0 | 0 | 1 | 1 | 1.3875 |
| 1 | 1 | 0 | 0 | 1 | 0 | 1.4000 |
| 0 | 1 | 0 | 0 | 1 | 0 | 1.4125 |
| 1 | 1 | 0 | 0 | 0 | 1 | 1.4250 |
| 0 | 1 | 0 | 0 | 0 | 1 | 1.4375 |
| 1 | 1 | 0 | 0 | 0 | 0 | 1.4500 |
| 0 | 1 | 0 | 0 | 0 | 0 | 1.4625 |
| 1 | 0 | 1 | 1 | 1 | 1 | 1.4750 |
| 0 | 0 | 1 | 1 | 1 | 1 | 1.4875 |
| 1 | 0 | 1 | 1 | 1 | 0 | 1.5000 |
| 0 | 0 | 1 | 1 | 1 | 0 | 1.5125 |
| 1 | 0 | 1 | 1 | 0 | 1 | 1.5250 |
| 0 | 0 | 1 | 1 | 0 | 1 | 1.5375 |
| 1 | 0 | 1 | 1 | 0 | 0 | 1.5500 |
| 0 | 0 | 1 | 1 | 0 | 0 | 1.5625 |
| 1 | 0 | 1 | 0 | 1 | 1 | 1.5750 |
| 0 | 0 | 1 | 0 | 1 | 1 | 1.5875 |
| 1 | 0 | 1 | 0 | 1 | 0 | 1.6000 |
|  | 0 |  |  |  |  |  |
| 0 |  |  |  |  |  |  |

FIGURE 2. VID Code vs DAC Output

## Absolute Maximum Ratings <br> (Notes 1, 4) <br> If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

$V_{C c} 5 \mathrm{~V}$
-0.3V to 7V
PHASES, IREF, VSTDOS,
VPROG,
SLADJ1, SLADJ2, VREF,
REFINT,
CLIMADJ, VCORE, COMP,
VFB,
VILx, VIHx, SOFTCAP,
PWRGD,
VIDPGD, VID0-VID5,
VRON $\quad-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}} 5 \mathrm{~V}+0.3 \mathrm{~V}$
Differential Voltage (VILx -
VIHx)
1V
Ambient Storage Temp.
Range
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Junction Temperature $\quad-20^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Minimum ESD Rating (Note 4) $\pm 2 \mathrm{kV}$
Human Body Model 100pF
Machine Model $1.5 \mathrm{k} \Omega$
Soldering Dwell Time,
Temperature (Note 3)
Wave $4 \mathrm{sec}, 260^{\circ} \mathrm{C}$
Infrared $\quad 10 \mathrm{sec}, 240^{\circ} \mathrm{C}$
Vapor Phase $\quad 75 \mathrm{sec}, 219^{\circ} \mathrm{C}$

## Operating Ratings (Note 1)

$\mathrm{V}_{\mathrm{CC}} 5 \mathrm{~V} \quad 4.65 \mathrm{~V}$ to 5.5 V
Junction Temperature
(Note 2)
$0^{\circ} \mathrm{C}$ to $+110^{\circ} \mathrm{C}$

Electrical Characteristics (Note 5),(Note 6) $\mathrm{V}_{\mathrm{Cc}} 5 \mathrm{~V}=5 \mathrm{~V}$ unless otherwise specified.

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {Q5V }}$ | Quiescent $\mathrm{V}_{\mathrm{cc}} 5 \mathrm{~V}$ current | $\mathrm{V}_{\mathrm{CC}} 5 \mathrm{~V}=5.5 \mathrm{~V}$, not switching |  | 8.4 | 10.5 | mA |
| $\mathrm{I}_{\text {Q5V }}$ | Quiescent $\mathrm{V}_{\mathrm{cc}} 5 \mathrm{~V}$ current | $\mathrm{V}_{\mathrm{cc}} 5 \mathrm{~V}=5.5 \mathrm{~V}, 4$-phase switching |  | 8.5 | 11 | mA |
| $\mathrm{I}_{\text {SD5V }}$ | Shutdown $\mathrm{V}_{\mathrm{Cc}} 5 \mathrm{~V}$ current | $\mathrm{V}_{\mathrm{CC}} 5 \mathrm{~V}=5.5 \mathrm{~V}, \mathrm{VRON}=$ Low |  | 0.1 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{T}_{\text {SD }}$ | Thermal Shutdown Threshold | Rising temperature |  | 165 |  | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {SDH }}$ | Thermal Shutdown Threshold Hysteresis |  |  | 10 |  | ${ }^{\circ} \mathrm{C}$ |
| UNDER VOLTAGE LOCKOUT |  |  |  |  |  |  |
| $\mathrm{V}_{5 \text { UVLO }}$ | VCC5V UVLO | Rising Edge | 4.15 | 4.3 | 4.6 | V |
|  | THreshold | Falling Edge | 3.85 | 4.05 | 4.35 |  |
| $\mathrm{V}_{5 \text { UVLOH }}$ | VCC5V UVLO <br> Hysteresis |  |  | 0.25 |  | V |

DAC: VID0-5, VDAC

|  | VID0-5 Inputs Logic <br> LOW |  |  |  | $\mathbf{0 . 4}$ |
| :--- | :--- | :--- | :--- | :---: | :---: |
|  | VID0-5 Inputs Logic <br> HIGH |  | 0.8 |  | V |
|  | VID0-5 Low-to-High <br> Threshold |  | 0.7 | V |  |
|  | VID0-5 Threshold <br> Hysteresis |  | 0.2 | V |  |
|  | VID0-5 Inputs Internal <br> Pull-up Current | VID0-5 = Low |  | 5 | $\mathbf{2 0}$ |
|  | DAC Output Voltage <br> Programming <br> Resolution | Per VID code table, Measured at VPROG |  | 12.5 | VA |
|  |  | DAC Accuracy measured at VPROG pin over <br> $-5^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{J}}<110^{\circ} \mathrm{C}$ |  | mV |  |

Electrical Characteristics (Note 5), (Note 6) $\mathrm{V}_{\mathrm{CC}} 5 \mathrm{~V}=5 \mathrm{~V}$ unless otherwise specified. (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DAC Voltage Accuracy with Internal VREF | VID codes from 1.5625V to 1.6000 V |  | $\pm 0.9$ |  | \% |
|  |  | VID codes from 0.8375 V to 1.1000 V |  | $\pm 0.9$ |  | \% |
|  |  | VID codes from 1.1125V to 1.5500V |  | $\pm 0.75$ |  | \% |
|  | DAC Voltage Accuracy with External VREF = 1.225 V | VID codes: 1.5500 V \& 1.6000V | $\begin{aligned} & \hline-0.6 \\ & -0.8 \end{aligned}$ | $\pm 0.15$ | $\begin{gathered} \hline 0.75 \\ 0.8 \end{gathered}$ | \% |
|  |  | VID codes: 0.8375 V \& 1.0000V | $\begin{aligned} & \hline-1.0 \\ & -1.2 \end{aligned}$ | -0.15 | $\begin{aligned} & \hline 1.0 \\ & 1.2 \end{aligned}$ | \% |
|  |  | $\begin{aligned} & \text { VID codes: } 1.1000 \mathrm{~V}, 1.2000,1.3000,1.4000 \text { \& } \\ & 1.5000 \end{aligned}$ | $\begin{aligned} & \hline-0.5 \\ & -0.8 \end{aligned}$ | $\pm 0.1$ | $\begin{aligned} & 0.5 \\ & 0.8 \end{aligned}$ | \% |

## REFERENCE VOLTAGE

|  | Internal Reference <br> Voltage | $\mathbf{1 . 2 1 0}$ | 1.235 | $\mathbf{1 . 2 6 0}$ | V |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
|  | VREF Output Load <br> Regulation | $\mathrm{I}_{\text {VREF }}$ from 0 to $50 \mu \mathrm{~A}$ |  | -2.5 | mV |  |
|  | VREF Line Regulation | $\mathrm{V}_{\mathrm{CC}} 5 \mathrm{~V}=(4.65 \mathrm{~V}$ to 5.5 V$), I_{\text {VREF }}=50 \mathrm{uA}$ |  | $\pm 0.2$ |  | mV |
|  | External VREF Voltage | REFINT=LOW, see LM27201 Electrical Specs. |  | 1.225 | V |  |
|  | External VREF <br> Compensating Offset <br> (applied internally) | REFINT=LOW |  | 10 | mV |  |

STANDARD OFFSET PROGRAMMING INPUTS: VPROG, VSTDOS, IREF

|  | IREF Output Voltage | $100 \mu \mathrm{~A}$ Load Current |  | 1.400 | V |
| :---: | :--- | :--- | :--- | :---: | :---: | :---: |
|  | VOS <br> (VSTDOS-VPROG) | IREF $=80.4 \mu \mathrm{~A}, \mathrm{R}_{\text {Os }}=309$ |  | -25 | mV |

LOAD LINE SLOPE ADJUSTMENT (SLADJ), CURRENT LIMIT (CLIMADJ)

|  | SLADJ2 Input Source <br> Current | SLADJ2 connected to GND | 0.07 | $\mu \mathrm{~A}$ |  |
| :--- | :--- | :--- | :---: | :---: | :---: |
|  | CLIMADJ Input Source <br> Current | V $_{\text {CLIMADJ }}=$ VREF |  | 2 | $\mu \mathrm{~A}$ |
|  | Load Line Slope (LLS) | SLADJ divider 41.2k/8.45k, $\mathrm{R}_{\text {SENSE }}=2 \mathrm{~m} \Omega$ |  | -1.3 | $\mathrm{~m} \Omega$ |
|  | LLS Maximum Error | Nominal LLS $=-1.3 \mathrm{mV} / \mathrm{A}, \mathrm{I}_{\text {SLADJ1 }}=50 \mu \mathrm{~A}$, <br> Isense diff. input $=20 \mathrm{mV} ;$ not switching | $\pm 0.06$ | $\mathrm{~m} \Omega$ |  |

CURRENT SENSE LINES VILx AND VIHx

|  | Current Sense <br> Amplifier Input Offset <br> Voltage | Common Mode Voltage =1.30V | $\pm 0.5$ | mV |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
|  | Current Sense <br> Differential Voltage <br> Range | Over full VID range | $0-100$ | mV |  |
|  | Current Sense Input <br> Source Current | VIHx $=$ VILx $=100 \mathrm{mV}$ | 14 | 25 | $\mu \mathrm{~A}$ |
|  | Differential Input <br> Resistance | Common Mode Voltage =1.3V | 1 | $\mathrm{k} \Omega$ |  |

## CORE VOLTAGE ERROR AMPLIFIER

|  | VCORE Input Bias <br> Current | VFB $=1.4 \mathrm{~V}$ | 0.3 |  | $\mu \mathrm{~A}$ |
| :--- | :--- | :--- | :---: | :---: | :---: |
|  | COMP Output Sink <br> Current | Vcomp $=2.5 \mathrm{~V}$ VFB $=5 \mathrm{~V}$ |  | 100 | $\mu \mathrm{~A}$ |
|  | COMP Output Source <br> Current | Vcomp $=4 \mathrm{~V}$ VFB $=0 \mathrm{~V}$ | 0.5 | mA |  |
|  | VFB Input Bias Source <br> Current | VFB $=1.4 \mathrm{~V}$ VDAC $=1.3 \mathrm{~V}$ |  | 1.0 | $\mu \mathrm{~A}$ |

Electrical Characteristics (Note 5),(Note 6) $\mathrm{V}_{\mathrm{cc}} 5 \mathrm{~V}=5 \mathrm{~V}$ unless otherwise specified. (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
|  | Error Amp Input Offset <br> Voltage | VDAC $=1.3 \mathrm{~V}$ | $\pm 1$ |  | mV |  |
|  | Error Amplifier Open <br> loop DC Gain | VFB = 1.3V, Comp Pin open |  | 730 |  | $\mathrm{~V} / \mathrm{V}$ |

OSCILLATOR

|  | Active Mode Switching <br> Frequency | $\mathbf{2 3 5}$ | $\mathbf{3 0 0}$ | $\mathbf{3 4 5}$ | kHz |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
|  | Minimum On-Time |  |  | 120 |  | ns |
|  | Maximum Duty Cycle |  |  | 75 | $\%$ |  |

SOFT START AND SOFT STOP (SOFTCAP), VIDSLEW

|  | SOFTCAP Charge <br> Current |  | 2.2 | 3.2 | 4.4 |
| :--- | :--- | :---: | :---: | :---: | :---: |
|  | SOFTCAP Discharge <br> Resistor | Measured from SOFTCAP pin to GND pin |  | 50 |  |

DELAY FUNCTION

|  | DELAY Source/Charge <br> Current | $\mathrm{V}_{\text {DELAY }}=0 \mathrm{~V}$ | 9 | 12 | 15 |
| :--- | :--- | :---: | :---: | :---: | :---: |
|  | DELAY Discharge <br> Current | $\mathrm{V}_{\text {DELAY }}=5 \mathrm{~V}$ |  | 1 | mA |
|  | DELAY Threshold <br> Voltage | $\mathrm{V}_{\text {DELAY }}$ rising | 1.4 | V |  |

PWRGOOD, UVP, OVP FAULT LATCHING THRESHOLD

| VPGH\% | PWRGD OVP <br> Threshold | Difference of VCORE pin above EA int. reference voltage measured at VFB pin in test mode; VID $=110110=1.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OS}}=25 \mathrm{mV}$ |  | 0.23 |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VPGL\% | PWRGD UVP <br> Threshold | Percentage of VCORE pin below EA int. reference voltage measured at VFB pin in test mode; $\mathrm{VID}=110110=1.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OS}}=25 \mathrm{mV}$ | 86 | 89 | 92 | \% |
|  | PWRGD Output Low Voltage | PWRGD sinking 4mA (open drain) |  | 0.15 |  | V |
|  | PWRGD Leakage <br> Current | PWRGD pulled up to 5.5 V |  | 1 | 10 | $\mu \mathrm{A}$ |
|  | VCORE OVP Latch <br> Threshold | Difference of VCORE pin above EA int. reference voltage measured at VFB pin in test mode; VID $=110110=1.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OS}}=25 \mathrm{mV}$ |  | 0.23 |  | V |
|  | VCORE UVP Latch <br> Threshold | Percentage of VCORE pin below EA int. reference voltage measured at VFB pin in test mode; $\mathrm{VID}=110110=1.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OS}}=25 \mathrm{mV}$ | 86 | 89 | 92 | \% |
| $\mathrm{V}_{\text {RON }}$ |  |  |  |  |  |  |
|  | Low Logic Level Input Voltage |  |  |  | 0.3 | V |
|  | High Logic Level Input Voltage |  | 1.2 |  |  | V |
|  | Low-to-High Voltage Threshold |  |  | 0.95 | - | V |
|  | $\mathrm{V}_{\text {RON }}$ Threshold Hysteresis |  |  | 0.1 | - | V |
|  | $\mathrm{V}_{\text {RON }}$ Leakage Current | $\mathrm{V}_{\text {VRON }}=3.3 \mathrm{~V}$ |  | 5 | 20 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {VRON }}=\mathrm{GND}$ |  | 50 |  | nA |
|  | $\mathrm{V}_{\text {RON }}$ Assertion Delay | Delay of power on after VRON transition (SOFTCAP $=0.01 \mu \mathrm{~F}$ ) |  | 2 |  | msec |

Electrical Characteristics (Note 5), (Note 6) $\mathrm{V}_{\mathrm{Cc}} 5 \mathrm{~V}=5 \mathrm{~V}$ unless otherwise specified. (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | VRON De-assertion Delay | Delay of VRON falling edge by the internal logic |  | 50 |  | nsec |
| REFINT |  |  |  |  |  |  |
|  | REFINT Leakage Current | REFINT $=3.3 \mathrm{~V}$ or GND |  | $\pm 2$ |  | $\mu \mathrm{A}$ |
|  | Logic Low Input Voltage |  |  | 0.5 |  | V |
|  | Logic High Input Voltage |  |  | 3.0 |  | V |
| PHASES |  |  |  |  |  |  |
|  | PHASES Leakage Current | $\mathrm{V}_{\text {PHASES }}=0 \mathrm{~V}$ |  | -25 |  | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {PHASES }}=3.3 \mathrm{~V}$ |  | 4 |  | $\mu \mathrm{A}$ |
|  | PHASES Open Circuit Voltage | $10 \mathrm{M} \Omega$ to Ground |  | 2.8 |  | V |
|  | Logic Low Max Input Voltage |  |  | 0.2 |  | V |
|  | Logic High Min Input Voltage | Relative to Vcc (5V nominal) |  | -0.2 |  | V |


|  | Output High Voltage | Output Source Current is 10 mA | 3.5 |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Output Source Current is 0 mA (no load) | 4.5 |  |  |
|  | Output Low Voltage | Output Sink Current is 10 mA | 0.3 |  | V |
|  | Low-to-High Transition Time | $\begin{aligned} & 10 \% \text { to } 90 \% \text { of } \mathrm{V}_{\mathrm{CC}} 5 \mathrm{~V}, \\ & \mathrm{C}_{\text {LOAD }}=50 \mathrm{pF} \\ & \hline \end{aligned}$ | 20 |  | ns |
|  | High-to-Low Transition Time | $90 \%$ to $10 \%$ of $\mathrm{V}_{\mathrm{CC}} 5 \mathrm{~V}$, $\mathrm{C}_{\text {LOAD }}=50 \mathrm{pF}$ | 20 |  | ns |
| VIDPGD |  |  |  |  |  |
|  | VIDPGD Output Max Low Voltage | VIDPGD sinking 4mA (open drain) | 0.17 | 0.25 | V |
|  | VIDPGD Leakage Current | VIDPGD $=5.5 \mathrm{~V}$ | 1 | 10 | $\mu \mathrm{A}$ |
|  | VIDPGD Assertion Delay | VRON assertion to VIDPGD assertion (SOFTCAP $=0.01 \mu \mathrm{~F}$ ) | 2 |  | ms |
|  | VIDPGD De-assertion Delay | VRON de-assertion to VIDPGD de-assertion | 50 |  | ns |

Note 1: Absolute maximum ratings indicate limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is guaranteed. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics table.
Note 2: The maximum allowable power dissipation is calculated by using $P_{D \max }=\left(T_{J M A X}-T_{A}\right) / \theta_{J A}$, where $T_{J M A X}$ is the maximum junction temperature, $T_{A}$ is the ambient temperature, and $\theta_{\mathrm{JA}}$ is the junction-to-ambient thermal resistance of the specified package. The 1.56 W rating results from using $150^{\circ} \mathrm{C}, 25^{\circ} \mathrm{C}$, and $80^{\circ} \mathrm{C} / \mathrm{W}$ for $T_{J M A X}, T_{A}$, and $\theta_{\mathrm{JA}}$ respectively. The $\theta_{\mathrm{JA}}$ of $90^{\circ} \mathrm{C} / \mathrm{W}$ represents the worst-case condition with no heat sinking of the 48 -Pin TSSOP. Heat sinking allows the safe dissipation of more power. The Absolute Maximum power dissipation should be de-rated by 12.5 mW per ${ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$ ambient. The LM27262 actively limits its junction temperature to about $165^{\circ} \mathrm{C}$.

Note 3: For detailed information on soldering plastic small-outline packages, refer to the Packaging Databook available from National Semiconductor Corporation.
Note 4: For testing purposes, ESD was applied using the human-body model, a 100 pF capacitor discharged through a $1.5 \mathrm{k} \Omega$ resistor.
Note 5: All limits are guaranteed at room temperature (standard face type) and at temperature extremes (bold face type). All room temperature limits are $100 \%$ production tested. All limits at temperature extremes are guaranteed via correlation using Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).
Note 6: A "typical" specification is the center of characterization data distribution taken with $T_{A}=T_{J}=25^{\circ} \mathrm{C}$. Typical data are not guaranteed.


Typical Perfromance Characteristics

LM27262 Efficiency vs ICore


Soft-Start


Soft-Stop at $I_{\text {CORE }}=0 A$


LM27262 $\mathrm{V}_{\text {CORE }}$ vs $\mathrm{I}_{\text {CORE }}$


20083406
Soft-Start


Soft-Stop at $I_{\text {CORE }}=30 \mathrm{~A}$


Typical Perfromance Characteristics (Continued)

Load Transient 24A to 75A


Load Transient 24A to 75A to 24A

$\mathrm{V}_{\mathrm{DAC}}$ vs Temperature
External Ref, DAC Trim @ 1.325V


Load Transient 75A to 24A


Over Current Protection Threshold vs Temperature


20083416
$\mathrm{V}_{\text {DAC }}$ vs Temperature
External Ref, DAC Trim @ 1.525V


Typical Perfromance Characteristics (Continued)


## Switching Frequency Percent Change vs Temperature


$\mathrm{V}_{\mathrm{DAC}}$ vs Temperature
Internal Ref, DAC Trim @ 1.325V


Pin $I_{\text {REF }}$ Voltage vs Temperature


## Operation Descriptions

## GENERAL

The LM27262 is a selectable 2-, 3-, or 4-phase step down switching regulator controller. It's a fixed-frequency, voltagemode control PWM with user programmable average current modulation of the reference voltage. This approach imparts a pseudo current mode behavior to the control loop as well as load line shaping for improved dynamic performance. The individual phase currents are continuously monitored and the duty cycles of each phase are adjusted as necessary so that the phase currents are all kept equal. The MOSFET drivers are contained in separate driver chips. This offers several advantages. From a cost standpoint, the largest amount of die area in most controllers is used for the drivers. As such, with external drivers, only the required drivers for a given design need be purchased. From an electrical standpoint, the drivers produce large pulse currents that tend to disturb the analog circuitry close by, particularly within the controller. By moving the drivers off chip, these pulse currents can be localized to the drivers themselves. PCB layout is also simplified since the drivers will not need long, hi di/dt traces. The drivers can be located very close to their respective MOSFETs. This is especially advantageous in a mul-ti-phase design that, by it's nature, occupies a fair amount of board real estate. Shorter gate drive runs will also help minimize radiated emissions from the power supply. The result is much better-behaved control circuitry and less likelihood of needing several PCB iterations to optimize the circuit's performance.

## CURRENT BALANCING CIRCUIT

In order to ensure current balance between phases, the LM27262 measures the instantaneous load current for the "on" phase and forces this current to be equal to the average of all the active phase currents.
Refer to Figure 3. Only two phases are shown for simplicity. The circuitry in Figure 3 is duplicated on the other two phases of a 4-phase design. The VIL pins connect to the output side of the current sense resistors, while the VIH pins connect to the inductor side of the sense resistors. All of the VIL signals are summed through the internal $10 \mathrm{k} \Omega$ resistors so that the difference between the signals VILAVG and VIHAVG represents the average value of all the corresponding sense voltages.


## FIGURE 3. Current Balancing Circuit

Amplifier A1 converts the difference, VIHAVG-VILAVG, to a ground-referenced signal, which represents the instantaneous average current per phase. Amplifier A2 converts the instantaneous current information for phase A from a differential to a ground referenced signal. Amplifier A4 acts as an
error amplifier, the output of which drives an adjustable current source, I2. Current source I1 provides a continuous current for charging the internal ramp capacitor, $\mathrm{C}_{\text {RAMP }}$, while I2 makes slight adjustments to this charging current. The resulting ramp voltage is ultimately compared to the voltage loop's error amplifier output to control the regulator's pulse width. When the PWM comparator trips, it also turns on the ramp generator's reset transistor and dumps the ramp capacitor. Amplifiers A3 and A5 perform the same function for Phase C by controlling an identical ramp generator. In summary, the slope of the PWM generator's ramp signal is adjusted as required to keep the phase currents balanced. For instance, if the phase A current is a bit too high compared to the average phase current, the slope of the PWM ramp for this phase is increased slightly. This tends to turn the phase off a bit early and reduce its output current.

## UNDER VOLTAGE LOCK OUT (UVLO)

The 5V supply input has a UVLO function with hysteresis, assuring stable, predictable start-up performance.

## POWER GOOD FUNCTION

The PWRGD window is $-12 \%$ to +230 mV (typical) of the programmed output voltage. The PWRGD function is masked during VID transitions to prevent false power fail indications. Masking time is guaranteed to be at least 100usec over the full temperature range.

## INTEL SpeedStep ${ }^{\text {TM }}$ TECHNOLOGY

The LM27262 supports IST. See also respective Intel specs. IST or Geyserville-III operation is a real-time dynamic switching of the CPU core voltage and frequency between multiple performance modes.

## DAC ACCURACY and $\mathrm{V}_{\text {REF }}$ SELECTION

The LM27262's internal voltage reference is nominally 1.235 V . Accuracy is $\pm 0.9 \%$ or better at room temperature. Due to the required precision of the VRD-10 specification, the LM27262 was designed with the ability to use an external precision reference. Since National Semiconductor's precision $0.2 \%$ accurate voltage references have a 1.225 V typical output voltage, the LM27262 has a 10 mV internal offset switched in when REFINT selects an external reference. This allows compensating for the 10 mV difference between the internal and external references. The LM27201 is the recommended external reference for use with the LM27262.

## STANDARD VID CODE OFFSET

Intel's VRD-10 specification requires a "Standard Offset". This offset is typically 25 mV but is subject to change with future specification revisions. As such, the LM27262 has an externally programmable offset. A resistor from the $I_{\text {REF }}$ pin to ground programs a precision current thru a resistor connected between VPROG and VSTDOS pins. The recommended nominal current value is $80 \mu \mathrm{~A}$. The IREF pin forces 1.4 V across the current programming resistor. The IREF programming resistor value is therefore: $R=1.4 \mathrm{~V} / 80 \mu \mathrm{~A}=$ $17.4 \mathrm{k} \Omega$.
The VPROG output is a buffered version of the internal DAC output. The voltage drop between this pin and the VSTDOS pin is equal to the IREF current times the value of the offset resistor. For a 25 mV offset and $\mathrm{R}_{\text {IREF }}$ equal to $17.4 \mathrm{k} \Omega$, the offset resistor should be $309 \Omega$. The error from using standard $1 \%$ resistor values is as follows: The source current can

## Operation Descriptions (Continued)

be recalculated as $1.4 \mathrm{~V} / 1.74 \mathrm{k} \Omega=80.46 \mathrm{~mA}$. Using a standard $309 \Omega, 1 \%$ value for the offset resistor produces a nominal offset voltage of 24.86 mV for an error of 0.14 mV .

## LOAD LINE SLOPE

The Load Line Slope (LLS) is commonly known as Adaptive Voltage Positioning (AVP). In the LM27262 the AVP is implemented as "active voltage positioning". Active voltage positioning synthesizes the load line actively so as to limit power dissipation. In a typical four-phase application using $2 \mathrm{~m} \Omega$ sense resistors, the effective impedance due to the resistors is only $0.5 \mathrm{~m} \Omega$. Yet with active voltage positioning an effective $1.3 \mathrm{~m} \Omega$ impedance is synthesized with no additional losses. If implemented in a purely passive manner, nearly three times the losses would be incurred.
For an LM27262 application the LLS can be calculated as follows:
Slope $=3.818 \times$ RSENSE $\times$ R2/(R7+R2); where 3.818 is a function of the gain of the LM27262's internal load line circuit; Slope and RSENSE are measured in $m \Omega$. Referring to the typical application circuit, the total resistance of the R7+R2 resistor divider should be about $5.5 \mathrm{k} \Omega$. For a slope of $-1.3 \mathrm{~m} \Omega$ and $2 \mathrm{~m} \Omega$ current sense resistors the $1 \%$ standard resistor values calculate as $\mathrm{R} 7=4.75 \mathrm{k} \Omega$ and $\mathrm{R} 2=976 \Omega$. The LM27262 will automatically compensate if the number of active phases is reduced to either two or three.

## OUTPUT OVER-CURRENT PROTECTION (OCP) and PROGRAMMABLE CURRENT LIMIT

The LM27262 has a genuine OCP feature based on actual load current measurement as a voltage drop across the current sense resistors. Unlike some other OCP techniques, such as a short-circuit protection based on detection of an under-voltage condition, this true current limit approach allows a system designer to use power train components that are not significantly over designed. There is also a time delayed latch off feature that will be discussed later to further protect the regulator from sever overload conditions. The LM27262 has a CLIMADJ input that allows the voltage regulator designer to set the current limit threshold via a simple resistor divider. Refer to Figure 4 below. The current limit is programmed for each phase. For instance, for a 44A current limit in a 2-phase application program 22A per phase; for 44A current limit in a 4-phase application, program 11A per phase. In the latter case, the programming resistor R1 should be smaller. The current limit threshold will change somewhat as a function of input voltage and die temperature, reducing somewhat at higher input line voltages and temperatures. This is due largely to changes in inductor ripple current. Therefore, current limiting should be tested at the highest input voltage and operating temperature likely to be encountered in a particular application. Some empirical adjustment of the current limit program resistors may be necessary.


## FIGURE 4. Current Sense Filtering

Total resistance of R1+R2 resistor divider should be approximately $50 \mathrm{k} \Omega \pm 10 \%$. Lower values will tend to overload the VREF output while higher values may increase the OCP threshold error due to variations in CLIMADJ pin input bias current.
To calculate the divider values assuming a total divider resistance of $50 \mathrm{k} \Omega$ :
$\mathrm{V}_{\mathrm{R} 1}=\mathrm{V}_{\mathrm{RS}} / 0.48$
$\mathrm{R} 1=\mathrm{V}_{\mathrm{R} 1} \times 50 \mathrm{k} \Omega / \mathrm{V}_{\mathrm{REF}}$
$\mathrm{R} 2=\mathrm{R} 1 \times\left(\mathrm{V}_{\mathrm{REF}}-\mathrm{V}_{\mathrm{R} 1}\right) / \mathrm{V}_{\mathrm{R} 1}$
A $0.1 \mu \mathrm{~F}$ filter capacitor should be connected across R1 for reducing switching noise pickup.
Careful connection to the current sense resistors is crucial for OCP threshold accuracy. Always use Kelvin connections to low value sense resistors in order to minimize the effects of trace resistance. With only a couple of $\mu \Omega$ s of sense resistance, a few hundred $\mu \Omega$ s of trace resistance will result in significant measurement errors. The connections to all sense resistors should be as close to physically identical as possible to ensure good phase-to-phase matching.
Generally, the worst-case low limit for the OCP threshold should be set at least $10 \%$ to $15 \%$ above the maximum desired continuous load current. The voltage across the current sense resistors at the onset of current limit is approximately $48 \%$ of the voltage between the CLIMADJ pin and Vref. Keep in mind that the current limit is pulse by pulse, so the peak inductor current needs to be calculated to determine the actual current limit trip point.
In order to avoid noisy current sense measurements, it is usually desirable to add small RC filters at the current sense inputs (see Figure 4). Typical values are on the order of $1 \Omega$ and $0.1 \mu \mathrm{~F}$. These filters will slow down the current limit circuit's response time a bit and increase the actual current limit relative to the theoretically expected value. The $48 \%$ scale factor mentioned above includes an empirical adjustment for this. It will be necessary to verify the final value experimentally.

## SOFT START, VIDPGD DELAY and TURN-ON TIME

The soft-start feature minimizes inrush current and prevents output voltage overshoot. The SOFTCAP pin has an internal current source of approximately $3.2 \mu \mathrm{~A}$ that charges a programming soft-start/soft-stop capacitor. There is an approximately 2 msec built-in delay between the time that VRON is asserted and the SOFTCAP starts charging. This allows the VID code to settle before the switching regulator turns on. The soft-start ramp time can be calculated using the following formula:

## Operation Descriptions (Continued)

$\mathrm{T}_{\text {SOFTSTART-RAMP }}=\left(\mathrm{V}_{\text {CORE }} / I_{\text {SOFTCAP }}\right) \mathrm{C}_{\text {SOFTCAP }} ;$
$\mathrm{T}_{\text {VIDPGD }}=\mathrm{T}_{\text {SOFTSTART-RAMP }} \times 0.5 \mathrm{~V} / \mathrm{V}_{\text {CORE }} ;$
$\mathrm{T}_{\text {TURN-ON }}=\mathrm{T}_{\text {VIDPGD }}+\left(\mathrm{V}_{\text {CORE }} / \mathrm{I}_{\text {SOFTCAP }}\right) \mathrm{C}_{\text {SOFTCAP }}$; where $I_{\text {softcap }}=3.2 \mu \mathrm{~A}$ and Volt, Amp and Farad units are used. For example:
If $\mathrm{T}_{\text {Softstart-ramp }} \cong 5 \mathrm{msec}$ for $\mathrm{V}_{\text {Core }}=1.55 \mathrm{~V}$ and $\mathrm{Css}=$ 10 nF then $\mathrm{T}_{\text {VIDPGD }} \cong 1.6 \mathrm{msec}$ and $\mathrm{T}_{\text {TURN-ON }}=6.6 \mathrm{msec}$. If $\mathrm{T}_{\text {SOFTSTART-RAMP }} \approx 3.6 \mathrm{msec}$ for $\mathrm{V}_{\text {CORE }}=1.15 \mathrm{~V}$ and $\mathrm{Css}=$ 10 nF then $\mathrm{T}_{\text {VIDPGD }} \cong 1.6 \mathrm{msec}$ and $\mathrm{T}_{\text {TURN-ON }}=5.2 \mathrm{msec}$

## SOFT STOP

The soft-stop feature forces a well-controlled power off transition. The output voltage ramps down smoothly, eliminating the possibility of a large negative voltage at the output. This feature eliminates the large need for a Schottky protection diode or a clamp transistor at the load.
The LM27262 has an internal 50k $\Omega$ resistor connected to the SOFTCAP pin that discharges the SOFTCAP capacitor. The soft-stop ramp-down time is approx. 9msec with a 33 nF capacitor, or approximately $5 \times \mathrm{RC}$, where R is $50 \mathrm{k} \Omega$, and C is the soft-start capacitor.

## VID-CODE CONTROLLED $\mathrm{V}_{\text {Core }}$ TRANSITIONS

The VID transition slew rate is set by an external resistor connected between the VIDSLEW and SOFTCAP pins. This permits an additional level of slew rate control beyond that provided by the soft-start function.

## UVP, OVP and OCP SHUTDOWN PROGRAMMABLE Delay

If PWRGD is de-asserted for any reason, the voltage regulator can disable its output and latch itself off. Different systems can tolerate various fault conditions for different time durations. A programmable delay feature enables the system designer to chose how long the supply will wait following the detection of an OVP or UVP event prior to shutting down. By adding a capacitor to the DELAY pin, pin 34, the latching of fault events can be delayed. If the DELAY pin is grounded, latch off is defeated entirely. The following formula should be used for calculating a programming capacitor value:
CDELAY $=$ TDELAY $\times 12.5 \mu \mathrm{~A} / 1.4 \mathrm{~V}$ or
TDELAY/112k $\Omega$ where C is in Farads, 1.4 V is the
"DELAY Threshold Voltage", and $12.5 \mu \mathrm{~A}$ is the
"DELAY Charge Current". For example,
CDELAY $=0.22 \mu \mathrm{~F}$ programs a 25 ms delay.
Grounding the DELAY pin will disable the latch off function. This can be most helpful during system de-bug or if the latch-off feature is not desired for some reason.

## 2-, 3- or 4-PHASE OPERATION

2-, 3- or 4-phase operation is user selectable. For lower current designs it may be desirable to use fewer than 4 phases.

## LOGIC INPUTS and OUTPUTS - GENERAL

All logic control inputs have hysteresis that increases noise immunity and, particularly for the VRON signal, enables a designer to turn the LM27262 on from a 3.3V rail via an external RC-delay circuit. Note that the logic outputs are not short circuit protected and must not be short-circuited to either power rails or ground.

## LOOP COMPENSATION

An RC network connected between the VFB and VCOMP pins compensates the feedback loop's gain/phase characteristics. These two pins are respectively, the input and output of the error amplifier. Feedback loops such as these are best compensated through the use of an empirical approach. The best approach is to measure the control to output transfer function and then design an appropriate error amplifier compensation.

## Component Selection

## POWER PATH COMPONENT SELECTION

The choice of power path components is critical to achieving a properly behaved regulator. Design considerations usually include such things as efficiency, transient response, output ripple, size and cost. The process tends to be somewhat iterative while converging on a workable design.
The first decision that must be made is the number of phases to use. The maximum load current that the design must deliver usually dictates this. With the power devices available at the time of this writing, the practical upper limit is about 20 to 25 amps per phase. Trying to run higher per phase load currents results in thermal problems as well as the inability to maintain an all surface-mount design. In some instances, it is possible to pull higher phase currents if the peak's duration is relatively short and the average current is well below peak. Another possible criteria for selecting the number of phases is to capitalize on the ripple current cancellation effects of multiphase designs. In theory, at a $\mathrm{V}_{\mathrm{IN}}$ to $\mathrm{V}_{\text {OUt }}$ ratio equal to the number of phases, the input and output ripple currents approach zero. If the design will run close to this "sweet spot" it may influence the number of phases selected. For instance, adding a phase may prove most advantageous.
One's initial reaction to increased phase count is that the solution becomes much more costly. But this assumption isn't always correct. In theory, the total energy stored in the output inductors decreases as phases are added. This is due in part to the ripple cancellation effects and in part to the energy storage being a function of the square of the inductor currents. So for equal inductor values in a two-phase design, the energy stored is only $50 \%$ that of a single phase design. In practice, for equal output ripple, the inductance in each phase of a 2 -phase design could be about $1 / 2$ that of a comparable single phase design. Therefore, energy storage per inductor is only $25 \%$ that of a one phase design. So, although there may be two inductors in the 2-phase design, they are each much smaller, lighter and hopefully lower cost, than the comparable single-phase solution. As for MOSFET selection, since the total current being switched is the same regardless the number of phases, in theory, the total Rds(on) required is the same as well. It just gets split into more packages in the multi-phase design. Some difficult to characterize advantages of a higher phase count relate to MOSFET parasitics. For instance, the body diode reverse recovery effects of the low side switch adversely effect the switching loses in a buck regulator. Larger FETs for both the low side and high side switches will have much greater losses than smaller devices switching lower currents. Spurious turn-on of the low side FET due to its Miller capacitance is also less problematic in smaller devices. The result is that in many cases, the higher phase count design will prove to be somewhat more efficient than a lower phase count design that can provide comparable full load current.

## Component Selection (Continued)

Since VRD-10 designs must support large load transients while maintaining very tight output regulation, a good place to start the design is the output capacitors.

## OUTPUT CAPACITOR SELECTION

For designs that will be subjected to large load current transients, the output capacitor array is probably the best place to start. It is assumed that the full amplitude of the load current step will be drawn from the output capacitors for a short time. As such, there will be a significant droop in the output voltage that's a function of the step size and the output capacitor's impedance. The output voltage step will have three basic components. The first is a more or less vertical edge equal to the ESR (Equivalent Series Resistance) of the output caps multiplied by the load step amplitude or $\Delta I \times$ ESR. There's also a component equal to the ESL (Equivalent Series Inductance) multiplied by the rate of change of the load current, $(\Delta \mathrm{l} / \Delta \mathrm{t}) \times \mathrm{ESL}$. The ESL induced spike is usually small in value and short lived, assuming a clean board layout with good high frequency decoupling, and can usually be ignored. In sizing the output capacitors, a good starting point is to assume that the ESR step will be $20 \%$ to $50 \%$ of the allotted transient voltage spec. The low end of the range will apply to ceramic capacitors and the high end of the range to tantalum or aluminum electrolytic devices. The remainder of the tolerance can be allocated to the output capacitor's droop voltage. The droop rate, $\Delta \mathrm{V} / \Delta \mathrm{t}$, is equal to $\mathrm{I}_{\text {STEP }} / \mathrm{C}_{\text {OUT }}$, where Istep is the amplitude of the load transient. The total droop amplitude is equal to $\Delta \mathrm{V} / \Delta \mathrm{t}$ multiplied by the time it takes for the regulator to get the output voltage slewing in the opposite direction. See Figure 5 for details.


20083425
FIGURE 5. Output Transient Response
In a design with voltage positioning, the ideal ESR of the output capacitor array should be less than or equal to the load line slope. So for a VRD-10 design we should assume $1.5 \mathrm{~m} \Omega$ for the output capacitor ESR.
In a four-phase design, it's likely that the latency prior to getting a high-side switch turned on is approximately $1 / 4$ of a full cycle. An estimate of about twice that, or around $1.5 \mu \mathrm{~s}$, is a good place to start for making the droop calculation. As an example, assume a 50 amp load step and a tolerance of 85 mV with high performance polymer capacitors: Using a $390 \mu \mathrm{~F}, 5 \mathrm{~m} \Omega$ capacitor, the design requires a minimum of 4 in parallel to meet the ESR estimate. The droop in $1.5 \mu \mathrm{~s}$ would be:

$$
\text { Droop }=1.5 \mu \mathrm{~s} \times 50 \mathrm{~A} / 1560 \mu \mathrm{~F}=48 \mathrm{mV}
$$

Add this to the 75 mV ESR droop and we can see the spec is not met. Therefore several additional capacitors must be added. Rerunning the numbers with 6 capacitors we get:

$$
\text { Droop }=1.5 \mu \mathrm{~s} \times 50 \mathrm{~A} / 2340 \mu \mathrm{~F}=32 \mathrm{mV}
$$

Plus an ESR step of $50 \mathrm{~A} \times 0.833 \mathrm{~m} \Omega+32 \mathrm{mV}=73.6 \mathrm{mV}$

In general, it will be necessary to add high frequency decoupling as well as the bulk capacitance calculated above. An array of at least $20,22 \mu \mathrm{~F}, 1206$ case ceramics is recommended. They should be as close to the CPU as possible.
With the output capacitors chosen, an upper bound can be established for the inductor value:


20083426
FIGURE 6. Normalized Pk-Pk Output Ripple As A Function Of Duty Factor and Number Of Phases

$$
\mathrm{L}<\mathrm{C}_{\text {OUT }} \times\left(\mathrm{V}_{\text {IN (MIN) }}-\mathrm{V}_{\text {OUT(MAX) }}\right) \times \text { ESR / } \Delta \mathrm{I}_{\text {OUT }}
$$

This value inductor should be installed in each phase. Larger inductor values will result in a delay in the output voltage recovery to a load step. Smaller values will store less energy (lower cost) but will increase the output ripple. Since the peak switch currents will also be higher, the efficiency is likely to suffer somewhat with smaller inductors.
Assuming a minimum input voltage of 12 V and 1.5 V out with a 50A load step and the capacitors selected above,

$$
\begin{gathered}
\mathrm{L}<2340 \mu \mathrm{~F} \times(12 \mathrm{~V}-1.5 \mathrm{~V}) \times 0.833 \mathrm{~m} \Omega / 50 \mathrm{~A} \\
\mathrm{~L}<0.41 \mu \mathrm{H}
\end{gathered}
$$

Something around $0.5 \mu \mathrm{H}$ will be the closest standard value and should prove adequate. Since this value is slightly greater than desired, dynamic performance will suffer slightly.
If this value will yield excessive ripple current at maximum input voltage (greater than about $40 \%$ of the single phase DC current), then a larger inductor should be considered and therefore, optimal dynamic performance will not be obtained. The tradeoff is typically efficiency vs. dynamic performance. During a load-off transition, the extra energy stored in the inductors will end up in the output capacitors. This magnetic energy, $\mathrm{LI}^{2} / 2$, will be stored in the output capacitors as $\mathrm{CV}^{2} / 2$. The energy already in the output capacitor prior to the transient, and that left in the inductor after the event, must also be accounted for.
Therefore:

$$
\mathrm{V}_{\text {MAX }}=\left[(\mathrm{n} \times \mathrm{L} / \mathrm{C}) \times\left(\left(\mathrm{l}_{\mathrm{MAX}} / \mathrm{n}\right)^{2}-\left(\mathrm{l}_{\mathrm{MIN}} / n\right)^{2}\right)+\mathrm{V}_{\text {init }}{ }^{2}\right]^{1 / 2}
$$

Where $\mathrm{V}_{\text {max }}$ is the peak output voltage, n is the number of phases, $I_{\text {MAX }}$ is the high load current, $I_{\text {MIN }}$ is the low load current, C is the output capacitance, L is the per phase inductor value, and $\mathrm{V}_{\text {init }}$ is the output voltage prior to the load dump.
From our example assuming a 70A max load and a 50A step:

$$
\mathrm{V}_{\text {MAX }}=\left(4 \times 0.50 \mu \mathrm{H} \times\left((70 \mathrm{~A} / 4)^{2}-20 / 4\right)^{2}\right) / 2340 \mu \mathrm{~F}+
$$

## Component Selection <br> (Continued)

$$
V_{\text {MAX }}=1.526 \mathrm{~V}
$$

There will also be an initial step equal to $\Delta l_{\text {OUT }} \times$ ESR, which in our example will be approximately 41 mV . The two effects are not entirely additive since the voltage across the ESR is decreasing as the capacitor gets charged. Therefore, the actual peak voltage will be somewhat less than the 1.567 V that simple addition would predict. In general, it's a good idea to provide pads for a couple of extra capacitors on the layout in case a little extra decoupling proves necessary.
The output ripple currents of multiphase regulators tend to cancel to some degree. This greatly reduces the demand on the output capacitors. Figure 6 allows a simple estimate to be made of the total output ripple current based on the number of phases and the nominal duty cycle. Simply pick the worst case (highest ripple) operating point off the curve and multiply by the single channel pk-pk ripple current. The expected pk-pk output ripple voltage will be approximately:
Vrip = Irip x ESR

This simplified equation ignores the reactive term of the capacitor's impedance. With any kind of electrolytic capacitor it's generally safe to ignore the capacitive reactance term since it will prove to be negligible compared to the ESR.

## CALCULATING THE INDUCTOR RIPPLE CURRENT

The LM27262 operates at a switching frequency of 300 kHz per phase. The high side switch on time is therefore the period, $3.33 \mu \mathrm{~s}$, multiplied the duty factor, $\mathrm{V}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{IN}}$. During this time the inductor is connected between the input and the output, so inductor current ramps positive during this time. The peak-peak ripple current $\Delta l$ is approximately equal to:

$$
\Delta \mathrm{I}=3.3 \mu \mathrm{~s} \times\left(\mathrm{V}_{\text {OUT }}-\mathrm{V}_{\text {OUT }}{ }^{2} / \mathrm{V}_{\text {IN }}\right) / \mathrm{L}
$$

Continuing our example and assuming a maximum input of 12 V :

$$
\begin{gathered}
\Delta \mathrm{I}=3.3 \mu \mathrm{~s} \times\left(1.5 \mathrm{~V}-1.5 \mathrm{~V}^{2} / 12 \mathrm{~V}\right) / 0.50 \mu \mathrm{H} \\
\Delta \mathrm{I}=8.66 \mathrm{~A} \\
\mathrm{I}_{\mathrm{IN}}=1.5 \mathrm{~A}
\end{gathered}
$$

With a maximum phase current of 17.5 A this is a bit higher than desired so a little larger inductor value may be in order. Assuming a $35 \%$ ripple current and $17.5 \mathrm{~A} /$ phase:

$$
\begin{gathered}
\mathrm{L}=3.3 \mu \mathrm{~s} \times\left(1.5 \mathrm{~V}-1.5 \mathrm{~V}^{2} / 12 \mathrm{~V}\right) / 6.125 \\
\mathrm{~L}=0.71 \mu \mathrm{H}
\end{gathered}
$$

If the larger value of inductor is used, it may be necessary to go back and recalculate some of the early assumptions.
The peak current seen by the inductors will be the maximum DC current plus one half of the ripple current. The maximum DC current should be assumed to be approximately $10 \%$ to $15 \%$ greater than the maximum anticipated load current to allow for short circuit current. The inductors must not hard saturate in a fault. Again from our example, 110\% of 17.5A plus one half of the 6.125A peak-peak ripple current yields a peak inductor current of 22.3 A . There will usually be two current ratings associated with an inductor. One is the average current rating and the second is the saturation current. Only the saturation current need be considered for short circuit limiting. The sustained DC current is the $110 \%$ of 17.5A or roughly 19A in this example. If over current latch off is employed, only the 17.5A steady state current need be considered since the inductor's steady state current rating is basically a thermal limitation.

## MOSFET SELECTION

The choice of power FETs is driven primarily by efficiency or thermal considerations. There are two main loss components to consider, conduction losses and switching losses. The switching losses are primarily due to parasitics in the FETs and are very hard to estimate with any degree of accuracy. The conduction losses are much easier to characterize. The switching losses in the low-side FET are very low since it's essentially a zero-voltage switched device. However, the high-side device's switching losses are usually larger than its conduction losses. The primary contributor to high-side FET switching losses is related to the reverse recovery characteristics of the low-side FET's body diode. During the small dead band where both FETs are off every cycle, the low-side FET's body diode will carry the inductor current. The problem is that the body diode exhibits a significant reverse recovery time, trr. During this time, the FET looks like a short circuit. When the high-side FET is subsequently turned on, there is a shoot through path from the input supply to ground. A larger high-side FET will tend to exhibit a larger shoot through current. Therefore, it is undesirable to oversize the high-side device. Since the low-side device looks like a short, the entire supply voltage is impressed across the high-side device, along with a simultaneous high current. The result is very high momentary power dissipation. The total power lost is a direct function of the switching frequency.
As a starting point, assume that about $1 / 2$ of the switcher's total losses will take place in the MOSFETs. If from our prior example, we assume a desired $90 \%$ efficiency at full load, the FET losses are therefore $5 \%$ of the full output power or 5.25W. Since we have four phases, that works out to $1.31 \mathrm{~W} /$ phase. This is divided between the upper and lower FETs. Since the step down ratio is large, the low side FETs will be on for most of the period. The low-side FET conduction loss is $\mathrm{I}^{2} \times \operatorname{Rds}(o n)^{*}$ (1-DF), where DF is the duty factor, $\mathrm{V}_{\text {OUT }} /$ $\mathrm{V}_{\mathrm{IN}}$. The worst-case dissipation occurs at high input line voltage. We've assumed 12 V for our example. Allowing $50 \%$ of the total FET loss to the low-side switch gives us a dissipation of $0.66 \mathrm{~W} \times \operatorname{Rds}(\mathrm{on})$. This will usually result in a conservative design. Solving for Rds(on) :

$$
\begin{gathered}
\operatorname{Rds}(\mathrm{on})=\mathrm{P}_{\text {dis }} /\left(\mathrm{I}^{2} \times\left(1-\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\text {IN }}\right)\right) \mathrm{Rds}(\mathrm{on})=0.65 \mathrm{~W} /(17 \times \\
\left.5 \mathrm{~A}^{2} \times(1-1.5 \mathrm{~V} / 12 \mathrm{~V})\right) \\
\operatorname{Rds}(\text { on })=2.4 \mathrm{~m} \Omega
\end{gathered}
$$

A pair of Si7356 MOSFETs in parallel is very close to this. These are trench devices with excellent thermal characteristics as well.
The high-side FET on-resistance is calculated similarly, but allow one half of the dissipation to switching losses. Therefore the allowable conduction loss is approximately 0.325 W .

$$
\begin{aligned}
& \operatorname{Rds}(\mathrm{on})=\mathrm{Pdis} /\left(\mathrm{I2} \times\left(\mathrm{V}_{\mathrm{OUT}} / \mathrm{V}_{\text {IN }}\right)\right) \\
& \mathrm{Rds}(\mathrm{on})=\left.0.325 \mathrm{~W} /\left(17 \times 5 \mathrm{~A}^{2} \times 1.5 / 12 \mathrm{~V}\right)\right) \\
& \operatorname{Rds}(\mathrm{on})=8.5 \mathrm{~m} \Omega
\end{aligned}
$$

A pair of Si7392 FETs will meet this requirement.

## GATE DRIVE RTEQUIREMENTS

Energy for the high side gate drives is stored in the boost capacitors, which in turn are powered by the 5 V supply. The charge stored in each boost capacitor should be between 10 times and 20 times the Qg specified for the high-side FETs. For the example given, the specified maximum Qg is 15 nC . There will be two of these devices in parallel so the combined gate charge is 30 nC . Therefore, the charge stored on the boost capacitor should be a minimum of 300 nC .

## Component Selection (Continued)

Since $Q=C \times V$ and the capacitor will be charged to 5 V , the minimum capacitance required is $0.06 \mu \mathrm{~F}$. $\mathrm{A} 0.1 \mu \mathrm{~F}$ would be a good choice. In some instances, it's desirable to add small resistors between the bootstrap capacitors and the CBOOT pins of the drivers. This allows the high-side FET's turn-on to be slowed down a bit to minimize shoot through currents associated with the low-side FET's body diode reverse recovery time. This technique avoids slowing the high-side FET's turn off transition. A value of 1.0 to 5.0 ohms is usually adequate.

## INPUT CAPACITOR SELECTION

The input capacitors are required to deliver the difference between the average and instantaneous currents to the regulator in an effort to control EMI at the input. In sensitive applications, a small inductor (typically only a few hundred nanoHenries) should be placed in the line between the input source and the input capacitors. This is not usually necessary in battery powered devices due to the low impedance of the power path and the relative insensitivity of the battery rail to the regulator's switching noise. The most critical specification for the input capacitors is their ripple current capability. In a multiphase regulator, there is a significant amount of input ripple current cancellation, hence a much lower input capacitor requirement than a comparable single-phase design. Figure 7 shows the normalized input ripple current for a given number of phases and duty factor. The inductor ripple current is assumed to be $30 \%$ of full load current for this analysis. The ripple current percentage only affects the depth of the cusps in the curves. Be sure to examine the entire range of input voltage to determine the worst-case (maximum) ripple current. Multiply the full load output current by the factor obtained from Figure 7 to determine the RMS input ripple current.


FIGURE 7. RMS Input Ripple as a Percentage of DC Outpout Current vs Duty Factor and Number of Phases

There should be at least one bulk input capacitor across the power FETs of each stage. If the ripple current calculation
indicates that more capacitors than this minimum number are required, they should be distributed evenly across the input voltage power plane. The plane that interconnects the phase inputs should be as large as possible in an effort to ensure good current sharing between the input capacitors. Be sure and install a good quality ceramic capacitor across each phase's FETs for high frequency bypass.

## Layout Considerations

Proper PCB layout is critical to having a high current DC-DC converter work correctly. The most important part of the layout is the power path. Start with the large, high current parts and lay them out in a logical power flow. Avoid using internal layers as the primary high current paths. It's best to connect power devices together directly with copper on the same layer the parts are to be mounted on. Avoid vias as the primary conductor in the high current paths. Inner layer copper can be used in parallel with top-side copper to good advantage. The vias that connect the layers should be allowed to solder fill. Small vias (10mil dia. or less), should be limited to approximately 1A, while those with internal diameters of 20mils or more may be able to handle 2A or a little more. In general, adding more vias between layers is better than fewer.
Once all of the power parts are placed and routed, the control IC can be placed and connected. Since the LM27262 uses external drivers, there are no large pulse currents in either $\mathrm{V}_{\mathrm{CC}}$ or the ground connection. This allows the chip ground to be remotely connected to the load's local ground sense point. Keep this connection under a couple of inches in length and be sure it's a wide trace ( 0.05 in or more). Avoid locating the controller between the power switches and the load. This minimizes ground drops between the load and the controller. If the controller is located on the side opposite the CPU from the power stage, there will be essentially no DC drop across the area of ground plane between the CPU and the controller.
There should be a good quality ceramic bypass capacitor placed very close to the IC's $\mathrm{V}_{\mathrm{Cc}}$ and ground pins and connected with very short traces. All of the low level analog signals associated with the controller should be referenced back to the IC's local ground connection at Pin 23. A single point ground should be established at that pin. Run a ground trace to such things as the Softstart cap ground, llim divider and external reference if used, from the primary ground pin. The loop compensation components should be located as close to pins 34 and 35 as possible. Unlike a typical PWM controller, the voltage on the softstart capacitor is the actual reference voltage used by the error amplifier. As such, it is imperative that the SOFTCAP pin be kept as quite as possible. Again, the best approach is a dedicated analog ground, either in the form of a separate trace that daisy chains to all the grounded control components, or a small plane that connects to the main ground at the chip ground pin only.


FIGURE 8. Power Path Layout

Physical Dimensions inches (millimeters) unless otherwise noted


## Notes

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## BANNED SUBSTANCE COMPLIANCE

National Semiconductor certifies that the products and packing materials meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.
$\left.\begin{array}{lllll}\hline \text { National Semiconductor } & \text { National Semiconductor } & \begin{array}{l}\text { National Semiconductor }\end{array} & \begin{array}{l}\text { National Semiconductor } \\ \text { Americas Customer }\end{array} & \text { Europe Customer Support Center }\end{array} \quad \begin{array}{l}\text { Asia Pacific Customer }\end{array}\right]$

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

