

### LM2648

# Two-Phase, Synchronous Step-Down 3-Channel Switching Regulator Controller

# **General Description**

The LM2648 consists of two current mode and two voltage mode synchronous buck regulator controllers providing 3 outputs at a switching frequency of 300kHz.

Each pair of switching regulator controllers operate 180° out of phase. This feature reduces the input ripple RMS current, thereby significantly reducing the required input capacitance. The two current mode regulator outputs operate as a dual-phase, single output regulator for high current applications.

Current-mode feedback control on Channel 3 assures superior line and load regulation and wide loop bandwidth assures excellent response to fast load transients. Channels 1 and 2 employ voltage-mode feedback control.

The LM2648 features analog soft-start circuitry that is independent of the output load and output capacitance. This makes the soft-start behavior more predictable than traditional soft-start circuits. Sequential startup is built in and requires a single capacitor to set the timing.

The LM2648 has over-voltage protection and under-voltage protection for all outputs. Two additional comparator inputs (analog and logic level) are provided to shut down the IC for any user defined protection. The FAULT\_DELAY pin allows delayed shut off time for the IC during an under-voltage or PROT-IN2 fault. The LM2648 also features an adjustable UVLO feature.

#### **Features**

- Four synchronous buck regulators
- Channel 3: Two-phase, current mode controller
- 4.5V to 18V input range
- Built in sequential startup
- Channels 1 and 2: Independent, 180° out of phase voltage mode controllers
- Single soft start for channels 1 and 2
- Adjustable cycle-by-cycle current limit for each channel
- Adjustable reference current
- Adjustable input under-voltage lockout
- Output over-voltage latch protection
- Output under-voltage protection with delay
- Two comparator inputs for user defined protection one with delay
- Thermal shutdown
- Self-discharge of output capacitors when the regulator is off
- TSSOP package

# **Applications**

- Embedded Computer Systems
- Interactive Games
- Set-top Boxes/Home Gateways

# **Block Diagram**



© 2004 National Semiconductor Corporation

DS200596

www.national.com www.DataSheet4U.com

# **Connection Diagram**

#### **TOP VIEW**

|    | 101          | VIL VV          |       |
|----|--------------|-----------------|-------|
| 1  | SW1          | HDRV1           | 56    |
| 2  | RSNS1        | CBOOT1          | 55    |
| 3  | ILIM1        | VDD1            | 54    |
| 4  | NC           | LDRV1           | 53    |
| 5  | COMP1        | PGND1           | 52    |
| 6  | FB1          | ILIM3a          | 51    |
| 7  |              |                 | 50    |
| 8  | TEST         | KS3a            | 49    |
| 9  | COMP3        | RSNS3a          | 48    |
| 10 | FB3          | SW3a            | 47    |
| 11 | NC           | HDRV3a          | 46    |
| 12 | RILIM<br>ON/ | CBOOT3a         | 45    |
| _  | UVLO         | VDD3a           | -     |
| 13 | VLIN5        | LDRV3a          | 44    |
| 14 | NC           | VIN             | 43    |
| 15 | SGND         | PGND3           | 42    |
| 16 | NC           | LDRV3b          | 41    |
| 17 | SS1/2        | VDD3b           | 40    |
| 18 | SS3          | СВООТЗЬ         | 39    |
| 19 | TD12-3       | HDRV3b          | 38    |
| 20 | FAULT DELAY  | SW3b            | 37    |
| 21 | PROT-IN1     | RSNS3b          | 36    |
| 22 | PROT-IN2     | KS3b            | 35    |
| 23 | FB2          |                 | 34    |
| 24 | COMP2        | ILIM3b<br>PGND2 | 33    |
| 25 |              |                 | 32    |
| 26 | NC           | LDRV2           | 31    |
| 27 | ILIM2        | VDD2            | 30    |
| 28 | RSNS2        | CBOOT2          | 29    |
| 20 | SW2          | HDRV2           | 23    |
|    |              | 200             | 59602 |

56-Lead TSSOP (MTD) Order Number LM2648MTD See NS Package Number MTD56

2

# **Pin Descriptions**

**SW1 (Pin 1):** Switch-node connection for Channel 1, which is connected to the source of the top MOSFET of Channel 1. It serves as the negative supply rail for the top-side gate drive, HDRV1.

**RSNS1 (Pin 2):** The negative (-) Kelvin sense for the internal current limit comparator of Channel 1. Connect this pin to the low side of the current sense resistor that is placed between VIN and the drain of the top MOSFET. Always use a separate trace to connect this pin.

**ILIM1 (Pin 3):** Current limit threshold setting for Channel 1. It sinks a variable current adjusted by RILIM (Pin11), which is converted to a voltage through a resistor connected from this pin to the top of the current sense resistor. The voltage across the resistor is compared with the voltage across the external current sense resistor to determine if an overcurrent condition has occurred on Channel 1.

NC (Pin 4): All NC pins should be connected to SGND.

**COMP1** (Pin 5): Compensation pin for Channel 1. This is the output of the internal error amplifier. The compensation network should be connected between this pin and the feedback pin, FB1 (PIN 6).

**FB1 (Pin 6):** Feedback input for channel 1. Connect to Vout through a voltage divider to set the channel 1 output voltage.

TEST (Pin 7): Connect to SGND.

**COMP3 (Pin 8):** Compensation pin for Channel 3. This is the output of the internal transconductance amplifier. The compensation network should be connected between this pin and SGND.

**FB3 (Pin 9):** Feedback input for channel 3. Connect to Vout through a voltage divider to set the Channel 3 output voltage.

NC (Pin 10): All NC pins should be connected to SGND.

**RILIM (Pin 11):** Connect a resistor from this pin to SGND to set the internal ILIM reference current.

ON/UVLO (Pin 12): This is a dual function pin providing thresholds for user adjustable UVLO and device shutdown.

### Pin Descriptions (Continued)

Thresholds are 1.2V and 1.9V typical for shutdown and UVLO respectively. Connect to Vin through a voltage divider to set the external UVLO threshold.

VLIN5 (Pin 13): The output of the internal 5V LDO regulator derived from VIN. It supplies the internal bias for the chip and supplies the bootstrap circuitry for gate drive. Bypass this pin to signal ground with a minimum of 4.7uF capacitor. VLIN5 should not be used as an external voltage supply.

NC (Pin 14): All NC pins should be connected to SGND.

**SGND (Pin 15):** The ground connection for the signal-level circuitry. It should be connected to the ground rail of the system.

NC (Pin 16): All NC pins should be connected to SGND.

**SS1/2** (Pin 17): This pin is the soft start control for channels 1 and 2. Connect a capacitor from this pin to SGND to control the ramp rate of the output voltage during startup.

**SS3 (Pin 18):** The soft start pin for channel 3. See Pin 17 (SS1/2).

**TD12-3 (Pin 19):** Sequential start timing pin. A capacitor from this pin to ground sets the delay time between channel 1 and 2 and channel 3 entering softstart.

**FAULT\_DELAY (Pin 20):** A capacitor from this pin to ground sets the delay time for UVP and PROT-IN2 latch off. The capacitor is charged from a 5uA current source. When the FAULT\_DELAY capacitor charges to 2V (typical), the system immediately latches off. Connecting this pin to ground will disable the UVP and PROT-IN2 functions.

**PROT\_IN1** (Pin 21): A comparator input that latches off all channels simultaneously when the applied voltage is above 1.239V (typical) voltage level.

**PROT\_IN2** (Pin 22): A TTL/CMOS compatible input that activates FAULT\_DELAY when the applied voltage is above a 1.45V typical threshold.

FB2 (Pin 23): Feedback input for channel 2. Connect to Vout through a voltage divider to set the Channel 2 output voltage.

**COMP2** (Pin 24): Compensation pin for Channel 2. This is the output of the internal error amplifier. The compensation network should be connected between this pin and the feedback pin FB2 (Pin 23).

NC (Pin 25): All NC pins should be connected to SGND.

**ILIM2 (Pin 26):** Current limit threshold setting for Channel 2. See ILIM1 (Pin 3).

RSNS2 (Pin 27): The negative (-) Kelvin sense for the internal current limit comparator of Channel 2. See RSNS1 (Pin 2).

**SW2 (Pin 28):** Switch-node connection for Channel 2. See SW1 (Pin1).

**HDRV2 (Pin 29):** Top-side gate-drive output for Channel 2. HDRV is a floating drive output that rides on the corresponding SW node voltage.

**CBOOT2** (Pin 30): Bootstrap capacitor connection. It serves as the positive supply rail for the Channel 2 top-side gate drive. Connect this pin to VDD2 (Pin 31) through a diode, and connect the low side of the bootstrap capacitor to SW2 (Pin28).

**VDD2** (Pin 31): The supply rail for the Channel 2 low-side gate drive. Connected to VLIN5 (Pin 13) through a 4.7ohm resistor and bypassed to PGND with a ceramic capacitor of at least 1uF. Tie all VDDx pins together.

LDRV2 (Pin 32): Low-side gate-drive output for Channel 2. PGND2 (Pin 33): The power ground connection for channel 2. Connect to the ground rail of the system.

**ILIM3b (Pin 34):** Current limit threshold setting for Channel 3b. See ILIM1 (Pin 3).

**KS3b (Pin 35):** The positive (+) Kelvin sense for the internal current sense amplifier of Channel 3b. Use a separate trace to connect this pin to the current sense point. It should be connected to VIN as close as possible to the node of the current sense resistor.

**RSNS3b (Pin 36):** The negative (-) Kelvin sense for the internal current sense amplifier of Channel 3b. See RSNS1 (Pin 2).

**SW3b (Pin 37):** Switch-node connection for Channel 3b. See SW1 (Pin1).

HDRV3b (Pin 38): Top-side gate-drive output for Channel 3b. See HDRV2 (Pin 29).

**CBOOT3b** (Pin 39): Bootstrap capacitor connection. It serves as the positive supply rail for the Channel 3b top-side gate drive. See CBOOT2 (Pin 30).

**VDD3b (Pin 40):** The supply rail for the Channel 3b low-side gate drive. Tie all VDDx pins together.

LDRV3b (Pin 41): Low-side gate-drive output for Channel 3b.

**PGND3 (Pin 42):** The power ground connection for channel 3. Connect to the ground rail of the system.

**VIN (Pin 43):** The power input pin for the chip. Connect to the positive (+) input rail of the system. Bypass to PGND with a 1uF capacitor.

LDRV3a (Pin 44): Low-side gate-drive output for Channel 3a.

**VDD3a (Pin 45):** The supply rail for the Channel 3a low-side gate drive. Tie all VDDx pins together.

**CBOOT3a** (Pin 46): Bootstrap capacitor connection. It serves as the positive supply rail for the Channel 3a top-side gate drive. See CBOOT2 (Pin 30).

HDRV3a (Pin 47): Top-side gate-drive output for Channel 3a. See HDRV2 (Pin 29).

SW3a (Pin 48): Switch-node connection for Channel 3a. See SW1 (Pin1).

RSNS3a (Pin 49): The negative (-) Kelvin sense for the internal current sense amplifier of Channel 3a. See RSNS1 (Pin 2).

KS3a (Pin 50): The positive (+) Kelvin sense for the internal current sense amplifier of Channel 3a. See KS3b (Pin 35).

ILIM3a (Pin 51): Current limit threshold setting for Channel 3a. See ILIM1 (Pin 3).

**PGND1 (Pin 52):** The power ground connection for channel 1. Connect to the ground rail of the system.

LDRV1 (Pin 53): Low-side gate-drive output for Channel 1.

**VDD1 (Pin 54):** The supply rail for the Channel 1 low-side gate drive. Tie all VDDx pins together.

**CBOOT1** (Pin 55): Bootstrap capacitor connection. It serves as the positive supply rail for the Channel 1 top-side gate drive. See CBOOT2 (Pin 30).

**HDRV1 (Pin 56):** Top-side gate-drive output for Channel 1. See HDRV2 (Pin 29).

# **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Voltages from the indicated pins to SGND/PGND:

VIN, ILIMx, KS3a, KS3b -0.3V to 20V

SWx, RSNSx -0.3V to (VIN +

0.3)V

FB1, FB2, FB3x, VDDx,ON/UVLO -0.3V to 7V COMPx, FAULT\_DELAY, SSx -0.3V to (VLIN5 +

0.3)

CBOOT1 to SW1, CBOOT2 to SW2,

(VDD+0.3)V

HDRV1 to SW1, HDRV2 to SW2,

HDRV3x to SW3x -0.3V

HDRV1 to CBOOT1, HDRV2 to CBOOT2, HDRV3x to CBOOT3x

Power Dissipation ( $T_A = 25^{\circ}C$ ),

(Note 2) 1.3W

0.3V

Ambient Storage Temperature

Range  $-65^{\circ}\text{C to } +150^{\circ}\text{C}$ 

Soldering Dwell Time, Temperature

(Note 3)

Infrared 10-20sec, 240°C Vapor Phase 75sec, 219°C ESD Rating (Note 4) 2kV

# **Operating Ratings**(Note 1)

VIN (VIN and VLIN5 separate) 5.5V to 18V
VIN (VIN tied to VLIN5) 4.5V to 5.5V
Junction Temperature 0°C to +125°C

# **Electrical Characteristics**

Unless otherwise specified,  $V_{IN} = 12V$ , SGND = PGND = 0V, VLIN5 = VDD1 = VDD2 = VDD3x. Limits appearing in **boldface** type apply over the full operating junction temperature range. Specifications appearing in plain type are measured using low duty cycle pulse testing with  $T_A = 25^{\circ}C$  (Note 5), (Note 6). Min/Max limits are guaranteed by design, test, or statistical analysis.

| Symbol                              | Parameter                                                                 | Conditions                                                          | Min   | Тур   | Max   | Units |
|-------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------|-------|-------|-------|-------|
| System                              |                                                                           |                                                                     |       |       |       |       |
| $\Delta V_{OUT}/V_{OUT}$            | Load Regulation                                                           | VIN = 12V, $V_{comp1, 2} = 1V$ to 3V,<br>$V_{comp3} = 0.5V$ to 1.5V |       | .04   |       | %     |
| $\Delta V_{OUT}/V_{OUT}$            | Line Regulation                                                           | 5.5V ≤ VIN ≤ 18V, V <sub>compx</sub> =1.25V                         |       | .04   |       | %     |
| V <sub>FB1</sub> , V <sub>FB2</sub> | Feedback Voltage                                                          | 5.5V ≤ VIN ≤ 18V                                                    | 1.218 | 1.239 | 1.260 | V     |
| V <sub>FB3</sub>                    | Feedback Voltage                                                          | 5.5V ≤ VIN ≤ 18V                                                    | 1.220 | 1.241 | 1.262 | V     |
| I <sub>VIN</sub>                    | Input Supply Current                                                      | $V_{ON/UVLO} > 2.25V$ (not switching)<br>5.5V $\leq$ VIN $\leq$ 18V |       | 1.66  | 2.2   |       |
|                                     |                                                                           | Standby<br>1.5V < V <sub>ON/UVLO</sub> < 1.7V                       |       | 1.00  | 2.2   | mA    |
|                                     |                                                                           | Shutdown (Note 7)<br>V <sub>ON/UVLO</sub> = 0V                      |       | 45    | 120   | μА    |
| VLIN5                               | VLIN5 Output Voltage                                                      | IVLIN5 = 0 to 50mA,<br>7V ≤ VIN ≤ 18V                               | 4.65  | 5.0   | 5.35  | V     |
| Current Limit                       |                                                                           |                                                                     | •     |       |       |       |
| V <sub>Clos1, 2, 3</sub>            | Current Limit Comparator Offset (V <sub>ILIMX</sub> -V <sub>RSNSX</sub> ) |                                                                     |       | 0     | ±7.0  | mV    |
| V <sub>CLx1, 2, 3</sub>             | Current Limit Sink Current                                                | R <sub>ILIM</sub> = 1.238/20μA                                      | 18.2  | 20    | 21.8  | μА    |
| V <sub>RILIM</sub>                  | ILIM Reference Voltage                                                    |                                                                     |       | 1.238 |       | V     |
| Soft Start                          | <u>'</u>                                                                  |                                                                     | 1     |       |       |       |
| I <sub>ss1/2_SC</sub>               | Soft-Start Source<br>Current                                              | V <sub>ss</sub> = 1V                                                | 0.5   | 2.05  | 3.8   | μА    |
| I <sub>ss3_SC</sub>                 | Soft-Start Source<br>Current                                              | V <sub>ss</sub> = 1V                                                | 0.5   | 2.05  | 3.8   | μА    |
| I <sub>ss1/2_SK</sub>               | Soft-Start Sink Current                                                   | V <sub>ss1/2, 3</sub> = 1V, ON/UVLO = 1.6V                          | 2     | 4.9   | 9     | μΑ    |
| I <sub>ss3_SK</sub>                 | Soft-Start Sink Current                                                   | V <sub>ss1/2, 3</sub> = 1V, ON/UVLO = 1.6V                          | 2     | 5.0   | 9     | μΑ    |
| I <sub>SC_TD12-3</sub>              | Delay Timer Source<br>Current                                             | V <sub>TD</sub> = 1.5V                                              | 6.2   | 9.8   | 13.2  | μА    |

# **Electrical Characteristics** (Continued)

Unless otherwise specified,  $V_{IN}$  = 12V, SGND = PGND = 0V, VLIN5 = VDD1 = VDD2 = VDD3x. Limits appearing in **boldface** type apply over the full operating junction temperature range. Specifications appearing in plain type are measured using low duty cycle pulse testing with  $T_A$  = 25°C (Note 5), (Note 6). Min/Max limits are guaranteed by design, test, or statistical analysis.

| Symbol                                         | Parameter                                                  | Conditions                                               | Min  | Тур   | Max  | Units |
|------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------|------|-------|------|-------|
| I <sub>SK_TD12-3</sub>                         | Delay Timer Sink<br>Current                                | $V_{TD} = 0.4V$                                          | 192  | 274   | 356  | μА    |
| V <sub>TD12-3</sub>                            | Delay Timer Threshold<br>Voltage                           | Rising                                                   | 1.70 | 1.94  | 2.20 | V     |
| I <sub>ss1/2_sc</sub> /<br>I <sub>ss3_sc</sub> | Soft-Start Source<br>Current Ratio                         |                                                          | -13% | 1.0   | +13% | A/A   |
| ss1/2_sc     sc_TD12-3                         | Soft-Start to Delay Timer<br>Source Current Ratio          |                                                          | -32% | 0.209 | +32% | A/A   |
| Shutdown                                       | Course Current Hatte                                       | <u> </u>                                                 |      |       |      |       |
| V <sub>Standby</sub>                           | Standby Threshold (ON/UVLO pin)                            | Rising<br>Shutdown to Standby                            | 0.95 | 1.2   | 1.44 | V     |
|                                                | Hysteresis                                                 | ,                                                        |      | 149   | ,    | mV    |
| V <sub>ON</sub>                                | ON Threshold<br>(ON/UVLO pin)                              | Rising<br>Standby to On                                  | 1.75 | 1.98  | 2.20 | V     |
|                                                | Hysteresis                                                 |                                                          |      | 205   |      | mV    |
| S <sub>W_ R1, 2</sub>                          | SW1, 2 ON Resistance                                       | $V_{SW1} = V_{SW2} = 0.4V$                               | 440  | 570   | 700  | Ω     |
| S <sub>W_R3a, 3b</sub>                         | SW3a, 3b ON<br>Resistance                                  | $V_{SW3a} = V_{SW3b = 0.4V}$                             | 200  | 249   | 310  | Ω     |
| V <sub>SW_dis</sub>                            | SW3a Quick Discharge<br>Threshold at FB3 (falling<br>edge) | LDRV3a = High                                            |      | .81   |      | V     |
| Protection                                     |                                                            |                                                          |      |       |      |       |
| I <sub>SC_FAULTDELAY</sub>                     | FAULT_DELAY source current                                 | FAULT_DELAY = 2.0V                                       | 3.54 | 4.7   | 5.9  | μА    |
| I <sub>SK_FAULTDELAY</sub>                     | FAULT_DELAY sink current                                   | FAULT_DELAY = 0.4V                                       |      | 0.27  |      | mA    |
| V <sub>FAULT_DELAY</sub>                       | FAULT_DELAY<br>threshold Voltage                           | Rising                                                   | 1.75 | 1.96  | 2.20 | V     |
| V <sub>UVP</sub>                               | FB1, 2, 3 Under Voltage<br>Protection Latch<br>Threshold   | As a percentage of nominal output voltage (falling edge) | 75   | 80.6  | 86   | %     |
|                                                | Hysteresis                                                 |                                                          |      | 4     |      | %     |
| V <sub>OVP</sub>                               | FB1, 2, 3 Over-voltage<br>Shutdown Latch<br>Threshold      | As a percentage of nominal output voltage (rising edge)  | 106  | 112   | 119  | %     |
| V <sub>UVLO_INT</sub>                          | VLIN5 Under Voltage<br>Lockout Threshold                   | Rising                                                   |      | 4.2   |      | V     |
|                                                | Hysteresis                                                 |                                                          |      | 8     |      | %     |
| V <sub>PROT-IN1</sub>                          | Analog protection threshold                                |                                                          | 1.19 | 1.239 | 1.4  | V     |
| V <sub>PROT-IN2</sub>                          | Logic protection threshold                                 |                                                          | 0.8  | 1.48  | 2    | V     |
| I <sub>sk_prot-in2</sub>                       | PROT-IN2 sink current                                      |                                                          |      | 2     |      | μA    |
| Gate Drive                                     |                                                            |                                                          |      |       |      |       |
| І <sub>своот</sub>                             | CBOOTx Leakage<br>Current                                  | V <sub>CBOOTX</sub> = 7V                                 |      | 10    |      | nA    |
| I <sub>SC_DRV</sub>                            | HDRVx and LDRVx<br>Source Current                          | HDRV = LDRV = 2.5V                                       |      | 0.5   |      | А     |
|                                                | Oddiec Odifelit                                            |                                                          |      | '     |      | 1     |

# **Electrical Characteristics** (Continued)

Unless otherwise specified,  $V_{IN} = 12V$ , SGND = PGND = 0V, VLIN5 = VDD1 = VDD2 = VDD3x. Limits appearing in **boldface** type apply over the full operating junction temperature range. Specifications appearing in plain type are measured using low duty cycle pulse testing with  $T_A = 25^{\circ}C$  (Note 5), (Note 6). Min/Max limits are guaranteed by design, test, or statistical analysis.

| Symbol                   | Parameter               | Conditions                                  | Min | Тур | Max  | Units |
|--------------------------|-------------------------|---------------------------------------------|-----|-----|------|-------|
| I <sub>sk_LDRV</sub>     | LDRVx Sink Current      | LDRVX = 2.5V                                |     | 1.1 |      | Α     |
| R <sub>HDRV</sub>        | HDRVx Source            | $V_{CBOOTx} = 5V,$                          |     | 3.1 |      | Ω     |
|                          | On-Resistance           | $V_{SWx} = 0V$                              |     | 0.1 |      | 32    |
|                          | HDRVx Sink              |                                             |     | 1.5 |      | Ω     |
|                          | On-Resistance           |                                             |     |     |      |       |
| $R_{LDRV}$               | LDRVx Source            | $V_{VDDx} = 5V$                             |     | 3.1 |      | Ω     |
|                          | On-Resistance           |                                             |     |     |      |       |
|                          | LDRVx Sink              |                                             |     | 1.1 |      | Ω     |
|                          | On-Resistance           |                                             |     |     |      |       |
| Oscillator               |                         |                                             |     | _   |      |       |
| F <sub>osc</sub>         | Oscillator Frequency    |                                             | 260 | 300 | 340  | kHz   |
| Don_max1, 2              | Ch. 1, 2 Maximum        | $V_{FB1} = V_{FB2} = 1V$ , Measured at pins | 91  | 93  |      | %     |
|                          | On-Duty Cycle           | HDRV1 and HDRV2                             |     |     |      | ,-    |
| Don_max3                 | Ch. 3a, 3b Maximum      |                                             | 91  | 94  |      | %     |
|                          | On-Duty Cycle           |                                             |     |     |      |       |
| T <sub>on_min</sub>      | Ch.3 Minimum On-Time    |                                             |     | 166 |      | ns    |
| SS <sub>OT_delta</sub>   | HDRVx Delta On Time     | HDRV1 and 2; HDRV3a and b                   |     |     | 150  | ns    |
| Error Amplifie           | r                       |                                             |     | _   |      |       |
| I <sub>FB1, 2</sub>      | Ch. 1, 2 Feedback Input | V <sub>FB1, 2</sub> = 1V                    |     | 43  | 150  | nA    |
|                          | Bias Current            |                                             |     | 10  | 100  | 117.  |
| I <sub>comp1, 2_SC</sub> | COMP Output Source      | V <sub>COMP1, 2</sub> = 2.6V                | 0.5 | 1.1 |      | mA    |
|                          | Current                 |                                             | 0.0 |     |      | ША    |
| I <sub>comp1, 2_SK</sub> | COMP Output Sink        | V <sub>COMP1, 2</sub> = 1.2V                | .21 | 0.4 |      | mA    |
|                          | Current                 |                                             |     |     |      | 11171 |
| GBW1, 2                  | Unity Gain Bandwidth    |                                             |     | 8.5 |      | MHz   |
| G1, G2                   | Error amplifier DC Gain |                                             |     | 80  |      | dB    |
| SR1, 2                   | Slew Rate               |                                             |     | 4.5 |      | V/µs  |
| V <sub>CLAMPH1, 2</sub>  | Error Amp High Clamp    |                                             |     | 3.1 |      | V     |
| V <sub>CLAMPL1, 2</sub>  | Error Amp Low Clamp     |                                             |     | 1   |      | V     |
| I <sub>FB3</sub>         | Ch 3 Feedback Input     | V <sub>FB3</sub> = 1.5V                     |     | 74  | +200 | nΛ    |
|                          | Bias Current            |                                             |     | 74  | ±200 | nA    |
| I <sub>COMP3_SC</sub>    | COMP Output Source      | $V_{comp3} = 1.5V$                          | 27  | 115 |      |       |
|                          | Current                 | ·                                           | 27  | 115 |      | μA    |
| I <sub>COMP3_SK</sub>    | COMP Output Sink        | $V_{comp3} = 0.5V$                          | 27  | 111 |      | μA    |
|                          | Current                 |                                             |     | 111 |      | μΑ    |
| gm3                      | Transconductance        |                                             |     | 650 |      | μmho  |
| GI <sub>SNS3</sub>       | Ch.3 Current Sense      | $V_{comp3} = 1.25V$                         | 4.2 | 5.4 | 6.8  |       |
|                          | Amplifier Gain          |                                             | 4.4 | 3.4 | 0.0  |       |

### **Electrical Characteristics** (Continued)

Note 1: Absolute maximum ratings indicate limits beyond which damage to the device may occur. Operating Range indicates conditions for which the device is intended to be functional, but does not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

Note 2: The maximum allowable power dissipation is calculated by using  $P_{DMAX} = (T_{JMAX} - T_A)/\theta_{JA}$ , where  $T_{JMAX}$  is the maximum junction temperature,  $T_A$  is the ambient temperature and  $\theta_{JA}$  is the junction-to-ambient thermal resistance of the specified package. The 1.3W rating results from using 125°C, 25°C, and 75°C/W for  $T_{JMAX}$ ,  $T_A$ , and  $\theta_{JA}$  respectively. A  $\theta_{JA}$  of 75°C/W represents the worst-case condition of no heat sinking of the 56-pin TSSOP. A thermal shutdown will occur if the temperature exceeds the maximum junction temperature of the device.  $\theta_{JC} = 26$ °C/W.

- Note 3: For detailed information on soldering plastic small-outline packages, refer to the Packaging Databook available from National Semiconductor Corporation.
- Note 4: For testing purposes, ESD was applied using the human-body model, a 100pF capacitor discharged through a 1.5kΩ resistor.
- Note 5: A typical is the center of characterization data measured with low duty cycle pulse tsting at T<sub>A</sub> = 25°C. Typicals are not guaranteed.
- Note 6: All limits are guaranteed. All electrical characteristics having room-temperature limits are tested during production with  $T_A = T_J = 25^{\circ}C$ . All hot and cold limits are guaranteed by correlating the electrical characteristics to process and temperature variations and applying statistical process control.
- Note 7: All switching controllers are off. The linear regulator VLIN5 remains on.



www.national.com

8





# **Typical Performance Characteristics**

Efficiency vs Load Current Ch.1 = 5V, Ch.2 = 3.3V,  $V_{\rm IN}$  = 12V, Ch.1/2/3: ON



**FB Voltage vs Temperature** 



Input Supply Current vs V<sub>IN</sub> Shutdown Mode



Efficiency vs Load Current Ch.3 = 1.9V,  $V_{IN}$  = 12V, Ch.1/2/3: ON



Input Supply Current vs Temp. Shutdown Mode



FB3 Quick Discharge Threshold Voltage vs Temperature



11 www.national.com

20059669

# Typical Performance Characteristics (Continued)

**TD1 2-3 Source Current vs Temperature** 



TD1 2-3 Threshold Voltage vs Temperature



VIN - VLIN5 Saturation Voltage vs Temperature



Ch.1 Load Transient Response  $5V_{OUT}$ ,  $12V_{IN}$  (20µsec/div)



Ch.2 Load Transient Response 3.3V<sub>OUT</sub>, 12V<sub>IN</sub> (20µsec/div)



Ch.3 Load Transient Response 1.9V<sub>OUT</sub>, 12V<sub>IN</sub> (20µsec/div)



# **Typical Performance Characteristics** (Continued)

### Prot-in1 Shutdown (10ms/div)



### Softstart 1 and 2 (1ms/div)



#### Ch.3 Softstart (10ms/div)



#### Prot-in2 Startup (40ms/div)



#### Ch.3 Sequential Startup (20ms/div)



#### Overcurrent UVP Shutdown (100ms/div)



# Typical Performance Characteristics (Continued)

**Operating Frequency vs Temperature** 



Ch.3 Error Amplifier Gain vs Temperature



### **Operation Descriptions**

#### **ON and UVLO**

The ON/UVLO pin provides a dual threshold shutdown and under voltage lock out function. When this pin is pulled above 1.2V, the internal bias circuitry starts up and the device enters standby mode. The ON/UVLO pin has 149mV (typical) of hysteresis. This pin also provides a user programmable UVLO function. The lock out threshold at this pin is 1.98V with 200mV hysteresis (typical). Above this threshold, SS1/2 begins to source current. Connecting this pin through a voltage divider to V<sub>IN</sub> allows the user to set a secondary UVLO threshold above the internal UVLO level.

The internal UVLO threshold, which is sensed via the VLIN5 internal LDO, is 4.2V (typical). Below either UVLO threshold, both HDRVx and LDRVx will be turned off and the internal MOSFETs will be turned on to discharge the output capacitors through the SWx pins. As the input voltage increases again above 4.2V, UVLO will be de-activated, and the device will restart again from the soft start phase. If the voltage at VLIN5 remains below 4.5V, but above the 4.2V UVLO threshold, the device cannot be guaranteed to operate within specification.

If the input voltage is between 4.2V and 5.2V, the VLIN5 pin will not regulate, but will follow approximately 200mV below the input voltage. VLIN5 can be directly connected to the ON/UVLO pin to disable the external UVLO function. This is especially useful if the input voltage range will cause ON/UVLO to exceed its absolute maximum voltage rating (7V typ.).

#### **SOFT START**

The soft start pins, SS1/2 and SS3, must each be connected to SGND through a capacitor. If the SS capacitor is too small, the duty cycle may increase too rapidly, causing the device to latch off due to output voltage overshoot above the OVP threshold. This becomes more likely in applications requiring low output voltage, high input voltage and light load. A typical value of approximately 10nF is recommended.

The size of the soft start capacitors controls the ramp up rate of the output voltages. As the input voltage rises or the ON/UVLO pin rises above 1.9V, an internal 2µA current charges the soft start capacitor. During soft start, the error amplifier output voltage is clamped and the duty cycle is controlled only by the soft start voltage. As the SSx pin voltage ramps up, the duty cycle increases proportional to the soft start ramp, causing the output voltage to ramp up. The rate at which the duty cycle increases depends on the capacitance of the soft start capacitor. The higher the capacitance, the slower the output voltage ramps up. When the corresponding output voltage exceeds 98% (typical) of the target voltage, the regulator switches from soft start to normal operating mode. At this time, the error amplifier clamp releases and feedback control takes over. The soft start capacitor value can be calculated with the following equation:

$$C_{ss} = \frac{I_{ss} \times V_{in} \times t}{V_{peak} \times V_{nom}}$$

Where t is the desired ramp-up time for the output voltage and Vnom is the target output voltage. Vpeak equals 2V for channels 1 and 2 and 1V for channel 3. When a fault occurs, the SSx pins are pulled low by a  $5\mu A$  current sink. The device will not restart until the fault is reset and both SSx pins are

below 80mV (typical). During soft start, over-voltage protection, prot-in1, prot-in2, under-voltage protection and current limit remain in effect.

#### **SEQUENTIAL STARTUP**

Channel 3 is designed to start only after the delay pin (TD12-3) has reached its threshold. When channels 1 and 2 begin softstart, TD12-3 begins sourcing current (10 $\mu$ A typical). A capacitor from TD12-3 to SGND is used to set the delay time for channel 3 turn-on. Once TD12-3 has reached its threshold, SS3 begins sourcing current and the channel 3 output begins ramping up.

#### OVER VOLTAGE PROTECTION (OVP)

If the output voltage on any channel rises above 110% (typical) of nominal, over voltage protection activates and all channels will latch off. There is a 10  $\mu$ s delay between an over voltage event on channel 1 or 2 and latch off. When the OVP latch is set, the high side FET drivers, HDRVx, are immediately turned off and the low side FET drivers, LDRVx, are turned on to discharge the output capacitors through the inductors. To reset the OVP latch, either the input voltage must be cycled, or the device must be shut down at the ON/UVLO pin.

#### **UNDER VOLTAGE PROTECTION (UVP)**

If the output voltage on any channel falls below 80% (typical) of nominal, under voltage protection activates. An undervoltage event will shut off the FAULT\_DELAY MOSFET, which will allow the FAULT\_DELAY capacitor to charge at 5µA (typical). When the capacitor charges to the FAULT\_DELAY threshold (2V typical) all channels will latch off. FAULT\_DELAY will then be disabled and discharged to 0V. When the UVP latch is set, both the high side and low side FET drivers will be turned off, and the output capacitors will be discharged through the internal MOSFET. If the fault condition is removed before the FAULT\_DELAY threshold is reached, the pin will be discharged. To reset the UVP latch, either the input voltage must be cycled, or the device must be shut down. The UVP feature can be disabled by grounding the FAULT\_DELAY pin.

**NOTE:** The FAULT\_DELAY time must be greater than Tss1/2+Tss3+TD12-3. If it is not, the device will latch off due to an under voltage condition during startup. The FAULT\_DELAY function becomes immediately active above the UVLO threshold, and is therefore active during soft start.

#### COMPARATOR INPUT PROTECTION

The LM2648 features two PROT-IN pins, which can be used for any user defined protection scheme. When PROT-IN1 rises above 1.239V (typical), this sets the PROT-IN1 latch and shuts down the device. PROT-IN2 has a TTL/CMOS compatible input threshold with hysteresis. This pin also sinks a constant 2  $\mu A$  (typical) current. A PROT-IN2 fault will activate FAULT\_DELAY (see Under Voltage Protection) and can thus be deactivated by connecting FAULT\_DELAY to SGND.

The protection latches will turn off both the high and low side FET drivers and will turn on the internal MOSFETs to discharge the output capacitors through the switch nodes. Like the UVP and OVP latches, both PROT-IN latches can only be reset by shutting down the device, or by cycling the input voltage.

# **Operation Descriptions** (Continued)

#### **ACTIVE OUTPUT DISCHARGE**

Each channel has an embedded MOSFET with the drain connected to the SWx pin to provide a smooth controlled shutdown ramp. Each MOSFET will discharge the output capacitor of its channel if the device enters a fault state caused by one of the following conditions:

- 1. UVP or Prot-in2
- 2. UVLO (Internal or External)
- 3. Thermal shut-down (TSD)
- 4. Prot-in1

The MOSFETS provide  $500\Omega$  of discharge resistivity for channels 1 and 2 and  $200\Omega$  for channel 3.

Channel 3 has a secondary quick discharge feature. When the channel 3 output voltage falls below 65% of nominal, LDRV3a is turned on (LDRV3b remains off). This provides a faster discharge for the second half of the channel 3 shutdown process.

#### **CURRENT SENSING**

As shown in *Figure 2*, the KSx and RSNSx pins are the inputs of the current sense amplifier for channel 3. Current sensing is accomplished by sensing the voltage across a current sense resistor connected from  $V_{\rm IN}$  to the drain of the top FET. Keeping the differential current-sense voltage below 200mV ensures linear operation of the current sense amplifier. Therefore, the current sense resistor must be small enough so that the current sense voltage does not exceed 200mV when the top FET is on. There is a leading edge blanking circuit that forces the top FET on for at least 166ns. Beyond this minimum on time, the output of the PWM comparator is used to turn off the top FET. Additionally, a minimum voltage of at least 50mV across the sense resistor is recommended to ensure a high SNR at the current sense amplifier.

Assuming a maximum sense voltage of 200mV, the current sense resistor can be calculated as follows:

$$R_{sns max} = \frac{200 \text{ mV}}{I_{max} + \frac{1}{2}I_{rip}}$$

where Imax is the maximum expected load current, including overload multiplier (ie:120%), and Irip is the inductor ripple current (*See Inductor Selection below*). The above equation gives the maximum recommended value for the sense resistor, Rsns. Conduction losses will increase with Rsns, thus lowering efficiency.

To ensure accurate current sensing, special attention in board layout is required. The KSx and RSNSx pins require separate traces to form a Kelvin connection to the corresponding current sense nodes.

Current sensing on channels 1 and 2 is used only to monitor the current limit. Current is sensed identical to channel 3, except that it does not require a KS pin and there is no blanking time. As with channel 3, RSNSx is connected to the bottom side of the current sense resistor. The top side of the current sense resistor connects to both VIN and the current limit resistor. Both KSx and RSNSx must be connected with separate traces to ensure accurate current limiting.

#### **CURRENT LIMITING**

The peak current limit is set with an external resistor connected between the ILIMx pin and the top of the current sense resistor. An adjustable internal current sink on the ILIMx pin produces a voltage across the ILIM resistor to set the current limit threshold. This voltage is compared with the current sense voltage. A 10nF capacitor across the resistor is required to filter unwanted noise that could improperly trip the current limit comparator.



FIGURE 2. Ch.3 Current Sense and Current Limit

Current limit is activated when the inductor current is high enough to cause the voltage across the current sense resistor to exceed the voltage across the current limit resistor. This will toggle the comparator, which turns off the top FET immediately. The current limit comparator is disabled when the top FET is turned off and during the leading edge blanking time. The equation for current limit resistor, Rlim, is as follows:

$$R_{lim} = \frac{(I_{max} + \frac{1}{2}I_{rip})R_{sns}}{I_{REF}}$$

Where  $I_{max}$  is the load current at which the current limit comparator will be tripped, and  $I_{REF}$  is the reference sink current (20 $\mu$ A typical). This calculated Rlim value guarantees that the minimum current limit will not be less than  $I_{max}$ . It is recommended that a 1% tolerance resistor be used.

#### REFERENCE CURRENT SETTING

16

The ILIMx current sink value can be adjusted using the RILIM pin. The RILIM pin is connected through a resistor to SGND to set the reference current at the current limit pins (ILIMx). The resistor value can be determined using the following equation:

$$R_{IREF} = \frac{1.238}{I_{REF}}$$

Where I\_{REF} is the desired reference current. Generally, a default value of 61.9k $\Omega$  is used, which provides the recommended reference current of 20 $\mu$ A. Once an initial value is selected, R<sub>IREF</sub> can be adjusted to precisely trim the current limit setting on all three channels.

# **Operation Descriptions** (Continued)

#### **Channel 3 Dual Phase Operation**

Channel 3 consists of two 180° out of phase converters operating in parallel to provide a single output voltage. In high current demand applications, current sharing between the two switching channels greatly reduces the stress and heat on the output stage components while lowering input ripple current. The sum of inductor ripple currents is also reduced which results in lowered output ripple voltage. When designing channel 3, simply design each switcher (3a and 3b) to supply half of the load current. Accurate current sensing is critical to ensure equal current sharing.

Since each switcher has separate current sense and limit pins, channel 3 can also be operated in single phase mode. This requires that either channel 3a or 3b remains unused. To operate channel 3 as a single phase controller, make the following pin connections to the unused channel. Connect ILIM3x and KS3x to VIN, RSNS3x and SW3x to GND, leave HDRV3x and LDRV3x open, and connect CBOOT3X to VDD3X.

#### **SWITCHING NOISE REDUCTION**

Power MOSFETs are very fast switching devices. In synchronous rectifier converters, the rapid increase of drain current in the top FET coupled with parasitic inductance will generate unwanted Ldi/dt noise spikes at the source node of the FET (SWx node) and also at the VIN node. The magnitude of this noise will increase as the output current increases. This parasitic spike noise may turn into electromagnetic interference (EMI), and can also cause problems in device performance. Therefore, it must be suppressed using one of the following methods.

It is strongly recommended to add R-C filters to the current sense amplifier inputs of channel 3 as shown in *Figure 2*. This will reduce the susceptibility to switching noise, especially during heavy load transients and short on-time conditions. The filter components should be connected as close as possible to the IC.

As shown in *Figure 3*, adding a resistor in series with the SWx pin will slow down the gate drive (HDRVx), thus slowing the rise and fall time of the top FET, yielding a longer drain current transition time.

Usually a  $3.3\Omega$  to  $4.7\Omega$  resistor is sufficient to suppress the noise. Top FET switching losses will increase with higher resistance values.

Small resistors (1-5 ohms) can also be placed in series with the HDRVx pin or the CBOOTx pin to effectively reduce switch node ringing. A CBOOT resistor will slow the rise time of the FET, whereas a resistor at HDRV will reduce both rise and fall times.



FIGURE 3. SW Series Resistor

#### **OUTPUT VOLTAGE SETTING**

The output voltage for each channel is set by the ratio of a voltage divider as shown in *Figure 4*. The resistor values can be determined by the following equation:

$$R_1 = \frac{R_2}{\left(\frac{V_{nom}}{V_{fb}} - 1\right)}$$



FIGURE 4. Output Voltage Setting

Although increasing the value of R1 and R2 will increase efficiency, this will also decrease accuracy. In the case of channels 1 and 2, increasing R2 will decrease loop gain, resulting in degraded transient response. The output voltage is limited by both maximum duty cycle and minimum on time. It is recommended that the nominal output voltage does not exceed 1V less than the minimum input voltage. In general, the minimum possible output voltage is approximately 1.3V. However, at maximum input voltage the minimum output will be determined by the minimum on time (166ns typ.) and may be as high as 1.35V for an input voltage of 18V.

For input voltages below 5.5V, VLIN5 should be connected to VIN through a small resistor (approximately 4.7 $\Omega$ ). This will ensure that VLIN5 does not fall below the UVLO threshold

#### LAYOUT RECOMMENDATIONS

To ensure proper operation, a few key layout guidelines should be followed.

The PGND and SGND pins and nodes should be connected to isolated ground planes which connect at a single point. This will help to keep the signal ground and thus the COMP and FB pins isolated from switching noise.

All current sensing and limiting pins should be Kelvin connected directly to the current sense points. This will help ensure accurate current sensing and limiting.

All FB voltage dividers should be placed close to the device, and the FB traces should be kept away from sources of noise.

Input capacitors should be connected as close as possible to the top of the current sense resistors.

# Component Selection

#### INPUT CAPACITOR SELECTION

The fact that the switching channels of the LM2648 are 180° out of phase will reduce the RMS value of the ripple current seen by the input capacitors. This will help extend input capacitor life span and result in a more efficient system. Input capacitors must be selected that can handle both the maximum ripple RMS current at highest ambient tempera-

ture as well as the maximum input voltage. Input RMS ripple current can be approximately calculated with the equation below:

$$I_{irrm} = \sqrt{I_1^2 D_1 (1 - D_1) + I_2^2 D_2 (1 - D_2) - 2I_1 I_2 D_1 D_2}$$

Where D1 is the duty cycle of channel 1 or 3a, whichever is larger, and D2 is the duty cycle of channel 2 or 3b, whichever is larger. I1 and I2 are the sum of the load currents of channels 1 nd 3a and of channels 2 and 3b respectively.

Additionally, the input capacitor should always be placed as close as possible to the current sense resistor.

When using ceramic input capacitors, care must be taken to limit transient voltage spikes during turn on. These spikes can be greater than twice the nominal input voltage and can easily exceed the maximum rating of the device.

Using an additional tantalum or other high ESR capacitor at the input is usually effective in dampening input spikes and protecting the device during turn on.

#### **OUTPUT CAPACITOR SELECTION**

In applications that exhibit large and fast load current swings, the slew rate of such a load current transient may be beyond the response speed of the regulator. Therefore, to meet voltage transient requirements during worst-case load transients, special consideration should be given to output capacitor selection. The total combined ESR of the output capacitors must be lower than a certain value, while the total capacitance must be greater than a certain value. Also, in applications where the specification of output voltage regulation is tight and ripple voltage must be low, starting from the required output voltage ripple will often result in fewer design iterations.

#### ALLOWED TRANSIENT VOLTAGE EXCURSION

The allowed output voltage excursion during a load transient ( $\Delta Vo_s$ ) is:

$$\Delta V_{c_s} = (\delta\% - \epsilon\%) \times V_{nom} - \frac{1}{2} V_{rip}.$$

Where  $\pm \delta\%$  is the output voltage regulation window and  $\pm \epsilon\%$  is the output voltage initial accuracy.

Example: Vnom = 5V,  $\delta\%$  = 7%,  $\epsilon\%$  = 3.4%, Vrip = 40mV peak to peak.

$$\Delta V_{c_s} = (7\% - 3.4\%) \times 5V - \frac{40 \text{ mV}}{2}$$
  
= 160 mV.

Since the ripple voltage is included in the calculation of  $\Delta Vc\_s$ , the inductor ripple current should not be included in the worst-case load current excursion. That is, the worst-case load current excursion should be simply maximum load current change specification,  $\Delta lc\_s$ .

#### MAXIMUM ESR CALCULATION

Unless the rise and fall times of a load transient are slower than the response speed of the control loop, if the total combined ESR (Re) is too high, the load transient requirement will not be met, no matter how large the capacitance. The maximum allowed total combined ESR is:

$$R_{e_{max}} = \frac{\Delta V_{c_{s}}}{\Delta I_{c_{s}}}$$

Example:  $\Delta Vc_s = 160 \text{mV}$ ,  $\Delta lc_s = 3 \text{A}$ . Then Re\_max =  $53.3 \text{m}\Omega$ .

Maximum ESR criterion can be used when the associated capacitance is high enough, otherwise more capacitors than the number determined by this criterion should be used in parallel.

#### MINIMUM CAPACITANCE CALCULATION

In a switch mode power supply, the minimum output capacitance is typically dictated by the load transient requirement. If there is not enough capacitance, the output voltage excursion will exceed the maximum allowed value even if the maximum ESR requirement is met. The worst-case load transient is an unloading transient that happens when the input voltage is the highest and when the present switching cycle has just finished. The corresponding minimum capacitance is calculated as follows:

$$C_{min} = \frac{L \times \left[\Delta V_{c_s} - \sqrt{(\Delta V_{c_s})^2 - (\Delta I_{c_s} \times R_e)^2}\right]}{V_{nom} \times R_e^2}$$

Notice it is already assumed the total ESR, Re, is no greater than Re\_max, otherwise the term under the square root will be a negative value. Also, it is assumed that L has already been selected, therefore the minimum L value should be calculated before Cmin and after Re (see Inductor Selection below). Example: Re =  $20m\Omega$ , Vnom = 5V,  $\Delta Vc_s = 160mV$ ,  $\Delta Ic_s = 3A$ , L =  $8\mu H$ 

$$C_{min} = \frac{8 \ \mu H \ x \ \left[ 160 \ mV - \sqrt{(160 \ mV)^2 - (3A \ x \ 20 \ m\Omega)^2} \right]}{5 \ x \ (20 \ m\Omega)^2}$$
 = 47  $\mu F$ .

Generally speaking, Cmin decreases with decreasing Re,  $\Delta$ Ic\_s, and L, but with increasing Vnom and  $\Delta$ Vc\_s.

#### **Inductor Selection**

The size of the output inductor can be determined from the desired output ripple voltage, Vrip, and the impedance of the output capacitors at the switching frequency. The equation to determine the minimum inductance value is as follows:

$$L_{min} = \frac{V_{in} - V_{nom}}{f \times V_{in}} \times \frac{V_{nom} \times R_e}{V_{rip}}$$

In the above equation, Re is used in place of the impedance of the output capacitors. This is because in most cases, the impedance of the output capacitors at the switching frequency is very close to Re. In the case of ceramic capacitors, replace Re with the true impedance.

The actual selection process usually involves several iterations of all of the above steps, from ripple voltage selection, to capacitor selection, to inductance calculations. Both the highest and the lowest input and output voltages and load

transient requirements should be considered. If an inductance value larger than Lmin is selected, make sure that the Cmin requirement is not violated.

Since inductor ripple current is often the criterion for selecting an output inductor, it is a good idea to double-check this value. The equation is:

$$I_{rip} = \frac{(V_{in} - V_{nom})}{f \times L} \times D$$

Where D is the duty cycle, defined by  $V_{nom}/V_{in}$ .

Also important is the ripple content, which is defined by Irip /Inom. Generally speaking, a ripple content of less than 50% is ok. Larger ripple content will cause too much loss in the inductor.

When choosing the inductor, the saturation current should be higher than the maximum peak inductor current and the RMS current rating should be higher than the maximum load current.

#### **MOSFET Selection**

#### **BOTTOM FET SELECTION**

During normal operation, the bottom FET is switching on and off at almost zero voltage. Therefore, only conduction losses are present in the bottom FET. The most important parameter when selecting the bottom FET is the on resistance (Rdson). The lower the on resistance, the lower the power loss. The bottom FET power loss peaks at maximum input voltage and load current. The equation for the maximum allowed on resistance at room temperature for a given FET package, is:

$$R_{dson\_max} = \frac{1}{I_{max}^{2} x \left(1 - \frac{V_{nom}}{V_{in\_max}}\right)} x$$

$$\frac{T_{j\_max} - T_{a\_max}}{[1 + TC x (T_{j\_max} - 25^{\circ}C)] x R_{\theta ja}}$$

where Tj\_max is the maximum allowed junction temperature in the FET, Ta\_max is the maximum ambient temperature,  $R_{\theta ja}$  is the junction-to-ambient thermal resistance of the FET, and TC is the temperature coefficient of the on resistance which is typically in the range of 10,000ppm/°C.

If the calculated Rdson\_max is smaller than the lowest value available, multiple FETs can be used in parallel. This effectively reduces the Imax term in the above equation, thus reducing Rdson. When using two FETs in parallel, multiply the calculated Rdson\_max by 4 to obtain the Rdson\_max for each FET. In the case of three FETs, multiply by 9.

#### **TOP FET SELECTION**

The top FET has two types of losses: switching loss and conduction loss. The switching losses mainly consist of crossover loss and bottom diode reverse recovery loss. Since it is rather difficult to estimate the switching loss, a general starting point is to allot 60% of the top FET thermal capacity to switching losses. The best way to precisely de-

termine switching losses is through bench testing. The equation for calculating the on resistance of the top FET is thus:

$$R_{ds\_max} = \frac{V_{in\_min} \times .4}{I_{max}^{2} \times V_{nom}} \times \frac{T_{j\_max} - T_{a\_max}}{[1 + TC \times (T_{j\_max} - 25^{\circ}C)] \times R_{\theta ja}}$$

When using FETs in parallel, the same guidelines apply to the top FET as apply to the bottom FET.

#### **Loop Compensation**

The general purpose of loop compensation is to meet static and dynamic performance requirements while maintaining stability. Loop gain is what is usually checked to determine small-signal performance. Loop gain is equal to the product of control-output transfer function and the output-control transfer function (the compensation network transfer function). Generally speaking it is a good idea to have a loop gain slope that is -20dB /decade from a very low frequency to well beyond the crossover frequency. The crossover frequency should not exceed one-fifth of the switching frequency, i.e. 60kHz in the case of LM2648. The higher the bandwidth is, the faster the load transient response speed will potentially be. However, if the duty cycle saturates during a load transient, further increasing the small signal bandwidth will not help. Since the control-output transfer function usually has very limited low frequency gain, it is a good idea to place a pole in the compensation at zero frequency, so that the low frequency gain will be relatively large. A large DC gain means high DC regulation accuracy (i.e. DC voltage changes little with load or line variations). The rest of the compensation scheme depends highly on the shape of the control-output plot.

#### Channel 3



FIGURE 5. Control-Output Transfer Function

As shown in *Figure 5*, the control-output transfer function consists of one pole (fp), one zero (fz), and a double pole at fn (half the switching frequency). The following can be done to create a -20dB /decade roll-off of the loop gain: Place the first pole at 0Hz, the first zero at fp, the second pole at fz, and the second zero at fn. The resulting output-control transfer function is shown in *Figure 6*.



FIGURE 6. Output-Control Transfer Function

The control-output corner frequencies, and thus the desired compensation corner frequencies, can be determined approximately by the following equations:

$$f_{z} = \frac{1}{2\pi R_{e}C_{o}}$$

$$f_{p} = \frac{1}{2\pi R_{o}C_{o}} + \frac{.5}{2\pi LfC_{o}}$$

Since fp is determined by the output network, it will shift with loading (Ro) and duty cycle. First determine the range of frequencies (fpmin/max) of the pole across the expected load range, then place the first compensation zero within that range.

Example:  $R_e = 20m\Omega$ ,  $C_o = 100\mu F$ ,  $L = 8 \mu H$ ,  $R_{omax} = 5V/100mA = 50\Omega$ ,  $R_{omin} = 5V/3A = 1.7\Omega$ :

$$f_z = \frac{1}{2\pi \times 20 \text{ m}\Omega \times 100 \text{ }\mu\text{F}} = 80 \text{ kHz}$$

$$f_{p} \min = \frac{1}{2\pi \times 50\Omega \times 100 \mu F} +$$

$$\frac{.5}{2\pi \times 300 \text{k} \times 8\mu \times 100\mu\text{F}}$$
 = 363Hz

$$\begin{split} f_{p} \; \text{max} &= \frac{1}{2\pi \; \text{x} \; 1.7\Omega \; \text{x} \; 100 \; \mu\text{F}} \; + \\ &\frac{.5}{2\pi \; \text{x} \; 300 \text{k} \; \text{x} \; 8\mu \; \text{x} \; 100 \; \mu\text{F}} \; = 1.27 \; \text{kHz} \end{split}$$

Once the fp range is determined,  $R_{\rm c1}$  should be calculated using:

$$R_{c1} = \frac{B}{gm} \left( \frac{R_1 + R_2}{R_1} \right)$$

Where B is the desired gain in V/V at fp, gm is the transconductance of the error amplifier, and R1 and R2 are the feedback resistors. A gain value around 10dB (3.3V/V) is generally a good starting point.

Example: B = 3.3V/V, gm = 650  $\mu$ mho, R1 = 20k $\Omega$ , R2 = 60.4k $\Omega$ :

$$R_{c1} = \frac{3.3}{650 \mu} \left( \frac{20 k + 60.4 k}{20 k} \right) = 20.4 k\Omega \approx 20 k\Omega$$

Bandwidth will vary proportional to the value of  $R_{c1}$ . Next,  $C_{c1}$  can be determined with the following equation:

$$C_{c1} = \frac{1}{2\pi \times f_p \times R_{c1}}$$

Example:  $f_pmin = 363 \text{ Hz}$ ,  $R_{c1} = 20k\Omega$ :

$$C_{c1} = \frac{1}{2\pi \times 363 \text{ Hz} \times 20 \text{ k}\Omega} \cong 22 \text{ nF}$$

The value of  $C_{\rm c1}$  should be within the range determined by  $f_{\rm p}$ min/max. A higher value will generally provide a more stable loop, but too high a value will slow the transient response time.

The compensation network (*Figure 7*) will also introduce a low frequency pole which will be close to 0Hz.

A second pole should also be placed at fz. This pole can be created with a single capacitor  $C_{\rm c2}$  and a shorted  $R_{\rm c2}$  (see Figure 7). The minimum value for this capacitor can be calculated by:

$$C_{c2 \, min} = \frac{1}{2\pi \, x \, f_z \, x \, R_{c1}}$$

 $C_{\rm c2}$  may not be necessary, however it does create a more stable control loop. Under high load current conditions,  $C_{\rm c2}$  can also help reduce noise in the control loop. For this purpose a typical value of approximately 220pF is recommended, regardless of the calculated value below.

Example: fz = 80 kHz,  $R_{c1} = 20 \text{k}\Omega$ :

$$C_{c2 \text{ min}} = \frac{1}{2\pi \times 80 \text{ kHz} \times 20 \text{ kO}} \cong 100 \text{ pF}$$

A second zero can also be added with a resistor in series with  $C_{c2}$ . If used, this zero should be placed at fn, where the control to output gain rolls off at -40dB/dec. Generally, fn will be well below the 0dB level and thus will have little effect on stability.  $R_{c2}$  can be calculated with the following equation:

$$R_{c2} = \frac{1}{2\pi x f_n x C_{c2}}$$



FIGURE 7. Ch.3 Compensation Network

#### Channel 1 and 2

Because the loop characteristics for channels 1 and 2 do not change with loading, the compensation network is somewhat more straightforward than for channel 3. As shown in *Figure 8*, the control-output transfer function consists of one double pole and one zero.



FIGURE 8. Control-Output Transfer Function

Therefore, three poles and two zeros are required from the compensation network. The resulting output-control transfer function is shown in *Figure 9* 



FIGURE 9. Output-Control Transfer Function

The power stage double pole and zero frequencies are given by the following equations:

Double Pole:

$$fdp = \frac{1}{2 \times \pi \times \sqrt{L \times C_o}}$$

Zero:

$$fz_{ESR} = \frac{1}{2 \times \pi \times R_{ESR} \times C_o}$$

The voltage mode compensation network is shown below.



FIGURE 10. Ch. 1 and 2 Compensation Network

The compensation network creates the first pole at 0Hz. The other poles and zeros can be calculated by the following equations:

Pole2:

$$f_{p2} = \frac{1}{2 \times \pi \times R_{c2} \times C_{c3}}$$

Pole3: (if  $C_{c1} >> C_{c2}$ )

$$f_{p3} = \frac{1}{2 \times \pi \times R_{c1} \times C_{c2}}$$

Zero1:

$$f_{z1} = \frac{1}{2 \times \pi \times R_{c1} \times C_{c1}}$$

Zero2: (if  $R_{fb2} >> R_{c2}$ )

$$f_{z2} = \frac{1}{2 \times \pi \times R_{fb2} \times C_{c3}}$$

#### **PROCEDURE**

The following procedure will create a 20dB/decade loop gain roll-off. First set fz2 approximately one half decade above fdp. Since this zero is set using one of the feedback resistors, the output voltage may have to be re-adjusted using Rfb1 after the compensation has been set. Also, the DC loop gain will increase as Rfb2 decreases.

Next, set fz1 approximately one half decade below fdp. Set fp2 to be equal to fzESR.

Finally, set fp3 to 150kHz (half the switching frequency). Once the compensation has been set, the bandwidth can be most easily varied by using Rc2 to shift fp2, or by using Cc2 to shift fp3.

# Physical Dimensions inches (millimeters)

unless otherwise noted



56-Lead TSSOP Package Order Number LM2648MTD NS Package Number MTD56

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

For the most current product information visit us at www.national.com.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **BANNED SUBSTANCE COMPLIANCE**

National Semiconductor certifies that the products and packing materials meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.



National Semiconductor Americas Customer Support Center

Email: new.feedback@nsc.com Tel: 1-800-272-9959

www.national.com

National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530 85 86

Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 69 9508 6208
English Tel: +44 (0) 870 24 0 2171
Français Tel: +33 (0) 1 41 91 8790

National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560