## Single-Ended, Rail-to-Rail I/O, Low-Gain PGA

## Features

- Multiplexed Inputs: 1 or 2 channels
- 8 Gain Selections:
- +1, +2, +4, +5, +8, +10, +16 or +32 V/V
- Serial Peripheral Interface (SPI ${ }^{\top M}$ )
- Rail-to-Rail Input and Output
- Low Gain Error: $\pm 1 \%$ (max.)
- Offset Mismatch Between Channels: $0 \mu \mathrm{~V}$
- High Bandwidth: 1 to 18 MHz (typ.)
- Low Noise: $10 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ @ 10 kHz (typ.)
- Low Supply Current: 1.0 mA (typ.)
- Single Supply: 2.5 V to 5.5 V
- Extended Temperature Range: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$


## Typical Applications

- A/D Converter Driver
- Multiplexed Analog Applications
- Data Acquisition
- Industrial Instrumentation
- Test Equipment
- Medical Instrumentation


## Block Diagram



## Description

The Microchip Technology Inc. MCP6S91/2/3 are analog Programmable Gain Amplifiers (PGAs). They can be configured for gains from $+1 \mathrm{~V} / \mathrm{V}$ to $+32 \mathrm{~V} / \mathrm{V}$ and the input multiplexer can select one of up to two channels through a SPI port. The serial interface can also put the PGA into shutdown to conserve power. These PGAs are optimized for high-speed, low offset voltage and single-supply operation with rail-to-rail input and output capability. These specifications support singlesupply applications needing flexible performance or multiple inputs.

The one-channel MCP6S91 and the two-channel MCP6S92 are available in 8-pin PDIP, SOIC and MSOP packages. The two-channel MCP6S93 is available in a 10-pin MSOP package. All parts are fully specified from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

## Package Types



### 1.0 ELECTRICAL CHARACTERISTICS



## DC CHARACTERISTICS

| Electrical Specifications: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{SS}}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$, Input $=\mathrm{CH} 0=(0.3 \mathrm{~V}) / \mathrm{G}, \mathrm{CH} 1=0.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{SI}$ and SCK are tied low and $\overline{\mathrm{CS}}$ is tied high. |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameters | Sym | Min | Typ | Max | Units | Conditions |
| Amplifier Inputs (CH0, CH1) |  |  |  |  |  |  |
| Input Offset Voltage | $\mathrm{V}_{\mathrm{OS}}$ | -4 | - | +4 | mV | $\mathrm{G}=+1$ |
| Input Offset Voltage Mismatch | $\Delta \mathrm{V}_{\text {OS }}$ | - | 0 | - | $\mu \mathrm{V}$ | Between inputs (CH0, CH1) |
| Input Offset Voltage Drift | $\Delta \mathrm{V}_{\text {OS }} / \Delta \mathrm{T}_{\mathrm{A}}$ | - | $\pm 1.8$ | - | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Power Supply Rejection Ratio | PSRR | 70 | 90 | - | dB | $\mathrm{G}=+1$ (Note 1) |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ | - | $\pm 1$ | - | pA | $\mathrm{CHx}=\mathrm{V}_{\mathrm{DD}} / 2$ |
| Input Bias Current at | $\mathrm{I}_{\mathrm{B}}$ | - | 30 | - | pA | $\mathrm{CHx}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{~T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$ |
| Temperature | $\mathrm{I}_{\mathrm{B}}$ | - | 600 | - | pA | $\mathrm{CHx}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{~T}_{\mathrm{A}}=+125^{\circ} \mathrm{C}$ |
| Input Impedance | $\mathrm{Z}_{\text {IN }}$ | - | $10^{13}\| \| 7$ | - | $\Omega \\| \mathrm{pF}$ |  |
| Input Voltage Range | $\mathrm{V}_{\text {IVR }}$ | $\mathrm{V}_{\text {SS }}-0.3$ | - | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V | (Note 2) |
| Reference Input ( $\mathrm{V}_{\text {REF }}$ ) |  |  |  |  |  |  |
| Input Impedance | $\mathrm{Z}_{\text {IN_REF }}$ | - | (5/G)\||6 | - | $\mathrm{k} \Omega \\| \mathrm{pF}$ |  |
| Voltage Range | VIVR_REF | $\mathrm{V}_{S S}$ | - | $V_{D D}$ | V | (Note 2) |
| Amplifier Gain |  |  |  |  |  |  |
| Nominal Gains | G | - | 1 to 32 | - | V/V | $+1,+2,+4,+5,+8,+10,+16$ or +32 |
| DC Gain Error $\quad \begin{array}{ll}\mathrm{G}=+1 \\ \mathrm{G} \geq+2\end{array}$ | $\begin{aligned} & \mathrm{g}_{\mathrm{E}} \\ & \mathrm{~g}_{\mathrm{E}} \end{aligned}$ | $\begin{aligned} & -0.2 \\ & -1.0 \end{aligned}$ | - | $\begin{aligned} & +0.2 \\ & +1.0 \end{aligned}$ | $\begin{aligned} & \% \\ & \% \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}} \approx 0.3 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OUT}} \approx 0.3 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V} \end{aligned}$ |
| DC Gain Drift $\quad \begin{aligned} & G=+1 \\ & \\ & \\ & G \geq+2\end{aligned}$ | $\begin{aligned} & \Delta \mathrm{G} / \Delta \mathrm{T}_{\mathrm{A}} \\ & \Delta \mathrm{G} / \Delta \mathrm{T}_{\mathrm{A}} \end{aligned}$ | - | $\begin{aligned} & \pm 0.0002 \\ & \pm 0.0004 \end{aligned}$ | - | $\begin{aligned} & \hline \% /{ }^{\circ} \mathrm{C} \\ & \% /{ }^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ |

Note 1: $R_{L A D}\left(R_{F}+R_{G}\right.$ in Figure 4-1) connects $V_{R E F}$, $V_{\text {OUT }}$ and the inverting input of the internal amplifier. The MCP6S92 has $\mathrm{V}_{\text {REF }}$ tied internally to $\mathrm{V}_{S S}$, so $\mathrm{V}_{S S}$ is coupled to the internal amplifier and the PSRR spec describes PSRR+ only. It is recommended that the MCP6S92's $V_{\text {SS }}$ pin be tied directly to ground to avoid noise problems.
2: The MCP6S92's $\mathrm{V}_{\text {IVR }}$ and $\mathrm{V}_{\text {IVR REF }}$ are not tested in production; they are set by design and characterization.
3: $\mathrm{I}_{\mathrm{Q}}$ includes current in $\mathrm{R}_{\text {LAD }}$ (typically $60 \mu \mathrm{~A}$ at $\mathrm{V}_{\mathrm{OUT}}=0.3 \mathrm{~V}$ ). Both $\mathrm{I}_{\mathrm{Q}}$ and $\mathrm{I}_{\mathrm{Q}}$ SHDN exclude digital switching currents.

## DC CHARACTERISTICS (CONTINUED)

| Electrical Specifications: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{SS}}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$, Input $=\mathrm{CH} 0=(0.3 \mathrm{~V}) / \mathrm{G}, \mathrm{CH} 1=0.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$, SI and SCK are tied low and $\overline{\mathrm{CS}}$ is tied high. |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameters | Sym | Min | Typ | Max | Units | Conditions |
| Ladder Resistance |  |  |  |  |  |  |
| Ladder Resistance | $\mathrm{R}_{\text {LAD }}$ | 3.4 | 4.9 | 6.4 | k $\Omega$ | (Note 1) |
| Ladder Resistance across Temperature | $\Delta \mathrm{R}_{\text {LAD }} / \Delta \mathrm{T}_{\mathrm{A}}$ | - | +0.028 | - | \%/ ${ }^{\circ} \mathrm{C}$ | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (Note 1) |
| Amplifier Output |  |  |  |  |  |  |
| DC Output Non-linearity $G=+1$ <br> $G \geq+2$ | $\mathrm{V}_{\mathrm{ONL}}$ <br> $V_{\text {ONL }}$ |  | $\begin{gathered} \pm 0.18 \\ \pm 0.050 \end{gathered}$ |  | \% of FSR <br> $\%$ of FSR | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}} \approx 0.3 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OUT}} \approx 0.3 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V} \end{aligned}$ |
| Maximum Output Voltage Swing | VOH_ANA, <br> Vol_ANA | $\mathrm{V}_{\mathrm{SS}}+20$ | - | $\mathrm{V}_{\text {DD }}-100$ | mV | $\mathrm{G} \geq+2 ; 0.5 \mathrm{~V}$ output overdrive |
|  |  | $\mathrm{V}_{\text {SS }}+60$ | - | $V_{D D}-60$ |  | $\mathrm{G} \geq+2 ; 0.5 \mathrm{~V}$ output overdrive, $V_{\text {REF }}=V_{D D} / 2$ |
| Short Circuit Current | ISC | - | $\pm 25$ | - | mA |  |
| Power Supply |  |  |  |  |  |  |
| Supply Voltage | $V_{\text {DD }}$ | 2.5 | - | 5.5 | V |  |
| Minimum Valid Supply Voltage | $\mathrm{V}_{\text {DD_VAL }}$ | - | 0.4 | 2.0 | V | Register data still valid |
| Quiescent Current | $\mathrm{I}_{\mathrm{Q}}$ | 0.4 | 1.0 | 1.6 | mA | $\mathrm{I}_{\mathrm{O}}=0$ (Note 3) |
| Quiescent Current, Shutdown Mode | $\mathrm{I}_{\mathrm{Q} \text { _SHDN }}$ | - | 30 | - | pA | $\mathrm{I}_{\mathrm{O}}=0$ (Note 3) |

Note 1: $R_{L A D}\left(R_{F}+R_{G}\right.$ in Figure 4-1) connects $V_{R E F}, V_{\text {OUT }}$ and the inverting input of the internal amplifier. The MCP6S92 has $\mathrm{V}_{\text {REF }}$ tied internally to $\mathrm{V}_{S S}$, so $\mathrm{V}_{S S}$ is coupled to the internal amplifier and the PSRR spec describes PSRR+ only. It is recommended that the MCP6S92's $V_{\text {SS }}$ pin be tied directly to ground to avoid noise problems.
2: The MCP6S92's $\mathrm{V}_{\text {IVR }}$ and $\mathrm{V}_{\text {IVR_REF }}$ are not tested in production; they are set by design and characterization.
3: $\mathrm{I}_{\mathrm{Q}}$ includes current in $\mathrm{R}_{\text {LAD }}$ (typically $60 \mu \mathrm{~A}$ at $\mathrm{V}_{\mathrm{OUT}}=0.3 \mathrm{~V}$ ). Both $\mathrm{I}_{\mathrm{Q}}$ and $\mathrm{I}_{\mathrm{Q} \text { _SHDN }}$ exclude digital switching currents.

## AC CHARACTERISTICS

Electrical Specifications: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{SS}}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$, Input $=\mathrm{CH} 0=(0.3 \mathrm{~V}) / \mathrm{G}, \mathrm{CH} 1=0.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}, \mathrm{SI}$ and SCK are tied low and $\overline{\mathrm{CS}}$ is tied high.

| Parameters | Sym | Min | Typ | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency Response |  |  |  |  |  |  |
| -3 dB Bandwidth | BW | - | 1 to 18 | - | MHz | All gains; $\mathrm{V}_{\text {OUT }}<100 \mathrm{mV} \mathrm{V}_{\text {P-P }}$ (Note 1) |
| Gain Peaking | GPK | - | 0 | - | dB | All gains; $\mathrm{V}_{\text {OUT }}<100 \mathrm{mV} \mathrm{P}_{\text {P-P }}$ |
| Total Harmonic Distortion plus Noise |  |  |  |  |  |  |
| $\mathrm{f}=20 \mathrm{kHz}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$ | THD+N | - | 0.0011 | - | \% | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=1.5 \mathrm{~V} \pm 1.0 \mathrm{~V}_{\mathrm{PK}}, \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V}, \\ & \mathrm{BW}=80 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \text { to } 1.5 \mathrm{~V} \end{aligned}$ |
| $\mathrm{f}=20 \mathrm{kHz}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$ | THD+N | - | 0.0089 | - | \% | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}}=2.5 \mathrm{~V} \pm 1.0 \mathrm{~V}_{\mathrm{PK}}, \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V}, \\ & \mathrm{BW}=80 \mathrm{kHz} \end{aligned}$ |
| $\mathrm{f}=20 \mathrm{kHz}, \mathrm{G}=+4 \mathrm{~V} / \mathrm{V}$ | THD+N | - | 0.0045 | - | \% | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}}=2.5 \mathrm{~V} \pm 1.0 \mathrm{~V}_{\mathrm{PK}}, \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V}, \\ & \mathrm{BW}=80 \mathrm{kHz} \end{aligned}$ |
| $\mathrm{f}=20 \mathrm{kHz}, \mathrm{G}=+16 \mathrm{~V} / \mathrm{V}$ | THD+N | - | 0.028 | - | \% | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}}=2.5 \mathrm{~V} \pm 1.0 \mathrm{~V}_{\mathrm{PK}}, \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V}, \\ & \mathrm{BW}=80 \mathrm{kHz} \end{aligned}$ |
| Step Response |  |  |  |  |  |  |
| Slew Rate | SR | - - - | $\begin{gathered} 4.0 \\ 11 \\ 22 \\ \hline \end{gathered}$ | - | $\mathrm{V} / \mathrm{\mu s}$ <br> $\mathrm{V} / \mu \mathrm{s}$ <br> V/us | $\begin{aligned} & \mathrm{G}=1,2 \\ & \mathrm{G}=4,5,8,10 \\ & \mathrm{G}=16,32 \end{aligned}$ |
| Noise |  |  |  |  |  |  |
| Input Noise Voltage | $\mathrm{E}_{\text {ni }}$ | - | 4.5 | - | $\mu \mathrm{V}_{\text {P-P }}$ | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz (Note 2) |
|  |  | - | 30 | - |  | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 200 kHz (Note 2) |
| Input Noise Voltage Density | $\mathrm{e}_{\mathrm{ni}}$ | - | 10 | - | $\mathrm{nV} / \mathrm{VHz}$ | $\mathrm{f}=10 \mathrm{kHz}$ (Note 2) |
| Input Noise Current Density | $\mathrm{i}_{\mathrm{ni}}$ | - | 4 | - | $\mathrm{fA} / \sqrt{\mathrm{Hz}}$ | $\mathrm{f}=10 \mathrm{kHz}$ |

Note 1: See Table 4-1 for a list of typical numbers and Figure 2-25 for the frequency response versus gain.
2: $\quad E_{n i}$ and $e_{n i}$ include ladder resistance noise. See Figure 2-12 for $e_{n i}$ versus $G$ data.

## DIGITAL CHARACTERISTICS

Electrical Specifications: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{SS}}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$, Input $=\mathrm{CH} 0=(0.3 \mathrm{~V}) / \mathrm{G}, \mathrm{CH} 1=0.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}, \mathrm{SI}$ and SCK are tied low and $\overline{\mathrm{CS}}$ is tied high.

| Parameters | Sym | Min | Typ | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SPI Inputs ( $\overline{\mathbf{C S}}, \mathbf{S I}, \mathrm{SCK}$ ) |  |  |  |  |  |  |
| Logic Threshold, Low | $\mathrm{V}_{\mathrm{IL}}$ | 0 | - | $0.3 \mathrm{~V}_{\text {DD }}$ | V |  |
| Input Leakage Current | ILL | -1.0 | - | +1.0 | $\mu \mathrm{A}$ |  |
| Logic Threshold, High | $\mathrm{V}_{\mathrm{IH}}$ | $0.7 \mathrm{~V}_{\mathrm{DD}}$ | - | $V_{D D}$ | V |  |
| Amplifier Output Leakage Current | - | -1.0 | - | 1.0 | $\mu \mathrm{A}$ | In Shutdown mode |
| SPI Output (SO, for MCP6S93) |  |  |  |  |  |  |
| Logic Threshold, Low | $\mathrm{V}_{\text {OL_DIG }}$ | $\mathrm{V}_{S S}$ | - | $\mathrm{V}_{\text {SS }}+0.4$ | V | $\mathrm{I}_{\mathrm{OL}}=2.1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ |
| Logic Threshold, High | $\mathrm{V}_{\text {OH_DIG }}$ | $\mathrm{V}_{\mathrm{DD}}-0.5$ | - | $\mathrm{V}_{\mathrm{DD}}$ | V | $\mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ |
| SPI Timing |  |  |  |  |  |  |
| Pin Capacitance | $\mathrm{C}_{\text {PIN }}$ | - | 10 | - | pF | All digital I/O pins |
| Input Rise/Fall Times ( $\overline{\mathrm{CS}}, \mathrm{SI}, \mathrm{SCK}$ ) | $\mathrm{t}_{\mathrm{RFI}}$ | - | - | 2 | $\mu \mathrm{s}$ | (Note 1) |
| Output Rise/Fall Times (SO) | $\mathrm{t}_{\mathrm{RFO}}$ | - | 5 | - | ns | MCP6S93 |
| $\overline{\mathrm{CS}}$ High Time | $\mathrm{t}_{\mathrm{CSH}}$ | 40 | - | - | ns |  |
| SCK Edge to $\overline{\mathrm{CS}}$ Fall Setup Time | $\mathrm{t}_{\mathrm{CSO}}$ | 10 | - | - | ns | SCK edge when $\overline{\mathrm{CS}}$ is high |
| $\overline{\text { CS }}$ Fall to First SCK Edge Setup Time | $\mathrm{t}_{\text {cSSC }}$ | 40 | - | - | ns |  |
| SCK Frequency | ${ }_{\text {f SCK }}$ | - | - | 10 | MHz | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (Note 2) |
| SCK High Time | $\mathrm{t}_{\mathrm{HI}}$ | 40 | - | - | ns |  |
| SCK Low Time | tio | 40 | - | - | ns |  |
| SCK Last Edge to $\overline{C S}$ Rise Setup Time | tsccs | 30 | - | - | ns |  |
| $\overline{\mathrm{CS}}$ Rise to SCK Edge Setup Time | $\mathrm{t}_{\mathrm{CS} 1}$ | 100 | - | - | ns | SCK edge when $\overline{\mathrm{CS}}$ is high |
| SI Setup Time | $t_{\text {Su }}$ | 40 | - | - | ns |  |
| SI Hold Time | $\mathrm{t}_{\mathrm{HD}}$ | 10 | - | - | ns |  |
| SCK to SO Valid Propagation Delay | $\mathrm{t}_{\mathrm{DO}}$ | - | - | 80 | ns | MCP6S93 |
| $\overline{\mathrm{CS}}$ Rise to SO Forced to Zero | $\mathrm{t}_{\mathrm{SOZ}}$ | - | - | 80 | ns | MCP6S93 |
| Channel and Gain Select Timing |  |  |  |  |  |  |
| Channel Select Time | ${ }^{\text {t }} \mathrm{CH}$ | - | 1.5 | - | $\mu \mathrm{s}$ | $\mathrm{CHx}=0.6 \mathrm{~V}, \mathrm{CHy}=0.3 \mathrm{~V}, \mathrm{G}=1 \text {, }$ <br> CHx to CHy select, $\overline{\mathrm{CS}}=0.7 \mathrm{~V}_{\text {DD }}$ to $\mathrm{V}_{\text {OUT }} 90 \%$ point |
| Gain Select Time | $t_{G}$ | - | 1 | - | $\mu \mathrm{s}$ | $\begin{aligned} & C H x=C H y=0.3 V, \\ & G=5 \text { to } G=1 \text { select, } \\ & C S=0.7 V_{D D} \text { to } V_{\text {OUT }} 90 \% \text { point } \end{aligned}$ |
| Shutdown Mode Timing |  |  |  |  |  |  |
| Out of Shutdown mode ( $\overline{\mathrm{CS}}$ goes high) to Amplifier Output Turn-on Time | $\mathrm{t}_{\mathrm{ON}}$ | - | 3.5 | 10 | $\mu \mathrm{s}$ | $\overline{\mathrm{CS}}=0.7 \mathrm{~V}_{\text {DD }}$ to $\mathrm{V}_{\text {OUT }} 90 \%$ point |
| Into Shutdown mode ( $\overline{\mathrm{CS}}$ goes high) to Amplifier Output High-Z Turn-off Time | $\mathrm{t}_{\text {OFF }}$ | - | 1.5 | - | $\mu \mathrm{s}$ | $\overline{\mathrm{CS}}=0.7 \mathrm{~V}_{\text {DD }}$ to $\mathrm{V}_{\text {OUT }} 90 \%$ point |

Note 1: Not tested in production. Set by design and characterization.
2: When using the device in the daisy-chain configuration, maximum clock frequency is determined by a combination of propagation delay time ( $t_{D O} \leq 80 \mathrm{~ns}$ ), data input set-up time ( $\mathrm{t}_{\mathrm{SU}} \geq 40 \mathrm{~ns}$ ), SCK high time ( $\mathrm{t}_{\mathrm{HI}} \geq 40 \mathrm{~ns}$ ) and SCK rise and fall times of 5 ns . Maximum $\mathrm{f}_{\text {SCK }}$ is therefore $\approx 5.8 \mathrm{MHz}$.

## TEMPERATURE CHARACTERISTICS

| Electrical Specifications: Unless otherwise indicated, $\mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}$ |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameters | Sym | Min | Typ | Max | Units | Conditions |  |
| Temperature Ranges |  |  |  |  |  |  |  |
| Specified Temperature Range | $\mathrm{T}_{\mathrm{A}}$ | -40 | - | +125 | ${ }^{\circ} \mathrm{C}$ | (Note 1) |  |
| Operating Temperature Range | $\mathrm{T}_{\mathrm{A}}$ | -40 | - | +125 | ${ }^{\circ} \mathrm{C}$ |  |  |
| Storage Temperature Range | $\mathrm{T}_{\mathrm{A}}$ | -65 | - | +150 | ${ }^{\circ} \mathrm{C}$ |  |  |
| Thermal Package Resistances | $\theta_{\mathrm{JA}}$ | - | 85 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |
| Thermal Resistance, 8L-PDIP | $\theta_{\mathrm{JA}}$ | - | 163 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |
| Thermal Resistance, 8L-SOIC | $\theta_{\mathrm{JA}}$ | - | 206 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |
| Thermal Resistance, 8L-MSOP | $\theta_{\mathrm{JA}}$ | - | 143 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |
| Thermal Resistance, 10L-MSOP |  |  |  |  |  |  |  |

Note 1: Operation in this range must not cause $T_{j}$ to exceed Maximum Junction Temperature $\left(+150^{\circ} \mathrm{C}\right)$.


FIGURE 1-1: Channel Select Timing Diagram.


FIGURE 1-3: Gain Select Timing Diagram.


FIGURE 1-2: PGA Shutdown Timing Diagram (must enter correct commands before CS goes high).


FIGURE 1-4: Detailed SPITM Serial Interface Timing; SPI 0,0 Mode.


FIGURE 1-5: $\quad$ Detailed SPITM Serial Interface Timing; SPI 1,1 Mode.

### 1.1 DC Output Voltage Specs / Model

### 1.1.1 IDEAL MODEL

The ideal PGA output voltage ( $\mathrm{V}_{\text {OUT }}$ ) is:
EQUATION 1-1:

$$
V_{O_{-} I D}=G_{V I N} \quad V_{R E F}=V_{S S}=0 V
$$

Where:
G is the nominal gain
(see Figure 1-6). This equation holds when there are no gain or offset errors and when the $\mathrm{V}_{\text {REF }}$ pin is tied to a low-impedance source ( $\ll 0.1 \Omega$ ) at ground potential $\left(\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}\right)$.

### 1.1.2 LINEAR MODEL

The PGA's linear region of operation, including offset and gain errors, is modeled by the line $\mathrm{V}_{\mathrm{O}}$ LIN shown in Figure 1-6.

## EQUATION 1-2:

$$
\begin{aligned}
V_{O-L I N} & =G\left(1+g_{E}\right)\left(V_{I N}-\frac{0.3 V}{G}+V_{O S}\right)+0.3 V \\
V_{R E F} & =V_{S S}=0 V
\end{aligned}
$$

The end points of this line are at $\mathrm{V}_{\mathrm{O}_{-1 \mathrm{D}}}=0.3 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V}$. Figure $1-6$ shows the relationship between the gain and offset specifications referred to in the electrical specifications as follows:

## EQUATION 1-3:

$$
\begin{gathered}
g_{E}=100 \% \frac{V_{2}-V_{I}}{G\left(V_{D D}-0.6 V\right)} \\
V_{O S}=\frac{V_{1}}{G\left(1+g_{E}\right)} \quad G=+1
\end{gathered}
$$

The DC Gain Drift ( $\Delta \mathrm{G} / \Delta \mathrm{T}_{\mathrm{A}}$ ) can be calculated from the change in $g_{E}$ across temperature. This is shown in the following equation:

EQUATION 1-4:

$$
\Delta G / \Delta T_{A}=\frac{\Delta g_{E}}{\Delta T_{A}}
$$



FIGURE 1-6: Output Voltage Model with the standard condition $V_{\text {REF }}=V_{S S}=0 \mathrm{~V}$.

### 1.1.3 OUTPUT NON-LINEARITY

Figure 1-7 shows the Integral Non-Linearity (INL) of the output voltage.

## EQUATION 1-5:

$$
I N L=V_{O U T}-V_{O-L I N}
$$

The output non-linearity specification in the Electrical Specifications (with units of: \% of FSR) is related to Figure 1-7 by:

## EQUATION 1-6:

$$
V_{O N L}=\frac{\max \left(V_{3}, V_{4}\right)}{V_{D D}-0.6 V} \cdot 100 \%
$$

The Full-Scale Range ( $F S R$ ) is $\mathrm{V}_{\mathrm{DD}}-0.6 \mathrm{~V}$ ( 0.3 V to $\mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V}$ ).


FIGURE 1-7: $\quad$ Output Voltage INL with the standard condition $V_{R E F}=V_{S S}=0 \mathrm{~V}$.

### 1.1.4 DIFFERENT $\mathrm{V}_{\text {REF }}$ CONDITIONS

Some of the plots in Section 2.0 "Typical Performance Curves", have the conditions $\mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{DD}} / 2$ or $V_{\text {REF }}=V_{D D}$. The equations and figures above are easily modified for these conditions. The ideal $\mathrm{V}_{\text {OUT }}$ equation becomes:

EQUATION 1-7:

$$
\begin{gathered}
V_{O_{-} I D}=V_{R E F}+G\left(V_{I N}-V_{R E F}\right) \\
V_{D D} \geq V_{R E F}>V_{S S}=0 V
\end{gathered}
$$

The complete linear model is:

## EQUATION 1-8:

$$
\begin{gathered}
V_{O N_{-} L I N}=G\left(1+g_{E}\right)\left(V_{I N}-V_{I N_{-} L}+V_{O S}\right)+0.3 \mathrm{~V} \\
V_{R E F}=V_{S S}=0 \mathrm{~V}
\end{gathered}
$$

where the new $\mathrm{V}_{\mathrm{IN}}$ end points are:
EQUATION 1-9:

$$
\begin{gathered}
V_{I N_{-} L}=\frac{0.3 V-V_{\text {REF }}}{G}+V_{R E F} \\
V_{I N_{-} H}=\frac{V_{D D}-0.3 V-V_{R E F}}{G}+V_{R E F}
\end{gathered}
$$

The equations for extracting the specifications do not change.

### 2.0 TYPICAL PERFORMANCE CURVES

Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \quad \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \quad \mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{SS}}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$, Input $=\mathrm{CH} 0=(0.3 \mathrm{~V}) / \mathrm{G}, \mathrm{CH} 1=0.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$ and $\mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}$.


FIGURE 2-1: $\quad D C$ Gain Error, $G=+1$.


FIGURE 2-2: $\quad D C$ Gain Error, $G \geq+2$.


FIGURE 2-3: Ladder Resistance Drift.


FIGURE 2-4: $\quad D C$ Gain Drift, $G=+1$.


FIGURE 2-5: $\quad D C$ Gain Drift, $G \geq+2$.


FIGURE 2-6: Crosstalk vs. Frequency
(circuit in Figure 6-4).

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \quad \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \quad \mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{SS}}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$, Input $=\mathrm{CH} 0=(0.3 \mathrm{~V}) / \mathrm{G}, \mathrm{CH} 1=0.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$ and $\mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}$.


FIGURE 2-7: Input Offset Voltage,
$V_{D D}=4.0 \mathrm{~V}$.


FIGURE 2-8:
Input Offset Voltage
Mismatch.


FIGURE 2-9: Input Noise Voltage Density vs. Frequency.


FIGURE 2-10: Input Offset Voltage Drift.


FIGURE 2-11: Input Offset Voltage vs. $V_{\text {REF }}$ Voltage.


FIGURE 2-12: Input Noise Voltage Density vs. Gain.

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \quad \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \quad \mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{SS}}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$, Input $=\mathrm{CH} 0=(0.3 \mathrm{~V}) / \mathrm{G}, \mathrm{CH} 1=0.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$ and $\mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}$.


FIGURE 2-13: PSRR vs. Ambient
Temperature.


FIGURE 2-14: Input Bias Current vs. Ambient Temperature.


FIGURE 2-15: Quiescent Current in Shutdown Mode vs. Ambient Temperature.


FIGURE 2-16: PSRR vs. Frequency.


FIGURE 2-17: Input Bias Current vs. Input Voltage.


FIGURE 2-18: Quiescent Current in
Shutdown Mode.

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \quad \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \quad \mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{SS}}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$, Input $=\mathrm{CH} 0=(0.3 \mathrm{~V}) / \mathrm{G}, \mathrm{CH} 1=0.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$ and $\mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}$.


FIGURE 2-19: Quiescent Current vs.
Supply Voltage.


FIGURE 2-20: DC Output Non-Linearity vs. Supply Voltage.


FIGURE 2-21: Output Voltage Headroom vs. Output Plus Ladder Current (circuit in Figure 4-2).


FIGURE 2-22: Output Short Circuit Current vs. Supply Voltage.


FIGURE 2-23: DC Output Non-Linearity vs. Output Swing.


FIGURE 2-24: Output Voltage Swing vs.
Frequency.

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \quad \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \quad \mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{SS}}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$, Input $=\mathrm{CH} 0=(0.3 \mathrm{~V}) / \mathrm{G}, \mathrm{CH} 1=0.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$ and $\mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}$.


FIGURE 2-25: Gain vs. Frequency.


FIGURE 2-26:
Bandwidth vs. Capacitive Load.


FIGURE 2-27: THD plus Noise vs.
Frequency, $V_{\text {OUT }}=2 V_{P-P}$


FIGURE 2-28: Gain Peaking vs. Capacitive Load.


FIGURE 2-29: The MCP6S91/2/3 family shows no phase reversal under overdrive.


FIGURE 2-30: THD plus Noise vs.
Frequency, $V_{\text {OUT }}=4 V_{P-P}$

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \quad \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \quad \mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{SS}}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$, Input $=\mathrm{CH} 0=(0.3 \mathrm{~V}) / \mathrm{G}, \mathrm{CH} 1=0.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$ and $\mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}$.


FIGURE 2-31: Small-Signal Pulse
Response.


FIGURE 2-32: Channel Select Timing.


FIGURE 2-33: Output Voltage vs.
Shutdown Mode.


FIGURE 2-34: Large-Signal Pulse Response.


FIGURE 2-35: Gain Select Timing.


FIGURE 2-36: Minimum Valid Supply Voltage (register data still valid).

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \quad \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \quad \mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{SS}}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}$, Input $=\mathrm{CH} 0=(0.3 \mathrm{~V}) / \mathrm{G}, \mathrm{CH} 1=0.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$ and $\mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}$.


FIGURE 2-37: Input Offset Voltage vs.
Input Voltage, $V_{D D}=2.5 \mathrm{~V}$.


FIGURE 2-38: Output Voltage Headroom vs. Ambient Temperature.


FIGURE 2-39: Input Offset Voltage vs. Input Voltage, $V_{D D}=5.5 \mathrm{~V}$.

### 3.0 PIN DESCRIPTIONS

Descriptions of the pins are listed in Table 3-1.
TABLE 3-1: PIN FUNCTION TABLE

| MCP6S91 | MCP6S92 | MCP6S93 | Symbol |  |
| :---: | :---: | :---: | :---: | :--- |
| 1 | 1 | 1 | $\mathrm{~V}_{\text {OUT }}$ | Analog Output |
| 2 | 2 | 2 | CH 0 | Analog Input |
| - | 3 | 3 | CH 1 | Analog Input |
| 3 | - | 4 | $\mathrm{~V}_{\text {REF }}$ | External Reference Pin |
| 4 | 4 | 5 | $\mathrm{~V}_{\text {SS }}$ | Negative Power Supply |
| 5 | 5 | 6 | $\overline{\mathrm{CS}}$ | SPI $^{\text {TM }}$ Chip Select |
| 6 | 6 | 7 | SI | SPI Serial Data Input |
| - | - | 8 | SO | SPI Serial Data Output |
| 7 | 7 | 9 | SCK | SPI Clock Input |
| 8 | 8 | 10 | $\mathrm{~V}_{\text {DD }}$ | Positive Power Supply |

### 3.1 Analog Output

The output pin ( $\mathrm{V}_{\mathrm{OUT}}$ ) is a low-impedance voltage source. The selected gain (G), selected input (CHO, CH 1 ) and voltage at $\mathrm{V}_{\mathrm{REF}}$ determine its value.

### 3.2 Analog Inputs (CHO, CH1)

The inputs CH 0 and CH 1 connect to the signal sources. They are high-impedance CMOS inputs with low bias currents. The internal MUX selects which one is amplified to the output.

### 3.3 External Reference Voltage ( $\mathrm{V}_{\mathrm{REF}}$ )

The $V_{\text {REF }}$ pin, which is an analog input, should be at a voltage between $\mathrm{V}_{\mathrm{SS}}$ and $\mathrm{V}_{\mathrm{DD}}$ (the MCP6S92 has $\mathrm{V}_{\text {REF }}$ tied internally to $\mathrm{V}_{\mathrm{SS}}$ ). The voltage at this pin shifts the output voltage.

### 3.4 Power Supply ( $\mathrm{V}_{\mathrm{SS}}$ and $\mathrm{V}_{\mathrm{DD}}$ )

The Positive Power Supply Pin ( $\mathrm{V}_{\mathrm{DD}}$ ) is 2.5 V to 5.5 V higher than the Negative Power Supply Pin ( $\mathrm{V}_{\mathrm{SS}}$ ). For normal operation, the other pins are at voltages between $\mathrm{V}_{\mathrm{SS}}$ and $\mathrm{V}_{\mathrm{DD}}$.
Typically, these parts are used in a single (positive) supply configuration. In this case, $\mathrm{V}_{\mathrm{SS}}$ is connected to ground and $V_{D D}$ is connected to the supply. $V_{D D}$ will need a local bypass capacitor (typically $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ ) within 2 mm of the $\mathrm{V}_{\mathrm{DD}}$ pin. These parts can share a bulk capacitor with analog parts (typically $2.2 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ ) within 100 mm of the $\mathrm{V}_{\mathrm{DD}}$ pin.

### 3.5 Digital Inputs

The SPI interface inputs are: Chip Select ( $\overline{\mathrm{CS}}$ ), Serial Input (SI) and Serial Clock (SCK). These are Schmitttriggered, CMOS logic inputs.

### 3.6 Digital Output

The MCP6S93 device has a SPI interface Serial Output (SO) pin. This is a CMOS push-pull output and does not ever go High-Z. Once the device is deselected (CS goes high), SO is forced low. This feature supports daisy-chaining, as explained in Section 5.3 "DaisyChain Configuration".

### 4.0 ANALOG FUNCTIONS

The MCP6S91/2/3 family of Programmable Gain Amplifiers (PGA) is based on simple analog building blocks (see Figure 4-1). Each of these blocks will be explained in more detail in the following subsections.


FIGURE 4-1: PGA Block Diagram.

### 4.1 Input MUX

The MCP6S91 has one input, while the MCP6S92 and MCP6S93 have two inputs (see Figure 4-1).

For the lowest input current, float unused inputs. Tying these pins to a voltage near the active channel's bias voltage also works well. For simplicity, they can be tied to $\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{DD}}$, but the input current may increase.
The one-channel MCP6S91 has approximately the same input bias current as the two-channel MCP6S92 and MCP6S93.
The input offset voltage mismatch between channels $\left(\Delta \mathrm{V}_{\text {OS }}\right)$ is, ideally, $0 \mu \mathrm{~V}$. The input MUX uses CMOS transmission gates that have drain-source (channel) resistance, but no offset voltage. The histogram in Figure 2-8 reflects the measurement repeatability (i.e., noise power bandwidth) rather than the actual mismatch. Reducing the measurement bandwidth will produce a more narrow histogram and give an average closer to $0 \mu \mathrm{~V}$.

### 4.2 Internal Op Amp

The internal op amp gives the right combination of bandwidth, accuracy and flexibility.

### 4.2.1 COMPENSATION CAPACITORS

The internal op amp has three compensation capacitors (comp. caps.) connected to a switching network. They are selected to give good small-signal bandwidth at high gains and good slew rates (full-power bandwidth) at low gains. The change in bandwidth as gain changes is between 2 and 12 MHz . Refer to Table 4-1 for more information.

## TABLE 4-1: GAIN VS. INTERNAL COMPENSATION CAPACITOR

| Gain <br> (V/V) | Internal <br> Comp. <br> Cap. | GBWP <br> (MHz) <br> Typ. | SR <br> $(\mathbf{V / \mu s})$ <br> Typ. | FPBW <br> (MHz) <br> Typ. | BW <br> (MHz) <br> Typ. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Large | 12 | 4.0 | 0.30 | 12 |
| 2 | Large | 12 | 4.0 | 0.30 | 6 |
| 4 | Medium | 20 | 11 | 0.70 | 10 |
| 5 | Medium | 20 | 11 | 0.70 | 7 |
| 8 | Medium | 20 | 11 | 0.70 | 2.4 |
| 10 | Medium | 20 | 11 | 0.70 | 2.0 |
| 16 | Small | 64 | 22 | 1.6 | 5 |
| 32 | Small | 64 | 22 | 1.6 | 2.0 |

Note 1: FPBW is the Full-Power Bandwidth.
These numbers are based on $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$.
2: No changes in DC performance (e.g., $\mathrm{V}_{\mathrm{OS}}$ ) accompany a change in compensation capacitor.
3: $B W$ is the closed-loop, small signal -3 dB bandwidth.

### 4.2.2 RAIL-TO-RAIL CHANNEL INPUTS

The input stage of the internal op amp uses two differential input stages in parallel; one operates at low $\mathrm{V}_{\text {IN }}$ (input voltage), while the other operates at high $\mathrm{V}_{\mathrm{IN}}$. With this topology, the internal inputs can operate to 0.3 V past either supply rail. The input offset voltage is measured at both $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ to ensure proper operation.

The transition between the two input stages occurs when $\mathrm{V}_{\mathrm{IN}} \approx \mathrm{V}_{\mathrm{DD}}-1.5 \mathrm{~V}$. For the best distortion and gain linearity, avoid this region of operation.

### 4.2.3 RAIL-TO-RAIL OUTPUT

The maximum output voltage swing is the maximum swing possible under a particular amplifier load current. The amplifier load current is the sum of the external load current (lout) and the current through the ladder resistance (llad); see Figure 4-2.

## EQUATION 4-1:

$$
\text { Amplifier Load Current }=I_{O U T}+I_{L A D}
$$

Where:

$$
I_{L A D}=\frac{\left(V_{O U T}-V_{R E F}\right)}{R_{L A D}}
$$



FIGURE 4-2: Amplifier Load Current.
See Figure 2-21 for the typical output headroom $\left(\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{OH}}\right.$ or $\mathrm{V}_{\mathrm{OL}}-\mathrm{V}_{\mathrm{SS}}$ ) as a function of amplifier load current.
The specification table states the output can reach within 60 mV of either supply rail when $R_{L}=10 \mathrm{k} \Omega$ and $V_{R E F}=V_{D D} / 2$.

### 4.2.4 INPUT VOLTAGE AND PHASE REVERSAL

The MCP6S91/2/3 amplifier family is designed with CMOS input devices. It is designed to not exhibit phase inversion when the input pins exceed the supply voltages. Figure 2-29 shows an input voltage exceeding both supplies with no resulting phase inversion.

The maximum voltage that can be applied to the input pins ( CHx ) is $\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. Voltages on the inputs that exceed this absolute maximum rating can cause excessive current to flow into or out of the input pins. Current beyond $\pm 2 \mathrm{~mA}$ can cause possible reliability problems. Applications that exceed this rating must be externally limited with an input resistor, as shown in Figure 4-3.


FIGURE 4-3: $\quad R_{I N}$ limits the current flow into an input pin.

### 4.3 Resistor Ladder

The resistor ladder shown in Figure 4-1 ( $R_{L A D}=R_{F}+R_{G}$ ) sets the gain. Placing the gain switches in series with the inverting input reduces the parasitic capacitance, distortion and gain mismatch.
$R_{\text {LAD }}$ is an additional load on the output of the PGA and causes additional current draw from the supplies. It is also a load ( $\mathrm{Z}_{\mathrm{IN}_{\mathrm{R}} \mathrm{REF}}$ ) on the external circuitry driving the $V_{\text {REF }}$ pin.
In Shutdown mode, $R_{\text {LAD }}$ is still attached to the $V_{\text {OUT }}$ and $V_{\text {REF }}$ pins. Thus, these pins and the internal amplifier's inverting input are all connected through $R_{\text {LAD }}$ and the output is not High-Z (unlike the internal op amp).
While $R_{\text {LAD }}$ contributes to the output noise, its effect is small. Refer to Figure 2-12.

### 4.4 Rail-to-Rail $\mathrm{V}_{\text {REF }}$ Input

The $\mathrm{V}_{\text {REF }}$ input is intended to be driven by a lowimpedance voltage source. The source driving the $\mathrm{V}_{\text {REF }}$ pin should have an output impedance less than $0.1 \Omega$ to maintain reasonable gain accuracy. The supply voltage $V_{S S}$ and $V_{D D}$ usually meet this requirement.
$R_{\text {LAD }}$ presents a load at the $V_{\text {REF }}$ pin to the external circuit $\left(Z_{\text {IN_REF }} \approx(5 \mathrm{k} \Omega / \mathrm{G})| |(6 \mathrm{pF})\right)$, which depends on the gain. Āny source driving the $\mathrm{V}_{\text {REF }}$ pin must be capable of driving a load as heavy as $0.16 \mathrm{k} \Omega \| 6 \mathrm{pF}$ ( $\mathrm{G}=32$ ).
The absolute maximum voltages that can be applied to the reference input pin ( $\mathrm{V}_{\mathrm{REF}}$ ) are $\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. Voltages on the inputs that exceed this absolute maximum rating can cause excessive current to flow into or out of this pin. Current beyond $\pm 2 \mathrm{~mA}$ can cause possible reliability problems. Because an external series resistor cannot be used (for low gain error), the external circuit must ensure that $\mathrm{V}_{\text {REF }}$ is between $\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$.
The $V_{\text {IVR REF }}$ spec shows the region of normal operation for the $\mathrm{V}_{\text {REF }}$ pin ( $\mathrm{V}_{\mathrm{SS}}$ to $\mathrm{V}_{\mathrm{DD}}$ ). Staying within this region ensures proper operation of the PGA and its surrounding circuitry.

### 4.5 Shutdown Mode

These PGAs use a software shutdown command. When the SPI interface sends a shutdown command, the internal op amp is shut down and its output placed in a High-Z state.
The resistive ladder is always connected between $\mathrm{V}_{\text {REF }}$ and $\mathrm{V}_{\text {OUT; }}$, even in shutdown. This means that the output resistance will be on the order of $5 \mathrm{k} \Omega$, with a path for output signals to appear at the input.

### 5.0 DIGITAL FUNCTIONS

The MCP6S91/2/3 PGAs use a standard SPI compatible serial interface to receive instructions from a controller. This interface is configured to allow daisychaining with other SPI devices.

### 5.1 SPI Timing

Chip Select ( $\overline{\mathrm{CS}}$ ) toggles low to initiate communication with these devices. The first byte of each SI word (two bytes long) is the instruction byte, which goes into the Instruction register. The Instruction register points the second byte to its destination. In a typical application, $\overline{\mathrm{CS}}$ is raised after one word (16 bits) to implement the desired changes. Section 5.3 "Daisy-

Chain Configuration", covers applications using multiple 16-bit words. SO goes low after $\overline{\mathrm{CS}}$ goes high; it has a push-pull output that does not go into a high-Z state.
The MCP6S91/2/3 devices operate in SPI modes 0,0 and 1,1. In 0,0 mode, the clock idles in the low state (Figure 5-1). In 1,1 mode, the clock idles in the high state (Figure 5-2). In both modes, SI data is loaded into the PGA on the rising edge of SCK, while SO data is clocked out on the falling edge of SCK. In 0,0 mode, the falling edge of $\overline{\mathrm{CS}}$ also acts as the first falling edge of SCK (see Figure 5-1). There must be multiples of 16 clocks (SCK) while $\overline{\mathrm{CS}}$ is low or commands will abort (see Section 5.3 "Daisy-Chain Configuration").


FIGURE 5-1: $\quad$ Serial Bus Sequence for the PGA; SPITM 0,0 Mode (see Figure 1-4).


FIGURE 5-2: $\quad$ Serial Bus Sequence for the PGA; SPITM 1,1 Mode (see Figure 1-5).

### 5.2 Registers

The analog functions are programmed through the SPI interface using 16-bit words (see Figure 5-1 and Figure 5-2). This data is sent to two of three 8-bit registers: Instruction register (Register 5-1), Gain register (Register 5-2) and Channel register (Register 5-3). There are no power-up defaults for these three registers.

### 5.2.1 ENSURING VALID DATA IN THE REGISTERS

After power up, the registers contain random data that must be initialized. Sending valid gain and channel selection commands to the internal registers puts valid data into those registers. Also, the internal state machine starts in an arbitrary state. Toggling the Chip Select pin ( $\overline{\mathrm{CS}}$ ) from high to low, then back to high again, puts the internal state machine in a known, valid condition (this can be done by entering any valid command).

After power-up, and when the power supply voltage dips below the minimum valid $\mathrm{V}_{\mathrm{DD}}\left(\mathrm{V}_{\mathrm{DD}}\right.$ VAL $)$, the internal register data and state machine may need to be reset. This is accomplished as described before. Use an external system supervisor to detect these events so that the microcontroller will reset the PGA state and registers.
A $0.1 \mu \mathrm{~F}$ bypass capacitor mounted as close as possible to the $\mathrm{V}_{\mathrm{DD}}$ pin provides additional transient immunity.

### 5.2.2 INSTRUCTION REGISTER

The Instruction register has 3 command bits and 1 indirect address bit; see Register 5-1. The command bits include a NOP (000) to support daisy-chaining (see Section 5.3 "Daisy-Chain Configuration"); the other NOP commands shown should not be used (they are reserved for future use). The device is brought out of Shutdown mode when a valid command, other than NOP or Shutdown, is sent and $\overline{\mathrm{CS}}$ is raised.

## REGISTER 5-1: INSTRUCTION REGISTER

| W-0 | W-0 | W-0 | U-x | U-x | U-x | U-x | W-0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| M2 | M1 | M0 | - | - | - | - | A0 |
| bit 7 |  |  |  |  |  |  |  |


| bit 7-5 | M2-M0: Command bits |
| :---: | :---: |
|  | $000=\operatorname{NOP}$ (Note 1) |
|  | $001=$ PGA enters Shutdown mode as soon as a full 16 -bit word is sent and $\overline{C S}$ is raised. (Notes 1 and 2) |
|  | $010=$ Write to register. |
|  | $011=$ NOP (reserved for future use) (Note 1) |
|  | $1 \mathrm{xX}=\mathrm{NOP}$ (reserved for future use) (Note 1) |
| bit 4-1 | Unimplemented: Read as '0' (reserved for future use) |
| bit 0 | A0: Indirect Address bit |
|  | $1=$ Addresses the Channel register |
|  | $0=$ Addresses the Gain register |

Note 1: All other bits in the 16-bit word (including A0) are "don't cares."
2: The device exits Shutdown mode when a valid command (other than NOP or Shutdown) is sent and $\overline{C S}$ is raised; that valid command will be executed. Shutdown does not toggle.

| Legend: |  |  |
| :--- | :--- | :--- |
| $R=$ Readable bit | $W=$ Writable bit | $U=$ Unimplemented bit, read as ' 0 ' |
| $-n=$ Value at POR | $' 1$ ' $=$ Bit is set | $' 0$ ' $=$ Bit is cleared $\quad x=$ Bit is unknown |

### 5.2.3 SETTING THE GAIN

The amplifier can be programmed to produce binary and decimal gain settings between $+1 \mathrm{~V} / \mathrm{V}$ and $+32 \mathrm{~V} / \mathrm{V}$. Register 5-2 shows the details. At the same time, different compensation capacitors are selected to optimize the bandwidth vs. slew rate trade-off (see Table 4-1).

## REGISTER 5-2: GAIN REGISTER

| U-x | U-x | U-x | U-x | U-x | W-0 | W-0 | W-0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | - | - | - | - | G2 | G1 | G0 |
| bit 7 |  |  |  |  |  |  |  |

bit 7-3 Unimplemented: Read as '0' (reserved for future use)
bit 2-0 G2-G0: Gain Select bits
$000=$ Gain of +1
$001=$ Gain of +2
$010=$ Gain of +4
$011=$ Gain of +5
$100=$ Gain of +8
$101=$ Gain of +10
$110=$ Gain of +16
$111=$ Gain of +32

## Legend:

| $R=$ Readable bit | $W=$ Writable bit | $U=$ Unimplemented bit, read as ' 0 ' |
| :--- | :--- | :--- |
| $-n=$ Value at POR | $' 1 '=$ Bit is set | $' 0$ ' = Bit is cleared $\quad x=$ Bit is unknown |

### 5.2.4 CHANGING THE CHANNEL

If the Instruction register is programmed to address the
Channel register, the multiplexed inputs of the
MCP6S92 and MCP6S93 can be changed using
Register 5-3.

## REGISTER 5-3: CHANNEL REGISTER


bit 7-1 Unimplemented: Read as '0' (reserved for future use)
bit 0
C0: Channel Select bit

|  | MCP6S91 | MCP6S92 | MCP6S93 |
| :--- | :--- | :--- | :--- |
| $0=$ | CH0 | CH0 | CH0 |
| $1=$ | $\mathrm{CH0}$ | CH 1 | CH 1 |


| Legend: |  |  |
| :--- | :--- | :--- |
| $R=$ Readable bit | $W=$ Writable bit | $U=$ Unimplemented bit, read as ' 0 ' |
| $-n=$ Value at POR | $' 1 '=$ Bit is set | $' 0$ ' $=$ Bit is cleared $\quad x=$ Bit is unknown |

### 5.2.5 SHUTDOWN COMMAND

The software shutdown command allows the user to put the amplifier into a low-power mode (see Register 5-1). In this Shutdown mode, most pins are high-impedance (Section 4.5 "Shutdown Mode" and Section 5.1 "SPI Timing" cover the exceptions at pins $\mathrm{V}_{\text {REF, }} \mathrm{V}_{\text {OUT }}$ and SO).
Once the PGA has entered Shutdown mode, it will remain in this mode until either a valid command is sent to the device (other than NOP or Shutdown) or the device is powered down and back up again. The internal registers maintain their values while in shutdown.

Once brought out of Shutdown mode, the part returns to its previous state (see Section 5.2.1 "Ensuring Valid Data in the Registers" for exceptions to this rule). This makes it possible to bring the device out of shutdown mode using one command; send a command to select the current channel (or gain) and the device will exit shutdown with the same state that existed before shutdown.

### 5.3 Daisy-Chain Configuration

Multiple MCP6S91/2/3 devices can be connected in a daisy-chain configuration by connecting the SO pin from one device to the SI pin on the next device and using common SCK and $\overline{\mathrm{CS}}$ lines (Figure 5-3). This approach reduces PCB layout complexity and uses fewer PICmicro ${ }^{\circledR}$ microcontroller I/O pins.

The example in Figure 5-3 shows a daisy-chain configuration with two devices, although any number of devices can be configured this way. The MCP6S91 and MCP6S92 can only be used at the far end of the daisychain, because they do not have a serial data out (SO) pin. As shown in Figure 5-4 and Figure 5-5, both SI and SO data are sent in 16-bit (2 byte) words. These devices abort any command that is not a multiple of 16 bits.
When using the daisy-chain configuration, the maximum clock speed possible is reduced to $\approx 5.8 \mathrm{MHz}$ due to the SO pin's propagation delay (see Electrical Specifications).
The internal SPI shift register is automatically loaded with zeros whenever $\overline{\mathrm{CS}}$ goes high (a command is executed). Thus, the first 16 -bits out of the SO pin after the $\overline{\mathrm{CS}}$ line goes low are always zeros. This means that the first command loaded into the next device in the daisy-chain is a NOP. This feature makes it possible to send shorter command and data byte strings when the farthest devices do not need to change. For example, if there were three devices on the chain, and only the middle device needed changing, then only 32 bytes of data need to be transmitted (for the first and middle devices). The last device on the chain would receive a NOP when the $\overline{\mathrm{CS}}$ pin is raised to execute the command.


FIGURE 5-3: Daisy-Chain Configuration.


FIGURE 5-4: $\quad$ Serial Bus Sequence for Daisy-Chain Configuration; SPITM 0,0 Mode.


FIGURE 5-5: $\quad$ Serial Bus Sequence for Daisy-Chain Configuration; SPITM 1,1 Mode.

### 6.0 APPLICATIONS INFORMATION

### 6.1 Changing External Reference Voltage

Figure 6-1 shows a MCP6S91 with the $\mathrm{V}_{\text {REF }}$ pin at 2.5 V and $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$. This allows the PGA to amplify signals centered on 2.5 V , instead of ground-referenced signals. The voltage reference MCP1525 is buffered by a MCP6021, which gives a low output impedance reference voltage from DC to high frequencies. The source driving the $\mathrm{V}_{\text {REF }}$ pin should have an output impedance less than $0.1 \Omega$ to maintain reasonable gain accuracy.


FIGURE 6-1: $\quad$ PGA with Different External Reference Voltage.

### 6.2 Capacitive Load and Stability

Large capacitive loads can cause stability problems and reduced bandwidth for the MCP6S91/2/3 family of PGAs (Figure 2-26 and Figure 2-28). As the load capacitance increases, there is a corresponding increase in frequency response peaking and step response overshoot and ringing. This happens because a large load capacitance decreases the internal amplifier's phase margin and bandwidth.
When driving large capacitive loads with these PGAs (i.e., $>60 \mathrm{pF}$ ), a small series resistor at the output ( $R_{\text {ISO }}$ in Figure 6-2) improves the internal amplifier's stability by making the load resistive at higher frequencies. The bandwidth will be generally lower than the bandwidth with no capacitive load.


FIGURE 6-2:
PGA Circuit for Large Capacitive Loads.

Figure 6-3 gives recommended $R_{\text {ISO }}$ values for different capacitive loads. After selecting $R_{\text {ISO }}$ for your circuit, double-check the resulting frequency response peaking and step response overshoot on the bench. Modify $\mathrm{R}_{\text {ISO }}$ 's value until the response is reasonable at all gains.


FIGURE 6-3: Recommended $R_{\text {ISO }}$.

### 6.3 Layout Considerations

Good PC board layout techniques will help achieve the performance shown in the Electrical Characteristics and Typical Performance Curves. It will also help minimize Electromagnetic Compatibility (EMC) issues.

### 6.3.1 COMPONENT PLACEMENT

Separate different circuit functions: digital from analog, low-speed from high-speed, and low-power from highpower. This will reduce crosstalk.
Keep sensitive traces short and straight. Separate them from interfering components and traces. This is especially important for high-frequency (low rise time) signals.

### 6.3.2 SUPPLY BYPASS

Use a local bypass capacitor ( $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ ) within 2 mm of the $\mathrm{V}_{\mathrm{DD}}$ pin. It must connect directly to the ground plane. A multi-layer ceramic chip capacitor, or high-frequency equivalent, works best.
Use a bulk bypass capacitor ( $2.2 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ ) within 100 mm of the $\mathrm{V}_{\mathrm{DD}}$ pin. It needs to connect to the ground plane. A multi-layer ceramic chip capacitor, tantalum or high-frequency equivalent, works best. This capacitor may be shared with other nearby analog parts.

### 6.3.3 INPUT SOURCE IMPEDANCE

The sources driving the inputs of the PGAs need to have reasonably low source impedance at higher frequencies. Figure 6-4 shows how the external source impedance $\left(R_{S}\right)$, PGA package pin capacitance $\left(\mathrm{C}_{\mathrm{P}_{1}}\right)$ and PGA package pin-to-pin capacitance ( $\mathrm{C}_{\mathrm{P} 2}$ ) form a positive feedback voltage divider network. Feedback to the selected channel may cause frequency response peaking and step response overshoot and ringing. Feedback to an unselected channel will produce crosstalk.


FIGURE 6-4: Positive Feedback Path.
Figure 2-6 shows the crosstalk (referred to input) that results when a hostile signal is connected to CH 1 , input CHO is selected and $\mathrm{R}_{\mathrm{S}}$ is connected from CHO to GND. A gain of +32 was chosen for this plot because it demonstrates the worst-case behavior. Increasing $R_{S}$ increases the crosstalk as expected. At a source impedance of $10 \mathrm{k} \Omega$, there is noticeable peaking in the response; this is due to positive feedback.
Most designs should use a source resistance ( $\mathrm{R}_{\mathrm{S}}$ ) no larger than $10 \mathrm{k} \Omega$. Careful attention to layout parasitics and proper component selection will help minimize this effect. When a source impedance larger than $10 \mathrm{k} \Omega$ must be used, place a capacitor in parallel to $\mathrm{C}_{\mathrm{P} 1}$ to reduce the positive feedback. This capacitor needs to be large enough to overcome gain (or crosstalk) peaking, yet small enough to allow a reasonable signal bandwidth.

### 6.3.4 SIGNAL COUPLING

The input pins of the MCP6S91/2/3 family of PGAs are high-impedance. This makes them especially susceptible to capacitively-coupled noise. Using a ground plane helps reduce this problem.
When noise is capacitively coupled, the ground plane provides additional shunt capacitance to ground. When noise is magnetically coupled, the ground plane reduces the mutual inductance between traces. Increasing the separation between traces makes a significant difference.
Changing the direction of one of the traces can also reduce magnetic coupling. It may help to locate guard traces next to the victim trace. They should be on both sides of, and as close as possible to, the victim trace. Connect the guard traces to the ground plane at both ends. Also connect long guard traces to the ground plane in the middle.

### 6.3.5 HIGH-FREQUENCY ISSUES

Because the MCP6S91/2/3 PGAs' frequency response reaches unity gain at 64 MHz when $\mathrm{G}=16$ and 32 , it is important to use good PCB layout techniques. Any parasitic-coupling at high-frequency might cause undesired peaking. Filtering high-frequency signals (i.e., fast edge rates) can help. To minimize highfrequency problems:

- Use complete ground and power planes
- Use HF, surface-mount components
- Provide clean supply voltages and bypassing
- Keep traces short and straight
- Try a linear power supply (e.g., a LDO)


### 6.4 Typical Applications

### 6.4.1 GAIN RANGING

Figure 6-5 shows a circuit that measures the current $\mathrm{I}_{\mathrm{x}}$. The circuit's performance benefits from changing the gain on the PGA. Just as a hand-held multimeter uses different measurement ranges to obtain the best results, this circuit makes it easy to set a high gain for small signals and a low gain for large signals. As a result, the required dynamic range at the PGA's output is less than at its input (by up to 30 dB ).


FIGURE 6-5: Wide Dynamic Range Current Measurement Circuit.

### 6.4.2 SHIFTED GAIN RANGE PGA

Figure 6-6 shows a circuit using a MCP6291 at a gain of +10 in front of a MCP6S91. This shifts the overall gain range to $+10 \mathrm{~V} / \mathrm{V}$ to $+320 \mathrm{~V} / \mathrm{V}$ (from $+1 \mathrm{~V} / \mathrm{V}$ to +32 V/V).


FIGURE 6-6: $\quad$ PGA with Higher Gain
Range.
It is also easy to shift the gain range to lower gains (see Figure 6-7). The MCP6291 acts as a unity gain buffer, and the resistive voltage divider shifts the gain range down to $+0.1 \mathrm{~V} / \mathrm{V}$ to $+3.2 \mathrm{~V} / \mathrm{V}$ (from $+1 \mathrm{~V} / \mathrm{V}$ to $+32 \mathrm{~V} / \mathrm{V}$ ).


FIGURE 6-7:
PGA with Lower Gain
Range.

### 6.4.3 EXTENDED GAIN RANGE PGA

Figure 6-8 gives a $+1 \mathrm{~V} / \mathrm{V}$ to $+1024 \mathrm{~V} / \mathrm{V}$ gain range, which is much greater than the range for a single PGA $(+1 \mathrm{~V} / \mathrm{V}$ to $+32 \mathrm{~V} / \mathrm{V})$. The first PGA provides input multiplexing capability, while the second PGA only needs one input. These devices can be daisy-chained (Section 5.3 "Daisy-Chain Configuration").


FIGURE 6-8:
PGA with Extended Gain Range.

### 6.4.4 MULTIPLE SENSOR AMPLIFIER

The multiple-channel PGAs (MCP6S92 and MCP6S93) allow the user to select which sensor appears on the output (see Figure 6-9). These devices can also change the gain to optimize performance for each sensor.


FIGURE 6-9: $\quad$ PGA with Multiple Sensor Inputs.

### 6.4.5 EXPANDED INPUT PGA

Figure 6-10 shows cascaded MCP6S28 and MCP6S92s PGAs that provide up to 9 input channels. Obviously, Sensors \#1-8 have a high total gain range available, as explained in Section 6.4.3 "Extended Gain Range PGA". These devices can be daisychained (Section 5.3 "Daisy-Chain Configuration").


FIGURE 6-10: PGA with Expanded Inputs.

### 6.4.6 PICmicro ${ }^{\circledR}$ MCU WITH EXPANDED INPUT CAPABILITY

Figure 6-11 shows a MCP6S93 driving an analog input to a PICmicro microcontroller. This greatly expands the input capacity of the microcontroller, while adding the ability to select the appropriate gain for each source.


FIGURE 6-11: Expanded Input for a
PICmicro ${ }^{\circledR}$ Microcontroller.

### 6.4.7 ADC DRIVER

This family of PGAs is well suited for driving Analog-toDigital Converters (ADCs). The binary gains (1, 2, 4, 8, 16 and 32) effectively add five more bits to the input range (see Figure 6-12). This works well for applications needing relative accuracy more than absolute accuracy (e.g., power monitoring).


FIGURE 6-12: $\quad P G A$ as an $A D C$ driver.
At low gains, the ADC's Signal-to-Noise Ratio (SNR) will dominate since the PGA's input noise voltage density is so low ( $10 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ @ 10 kHz , typ.). At high gains, the PGA's noise will dominate the SNR, but it is low enough to support most applications. These PGAs add the flexibility of selecting the best gain for an application.
The low-pass filter in the block diagram reduces the integrated noise at the MCP6S92's output and serves as an anti-aliasing filter. This filter may be designed using Microchip's FilterLab ${ }^{\circledR}$ software, available at www.microchip.com.

### 7.0 PACKAGING INFORMATION

### 7.1 Package Marking Information



Legend: XX...X Customer specific information*
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week ' 01 ')
NNN Alphanumeric traceability code
Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line thus limiting the number of available characters for customer specific information.

* Standard marking consists of Microchip part number, year code, week code, traceability code (facility code, mask rev\#, and assembly code). For marking beyond this, certain price adders apply. Please check with your Microchip Sales Office.


## 8-Lead Plastic Dual In-line (P) - 300 mil (PDIP)



| Units |  | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 8 |  |  | 8 |  |
| Pitch | p |  | . 100 |  |  | 2.54 |  |
| Top to Seating Plane | A | . 140 | . 155 | . 170 | 3.56 | 3.94 | 4.32 |
| Molded Package Thickness | A2 | . 115 | . 130 | . 145 | 2.92 | 3.30 | 3.68 |
| Base to Seating Plane | A1 | . 015 |  |  | 0.38 |  |  |
| Shoulder to Shoulder Width | E | . 300 | . 313 | . 325 | 7.62 | 7.94 | 8.26 |
| Molded Package Width | E1 | . 240 | . 250 | . 260 | 6.10 | 6.35 | 6.60 |
| Overall Length | D | . 360 | . 373 | . 385 | 9.14 | 9.46 | 9.78 |
| Tip to Seating Plane | L | . 125 | . 130 | . 135 | 3.18 | 3.30 | 3.43 |
| Lead Thickness | c | . 008 | . 012 | . 015 | 0.20 | 0.29 | 0.38 |
| Upper Lead Width | B1 | . 045 | . 058 | . 070 | 1.14 | 1.46 | 1.78 |
| Lower Lead Width | B | . 014 | . 018 | . 022 | 0.36 | 0.46 | 0.56 |
| Overall Row Spacing § | eB | . 310 | . 370 | . 430 | 7.87 | 9.40 | 10.92 |
| Mold Draft Angle Top | $\alpha$ | 5 | 10 | 15 | 5 | 10 | 15 |
| Mold Draft Angle Bottom | $\beta$ | 5 | 10 | 15 | 5 | 10 | 15 |

* Controlling Parameter
§ Significant Characteristic
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
$.010^{\prime \prime}(0.254 \mathrm{~mm})$ per side.
JEDEC Equivalent: MS-001
Drawing No. C04-018


## 8-Lead Plastic Small Outline (SN) - Narrow, 150 mil (SOIC)



| Units |  | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dim | imits | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 8 |  |  | 8 |  |
| Pitch | p |  | . 050 |  |  | 1.27 |  |
| Overall Height | A | . 053 | . 061 | . 069 | 1.35 | 1.55 | 1.75 |
| Molded Package Thickness | A2 | . 052 | . 056 | . 061 | 1.32 | 1.42 | 1.55 |
| Standoff § | A1 | . 004 | . 007 | . 010 | 0.10 | 0.18 | 0.25 |
| Overall Width | E | . 228 | . 237 | . 244 | 5.79 | 6.02 | 6.20 |
| Molded Package Width | E1 | . 146 | . 154 | . 157 | 3.71 | 3.91 | 3.99 |
| Overall Length | D | . 189 | . 193 | . 197 | 4.80 | 4.90 | 5.00 |
| Chamfer Distance | h | . 010 | . 015 | . 020 | 0.25 | 0.38 | 0.51 |
| Foot Length | L | . 019 | . 025 | . 030 | 0.48 | 0.62 | 0.76 |
| Foot Angle | $\phi$ | 0 | 4 | 8 | 0 | 4 | 8 |
| Lead Thickness | c | . 008 | . 009 | . 010 | 0.20 | 0.23 | 0.25 |
| Lead Width | B | . 013 | . 017 | . 020 | 0.33 | 0.42 | 0.51 |
| Mold Draft Angle Top | $\alpha$ | 0 | 12 | 15 | 0 | 12 | 15 |
| Mold Draft Angle Bottom | $\beta$ | 0 | 12 | 15 | 0 | 12 | 15 |

* Controlling Parameter
§ Significant Characteristic
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
$.010 "$ ( 0.254 mm ) per side.
JEDEC Equivalent: MS-012
Drawing No. C04-057


## 8-Lead Plastic Micro Small Outline Package (MS) (MSOP)

p


| Units |  | INCHES |  |  | MILLIMETERS* |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 8 |  |  |  | 8 |
| Pitch | p | . 026 |  |  | 0.65 |  |  |
| Overall Height | A |  |  | . 044 |  |  | 1.18 |
| Molded Package Thickness | A2 | . 030 | . 034 | . 038 | 0.76 | 0.86 | 0.97 |
| Standoff § | A1 | . 002 |  | . 006 | 0.05 |  | 0.15 |
| Overall Width | E | . 184 | . 193 | . 200 | 4.67 | 4.90 | . 5.08 |
| Molded Package Width | E1 | . 114 | . 118 | . 122 | 2.90 | 3.00 | 3.10 |
| Overall Length | D | . 114 | . 118 | . 122 | 2.90 | 3.00 | 3.10 |
| Foot Length | L | . 016 | . 022 | . 028 | 0.40 | 0.55 | 0.70 |
| Footprint (Reference) | F | . 035 | . 037 | . 039 | 0.90 | 0.95 | 1.00 |
| Foot Angle | $\phi$ | 0 |  | 6 | 0 |  | 6 |
| Lead Thickness | c | . 004 | . 006 | . 008 | 0.10 | 0.15 | 0.20 |
| Lead Width | B | . 010 | . 012 | . 016 | 0.25 | 0.30 | 0.40 |
| Mold Draft Angle Top | $\alpha$ |  | 7 |  |  | 7 |  |
| Mold Draft Angle Bottom | $\beta$ |  | 7 |  |  | 7 |  |

*Controlling Parameter
§ Significant Characteristic
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side.

Drawing No. C04-111

## 10-Lead Plastic Micro Small Outline Package (MS) (MSOP)



| Units |  | INCHES |  |  | MILLIMETERS* |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n | 10 |  |  | 10 |  |  |
| Pitch | p | . 020 TYP |  |  | 0.50 TYP. |  |  |
| Overall Height | A | - | - | . 043 | - | - | 1.10 |
| Molded Package Thickness | A2 | . 030 | . 033 | . 037 | 0.75 | 0.85 | 0.95 |
| Standoff | A1 | . 000 | - | . 006 | 0.00 | - | 0.15 |
| Overall Width | E | . 193 BSC |  |  | 4.90 BSC |  |  |
| Molded Package Width | E1 | . 118 BSC |  |  | 3.00 BSC |  |  |
| Overall Length | D | . 118 BSC |  |  | 3.00 BSC |  |  |
| Foot Length | L | . 016 | . 024 | . 031 | 0.40 | 0.60 | 0.80 |
| Footprint | F | . 037 REF |  |  | 0.95 REF |  |  |
| Foot Angle | $\phi$ | $0^{\circ}$ | - | $8^{\circ}$ | $0^{\circ}$ | - | $8^{\circ}$ |
| Lead Thickness | C | . 003 | - | . 009 | 0.08 | - | 0.23 |
| Lead Width | B | . 006 | . 009 | . 012 | 0.15 | 0.23 | 0.30 |
| Mold Draft Angle Top | $\alpha$ | $5^{\circ}$ | - | $15^{\circ}$ | $5^{\circ}$ | - | $15^{\circ}$ |
| Mold Draft Angle Bottom | $\beta$ | $5^{\circ}$ | - | $15^{\circ}$ | $5^{\circ}$ | - | $15^{\circ}$ |

*Controlling Parameter
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" ( 0.254 mm ) per side.
JEDEC Equivalent: MO-187
Drawing No. C04-021

## MCP6S91/2/3

NOTES:

## PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.


|  | ples: |  |
| :---: | :---: | :---: |
| a) | MCP6S91-E/P: | One-channel PGA, PDIP package. |
| b) | MCP6S91-E/SN: | One-channel PGA, SOIC package. |
| c) | MCP6S91-E/MS: | One-channel PGA, MSOP package. |
| a) | MCP6S92-E/MS: | Two-channel PGA, MSOP-8 package. |
| b) | MCP6S92T-E/MS: | Tape and Reel, Two-channel PGA, MSOP-8 package. |
| a) | MCP6S93-E/UN: | Two-channel PGA, MSOP-10 package. |
| b) | MCP6S93T-E/UN: | Tape and Reel, Two-channel PGA, MSOP-10 package. |

## Sales and Support

```
Data Sheets
Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and
recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:
1. Your local Microchip sales office
2. The Microchip Corporate Literature Center U.S. FAX: (480) 792-7277
3. The Microchip Worldwide Site (www.microchip.com)
Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using.
Customer Notification System
Register on our web site (www.microchip.com/cn) to receive the most current information on our products.
```


## MCP6S91/2/3

NOTES:

## Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## Trademarks

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.
AmpLab, FilterLab, MXDEV, MXLAB, PICMASTER, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.
Analog-for-the-Digital Age, Application Maestro, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.
SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.
All other trademarks mentioned herein are property of their respective companies.
© 2004, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

[^0]
## Worldwide Sales and Service




[^0]:    Microchip received ISO/TS-16949:2002 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona and Mountain View, California in October 2003. The Company's quality system processes and procedures are for its PICmicro ${ }^{\circledR}$-bit MCUs, KEELOQ ${ }^{\oplus}$ code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

