# LOW-POWER PLL FREQUENCY SYNTHESIZER WITH POWER SAVE FUNCTION (1.1GHz) 

The Fujitsu MB1503 is a serial input phase-locked loop (PLL) frequency synthesizer with a pulse-swallow function. A stand-by mode is provided to limit power consumption during intermittent operation.
The MB1503 is configured of a 1.1 GHz dual-modulus prescaler with $128 / 129$ divide ratio, control signal generator, 16 -bit shift register, 15-bit latch, programmable reference divider (binary 14-bit programmable reference counter), 1-bit switch counter, phase comparator with phase conversion function, charge pump, crystal oscillator, 19-bit shift register, 18-bit latch, programmable divider (binary 7-bit swallow counter and binary 11-bit programmable counter), analog switches, and an intermittent operation control circuit that selects the operating or stand-by mode depending on the power-save control input state (PS).
The MB1503 operates from a single +5 V supply. Fujitsu's advanced technology achieves an Icc of 8 mA , typical. The stand-by mode current consumption is just $100 \mu \mathrm{~A}$.

## Features

- High operating frequency
$: \mathrm{f}_{\mathrm{IN}}=1.1 \mathrm{GHz}\left(\mathrm{P}_{\mathrm{IN}}=-10 \mathrm{dBm}\right)$
- Pulse-swallow function
- Low supply current divide ratio
$\mathrm{I}_{\mathrm{CC}}=8 \mathrm{~mA}$ typ. at 5 V
- Power-saving stand-by mode : $100 \mu \mathrm{~A}$
- Serial input, 18-bit programmable divider consisting of:
- Binary 7-bit swallow counter
: 0 to 127
- Binary 11-bit programmable counter: 16 to 2,047
- Serial input 15 -bit programmable reference divider consisting of:
- Binary 15-bit programmable reference counter: 8 to 16,383
- 1-bit switch counter sets prescaler divide ratio
- On-chip analog switch for fast lock-up
- On-chip charge pump
- Wide operating temperature range: -40 to $+85^{\circ} \mathrm{C}$
- Plastic 16-pin dual inline package (Suffix : -P)

Plastic 16-pin small outline package (Suffix : -PF)

## ABSOLUTE MAXIMUM RATINGS (See NOTE)

| Ratings | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Supply Voltage | $\mathrm{V}_{\mathrm{CC}}$ | -0.5 to +7.0 | V |
|  | $\mathrm{~V}_{\mathrm{P}}$ | $\mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{P}} \leq 10.0$ | V |
| Output Voltage | $\mathrm{V}_{\mathrm{OUT}}$ | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| Output Current | $\mathrm{I}_{\mathrm{OUT}}$ | $\pm 10$ | mA |
| Storage Temperature | Tstg | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |

NOTE: Permanent device damage may occur if the above Absolute Maximum
Ratings are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.


PLASTIC PACKAGE (FPT-16P-M06)


PLASTIC PACKAGE (DIP-16P-M04)

## PIN ASSIGNMENT

(TOP VIEW)


## BLOCK DIAGRAM



## PIN DESCRIPTION

| Pin No. | Pin Name | 1/0 | Description |
| :---: | :---: | :---: | :---: |
| 1 | $\mathrm{OSC}_{\text {IN }}$ | 1 | Programmable reference divider input Oscillator input <br> An external crystal is connected to this pin. |
| 2 | OSCout | $\bigcirc$ | Oscillator output <br> An external crystal is connected to this pin. |
| 3 | $\mathrm{V}_{\mathrm{P}}$ | - | Power supply input for charge pump and analog switch |
| 4 | $\mathrm{V}_{\mathrm{CC}}$ | - | Power supply |
| 5 | D | O | Charge pump output <br> The phase of the charge pump is reversed depending on the FC input. |
| 6 | GND | - | Ground |
| 7 | LD | O | Phase comparator output <br> The output level is high when LD is locked. The output level is low when LD is unlocked. |
| 8 | $\mathrm{fin}^{\text {N }}$ | 1 | Prescaler input <br> Connection with an external VCO should be done by AC coupling. |
| 9 | Clock | 1 | Clock input for 19 -bit and 16 -bit shift registers Data is shifted into the shift register on the rising edge of the clock.The Schmitt trigger is contained. |
| 10 | Data | 1 | Serial data input using binary code <br> The last bit of the data is a control bit. <br> When the control bit is high, data is transmitted to the 15 -bit latch. <br> When it is low, data is transmitted to the 18-bit latch. The Schmitt trigger input is involved. |
| 11 | LE | 1 | Load enable signal input <br> When LE is high, the data of the shift register are transferred to a latch, depending on the control bit in the serial data. At the same time, an internal analog switch turns on and the output of the internal charge pump is connected to the BiSW pin. The Schmitt trigger input is involved |
| 12 | FC | 1 | Phase select input of phase comparator (with internal pull-up resistor) <br> When FC is low, the characteristics of the charge pump and phase comparator are reversed. <br> The FC input signal is also used to control the fout pin (test pin) of $f_{R}$ or $f_{P}$. |
| 13 | BiSW | O | Analog switch output <br> BiSW is usually in the high-impedance state. When the switch is turned on (LE is high), the state of the internal charge pump is output. |
| 14 | $\mathrm{f}_{\mathrm{p}}$ | 0 | Monitor pin of programmable counter output |
| 15 | $\mathrm{f}_{\mathrm{R}}$ | 0 | Monitor pin of reference counter output |
| 16 | PS | I | Power save signal input <br> Set PS low while the system is powered (never use pin 16 as it is opened) <br> PS $=$ High : Operation mode <br> PS = Low : Stand-by mode |

## FUNCTIONAL DESCRIPTIONS

## Pulse swallow function

The divide ratio can be calculated using the following equation:
$f_{V C O}=[(M \times N)+A] \times f_{O S C} \div R \quad(A<N)$
$\mathrm{f}_{\mathrm{VCO}}$ : Output frequency of external voltage controlled oscillator (VCO)
N : Preset divide ratio of binary 11-bit programmable counter (16 to 2,047)
A : Preset divide ratio of binary 7-bit swallow counter ( $0 \leq A \leq 127$ )
$f_{\text {OSC }}$ : Output frequency of the reference frequency oscillator
$R \quad$ : Preset divide ratio of binary 14-bit programmable reference counter (8 to 16,383)
M : Preset divide ratio of modules prescaler (128)

## Serial data input

Serial data is input using the Data, Clock, and LE pins. Serial data controls the 15-bit programmable reference divider and 18-bit programmable divider separately.
Binary serial data is input to the Data pin.
One bit of data is shifted into the internal shift registers on the rising edge of the clock. When the load enable pin is high or open, stored data is latched depending on the control data as follows:

| Control data | Destination of serial data |
| :---: | :--- |
| $H$ | 15-bit latch |
| $L$ | 18-bit latch |

(a) Programmable reference divider ratio

The programmable reference divider consists of a 15-bit latch and a 14-bit reference counter. The serial 16-bit data format is shown below:


## MB1503

- 14-bit programmable reference counter divide ratio

| Divide ratio <br> $\mathbf{R}$ | $\mathbf{S}$ <br> $\mathbf{1 4}$ | $\mathbf{S}$ |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{1 3}$ | $\mathbf{S}$ | $\mathbf{S}$ | $\mathbf{S}$ | $\mathbf{S}$ | $\mathbf{S}$ | $\mathbf{S}$ | $\mathbf{S}$ | $\mathbf{S}$ | $\mathbf{S}$ | $\mathbf{S}$ | $\mathbf{S}$ | $\mathbf{S}$ |  |  |
| $\mathbf{1 1}$ | $\mathbf{1 0}$ | $\mathbf{9}$ | $\mathbf{8}$ | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ |  |  |  |  |
| 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| 9 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| 16383 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

(Divide ratio $=8$ to 16,383 )
Notes: 1. Divide ratios less than 8 are prohibited
2. SW: This bit selects the divide ratio of the prescaler SW Low: 128 or 129 (SW must be always be low)
3. S1 to S14: These bits select the divide ratio of the programmable reference counter (8 to 16,383 )
4. C: Control bit: Set high
5. Input MSB data first
(b) Programmable divider divide ratio

The programmable divider consists of a 19-bit shift register, 18-bit latch, 7-bit swallow counter, and 11-bit programmable counter. The serial 19-bit data format is shown below:


- 7-bit swallow counter divide ratio

| Divide <br> ratio <br> A | $\mathbf{S}$ <br> $\mathbf{7}$ | $\mathbf{S}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{S}$ | $\mathbf{S}$ | $\mathbf{S}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{4}$ | $\mathbf{S}$ | $\mathbf{2}$ | $\mathbf{1}$ |  |  |  |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| 127 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

(Divide ratio = 0 to 127)

- 11-bit programmable counter divide ratio

| Divide ratio N | $\begin{gathered} S \\ 18 \end{gathered}$ | $\begin{gathered} S \\ 17 \end{gathered}$ | $\begin{gathered} S \\ 16 \end{gathered}$ | $\begin{gathered} S \\ 15 \end{gathered}$ | $\begin{gathered} S \\ 14 \end{gathered}$ | $\begin{gathered} S \\ 13 \end{gathered}$ | $\begin{gathered} S \\ 12 \end{gathered}$ | $\begin{gathered} \mathrm{S} \\ 11 \end{gathered}$ | $\begin{gathered} S \\ 10 \end{gathered}$ | $\begin{aligned} & \mathrm{S} \\ & 9 \end{aligned}$ | S 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 16 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |
| 17 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 |
| $\bullet$ | $\bullet$ | - | - | $\bullet$ | $\bullet$ | - | - | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| 2047 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

(Divide ratio $=16$ to 2,047 )

Notes: 1. Divide ratios less than 16 are prohibited for the 11-bit programmable counter
2. S 1 to S 7 : These bits select the divide ratio of the swallow counter ( 0 to 127)
3. S 8 to S 18 : These bits select the divide ratio of the programmable counter ( 16 to 2,047 )
4. C: Control bit: (Set low)
5. Input MSB data first

## Serial data input timing

- $t_{1}(\geq 1 \mu \mathrm{~s})$ : Data setup time $\quad \mathrm{t}_{2}(\geq 1 \mu \mathrm{~s})$ : Data hold time $\quad \mathrm{t}_{3}(\geq 1 \mu \mathrm{~s})$ : Clock pulse width $t_{4}(\geq 1 \mu \mathrm{~s}):$ LE setup time to the rising edge of last clock $\quad \mathrm{t}_{5}(\geq 1 \mu \mathrm{~s}):$ LE pulse width

*1: Bits enclosed in parentheses are used when the divide ratio of the programmable reference divider is selected.
Note: One bit of data is shifted into the shift register on the rising edge of the clock.


## MB1503

## Intermittent operation

Intermittent operation limits power consumption by shutting down or starting the internal circuits according to their necessity. If device operation resumes uncontrolled, the error signal output from the phase comparator may exceed the limit due to an undefined phase relationship between the reference frequency ( $\mathrm{f}_{\mathrm{R}}$ ) and the comparison frequency ( $\mathrm{f}_{\mathrm{P}}$ ) and frequency lock is lost.
To prevent this, an intermittent operation control circuit is provided to decrease the variation in the locking frequency by forcibly correcting the phase of both frequencies to limit the error signal output. This is done by the PS control circuit. If PS is set high, the circuit enters the operating mode. If PS is set low, operation stops and the device enters the stand-by mode. Each mode is explained below:

- Operating mode (PS =High Level)

All circuits are operating, and PLL operation is normal.

- Stand-by mode (PS = Low level)

Circuits that do not affect operation are powered down to limit current consumption.
The current in the power save state is typically $100 \mu \mathrm{~A}$.
At this time, the levels of $D_{O}$ and LD are the same as when the PLL is locked.
Since $\mathrm{D}_{\mathrm{O}}$ is placed in the high-impedance state and the input voltage of the voltage controlled oscillator (VCO) is set to the voltage in the operating mode (when locked) by the time constant of the low-pass filter, the frequency output from the VCO (fvco) is kept at the locking frequency.

The operating and stand-by modes alternate repeatedly. This intermittent operation limits the error signal by forcibly correcting the phase of the reference and comparison frequencies to limit power consumption.
The device must be set in the stand-by mode ( $\mathrm{PS}=$ low) when it is powered up.

## Relationship between the FC input and phase characteristics

The FC pin changes the phase characteristics of the phase comparator. The internal charge pump output level ( $\mathrm{D}_{\mathrm{O}}$ ) is reversed, depending on the FC pin input level. The relationship between the FC input level and $D_{O}$ is shown below:

|  | FC = High or open | FC = Low |
| :---: | :---: | :---: |
| $f_{R}>f_{P}$ | $H$ | $L$ |
| $f_{R}<f_{P}$ | $L$ | $H$ |
| $f_{R}=f_{P}$ | $Z(* 1)$ | $Z(* 1)$ |

## *1: High impedance

When designing a synthesizer, the FC pin setting depends on the VCO characteristics.
*: When the VCO characteristics are similar to (1), set FC high or open.
*: When the VCO characteristics are similar to (2), set FC low.


Phase comparator output waveform (FC = High)


## Analog switch

The LE signal turns the analog switch on or off. When the analog switch is turned on, the charge pump output ( $\mathrm{D}_{\mathrm{O}}$ ) is output through the BiSW pin. When it is turned off, the BiSW pin is in the high-impedance state.

When LE = high (when the divide ratio of the internal divider is changed): Analog switch = on When LE = low (normal operating mode): Analog switch = off

The LPF time constant can be decreased by inserting an analog switch between LPF1 and LPF2. This decreases the lock-up time when the PLL channel is changed.


## RECOMMENDED OPERATING CONDITIONS

| Parameter | Symbol | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Supply Voltage | $\mathrm{V}_{\mathrm{CC}}$ | 4.5 | 5.0 | 5.5 | V |
|  | $\mathrm{V}_{\mathrm{P}}$ | $\mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{P}} \leq 8.0$ |  |  | V |
| Input Voltage | $V_{1}$ | GND | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature | $\mathrm{T}_{\mathrm{A}}$ | -40 | - | +85 | ${ }^{\circ} \mathrm{C}$ |

## HANDLING PRECAUTIONS

- This device should be transported and stored in anti-static containers.
- This is a static-sensitive device; take proper anti-ESD precautions. Ensure that personnel and equipment are properly grounded. Cover workbenches with grounded conductive mats.
- Always turn the power supply off before inserting or removing the device from its socket.
- Protect leads with a conductive sheet when handling or transporting PC boards with devices.


## ELECTRICAL CHARACTERISTICS

| Parameter |  | Symbol | Value |  |  | Unit | Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |
| Supply Current |  |  | Icc | - | 8.0 | 12.0 | mA | With $f_{I N}=1.1 \mathrm{GHz}$, OSC $_{\text {IN }}=$ $12 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$. Inputs are $\mathrm{V}_{\mathrm{CC}}$ and outputs are open. |
| Stand-by Current |  | IPS | - | 100 | - | $\mu \mathrm{A}$ | With $f_{I N}=1.1 \mathrm{GHz}, \mathrm{OSC}_{\mathrm{IN}^{\prime}}=$ $12 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$. The $P S$ pin is grounded, remaining inputs are at $\mathrm{V}_{\mathrm{CC}}$, and outputs are open. |
| Operating Frequency | $\mathrm{fin}^{\text {l }}$ | $\mathrm{fin}^{\prime}$ | 10 | - | 1100 | MHz | AC coupling. The minimum operating frequency is measured with a 100 pF capacitor connected. |
|  | $\mathrm{OSC}_{\text {IN }}$ | fosc | - | 12 | 20 | MHz | - |
| Input Sensitivity | fin | $\mathrm{P}_{\mathrm{f} \text { IN }}$ | -10 | - | 6 | dBm | - |
|  | $\mathrm{OSC}_{\text {IN }}$ | V OSC | 0.5 | - | - | Vp-p | - |
| High-level Input Voltage | Except $\mathrm{f}_{\mathrm{IN}}$ and $\mathrm{OSC}_{\mathrm{IN}}$ | $\mathrm{V}_{\mathrm{H}}$ | $\mathrm{V}_{\mathrm{CC}} \times 0.7$ | - | - | v | - |
| Low-level Input Voltage |  | $\mathrm{V}_{\text {IL }}$ | - | - | $\mathrm{V}_{\text {CC }} \times 0.3$ | v | - |
| High-level Input Current | Data, Clock, LE | $\mathrm{IIH}^{\text {H }}$ | - | 1.0 | - | $\mu \mathrm{A}$ | - |
| Low-level Input Current |  | ILL | - | -1.0 | - | $\mu \mathrm{A}$ | - |
|  | FC | $\mathrm{I}_{\text {FC }}$ | - | -60 | - | $\mu \mathrm{A}$ | - |
| Input Current | $\mathrm{OSC}_{\text {IN }}$ | losc | - | $\pm 50$ | - | $\mu \mathrm{A}$ | - |
| High-level Output Voltage | Except Do and OSCout | $\mathrm{V}_{\mathrm{OH}}$ | 4.4 | - | - | V | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ |
| Low-level Output Voltage |  | VoL | - | - | 0.4 | V | - |
| High-impedance Cut off Current | Do | Ioff | - | - | 1.1 | $\mu \mathrm{A}$ | $\begin{gathered} \mathrm{V}_{\mathrm{DO}}=\mathrm{GND} \text { to } 8 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{P}} \leq 8 \mathrm{~V} \end{gathered}$ |
| Output Current | Except $D_{0}$ and OSC ${ }_{\text {OUt }}$ | ${ }^{\text {IOH }}$ | -1.0 | - | - | mA | - |
|  |  | loL | 1.0 | - | - | mA | - |
| Analog Switch ON Resistance |  | Ron | - | 25 | - | $\Omega$ | - |

## TEST CIRCUIT

(FOR MEASURING PRESCALER INPUT SENSITIVITY)


## APPLICATION EXAMPLE


$\mathrm{V}_{\mathrm{P}}, \mathrm{V}_{\mathrm{PX}}$ : Maximum 8V
$C_{1}, C_{2}$ : Depends on the crystal parameters

## MB1503

## PACKAGE DIMENSIONS




