## LT 1366/LT1367 <br> LT1368/LT1369 <br> <br> Dual and Quad Precision <br> <br> Dual and Quad Precision Rail-to-Rail Input and Output Rail-to-Rail Input and Output Op Amps

 Op Amps}
## feATURES

- Input Common Mode Range Includes Both Rails
- Output Swings Rail-to-Rail
- Low Input Offset Voltage: $150 \mu \mathrm{~V}$
- High Common Mode Rejection Ratio: 90dB
- High Avol: >1V/ $\mu \mathrm{V}$ Driving 10k Load
- Low Input Bias Current: 10nA
- Wide Supply Range: 1.8 V to $\pm 15 \mathrm{~V}$
- Low Supply Current: $375 \mu \mathrm{~A}$ per Amplifier
- High Output Drive: 30 mA
- 400kHz Gain-Bandwidth Product
- Slew Rate: $0.13 \mathrm{~V} / \mathrm{\mu s}$
- Stable for Capacitive Loads up to 1000 pF


## APPLICATIONS

- Rail-to-Rail Buffer Amplifiers
- Low Voltage Signal Processing
- Supply Current Sensing at Either Rail
- Driving A/D Converters


## DESCRIPTIOn

The LT $1366 /$ /T1367/LT1368/LT1369 are dual and quad bipolar op amps which combine rail-to-rail input and output operation with precision specifications. These op amps maintain their characteristics over a supply range of 1.8 V to 36 V . Operation is specified for $3 \mathrm{~V}, 5 \mathrm{~V}$ and $\pm 15 \mathrm{~V}$ supplies. Input offset voltage is typically $150 \mu \mathrm{~V}$, with an open-loop gain Avol of 1 million while driving a 10k load. Common mode rejection is typically 90dB over the full rail-to-rail input range, and supply rejection is 110 dB .
The LT1366/LT1367 have conventional compensation which assures stability for capacitive loads of 1000 pF or less. The LT1368/LT1369 have compensation that requires a $0.1 \mu$ F output capacitor, which improves the amplifier's supply rejection and reduces output impedance at high frequencies. The output capacitor's filtering action reduces high frequency noise, which is beneficial when driving $\mathrm{A} / \mathrm{D}$ converters.
The LT1366/LT1368 are available in plastic 8-pin PDIP and 8 -lead SO packages with the standard dual op amp pinout. The LT1367/LT1369 feature the standard quad pinout, which is available in a plastic 14 -lead SO package. These devices can be used as plug-in replacements for many standard op amps to improve input/output range and precision.

TYPICAL APPLICATION

## Positive Supply Rail Current Sense



Output Saturation Voltage vs Load Current


## ABSOLUTE MAXIMUM RATINGS

Total Supply Voltage ( $\mathrm{V}^{+}$to $\mathrm{V}^{-}$) ........................... 36 V
Input Current.................................. $\pm \mathrm{mA}$
Output Short-Circuit Duration (Note 1)....... Continuous
Operating Temperature Range ............ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
PACKAGE/ORDER IMFORMATIOी

| TOP VEW | ORDER PART NUMBER | OP VIEW | ORDER PART NUMBER |
| :---: | :---: | :---: | :---: |
| оит 4 | LT1366CN8 | $-\mathrm{Na} \times \mathrm{a}-\mathrm{A}$ | $\begin{aligned} & \text { LT1367CS } \\ & \text { LT1369CS } \end{aligned}$ |
|  | LT1366CS8 |  |  |
|  | $\begin{aligned} & \text { LT1368CN8 } \\ & \text { LT1368CS8 } \end{aligned}$ | 5 - $5^{10}+1 \mathrm{cc}$ |  |
| $\begin{aligned} & \text { PACKAGEE } \\ & \text { EAA PIIP } \end{aligned}$ | S8 PART MARKING | оитв $7 \square \square{ }^{7}$ |  |
| ead Plastic So | 1366 |  |  |
|  | 1368 | $T_{\text {maxa }}=150^{\circ} \mathrm{C}, \theta_{\text {P }}=150^{\circ} \mathrm{C} / \mathrm{W}$ |  |

## AVAILABLE OPTIONS

| PRODUCT NUMBER | NUMBER OF OP AMPS | LOAD CAPACITANCE | $\begin{aligned} & \text { MAX } V_{0 S}\left(25^{\circ} \mathrm{C}\right) \\ & \text { AT } V_{S}=5 \mathrm{~V}, 0 \mathrm{~V} \end{aligned}$ | ORDER PART NUMBER |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | PLASTIC (N) | SURFACE MOUNT(S) |
| LT1366 | 2 | OpF < $\mathrm{C}_{\mathrm{L}}<1000 \mathrm{pF}$ | $475 \mu \mathrm{~V}$ | LT1366CN8 | LT1366CS8 |
| LT1367 | 4 | $0 \mathrm{pF}<\mathrm{C}_{L}<1000 \mathrm{pF}$ | $800 \mu \mathrm{~V}$ |  | LT1367CS |
| LT1368 | 2 | $\mathrm{C}_{\mathrm{L}}=0.1 \mu \mathrm{~F}$ | $475 \mu \mathrm{~V}$ | LT1368CN8 | LT1368CS8 |
| LT1369 | 4 | $\mathrm{C}_{\mathrm{L}}=0.1 \mu \mathrm{~F}$ | $800 \mu \mathrm{~V}$ |  | LT1369CS |

## ELECTRICAL CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, 0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{~V}_{0}=2.5 \mathrm{~V}$, unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{0 S}$ | Input Offset Voltage (LT1366/LT1368) | $\begin{aligned} & V_{\mathrm{CM}}=\mathrm{V}_{\mathrm{CC}} \\ & V_{\mathrm{CM}}=\mathrm{V}_{\mathrm{EE}} \end{aligned}$ |  | $\begin{aligned} & 150 \\ & 150 \end{aligned}$ | $\begin{aligned} & 475 \\ & 475 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
|  | Input Offset Voltage (LT1367/LT1369) | $\begin{aligned} & V_{\mathrm{CM}}=V_{\mathrm{CC}} \\ & V_{\mathrm{CM}}=V_{\mathrm{EE}} \end{aligned}$ |  | $\begin{aligned} & 150 \\ & 150 \end{aligned}$ | $\begin{aligned} & 800 \\ & 700 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{V} \\ & \mu \mathrm{~V} \end{aligned}$ |
| $\overline{\Delta V_{0 S}}$ | Input Offset Voltage Shift (LT1366/LT1368) Input Offset Voltage Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{E E} \text { to } V_{C C} \\ & V_{C M}=V_{E E}, V_{C C}(\text { Notes 3, 4) } \end{aligned}$ |  | $\begin{aligned} & 150 \\ & 250 \\ & \hline \end{aligned}$ | $\begin{aligned} & 400 \\ & 700 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mu \mathrm{V} \\ & \mu \mathrm{~V} \end{aligned}$ |
|  | Input Offset Voltage Shift (LT1367/LT1369) Input Offset Voltage Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{E E} \text { to } V_{C C} \\ & V_{C M}=V_{E E}, V_{C C}(\text { Notes 3, 4) } \end{aligned}$ |  | $\begin{aligned} & 150 \\ & 250 \end{aligned}$ | $\begin{gathered} \hline 650 \\ 1600 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{V} \\ & \mu \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{B}$ | Input Bias Current | $\begin{aligned} & V_{\mathrm{CM}}=\mathrm{V}_{\mathrm{CC}} \\ & V_{\mathrm{CM}}=\mathrm{V}_{\mathrm{EE}} \end{aligned}$ | $\begin{gathered} 0 \\ -35 \end{gathered}$ | $\begin{array}{r} 10 \\ -10 \end{array}$ | $\begin{gathered} 35 \\ 0 \end{gathered}$ | nA |
| $\Delta l_{B}$ | Input Bias Current Shift | $\mathrm{V}_{\text {CM }}=\mathrm{V}_{\text {EE }}$ to $\mathrm{V}_{\text {CC }}$ |  | 20 | 70 | nA |

## ELECTRICAL CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, 0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{~V}_{0}=2.5 \mathrm{~V}$, unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS | MIN TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| los | Input Offset Current | $\begin{aligned} & V_{C M}=V_{C C} \\ & V_{C M}=V_{E E} \end{aligned}$ | $\begin{gathered} 1 \\ 0.3 \end{gathered}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | nA nA |
| $\overline{\Delta l_{\text {OS }}}$ | Input Offset Current Shift | $V_{C M}=V_{\text {EE }}$ to $V_{\text {CC }}$ | 1 | 12 | nA |
|  | Input Bias Current Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{C C} \text { (Note 3) } \\ & V_{C M}=V_{E E} \text { (Note 3) } \end{aligned}$ | $\begin{array}{ll} \hline 0 & 1 \\ 0 & 1 \end{array}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | nA |
| $\mathrm{e}_{\mathrm{n}}$ | Input Noise Voltage Density | $\mathrm{f}=1 \mathrm{kHz}$ | 29 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{i}_{n}$ | Input Noise Current Density | $\mathrm{f}=1 \mathrm{kHz}$ | 0.07 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{Cl}_{\text {IN }}$ | Input Capacitance |  | 12 |  | pF |
| $\mathrm{A}_{\mathrm{VOL}}$ | Large-Signal Voltage Gain | $\mathrm{V}_{0}=50 \mathrm{mV}$ to 4.8V, $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ | 2502000 |  | $\mathrm{V} / \mathrm{mV}$ |
| CMRR | Common Mode Rejection Ratio (LT1366/LT1368) CMRR Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{E E} \text { to } V_{C C} \\ & V_{C M}=V_{E E} \text { to } V_{C C} \text { (Note 3) } \end{aligned}$ | 81 90 <br> 75 90 |  | dB dB |
|  | Common Mode Rejection Ratio (LT1367/LT1369) CMRR Match (Channel to Channel) | $\begin{aligned} & V_{\text {CM }}=V_{\text {EE }} \text { to } V_{\text {CC }} \\ & V_{C M}=V_{E E} \text { to } V_{\text {CC }} \text { (Note 3) } \end{aligned}$ | 77 90 <br> 71 90 |  | dB dB |
| PSRR | Power Supply Rejection Ratio PSRR Match (Channel to Channel) (Note 3) | $\begin{aligned} & V_{S}=2.0 \mathrm{~V} \text { to } 12 \mathrm{~V}, \mathrm{~V}_{C M}=\mathrm{V}_{0}=0.5 \mathrm{~V} \\ & V_{S}=2.0 \mathrm{~V} \text { to } 12 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{0}=0.5 \mathrm{~V} \end{aligned}$ | 90 105 <br> 84 100 |  | dB dB |
| $\mathrm{V}_{\text {OL }}$ | Output Voltage Swing LOW | $\begin{aligned} & \text { No Load } \\ & I_{\text {SINK }}=0.5 \mathrm{~mA} \\ & \mathrm{I}_{\text {SINK }}=2.5 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 6 \\ 40 \\ 110 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 12 \\ 70 \\ 200 \\ \hline \end{gathered}$ | mV mV mV |
| $\overline{\mathrm{V}_{\mathrm{OH}}}$ | Output Voltage Swing HIGH | $\begin{array}{\|l\|} \hline \text { No Load } \\ I_{\text {SOURCE }}=0.5 \mathrm{~mA} \\ I_{\text {SOURCE }}=2.5 \mathrm{~mA} \\ \hline \end{array}$ | $\begin{aligned} & V_{C C}-0.012 V_{C C}-0.004 \\ & V_{C C}-0.100 \\ & V_{C C}-0.050 \\ & V_{C C}-0.250 \\ & V_{C C}-0.150 \\ & \hline \end{aligned}$ |  | V V V |
| ISC | Short-Circuit Current | (Note 1) | $\pm 15 \pm 30$ |  | mA |
| ${ }_{\text {I }}$ | Supply Current per Amplifier |  | 340 | 520 | $\mu \mathrm{A}$ |
| GBW | Gain-Bandwidth Product (LT1366/LT1367) Gain-Bandwidth Product (LT1368/LT1369) | $\begin{aligned} & A_{V}=1000 \\ & A_{V}=1000 \end{aligned}$ | $\begin{aligned} & \hline 0.4 \\ & 0.16 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| ts | Settling Time (LT1366/LT1367) | $\mathrm{A}_{\mathrm{V}}=1, \mathrm{~V}_{\text {STEP }}=4 \mathrm{~V}$ to $0.1 \%$ | 30 |  | $\mu \mathrm{S}$ |

$0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, 0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{~V}_{0}=2.5 \mathrm{~V}$, unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage (LT1366/LT1368) | $\begin{aligned} & V_{C M}=V_{C C} \\ & V_{C M}=V_{E E} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 200 \\ & 200 \end{aligned}$ | $\begin{aligned} & 575 \\ & 575 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
|  | Input Offset Voltage (LT1367/LT1369) | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{EE}} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 200 \\ & 200 \end{aligned}$ | $\begin{aligned} & 950 \\ & 900 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
| $\mathrm{V}_{\text {OS }}$ TC | Input Offset Voltage Drift | (Note 2) | $\bullet$ |  | 2 | 6 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage Shift (LT1366/LT1368) Input Offset Voltage Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{E E} \text { to } V_{C C} \\ & V_{C M}=V_{E E}, V_{C C}(\text { Notes 3, 4) } \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 200 \\ & 250 \end{aligned}$ | $\begin{aligned} & \hline 425 \\ & 900 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
|  | Input Offset Voltage Shift (LT1367/LT1369) Input Offset Voltage Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{E E} \text { to } V_{C C} \\ & V_{C M}=V_{E E}, V_{C C}(\text { Notes 3, 4) } \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 200 \\ & 250 \end{aligned}$ | $\begin{gathered} 675 \\ 1900 \end{gathered}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
| $I_{B}$ | Input Bias Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{EE}} \end{aligned}$ | $\bullet$ | $\begin{gathered} 0 \\ -45 \end{gathered}$ | $\begin{array}{r} 15 \\ -10 \end{array}$ | $\begin{gathered} 45 \\ 0 \end{gathered}$ | nA |
| $\Delta \mathrm{I}_{\mathrm{B}}$ | Input Bias Current Shift | $\mathrm{V}_{\text {CM }}=\mathrm{V}_{\text {EE }}$ to $\mathrm{V}_{\text {CC }}$ | $\bullet$ |  | 25 | 90 | nA |
| $\mathrm{l}_{0 S}$ | Input Offset Current | $\begin{aligned} & V_{C M}=V_{C C} \\ & V_{C M}=V_{E E} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 2 \\ & 1 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | nA |
| $\Delta \mathrm{l}_{\text {OS }}$ | Input Offset Current Shift | $V_{C M}=V_{\text {EE }}$ to $V_{\text {CC }}$ | $\bullet$ |  | 2 | 15 | nA |
|  | Input Bias Current Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{C C} \text { (Note 3) } \\ & V_{C M}=V_{E E E}(\text { Note 3) } \end{aligned}$ | $\bullet$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 2 \\ & 1 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | nA $n A$ |

## ELECTRICAL CHARACTERISTICS

$0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{OV}, \mathrm{V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{~V}_{0}=2.5 \mathrm{~V}$, unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AvOL | Large-Signal Voltage Gain | $\mathrm{V}_{0}=50 \mathrm{mV}$ to 4.8V, $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ | $\bullet$ | 250 | 2000 |  | $\mathrm{V} / \mathrm{mV}$ |
| CMRR | Common Mode Rejection Ratio (LT1366/LT1368) CMRR Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{\text {EE }} \text { to } V_{C C} \\ & V_{C M}=V_{E E} \text { to } V_{\text {CC }} \text { (Note 3) } \end{aligned}$ | $\bullet$ | $\begin{aligned} & 80 \\ & 74 \end{aligned}$ | $\begin{aligned} & 87 \\ & 87 \end{aligned}$ |  | dB dB |
|  | Common Mode Rejection Ratio (LT1367/LT1369) CMRR Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{\text {EE }} \text { to } V_{C C} \\ & V_{C M}=V_{E E} \text { to } V_{C C} \text { (Note 3) } \end{aligned}$ | $\bullet$ | $\begin{aligned} & \hline 77 \\ & 71 \end{aligned}$ | $\begin{aligned} & \hline 87 \\ & 87 \end{aligned}$ |  | dB dB |
| PSRR | Power Supply Rejection Ratio PSRR Match (Channel to Channel) (Note 3) | $\begin{aligned} & V_{S}=2.3 \mathrm{~V} \text { to } 12 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{0}=0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=2.3 \mathrm{~V} \text { to } 12 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{0}=0.5 \mathrm{~V} \end{aligned}$ | $\bullet$ | $\begin{aligned} & 88 \\ & 82 \end{aligned}$ | $\begin{aligned} & 105 \\ & 100 \end{aligned}$ |  | dB dB |
| $\mathrm{V}_{\text {OL }}$ | Output Voltage Swing LOW | $\begin{aligned} & \text { No Load } \\ & I_{\text {SINK }}=0.5 \mathrm{~mA} \\ & \mathrm{I}_{\text {SINK }}=2.5 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ |  | $\begin{gathered} 9 \\ 45 \\ 120 \end{gathered}$ | $\begin{gathered} 14 \\ 80 \\ 230 \end{gathered}$ | mV mV mV |
| $\overline{\mathrm{V}_{\mathrm{OH}}}$ | Output Voltage Swing HIGH | $\begin{aligned} & \text { No Load } \\ & I_{\text {SOURCE }}=0.5 \mathrm{~mA} \\ & \mathrm{I}_{\text {SOURCE }}=2.5 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\bullet$ | $\begin{aligned} & V_{C C}-0.01 \\ & V_{C C}-0.11( \\ & V_{C C}-0.300 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline V_{C C}-0.005 \\ & V_{C C}-0.055 \\ & V_{C C}-0.180 \\ & \hline \end{aligned}$ |  | V V V |
| $I_{\text {SC }}$ | Short-Circuit Current | (Note 1) | - | $\pm 12.5$ |  |  | mA |
| Is | Supply Current per Amplifier |  | $\bullet$ |  | 385 | 540 | $\mu \mathrm{A}$ |

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}, 0 \mathrm{~V}, \mathrm{~V}_{C M}=1.5 \mathrm{~V}, \mathrm{~V}_{0}=1.5 \mathrm{~V}$, unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS | MIN TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage (LT1366/LT1368) | $\begin{aligned} & V_{C M}=V_{C C} \\ & V_{C M}=V_{E E} \end{aligned}$ | $\begin{aligned} & 150 \\ & 150 \end{aligned}$ | $\begin{aligned} & 475 \\ & 475 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
|  | Input Offset Voltage (LT1367/LT1369) | $\begin{aligned} & V_{C M}=V_{C C} \\ & V_{C M}=V_{E E} \end{aligned}$ | $\begin{aligned} & 150 \\ & 150 \end{aligned}$ | $\begin{aligned} & 850 \\ & 750 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
| $\Delta \mathrm{V}_{\text {OS }}$ | Input Offset Voltage Shift (LT1366/LT1368) Input Offset Voltage Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{E E} \text { to } V_{C C} \\ & V_{C M}=V_{E E}, V_{C C}(\text { Notes } 3,4) \end{aligned}$ | $\begin{aligned} & 150 \\ & 250 \\ & \hline \end{aligned}$ | $\begin{aligned} & 400 \\ & 700 \\ & \hline \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
|  | Input Offset Voltage Shift (LT1367/LT1369) Input Offset Voltage Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{E E} \text { to } V_{C C} \\ & V_{C M}=V_{E E}, V_{C C}(\text { Notes } 3,4) \end{aligned}$ | $\begin{aligned} & 150 \\ & 250 \end{aligned}$ | $\begin{gathered} \hline 650 \\ 1700 \end{gathered}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current | $\begin{aligned} & V_{\mathrm{CM}}=\mathrm{V}_{\mathrm{CC}} \\ & V_{\mathrm{CM}}=\mathrm{V}_{\mathrm{EE}} \end{aligned}$ | $\begin{array}{cr} \hline 0 & 10 \\ -35 & -10 \\ \hline \end{array}$ | $\begin{gathered} 35 \\ 0 \\ \hline \end{gathered}$ | nA |
| $\Delta \mathrm{l}_{\mathrm{B}}$ | Input Bias Current Shift | $\mathrm{V}_{\text {CM }}=\mathrm{V}_{\text {EE }}$ to $\mathrm{V}_{\text {CC }}$ | 20 | 70 | nA |
| 10 S | Input Offset Current | $\begin{aligned} & V_{C M}=V_{C C} \\ & V_{C M}=V_{E E} \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 0.3 \\ & \hline \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | nA |
| $\Delta l_{0 S}$ | Input Offset Current Shift | $V_{C M}=V_{\text {EE }}$ to $V_{\text {CC }}$ | 1 | 12 | nA |
|  | Input Bias Current Match (Channel to Channel) | $\begin{aligned} & V_{\mathrm{CM}}=\mathrm{V}_{\mathrm{CC}} \text { (Note 3) } \\ & \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{EE}} \text { (Note 3) } \\ & \hline \end{aligned}$ | $\begin{array}{ll} \hline 0 & 1 \\ 0 & 1 \\ \hline \end{array}$ | $\begin{aligned} & 12 \\ & 12 \\ & \hline \end{aligned}$ | nA <br> nA |
| AVOL | Large-Signal Voltage Gain | $\mathrm{V}_{0}=50 \mathrm{mV}$ to $2.8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ | 2501500 |  | $\mathrm{V} / \mathrm{mV}$ |
| CMRR | Common Mode Rejection Ratio (LT1366/LT1368) CMRR Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{\text {EE }} \text { to } V_{C C} \\ & V_{C M}=V_{E E} \text { to } V_{\text {CC }} \text { (Note 3) } \end{aligned}$ | 77 86 <br> 71 86 |  | dB dB |
|  | Common Mode Rejection Ratio (LT1367/LT1369) CMRR Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{\text {EE }} \text { to } V_{\text {CC }} \\ & V_{C M}=V_{E E} \text { to } V_{\text {CC }} \text { (Note 3) } \end{aligned}$ | 73 86 <br> 67 86 |  | dB dB |
| $\mathrm{V}_{0 \mathrm{~L}}$ | Output Voltage Swing LOW | $\begin{aligned} & \text { No Load } \\ & \mathrm{I}_{\text {SINK }}=0.5 \mathrm{~mA} \\ & \mathrm{I}_{\text {SINK }}=2.5 \mathrm{~mA} \end{aligned}$ | $\begin{gathered} 6 \\ 40 \\ 110 \\ \hline \end{gathered}$ | $\begin{gathered} 12 \\ 70 \\ 200 \end{gathered}$ | mV mV mV |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Voltage Swing HIGH | $\begin{aligned} & \text { No Load } \\ & \text { I }_{\text {SOURCE }}=0.5 \mathrm{~mA} \\ & \text { I }_{\text {SOURCE }}=2.5 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & V_{C C}-0.012 V_{C C}-0.004 \\ & V_{C C}-0.100 V_{C C}-0.050 \\ & V_{C C}-0.250 V_{C C}-0.150 \\ & \hline \end{aligned}$ |  | V V V |
| ISC | Short-Circuit Current | (Note 1) | $\pm 10 \pm 20$ |  | mA |
| $\mathrm{I}_{5}$ | Supply Current per Amplifier |  | 330 | 500 | $\mu \mathrm{A}$ |

## ELECTRICAL CHARACTERISTICS

$0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}, 0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=1.5 \mathrm{~V}, \mathrm{~V}_{0}=1.5 \mathrm{~V}$, unless otherwise noted.


## ELECTRICAL CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{~V}_{0}=0 \mathrm{~V}$, unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage (LT1366/LT1368) | $\begin{aligned} & V_{C M}=V_{C C} \\ & V_{C M}=V_{E E} \end{aligned}$ |  | $\begin{aligned} & 200 \\ & 200 \end{aligned}$ | $\begin{aligned} & 700 \\ & 700 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
|  | Input Offset Voltage (LT1367/LT1369) | $\begin{aligned} & V_{C M}=V_{C C} \\ & V_{C M}=V_{E E} \end{aligned}$ |  | $\begin{aligned} & 200 \\ & 200 \end{aligned}$ | $\begin{gathered} 1000 \\ 900 \end{gathered}$ | $\mu \mathrm{V}$ |
| $\Delta \mathrm{V}_{\text {OS }}$ | Input Offset Voltage Shift (LT1366/LT1368) Input Offset Voltage Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{E E} \text { to } V_{C C} \\ & V_{C M}=V_{E E}, V_{C C}(\text { Notes 3, 4) } \end{aligned}$ |  | $\begin{aligned} & 150 \\ & 300 \end{aligned}$ | $\begin{gathered} \hline 500 \\ 1300 \end{gathered}$ | $\mu \mathrm{V}$ |
|  | Input Offset Voltage Shift (LT1367/LT1369) Input Offset Voltage Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{E E} \text { to } V_{C C} \\ & V_{C M}=V_{E E}, V_{C C}(\text { Notes 3, 4) } \end{aligned}$ |  | $\begin{aligned} & 150 \\ & 300 \end{aligned}$ | $\begin{gathered} \hline 650 \\ 2000 \end{gathered}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
| $\mathrm{I}_{B}$ | Input Bias Current | $\begin{aligned} & V_{C M}=V_{C C} \\ & V_{C M}=V_{E E} \end{aligned}$ | $\begin{gathered} 0 \\ -35 \\ \hline \end{gathered}$ | $\begin{array}{r} 10 \\ -10 \\ \hline \end{array}$ | $\begin{gathered} 35 \\ 0 \\ \hline \end{gathered}$ | nA |
| $\Delta \mathrm{I}_{\mathrm{B}}$ | Input Bias Current Shift | $V_{C M}=V_{\text {EE }}$ to $V_{\text {CC }}$ |  | 20 | 70 | nA |
| $\mathrm{I}_{0 \mathrm{~S}}$ | Input Offset Current | $\begin{aligned} & V_{C M}=V_{C C} \\ & V_{C M}=V_{E E} \end{aligned}$ |  | $\begin{aligned} & 1.0 \\ & 0.3 \\ & \hline \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \\ & \hline \end{aligned}$ | nA <br> nA |
| $\Delta l_{0 S}$ | Input Offset Current Shift | $V_{\text {CM }}=V_{\text {EE }}$ to $V_{\text {CC }}$ |  | 1 | 12 | nA |
|  | Input Bias Current Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{C C} \text { (Note 3) } \\ & V_{C M}=V_{E E}(\text { Note 3) } \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | nA |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 7.1 |  | pF |
| AVOL | Large-Signal Voltage Gain | $\begin{aligned} & V_{0}=-14.7 \mathrm{~V} \text { to } 14.7 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \\ & \mathrm{~V}_{0}=-10 \mathrm{~V} \text { to } 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \end{aligned}$ | $\begin{gathered} 1000 \\ 500 \end{gathered}$ | $\begin{aligned} & 10000 \\ & 10000 \end{aligned}$ |  | $\mathrm{V} / \mathrm{mV}$ $\mathrm{V} / \mathrm{mV}$ |
|  | Channel Separation | $\mathrm{V}_{0}=-10 \mathrm{~V}$ to 10V, $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$ | 120 | 135 |  | dB |
| SR | Slew Rate (LT1366/LT1367) | $\begin{aligned} & A_{V}=-1, R_{L}=\text { Open, } V_{0}= \pm 10 \mathrm{~V}, \\ & \text { Measured at } V_{0}= \pm 5 \mathrm{~V} \end{aligned}$ |  | 0.13 |  | $\mathrm{V} / \mathrm{\mu s}$ |
|  | Slew Rate (LT1368/LT1369) | $\begin{aligned} & A_{V}=-1, R_{L}=\text { Open, } V_{0}= \pm 10 \mathrm{~V}, \\ & \text { Measured at } V_{0}= \pm 5 \mathrm{~V} \end{aligned}$ |  | 0.065 |  | $\mathrm{V} / \mathrm{\mu s}$ |
| CMRR | Common Mode Rejection Ratio (LT1366/LT1368) CMRR Match (Channel to Channel) | $\begin{aligned} & V_{\text {CM }}=V_{\text {EE }} \text { to } V_{\text {CC }} \\ & V_{\text {CM }}=V_{\text {EE }} \text { to } V_{\text {CC }} \text { (Note 3) } \end{aligned}$ | $\begin{aligned} & 95 \\ & 89 \\ & \hline \end{aligned}$ | $\begin{aligned} & 106 \\ & 106 \\ & \hline \end{aligned}$ |  | dB dB |
|  | Common Mode Rejection Ratio (LT1367/LT1369) CMRR Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{\text {EE }} \text { to } V_{\text {CC }} \\ & V_{C M}=V_{E E} \text { to } V_{\text {CC }} \text { (Note 3) } \end{aligned}$ | $\begin{aligned} & 93 \\ & 87 \end{aligned}$ | $\begin{aligned} & 106 \\ & 106 \end{aligned}$ |  | dB dB |
| PSRR | Power Supply Rejection Ratio PSRR Match (Channel to Channel) | $\begin{aligned} & V_{S}= \pm 5 \mathrm{~V} \text { to } \pm 15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}= \pm 5 \mathrm{~V} \text { to } \pm 15 \mathrm{~V} \text { (Note 3) } \end{aligned}$ | $\begin{aligned} & 90 \\ & 84 \end{aligned}$ | $\begin{aligned} & 110 \\ & 105 \end{aligned}$ |  | dB dB |
| $\overline{\mathrm{V}} \mathrm{L}$ | Output Voltage Swing LOW | $\begin{aligned} & \text { No Load } \\ & \mathrm{I}_{\mathrm{SINK}}=0.5 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{SINK}}=10 \mathrm{~mA} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \hline V_{E E}+0.006 \\ & V_{E E}+0.040 \\ & V_{E E}+0.240 \\ & \hline \end{aligned}$ | $\begin{aligned} & V_{E E}+0.012 \\ & V_{E E}+0.070 \\ & V_{E E}+0.500 \\ & \hline \end{aligned}$ | V V V |
| $\overline{\mathrm{V}} \mathrm{OH}$ | Output Voltage Swing HIGH | $\begin{aligned} & \text { No Load } \\ & I_{\text {SOURCE }}=0.5 \mathrm{~mA} \\ & \mathrm{I}_{\text {SOURCE }}=10 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & V_{C C}-0.01 \\ & V_{C C}-0.10 \\ & V_{C C}-0.80 \end{aligned}$ | $\begin{aligned} & V_{C C}-0.004 \\ & V_{C C}-0.050 \\ & V_{C C}-0.400 \end{aligned}$ |  | V V V |
| ISC | Short-Circuit Current | (Note 1) | $\pm 30$ | $\pm 75$ |  | mA |
| IS | Supply Current per Amplifier |  |  | 370 | 550 | $\mu \mathrm{A}$ |

## ELECTRICAL CHARACTERISTICS

$0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{~V}_{0}=0 \mathrm{~V}$, unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage (LT1366/LT1368) | $\begin{aligned} & V_{C M}=V_{C C} \\ & V_{C M}=V_{E E} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 250 \\ & 250 \end{aligned}$ | $\begin{aligned} & 850 \\ & 850 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
|  | Input Offset Voltage (LT1367/LT1369) | $\begin{aligned} & V_{\mathrm{CM}}=\mathrm{V}_{\mathrm{CC}} \\ & V_{\mathrm{CM}}=\mathrm{V}_{\mathrm{EE}} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 250 \\ & 250 \end{aligned}$ | $\begin{aligned} & 1150 \\ & 1000 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
| $\overline{\Delta V_{0 S}}$ | Input Offset Voltage Shift (LT1366/LT1368) Input Offset Voltage Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{E E} \text { to } V_{C C} \\ & V_{C M}=V_{E E}, V_{C C}(\text { Notes 3, 4) } \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 200 \\ & 300 \\ & \hline \end{aligned}$ | $\begin{gathered} 525 \\ 1500 \\ \hline \end{gathered}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
|  | Input Offset Voltage Shift (LT1367/LT1369) Input Offset Voltage Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{E E} \text { to } V_{C C} \\ & V_{C M}=V_{E E}, V_{C C}(\text { Notes 3, 4) } \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ |  | $\begin{aligned} & 200 \\ & 300 \end{aligned}$ | $\begin{gathered} \hline 750 \\ 2300 \end{gathered}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
| $\mathrm{V}_{\text {OS }}$ TC | Input Offset Voltage Drift | (Note 2) | $\bullet$ |  | 2 | 8 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $I_{B}$ | Input Bias Current | $\begin{aligned} & V_{C M}=V_{C C} \\ & V_{C M}=V_{E E} \end{aligned}$ | $\bullet$ | $\begin{gathered} 0 \\ -45 \end{gathered}$ | $\begin{array}{r} 15 \\ -10 \end{array}$ | $\begin{gathered} 45 \\ 0 \end{gathered}$ | nA nA |
| $\Delta \mathrm{l}_{\mathrm{B}}$ | Input Bias Current Shift | $V_{\text {CM }}=\mathrm{V}_{\text {EE }}$ to $\mathrm{V}_{\text {CC }}$ | $\bullet$ |  | 25 | 90 | nA |
| los | Input Offset Current | $\begin{aligned} & V_{C M}=V_{C C} \\ & V_{C M}=V_{E E} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 2 \\ & 1 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | nA $n A$ |
| $\overline{\Delta l_{0 S}}$ | Input Offset Current Shift | $V_{C M}=V_{\text {EE }}$ to $V_{\text {CC }}$ | $\bullet$ |  | 2 | 15 | nA |
|  | Input Bias Current Match (Channel to Channel) | $\begin{aligned} & V_{\text {CM }}=V_{\text {CC }} \text { (Note 3) } \\ & V_{C M}=V_{\text {EE }} \text { (Note 3) } \end{aligned}$ | $\bullet$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 2 \\ & 1 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | nA $n A$ |
| $\overline{A_{V O L}}$ | Large-Signal Voltage Gain | $\begin{aligned} & V_{0}=-14.7 \mathrm{~V} \text { to } 14.7 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \\ & \mathrm{~V}_{0}=-10 \mathrm{~V} \text { to } 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \end{aligned}$ | $\bullet$ | $\begin{aligned} & 750 \\ & 500 \end{aligned}$ | $\begin{aligned} & 6000 \\ & 6000 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} / \mathrm{mV} \\ & \mathrm{~V} / \mathrm{mV} \end{aligned}$ |
|  | Channel Separation | $V_{0}=-10 \mathrm{~V}$ to 10V, $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$ | $\bullet$ | 110 | 135 |  | dB |
| CMRR | Common Mode Rejection Ratio (LT1366/LT1368) CMRR Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{\text {EE }} \text { to } V_{C C} \\ & V_{C M}=V_{E E} \text { to } V_{\text {CC }} \text { (Note 3) } \end{aligned}$ | $\bullet$ | $\begin{aligned} & 95 \\ & 89 \\ & \hline \end{aligned}$ | $\begin{aligned} & 103 \\ & 103 \\ & \hline \end{aligned}$ |  | dB dB |
|  | Common Mode Rejection Ratio (LT1367/LT1369) CMRR Match (Channel to Channel) | $\begin{aligned} & V_{C M}=V_{\text {EE }} \text { to } V_{\text {CC }} \\ & V_{C M}=V_{E E} \text { to } V_{C C} \text { (Note 3) } \end{aligned}$ | $\bullet$ | $\begin{aligned} & 92 \\ & 86 \end{aligned}$ | $\begin{aligned} & 103 \\ & 103 \end{aligned}$ |  | dB $d B$ |
| PSRR | Power Supply Rejection Ratio PSRR Match (Channel to Channel) | $\begin{aligned} & V_{S}= \pm 5 \mathrm{~V} \text { to } \pm 15 \mathrm{~V} \\ & \mathrm{~V}_{S}= \pm 5 \mathrm{~V} \text { to } \pm 15 \mathrm{~V} \text { (Note 3) } \end{aligned}$ | $\bullet$ | $\begin{aligned} & 80 \\ & 75 \\ & \hline \end{aligned}$ | $\begin{aligned} & 105 \\ & 100 \\ & \hline \end{aligned}$ |  | dB dB |
| $\mathrm{V}_{\text {OL }}$ | Output Voltage Swing LOW | $\begin{aligned} & \text { No Load } \\ & I_{\text {SINK }}=0.5 \mathrm{~mA} \\ & \mathrm{I}_{\text {SINK }}=10 \mathrm{~mA} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & \hline V_{E E}+0.009 \\ & V_{E E}+0.045 \\ & V_{E E}+0.300 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline V_{E E}+0.014 \\ & V_{E E}+0.080 \\ & V_{E E}+0.600 \\ & \hline \end{aligned}$ | V V V |
| $\overline{\mathrm{V} \mathrm{OH}}$ | Output Voltage Swing HIGH | $\begin{aligned} & \text { No Load } \\ & I_{\text {SOURCE }}=0.5 \mathrm{~mA} \\ & I_{\text {SOURCE }}=10 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\bullet$ | $\begin{aligned} & V_{C C}-0.014 \\ & V_{C C}-0.11 \\ & V_{C C}-0.95 \\ & \hline \end{aligned}$ | $\begin{aligned} & V_{C C}-0.005 \\ & V_{C C}-0.055 \\ & V_{C C}-0.500 \end{aligned}$ |  | V V V |
| $\mathrm{I}_{\text {SC }}$ | Short-Circuit Current | (Note 1) | $\bullet$ | $\pm 30$ |  |  | mA |
| $\underline{\text { I }}$ | Supply Current per Amplifier |  | $\bullet$ |  | 415 | 575 | $\mu \mathrm{A}$ |

The denotes specifications that apply over the full operating temperature range.
Note 1: Applies to short circuits to ground for all split supplies and for single supplies less than 20V. Short circuits to either supply for supplies greater than 20 V total may permanently damage the part. A heat sink may be required to keep the junction temperature below the absolute maximum rating when the output is shorted indefinitely.

Note 2: This parameter is not $100 \%$ tested.
Note 3: Matching parameters are the difference between amplifiers A and D and between B and C on the LT1367/LT1369; between the two amplifiers on the LT1366/LT1368.
Note 4: Input offset voltage match is the difference in offset voltage between amplifiers measured at both $\mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{EE}}$ and $\mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{CC}}$.

## TYPICAL PGRFORMANC CHARACTERISTICS

(The data presented here applies to the LT1366/LT1367/LT1368/LT1369 unless otherwise noted.)


## TYPICAL PGRFORMANCG CHARACTERISTICS

(The data presented here applies to the LT1366/LT1367/LT1368/LT1369 unless otherwise noted.)


## TYPICAL PGRFORMANC CHARACTERISTICS

(The data presented here applies to the LT1366/LT1367/LT1368/LT1369 unless otherwise noted.)


## TYPICAL PGRFORMANCE CHARACTERISTICS

(The data presented here applies to the LT1366/LT1367/LT1368/LT1369 unless otherwise noted.)


## APPLICATIONS INFORMATION

## Rail-to-Rail Operation

The LT1366 family differs from conventional op amps in the design of both the input and output stages. Figure 1 shows a simplified schematic of the amplifier. The input stage consists of two differential amplifiers, a PNP stage Q1/Q2 and an NPN stage Q3/Q4, which are active over
different portions of the input common mode range. Lateral devices are used in both input stages, eliminating the need for clamps across the input pins. Each input stage is trimmed for offset voltage. A complementary output configuration (Q23 through Q26) is employed to create an output stage with rail-to-rail swing. The amplifier is fabri-


Figure 1. LT1366 Simplified Schematic Diagram

## APPLLCATIONS InFORMATION

cated on Linear Technology's proprietary complementary bipolar process, which ensures very similar DC and AC characteristics for the output devices Q24 and Q26.

A simple comparator Q5 steers current from current source I1 between the two input stages. When the input common mode voltage $\mathrm{V}_{\mathrm{CM}}$ is near the negative supply, Q5 is reverse biased, and I1 becomes the tail current for the PNP differential pair Q1/Q2. At the other extreme, when $\mathrm{V}_{\mathrm{CM}}$ is within about 1.3 V from the positive supply, Q5 diverts I1 to the current mirror D3/Q6, which furnishes the tail current for the NPN differential pair Q3/Q4.

The collector currents of the two input pairs are combined in the second stage, consisting of Q7 through Q11. Most of the voltage gain in the amplifier is contained in this stage. Differential amplifier Q14/Q15 buffers the output of the second stage, converting the output voltage to differential currents. The differential currents pass through current mirrors D4/Q17 and D5/Q16, and are converted to differential voltages by Q18 and Q19. These voltages are also buffered and applied to the output Darlington pairs Q23/Q24 and Q25/Q26. Capacitors C1 and C2 form local feedback loops around the output devices, lowering the output impedance at high frequencies.

## Input Offset Voltage

Since the amplifier has two input stages, the input offset voltage changes depending upon which stage is active. The input offsets are random, but bounded voltages. When the amplifier switches between stages, offset voltages may go up, down, or remain flat; but will not exceed the guaranteed limits. This behavior is illustrated in three distribution plots of input offset voltage in the Typical Performance Characteristics section.

## Overdrive Protection

Two circuits prevent the output from reversing polarity when the input voltage exceeds the common mode range. When the noninverting input exceeds the positive supply by approximately 300 mV , the clamp transistor Q12 (Figure 1) turns on, pulling the output of the second stage low, which forces the output high. For inputs below the negative supply, diodes D1 and D2 turn on, overcoming the saturation of the input pair Q1/Q2.

When overdriven, the amplifier draws input current that exceeds the normal input bias current. Figures 2 and 3 show some typical overdrive currents as a function of input voltage. The input current must be less than 1 mA of positive overdrive or less than 7 mA of negative overdrive, for the phase reversal protection to work properly. When the amplifier is severely overdriven, an external resistor should be used to limit the overdrive current. In addition to overdrive protection, the amplifier is protected against ESD strokes up to 4 kV on all pins.


Figure 2. Input Bias Current vs Common Mode Voltage


COMMON MODE VOLTAGE RELATIVE TO NEGATIVE SUPPLY (mV)

LT1366 F03
Figure 3. Input Bias Current vs Common Mode Voltage

## APPLICATIONS INFORMATION

Improved Supply Rejection in the LT1368/LT1369

The LT1368/LT1369 are variations of the LT1366/LT1367 offering greater supply rejection and lower high frequency output impedance. The LT1368/LT1369 require a $0.1 \mu \mathrm{~F}$ load capacitance for compensation. The output capacitance forms a filter, which reduces pickup from the supply and lowers the output impedance. This additional filtering is helpful in mixed analog/digital systems with common supplies, or systems employing switching supplies. Filtering also reduces high frequency noise, which may be beneficial when driving $A / D$ converters.


Figure 4a. LT1366 Power Supply Rejection Test

Figure 4 shows the outputs of the LT1366/LT1368 perturbed by a 200 mV P-p 50 kHz square wave added to the positive supply. The LT1368's power supply rejection is about ten times greater than that of the LT1366 at 50 kHz . Note the 5-to-1 scale change in the output voltage traces.

The tolerance of the external compensation capacitor is not critical. The plots of Overshoot vs Load Current in the Typical Performance Characteristics section illustrate the effect of a capacitive load.


Figure 4b. LT1368 Power Supply Rejection Test

## TYPICAL APPLICATIONS

## Buffering A/D Converters

Figure 5 shows the LT1368 driving an LTC ${ }^{\circledR} 1288$ 2-channelmicropower A/D Converter (ADC). The LTC1288 can accommodate voltage references and input signals equal to the supply rails. The sampling nature of this ADC eliminates the need for an external sample-and-hold, but may call for a drive amplifier because of the ADC's $12 \mu \mathrm{~s}$ settling requirement. The LT1368's rail-to-rail operation and low input offset voltage make it well-suited for low power, low frequency A/D applications. Either the LT1366 or LT1368 could be used for this application. However, for low frequencies ( $\mathrm{f}<1 \mathrm{kHz}$ ) the LT1368 provides better supply rejection.


Figure 5. 2-Channel Low Power A/D Converter

## TYPICAL APPLICATIONS

## Precision Low Dropout Regulator

Microprocessors and complex digital circuits frequently specify tight control of power supply characteristics. The circuit shown in Figure 6 provides a precise 3.6V, 1A output from a minimum 3.8 V input voltage. The circuit's nominal operating voltage is $4.75 \mathrm{~V} \pm 5 \%$. The voltage reference and resistor ratios determine output voltage accuracy, while the LT1366's high gain enforces $0.2 \%$ line and load regulation. Quiescent current is about 1 mA and does not change appreciably with supply or load. All components are available in surface mount packages.

The regulator's main loop consists of A1 and a logic level FET, Q1. The output is fed back to the op amp's positive input because of the phase inversion through Q1. The regulator's frequency response is limited by Q1's roll-off and the phase lead introduced by the output capacitor's effective series resistance (ESR). Two pole-zero networks compensate for these effects. The pole formed with R5 and C 2 rolls off the gain set with the feedback network, while the pole formed with R7 and C3 rolls off A1's gain directly, which is the dominant influence on settling time. The zeros formed with R6 and C2, and R8 and C3 provide phase boost near the unity-gain crossover, which in-
creases the regulator's phase margin. Although not directly part of the compensation, R9 decouples the op amp's output from Q1's large gate capacitance.

A second loop provides a foldback current limit. A2 compares the sense voltage across R1 with 50 mV referenced to the positive rail. When the sense voltage exceeds the reference, A2's output drives Q1's gate positive via A1. In current limit, the output voltage collapses and the current limit LED (D1) turns on causing about 30 mV to drop across R3. A2 regulates Q1's drain current so that the deficit between the 50 mV reference and the voltage across R3 is made up across the sense resistor. The reduced sense voltage is 20 mV , which sets the current limit to about 400 mA . As the supply voltage increases, the voltage across R3 increases, and the current limit folds back to a lower level. The current limit loop deactivates when the load current drops below the regulated output current. When the supply turns on rapidly, C1 bypasses the fold back circuit allowing the regulator to start-up into a heavy load.

Q1 does not require a heat sink. When mounted on a type FR4 PC board, Q1 has a thermal resistance of $50^{\circ} \mathrm{C} / \mathrm{W}$. At 1.4 W worst case dissipation, Q1 can operate up to $80^{\circ} \mathrm{C}$.


Figure 6. Precision 3.6V, 1A Low Dropout Regulator

## TYPICAL APPLICATIONS

## High-Side Current Source

The wide-compliance current source shown in Figure 7 takes advantage of the LT1366's ability to measure small signals near the positive supply rail. The LT1366 adjusts Q1's gate voltage to force the voltage across the sense resistor ( $\mathrm{R}_{\text {SENSE }}$ ) to equal the voltage from the supply to the potentiometer's wiper. A rail-to-rail op amp is needed because the voltage across the sense resistor must drop to zero when the divided reference voltage is set to zero. Q2 acts as a constant current sink to minimize error in the reference voltage when the supply voltage varies.


Figure 7. High-Side Current Source
The circuit can operate over a wide supply range ( $5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<30 \mathrm{~V}$ ). At low input voltage, circuit operation is limited by the MOSFET's gate drive requirements. At high
input voltage, circuit operation is limited by the LT1366's absolute maximum ratings and the output power requirements.

The circuit delivers 1 A at 200 mV of sense voltage. With a 5 V input supply, the power dissipation is 5 W . For operation at $70^{\circ} \mathrm{C}$ ambient temperature, the MOSFET's heat sink must have a thermal resistance of:

$$
\begin{aligned}
& \theta_{\text {HS }}=\theta_{\text {JA SYSTEM }}-\theta_{\text {JC FET }} \\
& =\left(125^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}\right) / 5 \mathrm{~W}-1.25^{\circ} \mathrm{C} / \mathrm{W} \\
& =11^{\circ} \mathrm{C} / \mathrm{W}-1.25^{\circ} \mathrm{C} / \mathrm{W} \\
& =9.75^{\circ} \mathrm{C} / \mathrm{W}
\end{aligned}
$$

which is easily achievable with a small heat sink. Input voltages greater than 5 V require the use of a larger heat sink or a reduction of the output current.

The circuit's supply regulation is about $0.03 \% / \mathrm{V}$. The output impedance is equal to the MOSFET's output impedance multiplied by the op amp's open-loop gain. Degradations in current-source compliance occur when the voltage across the MOSFET's on-resistance and the sense resistor drops below the voltage required to maintain the desired output current. This condition occurs when $\left[V_{C C}-V_{O U T}\right]<\left[I_{\text {LOAD }} \bullet\left(R_{S E N S E}+R_{O N}\right)\right]$.

## Single Supply, 1kHz, 4th Order Butterworth Filter

An LT1367 is used in Figure 8 to form a 4th order Butterworth filter. The filter is a simplified state variable architecture consisting of two cascaded 2nd order sections. Each section uses the 360 degree phase shift around


Figure 8. 4-Pole 1kHz, 3.3V Single Supply, State Variable Filter Using the LT1367

## TYPICAL APPLICATIONS

the 2 op amp loop to create a negative summing junction at A1's positive input ${ }^{1}$. The circuit has low sensitivities for center frequency and $Q$, which are set with the following equations:

$$
\omega_{0}^{2}=1 /(\mathrm{R} 1 \cdot \mathrm{C} 1 \cdot \mathrm{R} 2 \cdot \mathrm{C} 2)
$$

where,
$R 1=1 /\left(\omega_{0} \bullet Q \bullet C 1\right)$ and R2 $=Q /\left(\omega_{0} \bullet C 2\right)$.
The DC bias applied to A2 and A4, half supply, is not needed when split supplies are available. The circuit swings rail-to-rail in the passband making it an excellent anti-aliasing filter for ADCs. The amplitude response is flat to 1 kHz then rolls off at $80 \mathrm{~dB} /$ decade.
${ }^{1}$ James Hahn, "State Variable Filter Trims Predecessor's Component Count," Electronics, April 21, 1982.


1366 F09
Figure 9. Frequency Response of 4th Order Butterworth Filter


Figure 10. Input Bias Current Cancellation


Figure 11. Rail-to-Rail Potentiometer Buffer

PACKAGE DESCRIPTION Dimensions in inches (millimeters) unless otherwise noted.

N8 Package
8-Lead PDIP (Narrow 0.300)
(LTC DWG \# 05-08-1510)

*THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.010 INCH ( 0.254 mm )

PACKAGE DESCRIPTIOी Dimensions in inches (millimeters) unless otherwise noted.


人)

PACKAGE DESCRIPTIOी Dimensions in inches (millimeters) unless otherwise noted.

S Package
14-Lead Plastic Small Outline (Narrow 0.150)
(LTC DWG \# 05-08-1610)


*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH
5140695
SHALL NOT EXCEED $0.006^{\prime \prime}(0.152 \mathrm{~mm})$ PER SIDE
**DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD
FLASH SHALL NOT EXCEED $0.010^{\prime \prime}(0.254 \mathrm{~mm})$ PER SIDE

## TYPICAL APPLICATION

## Instrumentation Amplifier



## beLated parts

| PART | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LT1078/LT1079 | Dual/Quad 55 A Max, Single Supply, Precision Op Amps | Input/Output Common Mode Includes Ground, $70 \mu \mathrm{~V} \mathrm{~V}_{\text {OS(MAX) }}$ and $2.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ Drift (Max), 200 kHz GBW, $0.07 \mathrm{~V} / \mathrm{\mu s}$ Slew Rate |
| LTC1152 | Rail-to-Rail Input, Rail-to-Rail Output, Zero-Drift Amplifier | High DC Accuracy, $10 \mu \mathrm{~V} \mathrm{~V}_{\text {OS(MAX) }}, 100 \mathrm{nV} /{ }^{\circ} \mathrm{C}$ Drift, 1 MHz GBW, 1V/us Slew Rate, Supply Current 2.2 mA (Max), Single Supply, Can Be Configured for C-Load ${ }^{\text {TM }}$ Operation |
| LT1178/LT1179 | Dual/Quad 17 $\mu$ A Max, Single Supply, Precision Op Amps | Input/Output Common Mode Includes Ground, $70 \mu \mathrm{~V} \mathrm{~V}_{0 S}(\mathrm{MAX})$ and $4 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ Drift (Max), 85 kHz GBW, $0.04 \mathrm{~V} / \mu \mathrm{s}$ Slew Rate |
| LT1211/LT1212 | Dual/Quad 14MHz, 7V/us, Single Supply, Precision Op Amps | Input Common Mode Includes Ground, $275 \mu \mathrm{~V} \mathrm{~V}_{0 S(\text { MAX })}$ and $6 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ Drift (Max), Supply Current 1.8 mA per Op Amp (Max) |
| LT1495/LT1496 | 1.5 $\mu$ A, Rail-to-Rail Input/Output Dual/Quad | $375 \mu \mathrm{~V} \mathrm{~V}_{\text {OS(MAX) }}$, $2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ Drift (Max), "Over-the-Top" Input |

C-Load is a trademark of Linear Technology Corporation

