

# MOS FIELD EFFECT TRANSISTOR NP36P04SDG

## SWITCHING P-CHANNEL POWER MOSFET

#### DESCRIPTION

The NP36P04SDG is P-channel MOS Field Effect Transistor designed for high current switching applications.

#### ORDERING INFORMATION

| PART NUMBER           | LEAD PLATING  | PACKING          | PACKAGE         |  |
|-----------------------|---------------|------------------|-----------------|--|
| NP36P04SDG-E1-AY Note |               | Tana 0500 n/mal  |                 |  |
| NP36P04SDG-E2-AY Note | Pure Sn (Tin) | Tape 2500 p/reel | TO-252 (MP-3ZK) |  |

Note Pb-free (This product does not contain Pb in external electrode.)

#### **FEATURES**

Super low on-state resistance

 $R_{\text{DS(on)1}}$  = 17.0 m $\Omega$  MAX. (VGs = -10 V, ID = -18 A)

 $R_{\text{DS(on)2}}$  = 23.5 m $\Omega$  MAX. (VGs = -4.5 V, ID = -18 A)

• Low input capacitance

Ciss = 2800 pF TYP.

#### ABSOLUTE MAXIMUM RATINGS (TA = 25°C)

| VDSS            | -40                                                             | V                                                                                                                                                                                                                       |
|-----------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vgss            | ∓20                                                             | V                                                                                                                                                                                                                       |
| D(DC)           | ∓36                                                             | А                                                                                                                                                                                                                       |
| D(pulse)        | <b>∓108</b>                                                     | А                                                                                                                                                                                                                       |
| P <sub>T1</sub> | 56                                                              | W                                                                                                                                                                                                                       |
| Pt2             | 1.2                                                             | W                                                                                                                                                                                                                       |
| Tch             | 175                                                             | °C                                                                                                                                                                                                                      |
| Tstg            | -55 to +175                                                     | °C                                                                                                                                                                                                                      |
| las             | 26                                                              | А                                                                                                                                                                                                                       |
| Eas             | 67                                                              | mJ                                                                                                                                                                                                                      |
|                 | VGSS<br>ID(DC)<br>ID(pulse)<br>PT1<br>PT2<br>Tch<br>Tstg<br>IAS | VGSS         ∓20           Ib(DC)         ∓36           Ib(pulse)         ∓108           PT1         56           PT2         1.2           Tch         175           Tstg         -55 to +175           IAS         26 |

**Notes 1.** PW  $\leq$  10  $\mu$ s, Duty Cycle  $\leq$  1%

#### <R>

**2.** Starting T<sub>ch</sub> = 25°C, V<sub>DD</sub> = -20 V, R<sub>G</sub> = 25  $\Omega$ , V<sub>GS</sub> =  $-20 \rightarrow 0$  V

## THERMAL RESISTANCE

| Channel to Case Thermal Resistance    | Rth(ch-C) | 2.68 | °C/W |
|---------------------------------------|-----------|------|------|
| Channel to Ambient Thermal Resistance | Rth(ch-A) | 125  | °C/W |

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.

Document No. D19074EJ2V0DS00 (2nd edition) Date Published March 2008 NS Printed in Japan

The mark <R> shows major revised points.

The revised points can be easily searched by copying an "<R>" in the PDF file and specifying it in the "Find what:" field.



© NEC Electronics Corporation 2007

(TO-252)

| CHARACTERISTICS                          | SYMBOL              | TEST CONDITIONS                                  | MIN. | TYP. | MAX.        | UNIT |
|------------------------------------------|---------------------|--------------------------------------------------|------|------|-------------|------|
| Zero Gate Voltage Drain Current          | Idss                | V <sub>DS</sub> = -40 V, V <sub>GS</sub> = 0 V   |      |      | -10         | μA   |
| Gate Leakage Current                     | lgss                | V <sub>GS</sub> = ∓20 V, V <sub>DS</sub> = 0 V   |      |      | <b>∓100</b> | nA   |
| Gate to Source Threshold Voltage         | V <sub>GS(th)</sub> | Vds = Vgs, Id = -250 <i>µ</i> A                  | -1.0 | -1.6 | -2.5        | V    |
| Forward Transfer Admittance Note         | y <sub>fs</sub>     | V <sub>DS</sub> = -10 V, I <sub>D</sub> = -18 A  | 12   | 23   |             | S    |
| Drain to Source On-state Resistance Note | RDS(on)1            | Vgs = -10 V, Id = -18 A                          |      | 12.5 | 17.0        | mΩ   |
|                                          | RDS(on)2            | V <sub>GS</sub> = -4.5 V, I <sub>D</sub> = -18 A |      | 15.4 | 23.5        | mΩ   |
| Input Capacitance                        | Ciss                | V <sub>DS</sub> = -10 V,                         |      | 2800 |             | pF   |
| Output Capacitance                       | Coss                | V <sub>GS</sub> = 0 V,                           |      | 450  |             | pF   |
| Reverse Transfer Capacitance             | Crss                | f = 1 MHz                                        |      | 280  |             | pF   |
| Turn-on Delay Time                       | td(on)              | V <sub>DD</sub> = -20 V, I <sub>D</sub> = -18 A, |      | 8    |             | ns   |
| Rise Time                                | tr                  | V <sub>GS</sub> = -10 V,                         |      | 10   |             | ns   |
| Turn-off Delay Time                      | td(off)             | Rg = 0 Ω                                         |      | 250  |             | ns   |
| Fall Time                                | tr                  |                                                  |      | 140  |             | ns   |
| Total Gate Charge                        | QG                  | $V_{DD} = -32 V,$                                |      | 55   |             | nC   |
| Gate to Source Charge                    | Q <sub>GS</sub>     | V <sub>GS</sub> = -10 V,                         |      | 7    |             | nC   |
| Gate to Drain Charge                     | QGD                 | I⊳ = –36 A                                       |      | 15   |             | nC   |
| Body Diode Forward Voltage Note          | V <sub>F(S-D)</sub> | I⊧ = –36 A, V₀s = 0 V                            |      | 0.95 | 1.5         | V    |
| Reverse Recovery Time                    | trr                 | I⊧ = –36 A, V₀s = 0 V,                           |      | 44   |             | ns   |
| Reverse Recovery Charge                  | Qrr                 | di/dt = −100 A/ <i>µ</i> s                       |      | 51   |             | nC   |

## ELECTRICAL CHARACTERISTICS (TA = 25°C)

**Note** Pulsed test PW  $\leq$  350  $\mu$ s, Duty Cycle  $\leq$  2%

## TEST CIRCUIT 1 AVALANCHE CAPABILITY

## TEST CIRCUIT 2 SWITCHING TIME



#### TEST CIRCUIT 3 GATE CHARGE







Data Sheet D19074EJ2V0DS

## TYPICAL CHARACTERISTICS (TA = 25°C)













Data Sheet D19074EJ2V0DS













FORWARD TRANSFER CHARACTERISTICS

FORWARD TRANSFER ADMITTANCE vs. DRAIN CURRENT





DRAIN TO SOURCE ON-STATE RESISTANCE vs. GATE TO SOURCE VOLTAGE

4

Data Sheet D19074EJ2V0DS

 $R_{DS(on)}$  - Drain to Source On-state Resistance - m $\Omega$ 



10

1

-0.1

-1

ID - Drain Current - A

VDD = -20 V

V<sub>GS</sub> = -10 V

 $R_G = 0 \Omega$ 



tr

td(on

-10

CAPACITANCE vs. DRAIN TO SOURCE VOLTAGE



DYNAMIC INPUT/OUTPUT CHARACTERISTICS





-100

Data Sheet D19074EJ2V0DS

-100

-10

#### PACKAGE DRAWING (Unit: mm)



## EQUIVALENT CIRCUIT



**Remark** Strong electric field, when exposed to this device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred.

- The information in this document is current as of March, 2008. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets or data books, etc., for the most up-to-date specifications of NEC Electronics products. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may appear in this document.
- NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual
  property rights of third parties by or arising from the use of NEC Electronics products listed in this document
  or any other liability arising from the use of such products. No license, express, implied or otherwise, is
  granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of a customer's equipment shall be done under the full responsibility of the customer. NEC Electronics assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information.
- While NEC Electronics endeavors to enhance the quality, reliability and safety of NEC Electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC Electronics products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features.
- NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and "Specific".

The "Specific" quality grade applies only to NEC Electronics products developed based on a customerdesignated "quality assurance program" for a specific application. The recommended applications of an NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application.

- "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots.
- "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support).
- "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact an NEC Electronics sales representative in advance to determine NEC Electronics' willingness to support a given application.

(Note)

- (1) "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above).

M8E 02.11-1