# **EPSON**

# S1F75510

# Charge-pump DC/DC Converter & Voltage Regulator

#### ■ DESCRIPTION

The S1F75510 is a power IC designed for use with medium or small capacity TFT-LCD panel modules.

A single chip of this IC is capable of generating three different levels of positive and negative output voltages simultaneously, which are necessary to drive the LCD, by use of a single input power of +2.7 through +3.6V. Since the S1F75510 does not require external transistors nor diodes as its voltage conversion circuit, its built-in CMOS transistors constituting a complete charge pump type DC/DC converter, it is most suitable for the purpose of reducing the current consumption levels of the LCD modules.

Moreover, the charge pump type DC/DC converter of the S1F75510 can be operated upon the frequencies, which are to be switched over by the mode changing signals, using either of the built-in clock signals or external clock signals optimal to respective cases.

This function can drastically suppress the current consumption of this IC while under light load state, thus exhibiting very high power conversion efficiencies.

#### **■ FEATURES**

- Supply voltage -----2.7V to 3.6V single power input
- Self consumption current (normal mode/blank mode) ......200μA / 17μA (TBD)
   Normal mode: Boosting by use of the internal clock

Blank mode: Selectable between boosting by use of the internal clock or by use of the external clock.

- Conversion efficiency of the charge pump part simple substance ......95% or more respectively
- Whole conversion efficiency
  - 2.7V at the time of an input 91%
  - 3.0V at the time of an input 82%
- Built-in voltage conversion circuits constituted by charge pump type DC/DC converter,
  - x2 boosting circuit in the positive direction
  - x3 boosting circuit in the positive direction
  - x3 boosting circuit in the negative direction
- Built-in voltage stabilizing circuit
- Capable of outputting the positive supply voltage Vout2 for the source driver
  - x2 boosting circuit in the positive direction + voltage stabilizing circuit

Output voltage: +5.0V

Output current: 14mA \*Refer to "Mode changeover circuit"

- Capable of outputting the positive supply voltage Vout3 for the gate driver
  - x3 boosting circuit in the positive direction

Output voltage: +15V

Output impedance: RVOUT3 =  $0.7k\Omega$ VOUT3 = (VOUT2  $\times$  3) - (RVOUT3  $\times$  IOUT3)

- Capable of outputting the negative supply voltage Vout4 for the gate driver
  - x3 boosting circuit in the negative direction

Output voltage: -10V

Output impedance: RVout4 =  $1k\Omega$ 

 $VOUT4 = (VOUT2 \times -2) - (RVOUT4 \times IOUT4)$ 

- Built-in electric charge discharging circuit
- Built-in shut down function
- Shipping state ··········SSOP3–24pin
- This IC is not of the radiation resistant design nor of the light resistance design.

#### **■ BLOCK DIAGRAM**



Fig. 1 Block diagram

#### **■ DESCRIPTIONS FOR THE BLOCK DIAGRAM**

#### (1) CR oscillation circuit

The oscillation circuit is constituted by connecting a resistor between the OSC1 pin and the OSC2 pin. The clock signals being generated by this oscillation circuit will become effective as boosting clock signals while the mode changeover signal MODE is on the VDD level (normal mode) or while the mode changeover signal MODE is on the Vss level and, at the same time, when the internal/external clock selection signal OSCSEL is on the VDD level (blank mode · internal clock). When the MODE is set to the Vss level and, at the same time, when the OSCSEL is set to the Vss level (blank mode · external clock), the oscillation will be interrupted.

#### (2) Mode changeover circuit

The operation modes of the boosting circuit and voltage stabilizing circuit are being switched over by the mode changeover signal MODE. Also, it selects the clock signals to feed to the timing signal forming circuit from either of the external clock signals or internal clock signals.

#### (3) Timing signal forming circuit

This circuit generates the charge pump boosting clock signals. This circuit outputs timing signals of the clock type (internal clock or external clock) having been selected by the mode changeover circuit to drive respective boosting circuits. When the shut down signal POFFX is set to the Vss level, the timing signal stops to interrupt the boosting operation.

#### (4) x2 boosting circuit in the positive direction

This circuit makes x2 boosting in the positive direction by charge pump boosting upon the inputted supply voltage VDD – Vss using the Vss potential as the reference voltage. The x2 boosted output will enter into the voltage stabilizing circuit.

#### (5) Voltage stabilizing circuit

This circuit generates the positive supply voltage Vout2 for the source driver. ON the basis of the built-in reference, this circuit stabilizes the output from the above "(4) x2 boosting circuit in the positive direction" by use of the series regulator.

#### (6) x3 boosting circuit in the positive direction

This circuit generates the positive supply voltage Vout3 for the gate driver. This circuit effects x3 boosting in the positive direction by charge pump boosting upon the voltage Vout2 – Vss using the Vss potential as the reference voltage.

#### (7) x3 boosting circuit in the negative direction

This circuit generates the negative supply voltage VouT4 for the gate driver. This circuit effects X3 boosting in the negative direction by charge pump boosting upon the voltage VouT2 – VSS using the VouT2 potential as the reference voltage.

#### (8) Electric charge discharging circuit

This circuit discharges the electric charge remaining in the Vout3 pin and Vout4 pin to the Vss level. This circuit will work when the POFFX pin is set to the Vss level.

#### **■ PIN ASSIGNMENT**

SSOP3-24pin S1F75510M0A0



| Pin No. | Pin name | Pin No. | Pin name |
|---------|----------|---------|----------|
| 1       | C3N      | 13      | MODE     |
| 2       | C3P      | 14      | CL       |
| 3       | C4P      | 15      | POFFX    |
| 4       | C4N      | 16      | OSC1     |
| 5       | Vout3    | 17      | OSC2     |
| 6       | VDD      | 18      | OSCSEL   |
| 7       | C1N      | 19      | VOUT2    |
| 8       | C1P      | 20      | Vout4    |
| 9       | Vout1    | 21      | C6P      |
| 10      | C2P      | 22      | C6N      |
| 11      | C2N      | 23 C5   |          |
| 12      | Vss      | 24      | C5P      |

#### **■ PIN DESCRIPTION**

(1) CR oscillation circuit · Mode changeover circuit · Timing signal forming circuit · Electric charge discharging circuit

| Pin name | I/O | Pin No. |                                                                   | Function         |                                                                                   |  |  |  |
|----------|-----|---------|-------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------|--|--|--|
| POFFX    | I   | 15      | This is the sh                                                    | nut down pin.    | Set it to the VDD level while the IC is in                                        |  |  |  |
|          |     |         | operation. W                                                      | hen this signa   | al is set to the VSS level, operations of all                                     |  |  |  |
|          |     |         | the circuits w                                                    | rill be interrup | ted bringing the IC into the shut down                                            |  |  |  |
|          |     |         | state. The ele                                                    | ectric charge of | discharging circuit discharges the electric                                       |  |  |  |
|          |     |         | charge remaining in the Vout3 pin and Vout4 pin to the Vss level. |                  |                                                                                   |  |  |  |
| OSC1     | I   | 16      | This is the Cl                                                    | R oscillation of | circuit gate input pin. This is the pin to                                        |  |  |  |
|          |     |         | connect the                                                       | oscillation res  | istor. Fix it to the Vss level in case the                                        |  |  |  |
|          |     |         |                                                                   |                  | ill not be used.                                                                  |  |  |  |
| OSC2     | 0   | 17      |                                                                   |                  | circuit drain input pin. Connect the osci-                                        |  |  |  |
|          |     |         |                                                                   |                  | is pin and the OSC1 pin.                                                          |  |  |  |
|          |     |         |                                                                   |                  | e of the built-in oscillation circuit.                                            |  |  |  |
| CL       | I   | 14      | 1                                                                 | •                | al clock signal input pin. Input the charge                                       |  |  |  |
|          |     |         |                                                                   | signals under    | the blank mode into this pin from the                                             |  |  |  |
|          |     |         | external.                                                         |                  |                                                                                   |  |  |  |
|          |     |         |                                                                   |                  | ase the external clock will not be used.                                          |  |  |  |
| MODE     |     | 13      | This is the m                                                     | -                | •                                                                                 |  |  |  |
| OSCSEL   | l   | 18      |                                                                   |                  | n between the internal clock and exter-                                           |  |  |  |
|          |     |         | nal clock sigr                                                    |                  |                                                                                   |  |  |  |
|          |     |         | MODE                                                              | OSCSEL           | Function                                                                          |  |  |  |
|          |     |         | HIGH(VDD)                                                         | HIGH(VDD)        | Normal mode                                                                       |  |  |  |
|          |     |         |                                                                   | LOW(Vss)         | The boosting clock signals are being                                              |  |  |  |
|          |     |         |                                                                   | 1                | generated through the internal oscillation.                                       |  |  |  |
|          |     |         |                                                                   | 1<br>1           |                                                                                   |  |  |  |
|          |     |         |                                                                   | 1<br>1           | The built-in oscillation circuit will operate and the voltage stabilizing circuit |  |  |  |
|          |     |         |                                                                   | 1                | will operate.                                                                     |  |  |  |
|          |     |         | 10\\\(\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\                           | HIGH(VDD)        | Blank mode (internal oscillation)                                                 |  |  |  |
|          |     |         |                                                                   |                  | The boosting clock signals are being                                              |  |  |  |
|          |     |         |                                                                   | I<br>I           | generated through the internal                                                    |  |  |  |
|          |     |         |                                                                   | ]<br>[           | oscillation.                                                                      |  |  |  |
|          |     |         |                                                                   | 1<br>1           | The built-in oscillation circuit will                                             |  |  |  |
|          |     |         |                                                                   |                  | operate.                                                                          |  |  |  |
|          |     |         |                                                                   | LOW(Vss)         | Blank mode (external oscillation)                                                 |  |  |  |
|          |     |         |                                                                   | ,                | The boosting clock signals are being                                              |  |  |  |
|          |     |         |                                                                   | 1                | generated by the external clock.                                                  |  |  |  |
|          |     |         |                                                                   | !<br>            | The built-in oscillation circuit will be                                          |  |  |  |
|          |     |         |                                                                   | 1                | interrupted.                                                                      |  |  |  |
|          |     |         |                                                                   | <u> </u>         | ,                                                                                 |  |  |  |

#### (2) X2 boosting circuit in the positive direction

| Pin name | I/O | Pin No. | Function                                                          |
|----------|-----|---------|-------------------------------------------------------------------|
| VOUT1    | 0   | 9       | This is the output pin of the x2 boosting circuit in the positive |
|          |     |         | direction.                                                        |
| C1P      | (O) | 8       | This is the pin to connect the positive side of the Vout1 output  |
|          |     |         | voltage generating flying capacitor C1.                           |
| C1N      | (O) | 7       | This is the pin to connect the negative side of the Vout1 output  |
|          |     |         | voltage generating flying capacitor C1.                           |
| C2P      | (O) | 10      | This is the pin to connect the positive side of the Vout1 output  |
|          |     |         | voltage generating flying capacitor C2.                           |
| C2N      | (O) | 11      | This is the pin to connect the negative side of the Vout1 output  |
|          |     |         | voltage generating flying capacitor C2.                           |

#### (3) Voltage stabilizing circuit

| Pin name | I/O | Pin No. | Function                                                             |
|----------|-----|---------|----------------------------------------------------------------------|
| Vout1    | I   | 9       | This is the input power pin (+) for the voltage stabilizing circuit. |
|          |     |         | This pin is being connected to the output pin of the x2 boosting     |
|          |     |         | circuit in the positive direction internally, inside this IC.        |
| VOUT2    | 0   | 19      | This is the output pin of the voltage stabilizing circuit.           |

#### (4) x3 boosting circuit in the positive direction

| Pin name | I/O | Pin No. | Function                                                          |
|----------|-----|---------|-------------------------------------------------------------------|
| VOUT3    | 0   | 5       | This is the output pin of the x3 boosting circuit in the positive |
|          |     |         | direction.                                                        |
| C3P      | (O) | 2       | This is the pin to connect the positive side of the Vout3 output  |
|          |     |         | voltage generating flying capacitor C3.                           |
| C3N      | (O) | 1       | This is the pin to connect the negative side of the Vouts output  |
|          |     |         | voltage generating flying capacitor C3.                           |
| C4P      | (O) | 3       | This is the pin to connect the positive side of the Vout3 output  |
|          |     |         | voltage generating flying capacitor C4.                           |
| C4N      | (O) | 4       | This is the pin to connect the negative side of the Vouts output  |
|          |     |         | voltage generating flying capacitor C4.                           |

## (5) x3 boosting circuit in the negative direction

| Pin name | I/O | Pin No. | Function                                                          |
|----------|-----|---------|-------------------------------------------------------------------|
| VOUT4    | 0   | 20      | This is the output pin of the x3 boosting circuit in the negative |
|          |     |         | direction.                                                        |
| C5P      | (O) | 24      | This is the pin to connect the positive side of the Vout4 output  |
|          |     |         | voltage generating flying capacitor C5.                           |
| C5N      | (O) | 23      | This is the pin to connect the negative side of the Vout4 output  |
|          |     |         | voltage generating flying capacitor C5.                           |
| C6P      | (O) | 21      | This is the pin to connect the positive side of the Vout4 output  |
|          |     |         | voltage generating flying capacitor C6.                           |
| C6N      | (O) | 22      | This is the pin to connect the negative side of the Vout4 output  |
|          |     |         | voltage generating flying capacitor C6.                           |

## (6) Power pins

| Pin name | I/O | Pin No. | Function                         |
|----------|-----|---------|----------------------------------|
| VDD      | I   | 6       | This is the input power pin (+). |
| Vss      | Į.  | 12      | This is the input power pin (–). |

#### **■ FUNCTIONAL DESCRIPTION**

#### Operational description

The S1F75510 is a power supply IC for TFT-LCD panel modules. With this IC chip alone, 3 positive and 3 negative levels of output voltages required for driving the LCD can be generated simultaneously by a single power input.

The voltage converter circuit for the S1F75510 does not require an external transistor or diode since it is equipped with a charge pump type DC/DC converter configured with a built-in CMOS transistor, enabling low power consumption of the LCD module.

Generating voltage levels are:

- · Positive boosting supply voltage necessary for the voltage stabilizing circuit (Vout1)
- · Positive stabilized supply voltage necessary for the source driver (Vout2)
- · Positive and negative boosting supply voltages necessary for the gate driver (Vouta and Vouta)

The Vout1 supply voltage is being generated by the charge pump type DC/DC converter (x2 boosting circuit in the positive direction). It makes x2 boosting in the positive direction of the potential difference occurring between the VDD – VSS using the VSS potential as the reference voltage.

The Vout2 supply voltages is being generated by the series regulator stabilizing the potential difference occurring between the Vout1 – Vss using the Vss potential as the reference voltage.

The Vouts supply voltage is being generated by the charge pump type DC/DC converter (x3 boosting circuit in the positive direction). It makes x3 boosting in the positive direction of the potential difference occurring between the Vout2 – Vss using the Vss potential as the reference voltage.

The Vout4 supply voltage is being generated by the charge pump type DC/DC converter (x3 boosting circuit in the negative direction). It makes x3 boosting in the negative direction of the potential difference occurring between the Vout2 – Vss using the Vout2 potential as the reference voltage.

Indicated below is the system configuration diagram for the power circuit.



Fig. 2 System configuration diagram



Indicated below is the potential correlation diagram inside the system as is shown in Fig. 2.

Fig. 3 Potential correlation diagram inside the system

#### ● CR oscillation circuit

The S1F75510 incorporates a CR oscillation circuit as the oscillation circuit for the boosting clock signals. This circuit is to be used connecting the external oscillation resistor ROSC between the OSC1 pin and the OSC2 pin. The CR oscillation circuit will stop operation under the blank mode and when using the external clock (MODE = Vss level and OSCSEL = Vss level) or under the shut down state (POFFX = Vss level). Also, the oscillation will be interrupted by setting the OSC1 pin to the Vss level and, at the same time, setting the OSC2 pin into open state.

In this document, the electrical characteristics are referred to as the external oscillation resistance value, ROSC=1M $\Omega$ .

#### Mode changeover circuit

By external settings of the mode changeover signal MODE and the internal/external clock selection signal OSCSEL, the charge pump boosting can be driven under optimum frequencies. Since the current consumption of the IC can be suppressed drastically under the blank mode, it is possible to achieve high power conversion efficiency even under light load operations.

The closer to 50% the external clock duty in the blank mode gets, the more optimum it becomes.

| MODE pin           | OSCSEL<br>pin     | Mode name                               | Max. output current | Built-in CR oscillation circuit |
|--------------------|-------------------|-----------------------------------------|---------------------|---------------------------------|
| 1,110,17           |                   |                                         | VOUT2: 14mA *1      |                                 |
| HIGH(VDD)          | HIGH(VDD)         | Normal mode                             | Vout3: 0.7kΩ        | In operation                    |
| LOVV               | LOVV(VSS)         |                                         | Vout4: 1kΩ          |                                 |
|                    | HIGH(VDD)         | 5                                       | Vout2: 300μA *2     |                                 |
|                    |                   | Blank mode (internal oscillation)       | Vout3: 4.0kΩ        | In operation                    |
| 1 ()\(\(\)\(\)\(\) | I<br>I            |                                         | Vout4: 4.0kΩ        |                                 |
| LOW(Vss)           | <u> </u><br> <br> | Blank mode                              | Vout2: 300μA *2     |                                 |
|                    | LOW(Vss)          | (external oscillation)<br>duty=50% when | Vout3: 4.0kΩ        | In standstill                   |
|                    |                   | CL = 1.25kHz                            | VOUT4: 4.0kΩ        |                                 |

<sup>\*1</sup> When IOUT3 =  $300\mu$ A, IOUT3 =  $300\mu$ A:

IOUT2 (Max.) < 16.0mA - (3 X IOUT3 + 3 X IOUT4) must be satisfied.

IOUT2 (Max.) <  $0.50mA - (3 \times IOUT3 + 3 \times IOUT4)$  must be satisfied.

#### Timing signal forming circuit

This circuit generates the clock signals necessary for charge pump boosting using the internal oscillation or using external clock signals.

Two different types of capacitors are being used as the charge pump capacitors, one being the flying capacitor which shifts between the charging state and the discharging state and the other being the smoothing capacitor which preserves the electric charge. The operating frequency of the flying capacitor should equal to the frequency of the charge pump clock being generated by this timing signal forming circuit.

Under the shut down state (POFFX = Vss level), the charge pump clock stops operation and all the boosting operations of this IC will be interrupted. The operating frequencies of the flying capacitor are as follows.

| OSCSEL    |           |                              | Operating frequencies of the flying capacitor |                                       |                |  |  |
|-----------|-----------|------------------------------|-----------------------------------------------|---------------------------------------|----------------|--|--|
| MODE pin  | pin       | Mode name                    | ×2 boosting in the positive direction         | ×3 boosting in the positive direction | ×3 boosting in |  |  |
| HIGH(VDD) | HIGH(VDD) | Normal mode                  | 10kHz                                         | 10kHz                                 | 10kHz          |  |  |
|           | HIGH(VDD) | Blank mode                   | 625kHz                                        | 625kHz                                | 625kHz         |  |  |
| LOW(Vss)  | LOW(Vss)  | Blank mode<br>CL = fosc (Hz) | 1/2 x fosc Hz                                 | 1/2 X fosc Hz                         | 1/2 X fosc Hz  |  |  |

<sup>\*2</sup> When IOUT3 =  $30\mu$ A, IOUT3 =  $30\mu$ A:

#### X2 boosting circuit in the positive direction

The x2 boosting circuit in the positive direction generates the voltages necessary to input into the voltage stabilizing circuit. It makes x2 boosting in the positive direction of the potential difference occurring between the VDD – VSS using the VSS potential as the reference voltage to output through the VOUT1 pin.

Under the blank mode, since the boosting operation is being carried out with the flying capacitor C2 stopping its operation, the current consumption can be suppressed accordingly.

The theoretical equation (output voltage value under the idealistic non-load state) for the Vout1 becomes as follows:

$$Vout1 = (VDD - Vss) \times 2$$

Actually, when a load is connected to the Vout1, the output voltage will drop to the value represented by the equation indicated below.

Vout1 = (VDD - VSS) x 2 - RVout1 x IVout1

RVout1: Output impedance of the x2 boosting circuit in the positive direction

IVOUT1: Load current

#### Voltage stabilizing circuit

The voltage stabilizing circuit stabilizes the voltage being output through the Vout1 pin by the series regulator to output the positive supply voltage for the source driver through the Vout2 pin.

The output voltage setting for the Vout pin should be Typ. +5.0V (TBD).

As for IOUT2, in order to obtain normal output voltage value through the VOUT2 pin, use the IC within the range of the max. load current (Refer to "Mode changeover circuit").

The circuit configuration · connection diagram for the voltage stabilizing circuit is as follows:



Fig. 4 Configuration diagram of the voltage stabilizing circuit

## S1F75510

#### X3 boosting circuit in the positive direction

The X3 boosting circuit in the positive direction generates the Vout3 output voltage, means the positive supply voltage for the gate driver. It makes X3 boosting in the positive direction of the potential difference occurring between the Vout2 – Vss using the Vss potential as the reference voltage, by charge pump boosting, to output through the Vout3 pin.

The theoretical equation (output voltage value under the idealistic non-load state) for the Vout3 becomes as follows:

```
VOUT3 = (VOUT2 - VSS) \times 3
```

Actually, when a load is connected to the VOUT3, the output voltage will drop to the value represented by the equation indicated below.

```
Vout3 = (Vout2 - Vss) x 3 - (RVout3 x IVout3)
```

RVout3: Output impedance of the x3 boosting circuit in the positive direction

IVOUT3: Load current

It means that the Vout3 voltage will drop by the load.

To acquire desired output voltage, use the IC within the range of the specified load (Refer to "Mode changeover circuit").

#### X3 boosting circuit in the negative direction

The X3 boosting circuit in the negative direction generates the VOUT3 output voltage, means the negative supply voltage for the gate driver. It makes X3 boosting in the negative direction of the potential difference occurring between the VOUT2 – VSS using the VOUT2 potential as the reference voltage, by charge pump boosting, to output through the VOUT4 pin.

The theoretical equation (output voltage value under the idealistic non-load state) for the Vout4 becomes as follows:

```
VOUT4 = (VOUT2 - VSS) \times (-2) (The voltage value using the VSS potential as the reference voltage)
```

Actually, when a load is connected to the Vout4, the output voltage will drop to the value represented by the equation indicated below.

```
VOUT4 = (VOUT2 - VSS) \times (-2) - (RVOUT4 \times IVOUT4)
```

RVout4: Output impedance of the x3 boosting circuit in the negative direction

IVOUT4: Load current

It means that the VouT4 voltage will drop by the load.

To acquire desired output voltage, use the IC within the range of the specified load (Refer to "Mode changeover circuit").

#### Start-up sequence

The ON sequence when the S1F75510 starts up is described as follows.



- 1) The S1F75510 is energized.
- ② The operation start signal is input and the internal booster (Vout1) starts up.
- ③ The positive power supply for source driver (stabilized output) VOUT2 starts up.
- 4) The negative power supply for gate driver Vout4 starts up.
- (5) The positive power supply for gate driver VOUT3 starts up.

#### Discharge circuit

The S1F75510 is equipped with a built-in circuit that discharges the positive power supply for source driver (stabilized output) VOUT2, positive power supply for gate driver VOUT3 and negative power supply for gate driver VOUT4 to the Vss level. This discharge circuit starts discharging VOUT2, VOUT3 and VOUT4 when the POFFX terminal is turned to the Vss level.

#### ■ ABSOLUTE MAXIMUM RATINGS

| Item                           | Cymphal | Rat    | ing       | 11 !4 | Applicable         | Damada    |
|--------------------------------|---------|--------|-----------|-------|--------------------|-----------|
| item                           | Symbol  | Min.   | Max.      | Unit  | pin                | Remarks   |
| Input supply voltage           | VDD     | - 0.3  | 4.0       | V     | VDD                | _         |
| Output voltage 1               | Vout1   | - 0.3  | 7.5       | V     | Vout1              | _         |
| Output voltage 2               | VOUT2   | - 0.3  | 7.5       | V     | VOUT2              | _         |
| Output voltage 3               | VOUT3   | - 0.3  | 22.5      | V     | VOUT3              | _         |
| Output voltage 4               | Vout4   | - 15.0 | 0.3       | V     | VOUT4              | _         |
| Input pin voltage 1            | VIN     | - 0.3  | VDD + 0.3 | V     | <note 1=""></note> | _         |
| Input current                  | IVDD    | _      | 50        | mA    | VDD                |           |
| Output current 1               | IVOUT1  | _      | 20        | mA    | Vout1              | _         |
| Output current 2               | IVOUT2  | _      | 20        | mA    | VOUT2              | _         |
| Output current 3               | IVOUT3  | _      | 5         | mA    | VOUT3              | _         |
| Output current 4               | IVOUT4  | _      | 5         | mA    | VOUT4              | _         |
| Allowable dissipation          | Pd1     | _      | 520       | mW    | _                  | Ta ≤ 25°C |
| Operating temperature          | Topr    | - 30   | 85        | °C    | _                  | _         |
| Storage temperature            | Tstg    | - 55   | 150       | °C    | _                  | _         |
| Soldering temperature and time | Tsol    | _      | 260-10    | °C-s  | _                  | At leads  |

<sup>&</sup>lt;Note 1> The applicable pins are POFFX, OSC1, CL, MODE and OSCSEL.

<sup>&</sup>lt;Note 2> Do not apply external voltage to the output pins and the pin connecting to the capacitor.

<sup>&</sup>lt;Note 3> Use of the IC under any conditions exceeding the above absolute maximum ratings may cause malfunctioning or permanent breakdown. Or, even if the IC may operate normally temporarily, the reliability may greatly drop.

#### **■ ELECTRICAL CHARACTERISTICS**

#### DC characteristics

In case particular designations are not made (Note 1): Ta = 25°C

| Itam                          | Sumbal Canditions |                          |        | Rating | 1124   | Barranta |         |
|-------------------------------|-------------------|--------------------------|--------|--------|--------|----------|---------|
| Item                          | Symbol            | Conditions               | Min.   | Тур.   | Max.   | Unit     | Remarks |
| Input supply voltage          | VDD               | Applicable pin: VDD      | 2.7    | 3.0    | 3.6    | V        | _       |
| High level input voltage      | ViH               | _                        | 0.8VDD | _      | VDD    | V        | 2       |
| Low level input voltage       | VIL               | _                        | 0      | _      | 0.2VDD | V        | 2       |
| Input leak current 1          | ILIN1             | $Vss \le Vi \le Vdd$ ,   | - 0.5  | _      | 0.5    | μΑ       | 2       |
|                               |                   | VDD = 2.7  to  3.6V      |        |        |        |          |         |
| Current consumption 1         | IOP1              | VDD = 3.0V, no load      | _      | 200    | 280    | μΑ       | _       |
|                               |                   | Under the normal mode    |        |        |        |          |         |
| Current consumption 2         | IOP2              | VDD = 3.0V, no load      | _      | 17     | 30     | μΑ       | _       |
|                               |                   | Under the blank mode     |        |        |        |          |         |
|                               |                   | CL = 1.25kHz, duty = 50% |        |        |        |          |         |
| Power conversion efficiency 1 | Peff1             | Under the normal mode    |        |        |        | %        | 3       |
| (Overall efficiency including |                   | VDD = 2.7V               | _      | 91     | _      |          |         |
| the stabilized outputs)       |                   | VDD = 3.0V               | _      | 82     | _      |          |         |
| Power conversion efficiency 2 | Peff2             | Blank mode exterior      |        |        |        | %        | 4       |
| (Overall efficiency including |                   | CL = 1.25kHz, duty = 50% | _      | 89     | _      |          |         |
| the stabilized outputs)       |                   | VDD = 2.7V               | _      | 80     | _      |          |         |
|                               |                   | VDD = 3.0V               |        |        |        |          |         |
| Resting current               | IQ                | VDD = 3.6V               | _      | _      | 1.0    | μΑ       | -       |
|                               |                   | POFFX = LOW              |        |        |        |          |         |

<Note 1> Conditions on the operation mode, external parts constant, pins, etc. in case particular designations are not made are as follows.

Connection and parts constant : Standard connection 1, 10.1

MODE pin : MODE = HIGH (Normal mode)

CL pin : CL = LOW (Fixed voltage)

<Note 2> The applicable pins are POFFX, OSCI, CL, MODE, OSCSEL

<Note 3> Load conditions: IVOUT2 = 10mA, IVOUT3 = 100μA, IVOUT4 = 100μA

Conversion efficiency = [(VOUT2 X IVOUT2) + (VOUT3 X IVOUT3) + (VOUT4 X IVOUT4)] / (VDD\* X IVDD\*) X 100

<Note 4> Load conditions: IVOUT2 = 200μA, IVOUT3 = 10μA, IVOUT4 = 10μA

 $Conversion \ efficiency = \left[ (VOUT2 \times IVOUT2) + (VOUT3 \times IVOUT3) + (VOUT4 \times IVOUT4) \right] / (VDD* \times IVDD*) \times 100$ 

#### ● Characteristics of ×2 boosting in the positive direction + stabilized output

In case particular designations are not made: Ta = 25°C

| Itam                      | Councile of | Conditions      |      | 11!4 | Remarks |      |             |
|---------------------------|-------------|-----------------|------|------|---------|------|-------------|
| Item                      | Symbol      | Conditions      | Min. | Тур. | Max.    | Unit | I/CIIIdI NO |
| Vout output impedance     | RVout1-1    | Applicable pin: | _    | 20   | 25      | Ω    | 5           |
| (Normal mode)             |             | Vout1           |      |      |         |      |             |
| Vout output impedance     | RVout1-2    | Applicable pin: | _    | 400  | 600     | Ω    | 6           |
| (Blank mode)              |             | VOUT1           |      |      |         |      |             |
| VOUT2                     | VOUT2       | Applicable pin: | 4.90 | 5.00 | 5.10    | V    | 7           |
| Stabilized output voltage |             | VOUT2           |      |      |         |      |             |
| VOUT2 Stabilized output   | RVout2      | Applicable pin: | _    | 5    | 10      | Ω    | 8           |
| saturated resistance      |             | VOUT2           |      |      |         |      |             |

<sup>&</sup>lt;Note 5> VDD = 2.7V to 3.6V, Load condition: IVOUT1 = 10mA

# ● Characteristics of X3 boosting in the positive direction and X3 boosting in he negativet direction

In case particular designations are not made: Ta = 25°C

| Itam                   | Symbol   | Conditions      | Rating                   |      |      | Unit | Remarks |
|------------------------|----------|-----------------|--------------------------|------|------|------|---------|
| Item                   |          |                 | Min.                     | Тур. | Max. | Unit | Remarks |
| Vouts output impedance | RVout3-1 | Applicable pin: | _                        | 0.7  | 1.0  | Ω    | 9       |
| (Normal mode)          |          | VOUT3           |                          |      |      |      |         |
| Vouts output impedance | RVout3-2 | Applicable pin: | pplicable pin: — 4.0 5.0 |      | 5.0  | Ω    | 10      |
| (Blank mode)           |          | VOUT3           |                          |      |      |      |         |
| Voute output impedance | RVout4-1 | Applicable pin: | <del>-</del> 1.0         |      | 1.3  | Ω    | 11      |
| (Normal mode)          |          | VOUT4           |                          |      |      |      |         |
| Vout output impedance  | RVout4-2 | Applicable pin: | <del>-</del> 4.0 5.0     |      | 5.0  | Ω    | 12      |
| (Blank mode)           |          | VOUT4           |                          |      |      |      |         |

<sup>&</sup>lt;Note 9> VDD = 2.7V to 3.6V, Load condition: IVOUT3 =  $100\mu A$ 

 VDD = 2.7V to 3.6V, Load condition: IVOUT4 = 
$$10\mu A$$

<sup>&</sup>lt;Note 6> VDD = 2.7V to 3.6V, Load condition: IVOUT1 = 200mA

<sup>&</sup>lt;Note 7> VDD = 2.7V to 3.6V, Load condition: IVOUT2 = 1mA

 $Ta = -10 \text{ to } +70^{\circ}C$ 

<sup>&</sup>lt;Note 8> VDD = 2.7V to 3.6V, Load condition: IVOUT2 = 10mA

<sup>&</sup>lt;Note 10> VDD = 2.7V to 3.6V, Load condition: IVOUT3 =  $10\mu$ A

<sup>&</sup>lt;Note 11> VDD = 2.7V to 3.6V, Load condition: IVOUT4 =  $100\mu A$ 

#### ● AC characteristics

Measurement conditions for the AC characteristics

· Input signal level VIH = 0.8VDD (V)

VIL = 0.2VDD(V)

· Input signal rise time Tr = Max. 100ns

· Input signal fall time Tf = Max. 100ns

VDD = 2.7 to 3.6 V, VSS = 0 V

 $Ta = -30 \text{ to } +85^{\circ}C$ 

#### CL inputting timing



| lto-m-                 | Cumbal | Rating |      |      | Unit | Applicable | Damarka |  |
|------------------------|--------|--------|------|------|------|------------|---------|--|
| Item                   | Symbol | Min.   | Тур. | Max. | Unit | pin        | Remarks |  |
| CL cycle               | tcck   | 10     | _    | 1000 | μs   |            |         |  |
| CL High pulse duration | twnck  | 2      | _    | _    | ns   | CL         | _       |  |
| CL Low pulse duration  | twick  | 2      | _    | _    | ns   |            |         |  |

## ■ REFERENCE EXTERNAL CONNECTION (AN EXAMPLE)

● Standard connection (+5V, +15V, -10V Output)



# ● Extended connection (+5V, +15V, −15V Output)



\*Note: The boosting magnification of 3 times or more can be realizable by adding a diode and one capacitor at a time to the example of standard connection.

Since output impedance becomes larger under the influence of VF of a diode, the diode of low VF is recommended.

## Recommended capacitance value of external capacitor and theoretical value of voltage biased to both pins

| Circuit name        | Kind of                | Capacitor | Recommended            | Theoretical value of voltage    |
|---------------------|------------------------|-----------|------------------------|---------------------------------|
|                     | capacitor              | name      | capacitance value [μF] | biased to capacitor's both pins |
| x2 boosting circuit | Flying capacitor       | C1        | 4.7                    | (VDD - VSS)                     |
| in the positive     | Flying capacitor       | C2        | 4.7                    | (VDD – VSS)                     |
| direction           | Accumulation capacitor | CVOUT1    | 4.7                    | (Vout1 – Vss)                   |
| Stabilizing circuit | Smoothing capacitor    | CVOUT2    | 4.7                    | (Vout2 – Vss)                   |
| x3 boosting circuit | Flying capacitor       | C3        | 1.0                    | (Vout2 – Vss)                   |
| in the positive     | Flying capacitor       | C4        | 1.0                    | (VOUT2 – VSS) X 2               |
| direction           | Accumulation capacitor | CVOUT3    | 1.0                    | (Vout3 – Vss)                   |
| x3 (x4) boosting    | Flying capacitor       | C5        | 1.0                    | (Vout2 – Vss)                   |
| circuit in the      | Flying capacitor       | C6        | 1.0                    | (VOUT2 – VSS) X 2               |
| negative direction  | Flying capacitor       | C7        | 1.0                    | (VOUT2 – VSS) X 3               |
|                     | Accumulation capacitor | CVOUT4    | 1.0                    | (Vout4 – Vss)                   |
|                     |                        | CVOUT4'   | 1.0                    | (VOUT4' – VSS)                  |

<Note> "ELECTRICAL CHARACTERISTICS" are available when capacitors' capacitance values are as shown above. Since the characteristics may vary with the maximum load current, the working environment, applicable parts, etc., however, evaluate the characteristics for each application and check the capacitance values.

#### **■ DIMENSIONAL OUTLINE DRAWING**



#### NOTICE:

No part of this material may be reproduced or duplicated in any form or by any means without the written permission of Seiko Epson. Seiko Epson reserves the right to make changes to this material without notice. Seiko Epson does not assume any liability of any kind arising out of any inaccuracies contained in this material or due to its application or use in any product or circuit and, further, there is no representation that this material is applicable to products requiring high level reliability, such as, medical products. Moreover, no license to any intellectual property rights is granted by implication or otherwise, and there is no representation or warranty that anything made in accordance with this material will be free from any patent or copyright infringement of a third party. This material or portions thereof may contain technology or the subject relating to strategic products under the control of the Foreign Exchange and Foreign Trade Law of Japan and may require an export license from the Ministry of International Trade and Industry or other approval from another government agency.

© Seiko Epson Corporation 2002, All rights reserved.

All other product names mentioned herein are trademarks and/or registered trademarks of their respective companies.

#### **SEIKO EPSON CORPORATION**

ELECTRONIC DEVICES MARKETING DIVISION

IC Marketing & Engineering Group

ED International Marketing Department Europe & U.S.A

421-8 Hino, Hino-shi, Tokyo 191-8501, JAPAN Phone: 042-587-5812 FAX: 042-587-5564

ED International Marketing Department Asia

421-8 Hino, Hino-shi, Tokyo 191-8501, JAPAN Phone: 042-587-5814 FAX: 042-587-5110

■ EPSON Electronic Devices Website http://www.epsondevice.com



First issue July, 2001 Printed August, 2002 in Japan (#)