## LMX2346/LMX2347 Communications LMX2346 2.0 GHz LMX2347 2.5 GHz <br> General Description <br> The LMX2346/7 are high performance frequency synthesizers with an integrated $32 / 33$ dual modulus prescaler. The LMX2346 is designed for RF operation up to 2.0 GHz . The LMX2347 is designed for RF operation up to 2.5 GHz . Using a proprietary digital phase locked loop technique, the LMX2346/7 generates very stable, low noise control signals for UHF and VHF voltage controlled oscillators. <br> Serial data is transferred into the LMX2346/7 via a three-line MICROWIRE interface (DATA, LE, CLOCK). Supply voltage range is from 2.7 V to 5.5 V . The charge pump provides 4 mA output current. <br> The LMX2346/7 are manufactured using National's $0.5 \mu$ ABiC $V$ silicon BiCMOS process and is available in 16 -pin TSSOP and 16-pin CSP packages.

PLLatinum ${ }^{\text {TM }}$ Frequency Synthesizer for RF Personal

Functional Block Diagram


## Features

- RF operation up to 2.5 GHz
- 2.7 V to 5.5 V operation
- Digital \& Analog Lock Detect
- 32/33 Dual modulus prescaler
- Excellent Phase Noise
- Internal balanced, low leakage charge pump
- Pin Compatible to LMX2323


## Applications

- Cellular DCS/PCS/3G infrastructure equipment
- Wireless Local Area Networks (WLANs)
- Other wireless communication systems


## Connection Diagrams




16-Pin TSSOP Package ${ }^{200}$
NS Package Number MTC16

16-Pin Chip Scale Package NS Package Number SLB16A

Pin Descriptions

| Pin Name | Pin Number |  | I/O | Description | I/O Circuit Configuration |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\begin{aligned} & \text { 16-Pin } \\ & \text { CSP } \end{aligned}$ | $\begin{aligned} & \text { 16-Pin } \\ & \text { TSSOP } \end{aligned}$ |  |  |  |
| $\mathrm{OSC}_{\text {IN }}$ | 15 | 1 | 1 | Reference oscillator input. A CMOS inverting gate input. The input has a $\mathrm{V}_{\mathrm{CC}} / 2$ input threshold and can be driven from an external CMOS or TTL logic gate. |  |
| $\mathrm{V}_{\mathrm{P}}$ | 1 | 3 | - | Charge Pump Power Supply. Must be $\geq$ $\mathrm{V}_{\mathrm{Cc}}$. |  |
| $\mathrm{V}_{\mathrm{cc}}$ | 2 | 4 | - | Main Power Supply. $\mathrm{V}_{\mathrm{Cc}}$ may range from 2.7 V to 5.5 V . Bypass capacitors should be placed as close as possible to this pin and be connected directly to the ground plane. |  |
| CP。 | 3 | 5 | 0 | Charge Pump output. For connection to a loop filter for driving the voltage control input of an external VCO. |  |
| GND | 4 | 6 | - | Ground. |  |

\begin{tabular}{|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{Pin Name} \& \multicolumn{2}{|l|}{Pin Number} \& \multirow[b]{2}{*}{I/O} \& \multirow[b]{2}{*}{Description} \& \multirow[b]{2}{*}{I/O Circuit Configuration} \\
\hline \& \[
\begin{gathered}
\text { 16-Pin } \\
\text { CSP }
\end{gathered}
\] \& \[
\begin{aligned}
\& \text { 16-Pin } \\
\& \text { TSSOP }
\end{aligned}
\] \& \& \& \\
\hline \begin{tabular}{c} 
FiNB \\
\\
\\
\hline
\end{tabular} \& 5 \& 7

8 \& | 1 |  |
| :--- | :--- |
|  |  |
|  |  |
|  |  | \& RF prescaler complementary input. For single ended operation, this pin should be AC grounded. The LMX2346/7 can be driven differentially when a bypass capacitor is omitted. \&  <br>

\hline $\mathrm{F}_{\text {IN }}$ \& 6 \& 8 \& 1 \& RF PLL prescaler input. Small signal input from the VCO. \&  <br>
\hline CLOCK \& 8 \& 9 \& 1 \& High impedance CMOS Clock input. Data is clocked in on the rising edge, into the 18-bit shift register. \&  <br>
\hline DATA \& 9 \& 10 \& I \& Binary serial data input. Data entered MSB first. LSB is control bit. High impedance CMOS input. \&  <br>
\hline LE \& 10 \& 11 \& I \& Latch Enable input. When Latch Enable transitions HIGH, data stored in the 18 -bit shift register is loaded into one of the 2 control registers, based on the address bit. High impendance CMOS input. \&  <br>
\hline CE \& 11 \& 12 \& 1 \& Chip Enable input. Provides logical power-down control of the device. Pull-up to $\mathrm{V}_{\mathrm{cc}}$ if unused. High impedance CMOS input. \&  <br>
\hline
\end{tabular}

| Pin Name | Pin Number |  | I/O | Description | I/O Circuit Configuration |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\begin{gathered} \text { 16-Pin } \\ \text { CSP } \end{gathered}$ | $\begin{aligned} & \text { 16-Pin } \\ & \text { TSSOP } \end{aligned}$ |  |  |  |
| LD | 13 | 14 | O | Locked Detect output. Multi-function CMOS output pin that provides multiplexed access to digital lock detect, open-drain analog lock detect, as well as the outputs of the $R$ and $N$ counters. |  |
| NC | $\begin{gathered} \hline 7,12,14, \\ 16 \end{gathered}$ | $\begin{array}{\|c\|} \hline 2,13,15, \\ 16 \end{array}$ |  | No Connect. |  |


| Absolute Maximum Ratings（Notes 1 ， <br> 2） |  |
| :---: | :---: |
| If Military／Aerospace specified devices are required， please contact the National Semiconductor Sales Office／ Distributors for availability and specifications． |  |
| Power Supply Voltage， $\left(\mathrm{V}_{\mathrm{cc}}\right)$ | -0.3 V to +6.5 V |
| Power Supply for Charge |  |
| Pump，（ $\mathrm{V}_{\mathrm{P}}$ ） | -0.3 V to +6.5 V |
| Voltage on any pin with |  |
| GND $=0 \mathrm{~V}$ ，except $\mathrm{V}_{\mathrm{P}} \quad\left(\mathrm{V}_{\mathrm{i}}\right)$ | -0.3 V to $\mathrm{V}_{\mathrm{Cc}}+0.3 \mathrm{~V}$ |
| Storage Temperature |  |
| Range，（ $\mathrm{T}_{\mathrm{s}}$ ） | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Lead Temp．（solder 4 sec．）， （ $T_{L}$ ）
$+260^{\circ} \mathrm{C}$

## Recommended Operating

 Conditions（Note 1）|  | Min | Max | Unit |
| :--- | :---: | :---: | :---: |
| Power Supply Voltage，$\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 2.7 | 5.5 | V |
| Power Supply for Charge Pump，$\left(\mathrm{V}_{\mathrm{P}}\right)$ | $\mathrm{V}_{\mathrm{CC}}$ | 6.0 | V |
| Operating Temperature，$\left(\mathrm{T}_{\mathrm{A}}\right)$ | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

The following conditions apply； $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{P}}=3.0 \mathrm{~V} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}$ ，unless specified differently．

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{cc}}$ |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{CC}}$ | Power Supply Current，LMX2346 |  |  | 3.5 | 4.5 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ |  |  | 7.0 | mA |
|  | Power Supply Current，LMX2347 |  |  | 4.5 | 5.5 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ |  |  | 8.0 | mA |
| $\mathrm{I}_{\text {cc }}$－pwdn | Power Down Current | $\begin{aligned} & \text { CLOCK, DATA, LE = GND } \\ & \text { CE = GND } \end{aligned}$ |  | 1 | 10 | $\mu \mathrm{A}$ |
| RF PRESCALER |  |  |  |  |  |  |
| $\mathrm{F}_{\text {IN }}$ | Operating Frequency，RF Prescaler，LMX2346 |  | 0.2 |  | 2.0 | GHz |
|  | Operating Frequency，RF Prescaler，LMX2347 |  | 0.2 |  | 2.5 | GHz |
| $\mathrm{PF}_{\text {IN }}$ | Input Sensitivity，RF Prescaler | $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 3.0 \mathrm{~V}$（Note 6） | －15 |  | ＋0 | dBm |
|  |  | $3.0 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$（Note 6） | －10 |  | ＋0 | dBm |
| PHASE DETECTOR |  |  |  |  |  |  |
| $\mathrm{F}_{\phi}$ | Phase Detector Frequency |  |  |  | 10 | MHz |
| REFERENCE OSCILLATOR |  |  |  |  |  |  |
| Fosc | Operating Frequency，Reference Oscillator Input | （Note 10） | 5 |  | 104 | MHz |
| $\mathrm{V}_{\text {Osc }}$ | Input Sensitivity，Reference Oscillator Input | （Note 7） | 0.4 |  | $\mathrm{V}_{\mathrm{CC}}-0.3$ | $\mathrm{V}_{\mathrm{PP}}$ |
| $\mathrm{I}_{\mathrm{IH}}$ | $\mathrm{OSC}_{\text {in }}$ High－Level Input Current | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IL }}$ | $\mathrm{OSC}_{\text {in }}$ Low－Level Input Current | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | －100 |  |  | $\mu \mathrm{A}$ |
| CHARGE PUMP |  |  |  |  |  |  |
| ICPo－source | Charge Pump Source Current | $\mathrm{VCPo}=\mathrm{Vp} / 2 \mathrm{~V}$ |  | －4．0 |  | mA |
| $\mathrm{ICPO}_{\text {sink }}$ | Charge Pump Sink Current | $\mathrm{VCPo}=\mathrm{Vp} / 2 \mathrm{~V}$ |  | 4.0 |  | mA |
| ICPo－tri | Charge Pump TRI－STATE Current | $0.5 \mathrm{~V} \leq \mathrm{VCPo} \leq \mathrm{V}_{\mathrm{P}}-0.5 \mathrm{~V}$ | －2．5 |  | 2.5 | nA |
| $\mathrm{ICPO}_{-\mathrm{sink}}$ <br> vs． $\mathrm{ICPO}_{\text {source }}$ | CP Sink vs．Source Mismatch | $\begin{aligned} & \hline \mathrm{VCPo}=\mathrm{Vp} / 2 \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \\ & \text { (Note 4) } \\ & \hline \end{aligned}$ |  | 3 | 10 | \％ |
| ICPo vs VCPo | CP Current vs．Voltage | $\begin{aligned} & 0.5 \mathrm{~V} \leq \mathrm{VCPo} \leq \mathrm{V}_{\mathrm{P}}-0.5 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ}(\text { Note } 4) \end{aligned}$ |  | 10 | 15 | \％ |
| ICPo vs T ${ }_{\text {A }}$ | CP Current vs．Temperature | VCPo＝Vp／2V（Note 4） |  | 10 |  | \％ |

Electrical Characteristics (Continued)
The following conditions apply; $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{P}}=3.0 \mathrm{~V} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}$, unless specified differently.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| LOGICAL INTERFACE (CE, CLOCK, LE, DATA, LD) | $0.8 \mathrm{~V}_{\mathrm{CC}}$ |  |  | V |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level Input Voltage |  |  |  | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level Input Voltage |  | -1.0 |  | 1.0 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level Input Current | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | -1.0 |  | 1.0 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Low-level Input Current | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | $\mathrm{~V}_{\mathrm{CC}}-0.4$ |  |  | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | High-level Output Voltage | $\mathrm{I}_{\mathrm{OH}}=-500 \mu \mathrm{~A}$ |  |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Low-level Output Voltage | $\mathrm{I}_{\mathrm{OL}}=500 \mu \mathrm{~A}$ |  |  |  |  |

MICROWIRE INTERFACE (CLOCK, LE, DATA)

| $\mathrm{t}_{\mathrm{CS}}$ | Data to Clock Set Up Time | (Note 5) | 50 |  |  | ns |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CH}}$ | Data to Clock Hold Time | (Note 5) | 10 |  |  | ns |
| $\mathrm{t}_{\mathrm{CWH}}$ | Clock Pulse Width High | (Note 5) | 50 |  |  | ns |
| $\mathrm{t}_{\mathrm{CWL}}$ | Clock Pulse Width Low | (Note 5) | 50 |  |  | ns |
| $\mathrm{t}_{\mathrm{ES}}$ | Clock to Latch Enable Set Up <br> Time | (Note 5) | 50 |  | ns |  |
| $\mathrm{t}_{\text {EW }}$ | Latch Enable Pulse Width | (Note 5) | 50 |  |  | ns |

PHASE NOISE

| L(f) | Single Side-Band Phase Noise | $\begin{aligned} & \hline \mathrm{F}_{\mathrm{IN}}=900 \mathrm{MHz} \\ & \mathrm{~F}_{\phi}=200 \mathrm{kHz} \\ & \mathrm{~F}_{\mathrm{OSC}}=10 \mathrm{MHz} \\ & \mathrm{~V}_{\mathrm{OSC}}=1.0 \mathrm{~V}_{\mathrm{PP}} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \quad \text { (Note 3) } \\ & \hline \end{aligned}$ | -91 | $\mathrm{dBc} / \mathrm{Hz}$ |
| :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \mathrm{F}_{\mathrm{IN}}=1750 \mathrm{MHz} \\ & \mathrm{~F}_{\phi}=200 \mathrm{kHz} \\ & \mathrm{~F}_{\mathrm{OSC}}=10 \mathrm{MHz} \\ & \mathrm{~V}_{\mathrm{OSC}}=1.0 \mathrm{~V}_{\mathrm{PP}} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \quad \text { (Notes 3, 9) } \\ & \hline \end{aligned}$ | -86 | $\mathrm{dBc} / \mathrm{Hz}$ |
|  |  | $\begin{aligned} & \hline \mathrm{F}_{\mathrm{IN}}=1960 \mathrm{MHz} \\ & \mathrm{~F}_{\phi}=200 \mathrm{kHz} \\ & \mathrm{~F}_{\mathrm{OSC}}=10 \mathrm{MHz} \\ & \mathrm{~V}_{\mathrm{OSC}}=1.0 \mathrm{~V}_{\mathrm{PP}} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \quad \text { (Note 3) } \\ & \hline \end{aligned}$ | -85 | $\mathrm{dBc} / \mathrm{Hz}$ |
|  |  | $\begin{aligned} & \hline \mathrm{F}_{\mathrm{IN}}=2450 \mathrm{MHz} \\ & \mathrm{~F}_{\phi}=200 \mathrm{kHz} \\ & \mathrm{~F}_{\mathrm{OSC}}=10 \mathrm{MHz} \\ & \mathrm{~V}_{\mathrm{OSC}}=1.0 \mathrm{~V}_{\mathrm{PP}} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \quad \text { (Note 3) } \\ & \hline \end{aligned}$ | -83 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\mathrm{L}_{\mathrm{N}}(\mathrm{f})$ | Normalized Single Side-Band Phase Noise | $\begin{aligned} & \mathrm{F}_{\phi}=200 \mathrm{kHz} \\ & \mathrm{~F}_{\mathrm{OSC}}=10 \mathrm{MHz} \\ & \mathrm{~V}_{\mathrm{OSC}}=1.0 \mathrm{~V} \mathrm{~V}_{\mathrm{PP}} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \quad \text { (Note 8) } \end{aligned}$ | -164.5 | $\mathrm{dBc} / \mathrm{Hz}$ |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Recommended Operating Conditions indicate conditions for which the device is intended to be functional. For guaranteed specifications and test conditions see the Electrical Characteristics.
Note 2: This device is a high performance RF integrated circuit with an ESD rating $<2 \mathrm{kV}$. Handling and assembly of this device should only be done at ESD protected workstations.
Note 3: Phase Noise is measured using a reference evaluation board with a loop bandwidth of approximately 12 kHz . The phase noise specification is the composite average of 3 measurements made at frequency offsets of $2.0,2.5$ and 3.0 kHz .
Note 4: See Charge Pump Measurement Definitions for detail on how these measurements are made.
Note 5: See Serial Input Data Timing.
Note 6: See FIN Sensitivity Test Setup.
Note 7: See OSC ${ }_{\text {in }}$ Sensitivity Test Setup
Note 8: Normalized Single-Side Band Phase Noise is defined as: $L_{N}(f)=L(f)-20 \log \left(F_{I N} / F_{\phi}\right)$, where $L(f)$ is defined as the Single Side-Band Phase Noise.
Note 9: This parameter is derived from Normalized Single Side-Phase Noise, $L_{n}(f)$.
Note 10: For $\mathrm{F}_{\text {Osc }}$ frequencies below 10 MHz , it is recommended that the rise time of the signal does not exceed 25 ns .

## Typical Performance

## Characteristics



20038422
CP ${ }_{\text {o }}$ TRI-STATE vs $\mathrm{CP}_{\mathrm{o}}$ Voltage at $85^{\circ} \mathrm{C}$


Typical Performance Characteristics (Continued)


Sink vs Source Mismatch
(See forumla under Charge Pump Current Specifications Definitions)


Typical Performance Characteristics (Continued)


20038426


Typical Performance Characteristics (Continued)



Typical Performance Characteristics (Continued)


20038430


Typical Performance Characteristics (Continued)
LMX2346/7 OSC ${ }_{\text {IN }}$ Sensitivity vs Frequency at 5.5 V


LMX2346 FIN Input Impedance


LMX2347 F IN $_{\text {IN }}$ Input Impedance


| LMX2346/7SLB F ${ }_{\text {IN }}$ IMPEDANCE |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LMX2346/7SLB $\mathrm{F}_{\text {IN }}$ IMPEDANCE |  |  |  |  |  |  |  |  |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}\left(\mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ |  |  |  |  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}\left(\mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |
|  | $F_{\text {IN }}$ POWERED-UP |  |  | $\begin{gathered} \mathrm{F}_{\mathrm{IN}} \\ \text { POWERED-DOWN } \end{gathered}$ |  |  | FIN POWERED-UP |  |  | $\begin{gathered} \mathrm{F}_{\mathrm{IN}} \\ \text { POWERED-DOWN } \end{gathered}$ |  |  |
| $\begin{aligned} & \mathrm{F}_{\text {IN }} \\ & (\mathrm{MHz}) \end{aligned}$ | $\begin{gathered} \hline \text { Real } \\ \text { ZF }_{\text {IN }} \\ (\Omega) \\ \hline \end{gathered}$ | $\begin{gathered} \text { Imaginary } \\ \mathrm{ZF}_{\text {IN }} \\ (\Omega) \end{gathered}$ | ${ }^{\mid Z F_{I N}} \mid$ <br> ( $\Omega$ ) | $\begin{gathered} \hline \text { Real } \\ \mathrm{ZF}_{\text {IN }} \\ (\Omega) \\ \hline \end{gathered}$ | $\begin{gathered} \hline \text { Imaginary } \\ \mathrm{ZF}_{\text {IN }} \\ (\Omega) \\ \hline \end{gathered}$ | $\left\|Z F_{I N}\right\|$ <br> $(\Omega)$ | $\begin{gathered} \hline \text { Real } \\ \text { ZF }_{\text {IN }} \\ (\Omega) \\ \hline \end{gathered}$ | $\begin{gathered} \text { Imaginary } \\ \text { ZF }_{\text {IN }} \\ (\Omega) \\ \hline \end{gathered}$ | $\left\|Z F_{I N}\right\|$ <br> ( $\Omega$ ) | $\begin{gathered} \hline \text { Real } \\ \text { ZF }_{\text {IN }} \\ (\Omega) \\ \hline \end{gathered}$ | $\begin{gathered} \hline \text { Imaginary } \\ \mathrm{ZF}_{\text {IN }} \\ (\Omega) \\ \hline \end{gathered}$ | $\left\|Z F_{I N}\right\|$ <br> $(\Omega)$ |
| 100 | 500 | -270 | 568 | 490 | -292 | 570 | 510 | -270 | 577 | 492 | -291 | 572 |
| 200 | 376 | -256 | 455 | 365 | -257 | 446 | 374 | -253 | 452 | 377 | -257 | 456 |
| 300 | 297 | -246 | 386 | 297 | -245 | 385 | 302 | -245 | 389 | 300 | -245 | 387 |
| 400 | 244 | -234 | 338 | 245 | -234 | 339 | 250 | -234 | 342 | 249 | -234 | 342 |
| 500 | 203 | -217 | 297 | 198 | -215 | 292 | 208 | -218 | 301 | 207 | -217 | 300 |
| 600 | 168 | -198 | 260 | 168 | -198 | 260 | 173 | -199 | 264 | 173 | -199 | 264 |
| 700 | 145 | -180 | 231 | 145 | -180 | 231 | 150 | -182 | 236 | 148 | -182 | 235 |
| 800 | 128 | -163 | 207 | 129 | -163 | 208 | 133 | -166 | 213 | 131 | -164 | 210 |
| 900 | 114 | -153 | 191 | 113 | -153 | 190 | 117 | -154 | 193 | 116 | -153 | 192 |
| 1000 | 100 | -139 | 171 | 99 | -140 | 171 | 103 | -141 | 175 | 101 | -140 | 173 |
| 1100 | 88 | -125 | 153 | 88 | -125 | 153 | 93 | -128 | 158 | 90 | -125 | 154 |
| 1200 | 80 | -113 | 138 | 80 | -113 | 138 | 83 | -115 | 142 | 82 | -114 | 140 |
| 1300 | 75 | -100 | 125 | 75 | -100 | 125 | 78 | -102 | 128 | 76 | -101 | 126 |
| 1400 | 76 | -85 | 114 | 73 | -84 | 111 | 79 | -87 | 118 | 75 | -88 | 116 |
| 1500 | 87 | -83 | 120 | 85 | -78 | 115 | 88 | -85 | 122 | 84 | -79 | 115 |
| 1600 | 80 | -94 | 123 | 82 | -93 | 124 | 82 | -96 | 126 | 84 | -92 | 125 |
| 1700 | 66 | -91 | 112 | 66 | -91 | 112 | 67 | -92 | 114 | 69 | -92 | 115 |
| 1800 | 57 | -85 | 102 | 57 | -84 | 102 | 59 | -86 | 104 | 60 | -86 | 105 |
| 1900 | 51 | -79 | 94 | 51 | -78 | 93 | 53 | -80 | 96 | 53 | -79 | 95 |
| 2000 | 46 | -73 | 86 | 46 | -71 | 85 | 48 | -73 | 87 | 47 | -73 | 87 |
| 2100 | 42 | -67 | 79 | 42 | -66 | 78 | 43 | -68 | 80 | 43 | -68 | 80 |
| 2200 | 39 | -62 | 73 | 39 | -62 | 73 | 41 | -64 | 76 | 40 | -63 | 75 |
| 2300 | 37 | -58 | 69 | 37 | -57 | 68 | 39 | -60 | 72 | 38 | -58 | 69 |
| 2400 | 35 | -56 | 66 | 35 | -55 | 65 | 37 | -57 | 68 | 36 | -56 | 67 |
| 2500 | 32 | -55 | 64 | 31 | -54 | 62 | 33 | -57 | 66 | 32 | -55 | 64 |

Typical Performance

## Characteristics

LMX2346/7SLB OSC ${ }_{\text {IN }}$ Input Impedance vs Frequency (R_OPT=0 or set to $5 \mathbf{- 5 0} \mathbf{~ M H z ) ~}$


LMX2346/7SLB OSC ${ }_{\text {IN }}$ Input Impedance vs Frequency (R_OPT= 7or set to $55 \mathbf{- 1 0 4 M H z ) ~}$


## LMX2346/7SLB OSC ${ }_{\text {IN }}$ IMPEDANCE (R_OPT set to $5 \mathrm{MHz}-50 \mathrm{MHz}$ )

LMX2346/7SLB OSC ${ }_{\text {IN }}$ IMPEDANCE (R_OPT set to $5 \mathrm{MHz}-50 \mathrm{MHz}$ )

|  | $\mathrm{V}_{\mathrm{Cc}}=3.0 \mathrm{~V}\left(\mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ |  |  |  |  |  | $\mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V}\left(\mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\text { OSC }_{\text {IN }} \text { BUFFER }$ <br> NORMAL OPERATION |  |  | OSC $_{\text {IN }}$ BUFFER POWERED-DOWN MODE |  |  | OSC $_{\text {IN }}$ BUFFER NORMAL OPERATION |  |  | OSC $_{\text {IN }}$ BUFFER POWERED-DOWN MODE |  |  |
| Fosc (MHz) | $\begin{gathered} \text { Real } \\ \text { zOSC }_{\text {IN }} \end{gathered}$ $(\Omega)$ | $\begin{array}{\|c\|} \hline \text { Imag- } \\ \text { inary } \\ \text { zOSC }_{\text {IN }} \\ (\Omega) \end{array}$ | $\operatorname{IZOSC}_{I N} \mid$ <br> ( $\Omega$ | $\begin{gathered} \text { Real }^{\text {zOSC }} \begin{array}{l} \text { IN } \end{array} \\ (\Omega) \end{gathered}$ | $\begin{gathered} \text { Imag- } \\ \text { inary } \\ \text { zOSC }_{\text {IN }} \\ (\Omega) \end{gathered}$ | $\mid \text { IZOSC }_{\text {IN }} \mid$ <br> $(\Omega)$ | $\begin{gathered} \text { Real } \\ \text { zOSC }_{\text {IN }} \end{gathered}$ $(\Omega)$ | $\begin{gathered} \text { Imag- } \\ \text { inary } \\ \text { zosc }_{\text {IN }} \\ (\Omega) \end{gathered}$ | IZOSC $_{\text {IN }} \mid$ <br> $(\Omega)$ | $\begin{gathered} \text { Real } \\ \text { zOSC }_{\text {IN }} \\ (\Omega) \end{gathered}$ | Imaginary ZOSC $_{\text {IN }}$ <br> $(\Omega)$ | $\operatorname{IZOSC}_{\text {IN }} \mid$ <br> ( $\Omega$ ) |
| 5 | 1100 | -4800 | 4920 | 200 | -6100 | 6100 | 1250 | -4100 | 4290 | 100 | -6200 | 6200 |
| 10 | 340 | -2200 | 2230 | 80 | -3000 | 3000 | 310 | -1950 | 1970 | 130 | -2750 | 2750 |
| 15 | 170 | -1600 | 1610 | 60 | -1900 | 1900 | 170 | -1360 | 1370 | 50 | -1970 | 1970 |
| 20 | 120 | -1120 | 1130 | 35 | -1400 | 1400 | 105 | -1050 | 1060 | 32 | -1380 | 1380 |
| 25 | 85 | -953 | 957 | 28 | -1150 | 1150 | 78 | -840 | 844 | 28 | -1130 | 1130 |
| 30 | 75 | -800 | 804 | 33 | -958 | 959 | 66 | -704 | 707 | 28 | -945 | 945 |
| 35 | 68 | -692 | 695 | 30 | -835 | 836 | 58 | -610 | 613 | 28 | -818 | 818 |
| 40 | 64 | -612 | 615 | 28 | -738 | 739 | 52 | -538 | 541 | 28 | -722 | 723 |
| 45 | 58 | -530 | 533 | 27 | -638 | 639 | 48 | -478 | 480 | 22 | -630 | 630 |
| 50 | 57 | -492 | 495 | 24 | -580 | 580 | 43 | -422 | 424 | 21 | -570 | 570 |
| 55 | 53 | -447 | 450 | 23 | -537 | 537 | 40 | -386 | 388 | 20 | -520 | 520 |
| 60 | 52 | -410 | 413 | 22 | -485 | 485 | 38 | -354 | 356 | 18 | -478 | 478 |
| 65 | 49 | -373 | 376 | 22 | -447 | 448 | 37 | -327 | 329 | 19 | -442 | 442 |
| 70 | 48 | -347 | 350 | 21 | -417 | 418 | 36 | -303 | 305 | 18 | -410 | 410 |
| 75 | 46 | -326 | 329 | 20 | -391 | 392 | 35 | -285 | 287 | 16 | -385 | 385 |
| 80 | 45 | -305 | 308 | 19 | -365 | 365 | 33 | -266 | 268 | 16 | -360 | 360 |
| 85 | 44 | -289 | 292 | 18 | -342 | 342 | 32 | -250 | 252 | 15 | -336 | 336 |
| 90 | 44 | -274 | 278 | 19 | -326 | 327 | 32 | -236 | 238 | 16 | -318 | 318 |
| 95 | 42 | -260 | 263 | 18 | -309 | 310 | 31 | -224 | 226 | 15 | -304 | 304 |
| 100 | 41 | -244 | 247 | 18 | -290 | 291 | 30 | -212 | 214 | 15 | -285 | 285 |
| 104 | 41 | -234 | 238 | 17 | -277 | 278 | 30 | -203 | 205 | 14 | -272 | 272 |

## LMX2346/7SLB OSC ${ }_{\text {IN }}$ IMPEDANCE (R_OPT set to $50 \mathrm{MHz}-104 \mathrm{MHz}$ )

LMX2346/7SLB OSC ${ }_{\text {IN }}$ IMPEDANCE (R_OPT set to $50 \mathrm{MHz-104} \mathrm{MHz)}$

| LMX2346/7SLB OSC ${ }_{\text {IN }}$ IMPEDANCE (R_OPT set to $50 \mathrm{MHz} \mathbf{1 0 4} \mathrm{MHz}$ ) |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}\left(\mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ |  |  |  |  |  | $\mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V}\left(\mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |
|  | OSC $_{\text {IN }}$ BUFFER NORMAL OPERATION |  |  | OSC $_{\text {IN }}$ BUFFER POWERED-DOWN MODE |  |  | OSC $_{\text {IN }}$ BUFFER NORMAL OPERATION |  |  | OSC $_{\text {IN }}$ BUFFERPOWERED-DOWN MODE |  |  |
| Fosc (MHz) | $\begin{gathered} \text { Real } \\ \text { zOSC }_{\text {IN }} \end{gathered}$ $(\Omega)$ | Imag- <br> inary <br> ZOSC <br> $(\Omega)$ | $\operatorname{IZOSC}_{\text {IN }} \mid$ <br> $(\Omega)$ | $\begin{gathered} \text { Real } \\ \text { zOSC } \begin{array}{c} \text { IN } \\ (\Omega) \end{array} \end{gathered}$ | $\begin{array}{\|c\|} \hline \text { Imag- } \\ \text { inary } \\ \text { zOSC }_{\text {IN }} \\ (\Omega) \end{array}$ | $\operatorname{IZOSC}_{I N} \mid$ <br> $(\Omega)$ | $\begin{gathered} \text { Real } \\ \text { zosc }_{\text {IN }} \end{gathered}$ $(\Omega)$ | Imag- <br> inary <br> ZOSC <br> IN <br> $(\Omega)$ | IZOSC $_{\text {IN }} \mid$ <br> $(\Omega)$ | $\begin{gathered} \text { Real } \\ \text { zOSC }_{\text {IN }} \\ (\Omega) \end{gathered}$ | $\begin{array}{\|c\|} \hline \text { Imag- } \\ \text { inary } \\ \text { zOSC } \\ (\Omega) \end{array}$ | $\mid \text { IZOSC }_{\text {IN }} \mid$ <br> $(\Omega)$ |
| 5 | 1500 | -5750 | 5940 | 150 | -6400 | 6400 | 1800 | -5200 | 5500 | 225 | -6200 | 6200 |
| 10 | 390 | -2700 | 2730 | 110 | -3000 | 3000 | 450 | -2600 | 2640 | 110 | -2700 | 2700 |
| 15 | 190 | -2010 | 2020 | 70 | -2000 | 2000 | 190 | -1660 | 1670 | 75 | -1850 | 1850 |
| 20 | 110 | -1510 | 1510 | 30 | -1400 | 1400 | 130 | -1350 | 1360 | 39 | -1390 | 1390 |
| 25 | 83 | -1210 | 1210 | 30 | -1150 | 1150 | 85 | -1100 | 1100 | 26 | -1120 | 1120 |
| 30 | 62 | -972 | 974 | 32 | -967 | 968 | 72 | -926 | 929 | 27 | -945 | 945 |
| 35 | 53 | -842 | 844 | 31 | -835 | 836 | 59 | -802 | 804 | 25 | -822 | 822 |
| 40 | 50 | -743 | 745 | 29 | -736 | 737 | 50 | -705 | 707 | 26 | -724 | 724 |
| 45 | 44 | -658 | 659 | 26 | -640 | 641 | 44 | -630 | 632 | 22 | -630 | 630 |
| 50 | 39 | -597 | 598 | 24 | -595 | 595 | 37 | -558 | 559 | 22 | -573 | 573 |
| 55 | 35 | -541 | 542 | 23 | -538 | 538 | 33 | -510 | 511 | 21 | -522 | 522 |
| 60 | 33 | -490 | 491 | 23 | -485 | 486 | 30 | -468 | 469 | 20 | -479 | 479 |
| 65 | 30 | -459 | 460 | 22 | -450 | 451 | 28 | -431 | 432 | 18 | -441 | 441 |
| 70 | 30 | -420 | 421 | 21 | -417 | 418 | 26 | -402 | 403 | 17 | -412 | 412 |
| 75 | 28 | -394 | 395 | 20 | -392 | 393 | 25 | -378 | 379 | 17 | -386 | 386 |
| 80 | 27 | -369 | 370 | 19 | -366 | 366 | 23 | -352 | 353 | 16 | -361 | 361 |
| 85 | 27 | -349 | 350 | 19 | -342 | 343 | 21 | -330 | 331 | 15 | -338 | 338 |
| 90 | 27 | -330 | 331 | 19 | -323 | 324 | 21 | -311 | 312 | 15 | -318 | 318 |
| 95 | 25 | -312 | 313 | 18 | -309 | 310 | 21 | -298 | 299 | 16 | -305 | 305 |
| 100 | 24 | -294 | 295 | 18 | -290 | 291 | 19 | -280 | 281 | 14 | -286 | 286 |
| 104 | 24 | -280 | 281 | 18 | -278 | 279 | 19 | -267 | 268 | 14 | -274 | 274 |

## Charge Pump Current Specification Definitions



I1 = Charge Pump Sink Current at $\mathrm{VCP}_{\mathrm{o}}=\mathrm{V}_{\mathrm{P}}-\Delta \mathrm{V}$
$12=$ Charge Pump Sink Current at $V C P_{\mathrm{o}}=\mathrm{V}_{\mathrm{P}} / 2$
$\mathrm{I} 3=$ Charge Pump Sink Current at $\mathrm{VCP}_{\mathrm{o}}=\Delta \mathrm{V}$
$14=$ Charge Pump Source Current at $\mathrm{VCP}_{\mathrm{O}}=\mathrm{V}_{\mathrm{P}}-\Delta \mathrm{V}$
$15=$ Charge Pump Source Current at $\mathrm{VCP}_{\mathrm{o}}=\mathrm{V}_{\mathrm{P}} / 2$
$16=$ Charge Pump Source Current at $\mathrm{VCP}_{\mathrm{o}}=\Delta \mathrm{V}$
$\Delta \mathrm{V}=$ Voltage offset from the positive and negative rails. Dependent on the VCO tuning range relative to $\mathrm{V}_{C C}$ and GND . Typical values are between 0.5 V and 1.0 V .

## Charge Pump Output Current Magnitude Variation Vs Charge Pump Output Voltage

$$
\begin{aligned}
\mathrm{ICP}_{\mathrm{o}} \mathrm{~V}_{s} \mathrm{VCP}_{\mathrm{o}} & =\frac{\frac{1}{2}(| | 1|-||3|)}{\frac{1}{2}(| | 1|+||3|)} \times 100 \% \\
& =\frac{\frac{1}{2}(| | 4|-||6|)}{\frac{1}{2}(| | 4|+|16|)} \times 100 \% \\
& 20038463
\end{aligned}
$$

Charge Pump Output Current Sink Vs Charge Pump Output Current Source Mismatch

$$
\text { ICP } \text { SINK Vs ICP }
$$

20038464
Charge Pump Output Current Magnitude Variation Vs Temperature

$$
\begin{aligned}
& I C P_{o} V_{s} T_{A}=\frac{\left.\left|I_{2}\right|\right|_{T_{A}}-\left.\left|I_{2}\right|\right|_{T_{A}=25^{\circ} \mathrm{C}}}{\left.\left|I_{2}\right|\right|_{T_{A}=25^{\circ} \mathrm{C}}} \times 100 \% \\
&=\frac{\left.\left|I_{5}\right|\right|_{T_{A}}-\left.\left|I_{5}\right|\right|_{T_{A}=25^{\circ} \mathrm{C}}}{\left.\left|I_{5}\right|\right|_{T_{A}=25^{\circ} \mathrm{C}}} \times 100 \% \\
& 20038465
\end{aligned}
$$

Serial Data Input Timing


Notes:

1. Data is shifted into register on clock rising edge.
2. Data is shifted in MSB first.

## $\mathrm{F}_{\text {IN }}$ Sensitivity Test Setup



Notes:

1. Test Conditions: NA_CNTR $=16$, NB_CNTR $=312$, LD_OUT $=3, P D=0$.
2. Sensitivity limit is reached when the frequency error of the divided RF input is greater than or equal to 1 Hz .

## OSC $_{\text {IN }}$ Sensitivity Test Setup



Notes:

1. Test Conditions: R_CNTR $=1000$, LD_OUT $=2, P D=0$.
2. Sensitivity limit is reached when the frequency error of the divided RF input is greater than or equal to 1 Hz .

### 1.0 Functional Description

The basic phase-lock-loop (PLL) configuration consists of a high-stability crystal reference oscillator, a frequency synthesizer such as the National Semiconductor LMX2346/7, a voltage controlled oscillator (VCO), and a passive loop filter. The frequency synthesizer includes a phase detector, current mode charge pump, a programmable reference divider, and a programmable feedback divider. The VCO frequency is established by dividing the crystal reference signal down via the reference divider to obtain a frequency that sets the comparison frequency. This reference signal, $f_{r}$, is then presented to the input of a phase/frequency detector and compared with another signal, $f_{p}$, the feedback signal, which was
obtained by dividing the VCO frequency down by way of the feedback divider. The phase/frequency detector measures the phase error between the $f_{r}$ and $f_{p}$ signals and outputs control signals that are directly proportional to the phase error. The charge pump then pumps charge into or out of the loop filter based on the magnitude and direction of the phase error. The loop filter converts the charge into a stable control voltage for the VCO. The phase/frequency detector's function is to adjust the voltage presented to the VCO until the feedback signal's frequency and phase match that of the reference signal. When this "phase-locked" condition exists, the RF VCO's frequency will be N times that of the comparison frequency, where N is the feedback divider ratio.


20038440

### 1.0 Functional Description <br> (Continued)

### 1.1 REFERENCE OSCILLATOR

The reference oscillator frequency for the PLL is provided from an external source via the $\mathrm{OSC}_{\text {in }}$ pin. The reference buffer circuit supports input frequencies from 5 MHz to 104 MHz with a minimum input sensitivity of $0.4 \mathrm{~V}_{\mathrm{PP}}$. The reference buffer circuit has a $\mathrm{V}_{\mathrm{cc}} / 2$ input threshold and can be driven from an external CMOS or TTL logic gate. The R_OPT control word is used to optimize the performance of the reference buffer circuit for best Phase Noise and power consumption performance based on the frequency of the reference source. Refer to Section 2.2.5 for details on programming the R_OPT control word.

### 1.2 REFERENCE DIVIDER (R COUNTER)

The reference divider is comprised of a 10-bit CMOS binary counter that supports a continuous integer divide range from 2 to 1,023 . The divide ratio should be chosen such that the maximum phase comparison frequency of 10 MHz is not exceeded. The reference divider circuit is clocked by the output of the reference buffer circuit. The output of the reference divider circuit feeds the reference input of the phase detector circuit. The frequency of the reference input to the phase detector (also referred to as the comparison frequency) is equal to reference oscillator frequency divided by the reference divider ratio. Refer to Section 2.2.1 for details on programming the R Counter.

### 1.3 RF PRESCALER

The LMX2346/7 contain a fixed 32/33 dual modulus RF prescaler. The RF Prescaler operates from 100 MHz to 2000 MHz on the LMX2346 and from 100 MHz to 2500 MHz on the LMX2347.
The complementary $\mathrm{F}_{\text {IN }}$ and $\mathrm{F}_{\text {INB }}$ input pins drive the input of a bipolar, differential-pair amplifier. The output of the bipolar, differential-pair amplifier drives a chain of ECL D-type flipflops in a dual modulus configuration. The output of the prescaler is used to clock the subsequent programmable feedback divider.

### 1.4 PROGRAMMABLE FEEDBACK DIVIDER (N COUNTER)

The programmable feedback divider operates in concert with the RF prescaler to divide the input RF signal ( $\mathrm{F}_{\mathrm{IN}}$ ) by a factor of N . The output of the programmable reference divider is provided to the feedback input of the phase detector circuit. The programmable divider supports a continuous integer divide range from 992 to 32,767 . The divide ratio should be chosen such that the maximum phase comparison frequency ( $\mathrm{F} \phi$ ) of 10 MHz is not exceeded.
The programmable divider circuit is comprised of an A Counter and a B Counter. The A counter is a 5 -bit CMOS swallow counter programmable from 0 to 31. The B Counter is a 10 -bit CMOS binary counter, programmable from 3 to 1023. Divide ratios less than 992 are achievable as long as the binary counter value is greater or equal to the swallow counter value (NB_CNTR $\geq$ NA_CNTR). Refer to Section 2.3.2 and 2.3.3 for details on programming the NA and NB Counter. The following equations are useful in determining and programming a particular value of N :

| $N=(32 \times$ NB_CNTR $)+$ NA_CNTR |  |
| :--- | :--- |
| $F_{\text {IN }}=N \times F_{\phi}$ |  |
| Definitions |  |
| $F_{\phi}$ | Phase Detector Comparison Frequency |
| $F_{\text {IN }}$ | RF Input Frequency |
| NA_CNTR | A Counter Value |
| NA_CNTR | B Counter Value |

### 1.5 PHASE/FREQUENCY DETECTOR

The phase/frequency detector is driven from the $N$ and $R$ counter outputs. The maximum frequency at the phase detector inputs is 10 MHz . The phase detector outputs control the charge pump. The polarity of the pump-up or pump-down control signals are programmed using the PD_POL control bit, depending on whether the RF VCO tuning characteristics are positive or negative (see programming description in Section 2.2.3). The phase/frequency detector has a detection range of $-2 \pi$ to $+2 \pi$.


Note 11: The minimum width of the pump up and pump down current pulses occur at the CPo pin when the loop is phase-locked.
Note 12: The diagram assumes that PD_POL = 1
Note 13: $f_{R}$ is the phase comparator input from the $R$ Divider
Note 14: $f_{P}$ is the phase comparator input from the $N$ Divider
Note 15: CPo is charge pump output

### 1.6 CHARGE PUMP

The charge pumps directs charge into or out of an external loop filter. The loop filter converts the charge into a stable control voltage which is applied to the tuning input of a VCO. The charge pump steers the VCO control voltage towards $\mathrm{V}_{\mathrm{P}}$ during pump-up events and towards GND during pump-
down events. When locked, CPo is primarily in a Tri-state condition with small corrections occurring at the phase comparison rate.

### 1.0 Functional Description

(Continued)

### 1.7 MICROWIRE INTERFACE

The programmable register set is accessed via the Microwire serial interface. The interface is comprised of three signal pins: CLOCK, DATA, and LE (Latch Enable). Serial data is clocked in from DATA on the rising edge of CLOCK, into an 18 -bit shift register. The serial data is clocked in MSB first. The last bit of data decodes the internal register address. On the rising edge of LE, the data stored in the shift register is loaded into one of the two appropriate latches based on the address bit. A complete programming description is provided in Section 2.0.

### 1.8 MULTI-FUNCTION OUTPUT

The LMX2346/7 LD pin is a multi-function output that can be configured as a digital lock detect, an analog lock detect, as well as monitor the output of the reference divider, or feedback divider circuits. The LD_OUT control word is used to select the desired output function. When the PLL is in powerdown mode, the LD output is always set to a high impedance. A complete programming description of the multifunction output is provided in Section 2.2.4.

### 1.8.1 Analog Lock Detect

When LD_OUT = 1, an analog lock detect status generated from the phase detector is available on the LD output pin. The lock detect output goes to high impedance when the charge pump is inactive. It goes low when the charge pump is active during a comparison cycle. The analog lock detect signal output is an open drain configuration.

### 1.8.2 Digital Lock Detect

When LD_OUT $=0$, a digital lock detect status is available on the LD output pin. The digital lock detect filter compares the phase difference of the inputs from the phase detector to a RC generated delay of approximately 15 ns . To enter the locked state ( $L D=$ High), the phase error must be less than the 15 ns RC delay for 5 consecutive reference cycles. Once in lock, the RC delay is changed to approximately 30 ns . To exit the locked state, the phase error must be greater than the 30 ns RC delay. A flow chart of the digital lock detect filter follows.


### 1.0 Functional Description <br> (Continued)

### 1.9 POWER-DOWN

| CE | PD[1:0] | Operating Mode |
| :---: | :---: | :--- |
| 0 | $X$ | Power-down (Asynchronous) |
| 1 | 0 | Normal Operation |
| 1 | 1 | Power-down (Synchronous) |
| 1 | 2 | Counter Reset |
| 1 | 3 | Power-down (Asynchronous) |

The LMX2346/7 are power controlled through logical control of the CE pin in conjunction with programming of the PD control word. A truth table is provided that describes how the state of the CE pin and the PD control word set the operating mode of the device. A complete programming description for the PD control word is provided in Section 2.3.1.
When the device enters the power-down mode, the oscillator buffer, RF prescaler, phase detector, and charge pump circuits are all disabled. The $\mathrm{OSC}_{I N}, \mathrm{CP}_{\mathrm{O}}, \mathrm{F}_{\text {IN }}, \mathrm{F}_{\text {INB }}$, LD pins are all forced to a high impedance state. The reference divider and feedback divider circuits are disabled and held at the load point during power-down. When the device is programmed to normal operation, the oscillator buffer, RF prescaler, phase detector, and charge pump circuits are all powered on. The feedback divider and the reference divider are
held at the load point. This allows the RF Prescaler, feedback divider, reference oscillator, and the reference divider circuitry to reach proper bias levels. After a $1.5 \mu \mathrm{~s}$ delay, the feedback and reference divider are enabled and they resume counting in "close" alignment (The maximum error is one prescaler cycle). The MICROWIRE control register remains active and capable of loading and latching in data while in the power-down mode.
The synchronous power-down function is gated by the charge pump. When the device is configured for synchronous power-down, the device will enter the power-down mode upon the completion of the next charge pump pulse event.
The asynchronous power-down function is NOT gated by the completion of a charge pump pulse event. When the device is configured for asynchronous power-down, the part will go into power down mode immediately.
A counter reset function is provided. When the PD control word is programmed to Counter Reset, both the feedback divider and the reference divider are disabled and held at their load point. When the device is programmed to normal operation, both the feedback divider and the reference divider are enabled (without a delay) and resume counting in "close" alignment (The maximum error is one prescaler cycle).

### 2.0 Programming Description

### 2.1 MICROWIRE INTERFACE

The MICROWIRE interface is comprised of an 18-bit shift register, and two control registers. The shift register consists of a 17-bit DATA field and a 1-bit address (ADDR) field as shown below. When Latch Enable transitions HIGH, data stored in the shift register is loaded into either the R or N register depending on the state of the ADDR bit. The data is loaded MSB first. The DATA field assignments for the R and N registers are shown in Section 2.1.1.

| MSB | LSB |
| :--- | ---: |
| DATA | ADDR |
| 17 | $1 \quad 0$ |


| ADDR | Target Register |
| :---: | :---: |
| 1 | R register |
| 0 | N register |

### 2.1.1 Register Map

| Register | Most Significant Bit |  |  |  |  |  | SHIFT REGISTER BIT LOCATION |  |  |  |  |  | Least Significant Bit |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | Data Field |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | ADDR |
| R | R_OPT [2:0] |  |  | LD_OUT [1:0] |  | PD_POL | CP_TRI | R_CNTR [9:0] |  |  |  |  |  |  |  |  |  | 1 |
| N | NB_CNTR [9:0] |  |  |  |  |  |  |  |  |  | NA_CNTR [4:0] |  |  |  | PD [1:0] |  |  | 0 |

### 2.2 R REGISTER

The R register contains the R_CNTR, CP_TRI, PD_POL, LD_OUT, R_OPT control words. The detailed descriptions and programming information for each control word is discussed in the following sections.


### 2.0 Programming Description (Continued)

2.2.1 R_CTR[9:0] Reference Divider (R COUNTER) R[10:1]

The reference divider can be programmed to support divide ratios from 2 to 1023 . Divide ratios of less than 2 are prohibited.

|  | R_CNTR [9:0] |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference Divider Ratio | $\mathbf{9}$ | $\mathbf{8}$ | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| $\mathbf{2}$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
| $\mathbf{3}$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $\mathbf{1 , 0 2 3}$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

### 2.2.2 CP_TRI Charge Pump TRI-STATE R[11]

The CP_TRI control bit allows the charge pump to be switched between a normal operating mode and a high impedance output state. This happens asynchronously or immediately with the change in CP_TRI bit.

| Control Bit | Register Location | Description | Function |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | Charge Pump Operates <br> Normal | Charge Pump Output <br> in High Impedance <br> State |

### 2.2.3 PD_POL Phase Detector Polarity R[12]

The PD_POL control bit is used to set the polarity of the phase detector based on the VCO tuning characteristic.


### 2.2.4 LD_OUT[1:0] LD Output Select R[14:13]

The LD_Out control word is used to select which signal is routed the the LD pin.

| LD_OUT[1:0] | LD Pin Output Mode | Output Circuit <br> Configuration |
| :---: | :---: | :---: |
| 0 | Digital Lock Detect | Push-Pull |
| 1 | Analog Lock Detect | Open-Drain |
| 2 | R divider output | Push-Pull |
| 3 | N divider output | Push-Pull |

### 2.0 Programming Description (Continued)

### 2.2.5 R_OPT[2:0] Reference Oscillator Optimization R[17:15]

The R_OPT control words are used to optimize the performance of the reference buffer circuit for best Phase Noise and power consumption performance based on the frequency of the reference source.

| R_OPT[2:0] | Optimization Frequency <br> Range |
| :---: | :---: |
| 0 | $5 \mathrm{MHz}-50 \mathrm{MHz}$ |
| 7 | $50 \mathrm{MHz}-104 \mathrm{MHz}$ |
| $1-6$ | Reserved-Do not use. |

### 2.3 N REGISTER

The N register contains the PD (Power-Down), NA_CNTR, and NB_CNTR control words. The NA_CNTR, and NB_CNTR control words are used to setup the programmable feedback divider. The PWR-DN control word is used to switch the device between the normal operating mode and various power-down modes.

| Register | Most Significant Bit |  |  |  |  |  | SHIFT REGISTER BIT LOCATION |  |  |  |  |  | Least Significant Bit |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | Data Field |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | ADDR |
| N | NB_CNTR [9:0] |  |  |  |  |  |  |  |  |  | NA_CNTR [4:0] |  |  |  |  | PD [1:0] |  | 0 |

### 2.3.1 PD[1:0] Power-Down $\quad$ [2:1]

The PD control word is used to switch the device between the normal operating mode and various power-down modes.

| PD [1:0] | Operating Mode |
| :---: | :--- |
| 0 | Normal Operation |
| 1 | Synchronous Power-down |
| 2 | Counter Reset |
| 3 | Asynchronous Power-down |

### 2.3.2 NA_CNTR[4:0] A Counter N[7:3]

The NA_CNTR control word is used to program the A counter. The A counter is a 5 -bit swallow counter used in the programmable feedback divider. The A counter can be programmed to values ranging from 0 to 31. See Section 1.4 for details on how the value of the A counter should be selected.

| A Counter Value | NA_CNTR[4:0] |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 0 | 1 |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| 31 | 1 | 1 | 1 | 1 | 1 |

### 2.3.3 NB_CNTR[9:0] B Counter $\quad$ [17:8]

The NB_CNTR control word is used to program the $B$ counter. The $B$ counter is a 10 -bit binary counter used in the programmable feedback divider. The B counter can be programmed to values ranging from 3 to 1023 . See Section 1.4 for details on how the value of the $B$ counter should be selected.

| B Counter Value | NB_CNTR[9:0] |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |  |
| 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |  |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |  |
| 1023 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |

## Order Information

| Order Number | Package Type | Packing Information |
| :---: | :---: | :---: |
| LMX2346TM | TSSOP-16 <br> MTC16 | 94 Units per rail carrier |
| LMX2346TMX | TSSOP-16 <br> MTC16 | 2500 Units, Tape \& Reel |
| LMX2346SLBX | CSP-16 <br> SLB16A | 2500 Units, Tape \& Reel |
| LMX2347TM | TSSOP-16 <br> MTC16 | 94 Units per rail carrier |
| LMX2347TMX | TSSOP-16 <br> MTC16 | 2500 Units, Tape \& Reel |
| LMX2347SLBX | CSP-16 <br> SLB16A | 2500 Units, Tape \& Reel |

Physical Dimensions inches (millimeters) unless otherwise noted


DIMENSIONS ARE IN MILLIMETERS
DIMENSIONS IN () FOR REFERENCE ONLY
MTC16 (Rev D)
16-Pin Thin Shrink Small Outline Package Order Number LMX2346TM, LMX2346TMX NS Package Number MTC16

Physical Dimensions inches (millimeters) unless otherwise noted (Continued)


## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## BANNED SUBSTANCE COMPLIANCE

National Semiconductor certifies that the products and packing materials meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.

| National Semiconductor | National Semiconductor | National Semiconductor | National Semiconductor |
| :---: | :---: | :---: | :---: |
| Americas Customer | Europe Customer Support Center | Asia Pacific Customer | Japan Customer Support Center |
| Support Center | Fax: +49 (0) 180-530 8586 | Support Center | Fax: 81-3-5639-7507 |
| Email: new.feedback@nsc.com | Email: europe.support @ nsc.com | Email: ap.support@nsc.com | Email: jpn.feedback@nsc.com |
| Tel: 1-800-272-9959 | Deutsch Tel: +49 (0) 6995086208 |  | Tel: 81-3-5639-7560 |
|  | English Tel: +44 (0) 8702402171 |  |  |
| www.national.com | Français Tel: +33 (0) 141918790 |  |  |

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

