

### DUAL FORWARD-CONDUCTING P-GATE THYRISTORS PROGRAMMABLE OVERVOLTAGE PROTECTORS

## **TISP61521 SLIC Protector**

Overvoltage Protection for High Voltage Negative Rail Ringing SLICs

**Dual Voltage-Programmable Protectors** 

- Supports Battery Voltages Down to -150 V
- Low 3 mA max. Gate Triggering Current
- High 150 mA min. Holding Current

#### **Rated for International Surge Wave Shapes**

| Voltage<br>Waveshape | Standard                                 | I <sub>TSP</sub><br>A |
|----------------------|------------------------------------------|-----------------------|
| 2/10                 | GR-1089-CORE                             | 170                   |
| 1.2/50               | ITU-T K.22<br>VDE 0878                   | 50                    |
| 1.2/50               | IEC 61000-4-5                            | 100                   |
| 10/160               | FCC Part 68 Type A                       | 50                    |
| 0.5/700              | 13124                                    | 40                    |
| 10/700               | ITU-T K.20,<br>VDE 0433<br>IEC 61000-4-5 | 40                    |
| 9/720                | FCC Part 68 Type B                       | 40                    |
| 10/560               | FCC Part 68 Type A                       | 35                    |
| 10/1000              | GR-1089-CORE                             | 30                    |

#### Functional Replacements for

| Device Type          | Package Type        | Functional<br>Replacement |
|----------------------|---------------------|---------------------------|
| LCP1511D,<br>LCP1521 | 8-pin Small-Outline | TISP61521DR-S             |

### How To Order

| Device    | Package                 | Carrier              | Order As      |  |
|-----------|-------------------------|----------------------|---------------|--|
| TISP61521 | D (8-pin Small-Outline) | Embossed Tape Reeled | TISP61521DR-S |  |

#### Description

The TISP61521 is a dual forward-conducting buffered p-gate overvoltage protector. It is designed to protect monolithic SLICs (Subscriber Line Interface Circuits) against overvoltages on the telephone line caused by lightning, a.c. power contact and induction. The TISP61521 limits voltages that exceed the SLIC supply rail voltage. The TISP61521 parameters are specified to allow equipment compliance with Bellcore GR-1089-CORE, Issue 1 and ITU-T recommendation K.20.

### D Package (Top View)

K1 🛛

(Tip)



⊐K1 (Tip)

Terminals K1, K2 and A correspond to the alternative line designators of T, R and G or A, B and C. The negative protection voltage is controlled by the voltage,  $V_{GG}$  applied to the G terminal. SDEXAEB



## BOURNS®

### **Description (continued)**

The SLIC line driver section is typically powered from 0 V (ground) and a negative voltage in the region of -20 V to -150 V. The protector gate is connected to this negative supply. This references the protection (clipping) voltage to the negative supply voltage. The protection voltage will then track the negative supply voltage and the overvoltage stress on the SLIC is minimized.

Positive overvoltages are clipped to ground by diode forward conduction. Negative overvoltages are initially clipped close to the SLIC negative supply rail value. If sufficient current is available from the overvoltage, then the protector will switch into a low voltage on-state condition. As the overvoltage subsides, the high holding current of TISP61521 crowbar prevents d.c. latchup.

These monolithic protection devices are fabricated in ion-implanted planar vertical power structures for high reliability and in normal system operation they are virtually transparent. The TISP61521 buffered gate design reduces the loading on the SLIC supply during overvoltages caused by power cross and induction. The TISP61521 is available in an 8-pin plastic small-outline surface mount package.

#### Absolute Maximum Ratings, T<sub>1</sub> = 25 °C (Unless Otherwise Noted)

| Rating                                                                                               | Symbol           | Value       | Unit |
|------------------------------------------------------------------------------------------------------|------------------|-------------|------|
| Repetitive peak off-state voltage, $V_{GK} = 0, -40 \degree C \le T_J \le 85 \degree C$ (see Note 1) | V <sub>DRM</sub> | -175        | V    |
| Repetitive peak gate-cathode voltage, $V_{KA} = 0$ , -40 °C $\leq T_J \leq 85$ °C (see Note 1)       | VGKRM            | -162        | V    |
| Non-repetitive peak on-state pulse current (see Note 2)                                              |                  |             |      |
| 2/10 μs (GR-1089-CORE, 2/10 μs voltage waveshape)                                                    |                  | 170         |      |
| 1/20 μs (K.22, VDE0878, 1.2/50 voltage waveshape)                                                    |                  | 50          |      |
| 8/20 μs (IEC 61000-4-5, combination wave generator, 1.2/50 voltage, 8/20 current)                    |                  | 100         |      |
| 10/160 μs (FCC Part 68, 10/160 μs voltage waveshape)                                                 |                  | 50          |      |
| 0.2/310 μs (l3124, 0.5/700 μs voltage waveshape)                                                     | I <sub>TSP</sub> | 40          | А    |
| 5/310 μs (VDE 0433, 10/700 μs voltage waveshape)                                                     |                  | 40          |      |
| 5/310 μs  (ITU-T K.20/21, K.44 10/700 μs voltage wave shape)                                         |                  | 40          |      |
| 5/320 μs (FCC Part 68, 9/720 μs voltage waveshape)                                                   |                  | 40          |      |
| 10/560 μs (FCC Part 68, 10/560 μs voltage waveshape)                                                 |                  | 35          |      |
| 10/1000 μs (GR-1089-CORE, 10/1000 μs voltage waveshape)                                              |                  | 30          |      |
| Non-repetitive peak on-state current, 50 Hz (see Notes 2 and 3)                                      |                  |             |      |
| 0.01 s                                                                                               | I <sub>TSM</sub> | 15          | А    |
| 1 s                                                                                                  |                  | 5           |      |
| Non-repetitive peak gate current, 10 ms half-sine wave, cathodes commoned (see Notes 1 and 2)        |                  | +2          | А    |
| Junction temperature                                                                                 |                  | -40 to +150 | °C   |
| Storage temperature range                                                                            | T <sub>stg</sub> | -65 to +150 | °C   |

NOTES: 1. These voltage ratings are set by the -150 V maximum supply voltage plus the 12 V diode overshoot (V<sub>GKRM</sub>) and the 25 V SCR overshoot (V<sub>DRM</sub>).

- 2. Initially, the protector must be in thermal equilibrium. The surge may be repeated after the device returns to its initial conditions. The rated current values may be applied either to the Ring to Ground or to the Tip to Ground terminal pairs. Additionally, both terminal pairs may have their rated current values applied simultaneously (in this case, the Ground terminal current will be twice the rated current value of an individual terminal pair).
- 3. Values for  $V_{GG}$  = -48 V. For values at other voltages, see Figure 2.

# BOURNS®

### **Recommended Operating Conditions**

|                | Component                                                                                                                                                    |     |     | Max | Unit |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| C1             | Gate decoupling capacitor                                                                                                                                    | 100 | 220 |     | nF   |
|                | series resistor for GR-1089-CORE, 2/10, 10/360 and 10/1000 first-level surge survival                                                                        | 25  |     |     | Ω    |
|                | series resistor for GR-1089-CORE, 2/10, 10/360 and 10/1000 first-level and 2/10 second-level surge survival                                                  | 40  |     |     | Ω    |
|                | series resistor for K.20, K.21 and K.45 coordination with a 400 V primary protector                                                                          | 10  |     |     | Ω    |
| R <sub>S</sub> | series resistor for K.44 4 kV 10/700 surge survival                                                                                                          | 60  |     |     | Ω    |
|                | series resistor for FCC Part 68 Type A 10/160 and 10/560 surge survival                                                                                      | 20  |     |     | Ω    |
|                | series resistor for FCC Part 68 Type B 9/720 surge survival                                                                                                  | 0   |     |     | Ω    |
|                | series resistor for VDE 0433 2 kV 10/700 surge survival                                                                                                      | 10  |     |     | Ω    |
|                | series resistor for VDE 0878 2 kV 1.2/50 surge survival                                                                                                      | 0   |     |     | Ω    |
|                | series resistor for IEC 6100-4-54 kV, 10/700, class 5, long distance balanced circuits surge survival with a 400 V primary protector                         | 10  |     |     | Ω    |
|                | series resistor for IEC 6100-4-5 1.2/50-8/20 combination generator, classes 0 to 5 (500 V to 4 kV maximum), short distance balanced circuits surge survival. | 0   |     |     | Ω    |

### Electrical Characteristics, T<sub>J</sub> = 25 °C (Unless Otherwise Noted)

| Parameter           |                               | Test Conditions                                                              |                        | Min  | Тур | Max | Unit |
|---------------------|-------------------------------|------------------------------------------------------------------------------|------------------------|------|-----|-----|------|
| L_                  | Off-state current             |                                                                              | T <sub>J</sub> = 25 °C |      |     | -5  | μΑ   |
| Ι <sub>D</sub>      | On-state current              | $V_{\rm D} = V_{\rm DRM}, V_{\rm GK} = 0$                                    | $T_J = 85 \ ^\circ C$  |      |     | -50 | μΑ   |
|                     |                               | V <sub>GG</sub> = -48 V, C <sub>G</sub> = 220 nF                             |                        |      |     |     |      |
| V                   | Gate-cathode impulse          | 10/700, $I_{TM}$ = -30 A, $R_S$ = 10 Ω                                       |                        |      |     | 7   | V    |
| V <sub>GK(BO)</sub> | breakover voltage             | 1.2/50, I <sub>TM</sub> = -30 A, R <sub>S</sub> = 10 Ω                       |                        |      |     | 10  |      |
|                     |                               | 2/10, $I_{TM}$ = -38 A, $R_S$ = 62 Ω,                                        |                        |      |     | 25  |      |
| V <sub>F</sub>      | Forward voltage               | $I_{\rm F} = 5  {\rm A},  t_{\rm W} = 500  \mu {\rm s}$                      |                        |      |     | 2   | V    |
|                     | Peak forward recovery voltage | 10/700, I <sub>F</sub> = 30 A, R <sub>S</sub> = 10 Ω                         |                        |      |     | 5   |      |
| V <sub>FRM</sub>    |                               | 1.2/50, $I_F$ = 30 A, $R_S$ = 10 Ω                                           |                        |      |     | 7   | V    |
|                     |                               | $2/10, I_{F} = 38 \text{ A}, R_{S} = 62 \Omega,$                             |                        |      |     | 12  |      |
| Ι <sub>Η</sub>      | Holding current               | I <sub>T</sub> = -1 A, di/dt = 1A/ms, V <sub>GG</sub> = -100 V               |                        | -150 |     |     | mA   |
| 1                   | Cata reverse aurrent          |                                                                              | T <sub>J</sub> = 25 °C |      |     | -5  | μΑ   |
| IGKS                | Gate reverse current          | $V_{GG} = V_{GK} = V_{GKRM}, V_{KA} = 0 $ $T_{J} = 85 \ ^{\circ}C$           |                        |      | -50 | μΑ  |      |
| I <sub>GT</sub>     | Gate trigger current          | $I_T = -3 \text{ A}, t_{p(g)} \ge 20  \mu\text{s},  V_{GG} = -100 \text{ V}$ |                        |      |     | 3.0 | mA   |
| V <sub>GT</sub>     | Gate-cathode trigger voltage  | I <sub>T</sub> = -3 A, t <sub>p(g)</sub> ≥ 20 μs, V <sub>GG</sub> = -100 V   |                        |      |     | 2.0 | V    |
| 0                   | Cathode-anode off-            | f = 1 MHz, $V_d$ = 1 V, $I_G$ = 0, (see Note 4) $V_D$ = -3 V $V_D$ = -48 V   | V <sub>D</sub> = -3 V  |      |     | 100 | pF   |
| C <sub>KA</sub>     | state capacitance             |                                                                              |                        |      | 50  | pF  |      |

NOTE 4: These capacitance measurements employ a three terminal capacitance bridge incorporating a guard circuit. The unmeasured device terminals are a.c. connected to the guard terminal of the bridge.

### BOURNS®

### **Thermal Characteristics**

|                 | Parameter                               | Test Conditions                                                                  | Min | Тур | Max | Unit |
|-----------------|-----------------------------------------|----------------------------------------------------------------------------------|-----|-----|-----|------|
| $R_{\theta JA}$ | Junction to free air thermal resistance | $T_A = 25$ °C, EIA/JESD51-3 PCB, EIA/JESD51-<br>2 environment, $P_{TOT} = 1.7$ W |     |     | 170 | °C/W |

#### **Parameter Measurement Information**



Figure 1. Voltage-Current Characteristic Unless Otherwise Noted, All Voltages are Referenced to the Anode

BOURNS®

**Thermal Information** 



Figure 2. Non-Repetitive Peak On-State Current against Duration

### BOURNS®

#### **APPLICATIONS INFORMATION**

#### **Gated Protectors**

This section covers three topics. First, it is explained why gated protectors are needed. Second, the voltage limiting action of the protector is described. Third, an example application circuit is described.

#### **Purpose of Gated Protectors**

Fixed voltage thyristor overvoltage protectors have been used since the early 1980s to protect monolithic SLICs (Subscriber Line Interface Circuits) against overvoltages on the telephone line caused by lightning, a.c. power contact and induction. As the SLIC was usually powered from a fixed voltage negative supply rail, the limiting voltage of the protector could also be a fixed value. The TISP1072F3 is a typical example of a fixed voltage SLIC protector.

SLICs have become more sophisticated. To minimize power consumption, some designs automatically adjust the driver supply voltage to a value that is just sufficient to drive the required line current. For short lines, the supply voltage would be set low, but for long lines, a higher supply voltage would be generated to drive sufficient line current. The optimum protection for this type of SLIC would be given by a protection voltage which tracks the SLIC supply voltage. This can be achieved by connecting the protection thyristor gate to the SLIC VBATH supply, Figure 3. This gated (programmable) protection arrangement minimizes the voltage stress on the SLIC, no matter what value of supply voltage.



Figure 3. Negative Overvoltage Condition



Figure 4. Positive Overvoltage Condition

#### **Operation of Gated Protectors**

Figure 3 and Figure 4 show how the TISP61521 limits negative and positive overvoltages. Positive overvoltages (Figure 4) are clipped by the antiparallel diode of Th5 and the resulting current is diverted to ground. Negative overvoltages (Figure 3) are initially clipped close to the SLIC negative supply rail value ( $V_{BATH}$ ). If sufficient current is available from the overvoltage, then Th5 will switch into a low voltage on-state condition. As the overvoltage subsides, the high holding current of Th5 prevents d.c. latchup. The protection voltage will be the sum of the gate supply ( $V_{BATH}$ ) and the peak gate-cathode voltage ( $V_{GK(BO)}$ ). The protection voltage will be increased if there is a long connection between the gate decoupling capacitor, C1, and the gate terminal. During the initial rise of a fast impulse, the gate current ( $I_G$ ) is the same as the cathode current ( $I_K$ ). Rates of 70 A/µs can cause inductive voltages of 0.7 V in 2.5 cm of printed wiring track. To minimize this inductive voltage increase of protection voltage, the length of the capacitor to gate terminal tracking should be minimized. Inductive voltages in the protector cathode wiring will also increase the protection voltage. These voltages can be minimized by routing the SLIC connection through the protector as shown in Figure 6.

Figure 5, which has a 10 A/ $\mu$ s rate of impulse current rise, shows a positive gate charge (Q<sub>GS</sub>) of about 0.1  $\mu$ C. With the 0.1  $\mu$ F gate decoupling capacitor used, the increase in gate supply is about 1 V (= Q<sub>GS</sub>/C1). This change is just visible on the -72 V gate voltage, V<sub>BATH</sub>. But the voltage increase does not directly add to the protection voltage, as the supply voltage change reaches a maximum at 0.4  $\mu$ s, when the gate current reverses polarity, and the protection voltage peaks earlier at 0.3  $\mu$ s. In Figure 5, the peak clamping voltage (V<sub>(BO)</sub>) is -77.5 V, an increase of 5.5 V on the nominal gate supply voltage. This 5.5 V increase is the sum of the supply rail increase at that time, (0.5 V), and the protection circuit's cathode diode to supply rail breakover voltage (5 V). In practice, use of the recommended 220 nF gate decoupling capacitor would give a supply rail increase of about 0.3 V and a V<sub>(BO)</sub> value of about -77.3 V.

### BOURNS®



Figure 5. Protector Fast Impulse Clamping and Switching Waveforms

#### **Application Circuit**

Figure 6 shows a typical TISP61521 SLIC card protection circuit. The incoming line conductors, Ring (R) and Tip (T), connect to the relay matrix via the series overcurrent protection. Fusible resistors, fuses and positive temperature coefficient (PTC) resistors can be used for overcurrent protection. Resistors will reduce the prospective current from the surge generator for both the TISP61521 and the ring/test protector. The TISP7xxxF3 protector has the same protection voltage for any terminal pair. This protector is used when the ring generator configuration may be ground or battery-backed. For dedicated ground-backed ringing generators, the TISP3xxxF3 gives better protection as its inter-conductor protection voltage is twice the conductor to ground value.

Relay contacts 3a and 3b connect the line conductors to the SLIC via the TISP61521 protector. The protector gate reference voltage comes from the SLIC negative supply (V<sub>BATH</sub>). A 220 nF gate capacitor sources the high gate current pulses caused by fast rising impulses.

# BOURNS®



Figure 6. Typical Application Circuit

## BOURNS®

### **MECHANICAL DATA**

### **Device Symbolization Code**

Devices will be coded as follows:

| Device        | Symbolization<br>Code |
|---------------|-----------------------|
| TISP61521DR-S | 61521                 |

"TISP" is a trademark of Bourns, Ltd., a Bourns Company, and is Registered in U.S. Patent and Trademark Office. "Bourns" is a registered trademark of Bourns, Inc. in the U.S. and other countries.