1:1, DIFFERENTIAL LVPECL-TO-2.5V, 3.3V, 5V LVPECL/ECL BUFFER ### GENERAL DESCRIPTION The ICS853001 is a 1:1 Differential LVPECL-to-LVPECL Buffer and a member of the HiPerClockS™family of High Performance Clock Solutions from ICS. The ICS853001 may be used to regenerate LVPECL clocks which may have been attenuated, across a long trace, or may also be used as a differential-to-LVPECL translator. The differential input can accept the following differential input types: LVPECL, LVDS and CML. The device also has an output enable pin for debug/test purposes. When the output is disabled, it drives differential LOW (Q = LOW, nQ = HIGH). The ICS853001 is packaged in either a 3mm x 3mm 8-pin TSSOP or 3.9mm x 4.9mm 8-pin SOIC, making it ideal for use on space-constrained boards. ### **F**EATURES - 1:1 Differential LVPECL-to-LVPECL / ECL buffer - · 1 LVPECL clock output pair - 1 Differential LVPECL PCLK, nPCLK input pair - PCLK, nPCLK pair can accept the following differential input levels: LVPECL, LVDS, CML - Maximum output frequency: >2.5GHz - Part-to-part skew: 100ps (maximum) - Propagation delay: 500ps (maximum) - Additive phase jitter, RMS: 0.03ps (typical) - LVPECL mode operating voltage supply range: $V_{CC} = 2.375V$ to 5.25V, $V_{FF} = 0V$ - ECL mode operating voltage supply range: V<sub>CC</sub> = 0V, V<sub>FF</sub> = -5.25V to -2.375V - -40°C to 85°C ambient operating temperature - · Lead-Free package RoHS compliant ### **BLOCK DIAGRAM** ### PIN ASSIGNMENT ### ICS853001 **8-Lead TSSOP, 118 mil** 3mm x 3mm x 0.95mm package body **G Package** Top View #### ICS853001 8-Lead SOIC 3.90mm x 4.90mm x 1.37mm package body M Package Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Туре | | Description | |--------|-----------------|--------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>cc</sub> | Power | | Positive supply pin. | | 2, 3 | Q, nQ | Output | | Differential output pair. LVPECL interface levels. | | 4 | $V_{\rm EE}$ | Power | | Negative supply pin. | | 5 | V <sub>BB</sub> | Output | | Nominal bias voltage at V <sub>cc</sub> - 1.38V. | | 6 | nPCLK | Input | Pullup/<br>Pulldown | Inverting differential LVPECL clock input. V <sub>cc</sub> /2 default when left floating. Can accept LVPECL, LVDS, CML interface levels. | | 7 | PCLK | Input | Pulldown | Non-inverting differential LVPECL clock input. Can accept LVPECL, LVDS, CML interface levels. | | 8 | OE | Input | Pullup | Active HIGH output enable. When logic HIGH, the output is enabled and follows the input clock. When logic LOW, the output drives logic low (Q=LOW, nQ=HIGH). LVCMOS/LVTTL interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 37.5 | | ΚΩ | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 37.5 | | KΩ | # 1:1, DIFFERENTIAL LVPECL-TO-2.5V, 3.3V, 5V LVPECL/ECL BUFFER ### **ABSOLUTE MAXIMUM RATINGS** $\begin{aligned} & \text{Supply Voltage, V}_{\text{CC}} & \text{6V (LVPECL mode, V}_{\text{EE}} = 0) \\ & \text{Negative Supply Voltage, V}_{\text{EE}} & \text{-6V (ECL mode, V}_{\text{CC}} = 0) \\ & \text{Inputs, V}_{\text{I}} \text{(LVPECL mode)} & \text{-0.5V to V}_{\text{CC}} + 0.5 \text{ V} \\ & \text{Inputs, V}_{\text{I}} \text{(ECL mode)} & \text{0.5V to V}_{\text{FE}} - 0.5 \text{V} \end{aligned}$ Outputs, Io $\begin{array}{lll} & & & 50 \text{mA} \\ & & & 100 \text{mA} \\ & & & \\ & & V_{\text{BB}} \text{ Sink/Source, I}_{\text{BB}} & & \pm 0.5 \text{mA} \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\$ Package Thermal Impedance, $\theta_{IA}$ 8 Lead TSSOP 101.7°C/W (0 m/s) 8 Lead SOIC 112.7°C/W (0 lfpm) (Junction-to-Ambient) NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 3A. Power Supply DC Characteristics, $V_{CC} = 2.375V$ to 5.25V; $V_{EE} = 0V$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-------------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Positive Supply Voltage | | 2.375 | 3.3 | 5.25 | V | | I <sub>EE</sub> | Power Supply Current | | | | 27 | mA | Table 3B. LVCMOS DC Characteristics, $V_{CC} = 2.375V$ to 5.25V; $V_{FF} = 0V$ , $TA = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|----|-------------------|--------------------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | OE | | 0.7V <sub>cc</sub> | | V <sub>cc</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | OE | | -0.3 | | 0.3V <sub>cc</sub> | V | | I <sub>IH</sub> | Input High Current | OE | $V_{CC} = V_{IN}$ | | | 150 | μΑ | | I | Input Low Current | OE | $V_{CC} = V_{IN}$ | -150 | | | μΑ | Table 3C. LVCMOS DC Characteristics, $V_{CC} = 0V$ ; $V_{EE} = -5.25V$ to -2.375V, Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|----|-------------------|-----------------------|---------|--------------------|-------| | V <sub>IH</sub> | Input High Voltage | OE | | 0.3V <sub>EE</sub> | | 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | OE | | V <sub>EE</sub> - 0.3 | | 0.7V <sub>EE</sub> | V | | I <sub>IH</sub> | Input High Current | OE | $V_{CC} = V_{IN}$ | | | 150 | μΑ | | I | Input Low Current | OE | $V_{CC} = V_{IN}$ | -150 | | | μΑ | **Table 3D. LVPECL DC Characteristics,** $V_{CC} = 2.375V$ to 5.25V; $V_{EE} = 0V$ , $TA = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|----------------------|-------------------------------|------------------------|-------------------------|------------------------|-------| | | Input High Current | PCLK | $V_{CC} = V_{IN}$ | | | 200 | μΑ | | I <sub>IH</sub> | Input High Current | nPCLK | $V_{CC} = V_{IN}$ | | | 200 | μΑ | | | Input Low Current | PCLK | $V_{CC} = 5.25, V_{IN} = 0V$ | -200 | | | μΑ | | I IL | Input Low Current | nPCLK | $V_{CC} = 5.25V, V_{IN} = 0V$ | -200 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 0.15 | | 1.2 | V | | V <sub>CMR</sub> | Common Mode Inpu | t Voltage; NOTE 1, 2 | | 1.2 | | V <sub>cc</sub> | V | | V <sub>OH</sub> | Output High Voltage | ; NOTE 3 | | | V <sub>cc</sub> - 1.005 | | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 3 | | | | V <sub>cc</sub> - 1.78 | | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | | 0.6 | | 1.0 | V | | V <sub>BB</sub> | Bias Voltage | | | V <sub>cc</sub> - 1.44 | V <sub>cc</sub> - 1.38 | V <sub>cc</sub> - 1.32 | V | NOTE 1: Common mode voltage is defined as V<sub>IH</sub>. NOTE 2: For single ended applications, the maximum input voltage for PCLK, nPCLK is $V_{cc}$ + 0.3V. NOTE 3: Outputs terminated with 50 $\!\Omega$ to ${\rm V_{cc}}$ - 2V. **Table 4. AC Characteristics,** $V_{cc} = 0V; V_{ee} = -5.25V \text{ to } -2.375V \text{ or } V_{cc} = 2.375 \text{ to } 5.25V; V_{ee} = 0V, Ta = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|---------------------------------------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | | >2.5 | GHz | | t <sub>PD</sub> | Propagation Delay; NO | OTE 1 | | 250 | | 500 | ps | | tsk(pp) | Part-to-Part Skew; NO | TE 2, 3 | | | | 100 | ps | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter Section | | 155.52MHz, Integration Range:<br>12KHz - 20MHz | | 0.03 | | ps | | $t_R/t_F$ | Output Rise/Fall Time | | 20% to 80% | 50 | | 250 | ps | | | | | $V_{CC} = 2.375V \text{ to } 3.6V, V_{EE} = 0$ | 48 | | 52 | % | | odc | Output Duty Cycle | <i>f</i> ≤ 1GHz | $V_{CC} > 3.6V \text{ to } 5.25V, V_{EE} = 0 \text{ or}$<br>$V_{EE} = -5.25V \text{ to } -3.6V, V_{CC} = 0$ | 46 | | 54 | % | All parameters are measured at $f \le 1.7$ GHz, unless otherwise noted. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65. ### **ADDITIVE PHASE JITTER** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the dBc Phase Noise. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a dBc value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. OFFSET FROM CARRIER FREQUENCY (Hz) As with most timing specifications, phase noise measurements have issues. The primary issue relates to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependant on the input source and measurement equipment. # PARAMETER MEASUREMENT INFORMATION ### **OUTPUT LOAD AC TEST CIRCUIT** ### DIFFERENTIAL INPUT LEVEL #### PART-TO-PART SKEW #### PROPAGATION DELAY ### **OUTPUT RISE/FALL TIME** OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD ### **APPLICATION INFORMATION** ### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LYCMOS LEVELS Figure 1A shows an example of the differential input that can be wired to accept single ended LVCMOS levels. The reference voltage level $V_{\tiny RR}$ generated from the device is connected to the negative input. The C1 capacitor should be located as close as possible to the input pin. ### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LVPECL LEVELS Figure 1B shows an example of the differential input that can be wired to accept single ended LVPECL levels. The reference voltage level $\rm V_{BB}$ generated from the device is connected to the negative input. FIGURE 1B. SINGLE ENDED LVPECL SIGNAL DRIVING DIFFERENTIAL INPUT ### TERMINATION FOR 2.5V LVPECL OUTPUT Figure 2A and Figure 2B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating $50\Omega$ to $V_{\rm CC}$ - 2V. For $V_{\rm CC}$ = 2.5V, the $V_{\rm CC}$ - 2V is very close to ground level. The R3 in Figure 2B can be eliminated and the termination is shown in *Figure 2C*. FIGURE 2A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 2B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 2C. 2.5V LVPECL TERMINATION EXAMPLE #### **TERMINATION FOR 3.3V LVPECL OUTPUTS** The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive FIGURE 3A. LVPECL OUTPUT TERMINATION $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 3A and 3B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 3B. LVPECL OUTPUT TERMINATION #### TERMINATION FOR 5V LVPECL OUTPUT This section shows examples of 5V LVPECL output termination. *Figure 4A* shows standard termination for 5V LVPECL. The termination requires matched load of $50\Omega$ resistors pull down to $V_{\rm CC}$ - 2V = 3V at the receiver. *Figure 4B* shows Thevenin equivalence of Figure 4A. In actual application where the 3V DC power supply is not available, this approached is normally used. FIGURE 4A. STANDARD 5V PECL OUTPUT TERMINATION FIGURE 4B. 5V PECL OUTPUT TERMINATION EXAMPLE #### LVPECL CLOCK INPUT INTERFACE The PCLK /nPCLK accepts LVPECL, CML, SSTL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 5A to 5F show interface examples for the HiPerClockS PCLK/nPCLK input driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. FIGURE 5A. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY AN OPEN COLLECTOR CML DRIVER FIGURE 5B. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A BUILT-IN PULLUP CML DRIVER FIGURE 5C. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER FIGURE 5D. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER WITH AC COUPLE FIGURE 5E. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY AN SSTL DRIVER FIGURE 5F. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVDS DRIVER 1:1, DIFFERENTIAL LVPECL-TO-2.5V, 3.3V, 5V LVPECL/ECL BUFFER ### **APPLICATION SCHEMATIC EXAMPLE** Figure 6 shows an example of ICS853001 application schematic. In this example, the device is operated at $V_{\rm CC} = 3.3V$ . The decoupling capacitor should be located as close as possible to the power pin. The input is driven by a 3.3V LVPECL driver. Only one termination example is shown in this schematic. For more termination approaches, please refer to the LVPECL Termination Application Note. FIGURE 6. APPLICATION SCHEMATIC EXAMPLE ### POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS853001. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS853001 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{CC} = 5V + 5\% = 5.25V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>CC MAX</sub> = 5.25V \* 27mA = 141.75mW - Power (outputs)<sub>MAX</sub> = 27.83mW/Loaded Output pair Total Power $_{MAX}$ (3.465V) = 141.75mW + 27.83mW = 169.58mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$ devices is 125 $^{\circ}$ C. The equation for Tj is as follows: $Tj = \theta_{JA} * Pd\_total + T_A$ Tj = Junction Temperature $\theta_{JA}$ = junction-to-ambient thermal resistance Pd\_total = Total device power dissipation (example calculation is in section 1 above) $T_A = Ambient Temperature$ In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{\rm JA}$ must be used. Assuming a moderate air flow of 1 meter per second and a multi-layer board, the appropriate value is 90.5°C/W per Table 5A below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.170\text{W} * 90.5^{\circ}\text{C/W} = 100.4^{\circ}\text{C}$ . This is well below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). ### Table 5A. Thermal Resistance $\theta_{JA}$ for 8-Pin TSSOP, Forced Convection | θ <sub>JA</sub> by Velocity (Meters per Second) | | | | | | | | |-------------------------------------------------|-----------|----------|----------|--|--|--|--| | | 0 | 1 | 2 | | | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 101.7°C/W | 90.5°C/W | 89.8°C/W | | | | | ### Table 5B. Thermal Resistance $\theta_{JA}$ for 8-Pin SOIC, Forced Convection | $\theta_{JA}$ by Velocity (Linear Feet per Minute) | | | | | | | | |----------------------------------------------------|------------------------|-------------------|-----------------------|----|--|--|--| | | 0 | 200 | 500 | | | | | | Single-Layer PCB, JEDEC Standard Test Boards | 153.3°C/W | 128.5°C/W | 115.5°C/W | | | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 112.7°C/W | 103.3°C/W | 97.1°C/W | | | | | | NOTE: Most modern PCB designs use multi-layered by | ooards. The data in th | ne second row per | tains to most designs | 3. | | | | ### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 7. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{CC}$ - 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} - 1.005V$$ $$(V_{CC\_MAX} - V_{OH\_MAX}) = 1.005$$ • For logic low, $$V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} - 1.78V$$ $$(V_{CC\_MAX} - V_{OL\_MAX}) = 1.78V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 1.005V)/50\Omega] * 1.005V = \textbf{20mW}$$ $$Pd\_L = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - 1.78V)/50\Omega] * 1.78V = 7.83mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 27.83mW 1:1, DIFFERENTIAL LVPECL-TO-2.5V, 3.3V, 5V LVPECL/ECL BUFFER ## **RELIABILITY INFORMATION** ### Table 6A $\theta_{JA} \text{vs. Air Flow Table for 8 Lead TSSOP}$ ### θ<sub>1Δ</sub> by Velocity (Meters per Second) 0 1 2 Multi-Layer PCB, JEDEC Standard Test Boards 101.7°C/W 90.5°C/W 89.8°C/W ### Table 6B. $\theta_{\rm JA} {\rm vs.}$ Air Flow Table 8 Lead SOIC ### θ<sub>...</sub> by Velocity (Linear Feet per Minute) O 200 500 Single-Layer PCB, JEDEC Standard Test Boards 153.3°C/W 128.5°C/W 115.5°C/W Multi-Layer PCB, JEDEC Standard Test Boards 112.7°C/W 103.3°C/W 97.1°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TRANSISTOR COUNT The transistor count for ICS853001 is: 141 PACKAGE OUTLINE - G SUFFIX FOR 8 LEAD TSSOP PACKAGE OUTLINE - M SUFFIX FOR 8 LEAD SOIC TABLE 7A. PACKAGE DIMENSIONS | OVERDOL | Millimeters | | | | |---------|-------------|---------|--|--| | SYMBOL | Minimum | Maximum | | | | N | 8 | 3 | | | | А | | 1.10 | | | | A1 | 0 | 0.15 | | | | A2 | 0.79 | 0.97 | | | | b | 0.22 | 0.38 | | | | С | 0.08 | 0.23 | | | | D | 3.00 E | BASIC | | | | Е | 4.90 E | BASIC | | | | E1 | 3.00 E | BASIC | | | | е | 0.65 E | BASIC | | | | e1 | 1.95 E | BASIC | | | | L | 0.40 0.80 | | | | | α | 0° 8° | | | | | aaa | | 0.10 | | | Reference Document: JEDEC Publication 95, MO-187 TABLE 7B. PACKAGE DIMENSIONS | OVMDOL | Millin | neters | |--------|---------|---------| | SYMBOL | MINIMUN | MAXIMUM | | N | | 8 | | Α | 1.35 | 1.75 | | A1 | 0.10 | 0.25 | | В | 0.33 | 0.51 | | С | 0.19 | 0.25 | | D | 4.80 | 5.00 | | E | 3.80 | 4.00 | | е | 1.27 | BASIC | | Н | 5.80 | 6.20 | | h | 0.25 | 0.50 | | L | 0.40 | 1.27 | | α | 0° | 8° | Reference Document: JEDEC Publication 95, MS-012 1:1, DIFFERENTIAL LVPECL-TO-2.5V, 3.3V, 5V LVPECL/ECL BUFFER TABLE 8. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|----------|--------------------------|--------------------|---------------| | ICS853001AG | 001A | 8 lead TSSOP | tube | -40°C to 85°C | | ICS853001AGT | 001A | 8 lead TSSOP | 2500 tape & reel | -40°C to 85°C | | ICS853001AGLF | 01AL | 8 lead "Lead-Free" TSSOP | tube | -40°C to 85°C | | ICS853001AGLFT | 01AL | 8 lead "Lead-Free" TSSOP | 2500 tape & reel | -40°C to 85°C | | ICS853001AM | 853001A | 8 lead SOIC | tube | -40°C to 85°C | | ICS853001AMT | 853001A | 8 lead SOIC | 2500 tape & reel | -40°C to 85°C | | ICS853001AMLF | 853001AL | 8 lead "Lead-Free" SOIC | tube | -40°C to 85°C | | ICS853001AMLFT | 853001AL | 8 lead "Lead-Free" SOIC | 2500 tape & reel | -40°C to 85°C | The aforementioned trademark, HiPerClockS™ is a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.