## SONY

# **CXA2096N**

## **Digital CCD Camera Head Amplifier**

#### **Description**

The CXA2096N is a bipolar IC developed as a head amplifier for digital CCD cameras. This IC provides the following functions: correlated double sampling, AGC for the CCD signal, A/D sample and hold, blanking, A/D reference voltage, and an output driver.

# 24 pin SSOP (Plastic)

#### **Features**

- High sensitivity made possible by a high-gain AGC amplifier
- Blanking function provided for the purpose of calibrating the CCD output signal black level
- Regulator output pin provided for A/D converter reference voltage
- Built-in sample-and-hold circuits for camera signals required by external A/D converters

#### **Absolute Maximum Ratings**

| <ul> <li>Supply voltage</li> </ul>              | Vcc  | 11          | V  |
|-------------------------------------------------|------|-------------|----|
| <ul> <li>Operating temperature</li> </ul>       | Topr | -20 to +75  | °C |
| Storage temperature                             | Tstg | -65 to +150 | °C |
| <ul> <li>Allowable power dissipation</li> </ul> | PD   | 417         | mW |

#### **Operating Conditions**

| Supply voltage | Vcc1, 2, 3 | 3.0 to 3.6 | V |
|----------------|------------|------------|---|
|                |            |            |   |

#### **Applications**

DVC/still cameras for consumer use

#### Structure

Bipolar silicon monolithic IC

Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

## **Block Diagram and Pin Configuration**



Pin Description (Vcc1, 2, 3 = 3V)

| Pin                 | Symbol               | Pin voltage           | Equivalent circuit                                                           | Description                                                                     |
|---------------------|----------------------|-----------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| No.<br>1<br>3<br>19 | GND2<br>GND3<br>GND1 | GND                   | •                                                                            | Ground.                                                                         |
| 2                   | PS                   | VTH = 1.5V            | 2 145<br>10µA ≤5k                                                            | Power saving mode.                                                              |
| 4                   | DRVOUT               | VRB tO<br>VRB + 100mV | О то 50µА 25µА 200µА 25µА 1.35V 777 50µА 7777 1солт 3.2 to 6.4mA 145 48 7777 | Driver output for A/D converter capable of DC coupling.  Dynamic range = 1Vp-p. |
| 5<br>16<br>23       | Vcc3<br>Vcc1<br>Vcc2 | Vcc                   |                                                                              | Power supply.                                                                   |

| Pin<br>No. | Symbol | Pin voltage              | Equivalent circuit                                                 | Description                                                                                                                                                                          |
|------------|--------|--------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6          | N.C.   |                          |                                                                    | No connection; normally ground.                                                                                                                                                      |
| 7          | VRB    | 1.35V                    | 1.35V 30k 777 777 777 777 777 777 777 777 777 7                    | 1.35V regulator output.  Be sure to decouple this pin near the IC pins to prevent the oscillation and external noise when this pin is not used. (Recommended capacitor value: 4.7µF) |
| 8          | VRT    | 2.35V                    | 2.35V<br>2.35V<br>2.35V<br>23.5k<br>55µ<br>777 777 777 777 777 777 | 2.35V regulator output.  Be sure to decouple this pin near the IC pins to prevent the oscillation and external noise when this pin is not used. (Recommended capacitor value: 4.7µF) |
| 9          | OFFSET | 1.5 to 3V<br>&<br>0V     | 50k                                                                | Controls the output offset.  When 3V: VRB When 1.5V: VRB + 100mV When 0V (preset mode): VRB + 35mV                                                                                   |
| 10         | PBLK   | VTH = 1.85V  Active: Low | 30k ₹ 30k 145 1.85V 100 ₹ 30k ₹ 777 777                            | Camera signal preblanking pulse input.  Active when Low. Calibrates the black level of the AGC output waveform. When PBLK is Low, the DRVOUT potential is forced to VRB.             |

| Pin<br>No. | Symbol  | Pin voltage             | Equivalent circuit                                                                                         | Description                                                                                                         |
|------------|---------|-------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| 11         | XRS     | VTH = 0.68V             | 40μA<br>24k<br>770μA<br>145<br>111<br>111<br>111<br>111<br>111                                             | Camera signal sample-and-hold pulse input.                                                                          |
| 12         | CLPOB   | VTH = 1.5V  Active: Low | 30k ₹ 30k 145 12 12 12 17 777 777                                                                          | Clamp pulse used to clamp the optical black portion of the camera signal after it passes through the AGC amplifier. |
| 13         | AGCCLP  | Approx. 1.3V            | 50k 55k 3k 145 145 13 13 145 145 1777                                                                      | AGC clamp capacitor.<br>(Recommended<br>value: 0.1µF)                                                               |
| 14         | AGCCONT | 1.5 to 3.0V             | 3.3k<br>3.3k<br>3.4k<br>3.4k<br>2.14V<br>145<br>3.4k<br>2.29V<br>100µA<br>300µA<br>100µA<br>200µA<br>200µA | AGC gain control.  When 1.5V: -1dB (Minimum gain)  When 3.0V: 31.5dB (Maximum gain)                                 |

| Pin<br>No. | Symbol     | Pin voltage                                               | Equivalent circuit                                                                               | Description                                                                                        |
|------------|------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| 15         | CCDLEVEL   | CCD signal<br>black level of<br>DIN input<br>approx. 2.2V | 100µA 150<br>500<br>₩ 150<br>340                                                                 | Enables monitoring of<br>the SH3 output<br>camera signal.                                          |
| 17         | SHP        | VTH = 0.65V                                               | 20µA 365µA 145                                                                                   | Preset level sample-<br>and-hold pulse input.                                                      |
| 18         | SHD        | Sampling                                                  | 0.65V (17) (18) (18) (18)                                                                        | Data level sample-<br>and-hold pulse input.                                                        |
| 20         | CLPDM      | VTH = 1.5V  Active: Low                                   | 30k<br>1.5V<br>30k<br>√ 50µA<br>√ 7/7                                                            | Clamp pulse used to clamp the dummy pixel portion of the input CCD signal.                         |
| 21<br>22   | PIN<br>DIN | Black level<br>approx. 2.1V                               | 15μA<br>15μA<br>21<br>21<br>22<br>145<br>23k<br>200μA<br>7/7 7/7 7/7 7/7 7/7 7/7 7/7 7/7 7/7 7/7 | CCD signal input.                                                                                  |
| 24         | ICONT      | 1.5 to 3V                                                 | 2.25V 145                                                                                        | DRVOUT output waveform rise time control.  When 1.5V: Maximum rise time When 3V: Minimum rise time |

### **Electrical Characteristics**

(Ta = 25°C, Vcc1, 2, 3 = 3V)

| Item            |                                          | Symbol       | Conditions                                                   | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------|--------------|--------------------------------------------------------------|------|------|------|------|
| Current consump | PS = OFF<br>(PS indicates<br>Power Save) | IDC          | AGCCONT = 1.5V, open between VRT and VRB PS = 3V, ICONT = 3V | 25.1 | 37.1 | 49.0 | mA   |
| -11011          | PS = ON                                  | IDP          | PS = 0V                                                      | 0    | 1.8  | 4.2  |      |
|                 | Maximum<br>gain                          | A CONT max.  | DIN = 1µs, 20mVp-p pulse<br>AGCCONT = 3V, ICONT = 3V         | 28.5 | 31.3 | _    |      |
|                 | Minimum<br>gain                          | A CONT min.  | DIN = 1µs, 500mVp-p pulse<br>AGCCONT = 1.5V, Icont = 3V      | _    | -0.8 | 1.4  | dB   |
| AGC             | Range of gain variance                   | AGC G        | A CON max. – A CON min.                                      | 27.1 | 32.1 | _    |      |
|                 | Dynamic<br>range<br>maximum              | AGCmax.      | AGCCONT = 3V<br>DRVOUT output signal at saturation level     | 800  | 970  | _    | - mV |
|                 | Dynamic range typical                    | AGCTYP.      | AGCCONT = 2V<br>DRVOUT output signal at saturation level     | 900  | 960  | _    | IIIV |
|                 | Offset high                              | CAOF<br>high | OFFSET = 1.5V                                                | 80   | 98   | _    |      |
| DRV             | Offset low                               | CAOF<br>low  | OFFSET = 3.0V                                                | _    | 2    | 5    | mV   |
|                 | Offset preset                            | CAOF<br>pre  | OFFSET = 0V                                                  | 25   | 34   | 40   |      |
| REF             | VRT DC<br>level                          | VRTO         | With a $400\Omega$ load                                      | 2300 | 2340 | 2400 |      |
|                 | VRB DC<br>level                          | VRBO         | With a $400\Omega$ load                                      | 1300 | 1353 | 1400 | mV   |
|                 | Vrt – Vrg                                | ΔVR          | With a $400\Omega$ load                                      | 950  | 988  | 1050 |      |
| BLK             | Offset                                   | BLKOF        | BLKOF (PBLK = 3V) – BLKOF (PBLK = 0V)                        | -15  | 9    | 30   | mV   |
| SH3             | Dynamic range                            | SH3 D        | DIN = 1μs, 1Vp-p pulse                                       | 600  | 790  | _    | mV   |

#### **Electrical Characteristics Measurement Circuit**



| SW1 | POWER SAVE |  |  |
|-----|------------|--|--|
| Н   | OFF        |  |  |
| L   | ON         |  |  |

## **Measurement Timing Chart**



#### **Application Circuit**



Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

#### **Description of Operation**

Refer to the Block Diagram.

#### **Operating Conditions**

The camera signal processing system operates when PS is High.

#### Timing Chart (when Vcc = 3V)



#### CDS (SH1, SH2, SH3):

The CCD signal from the CCD image sensor is input to PIN and DIN where correlated double sampling (CDS) is performed by SH1, SH2 and SH3. The precharge level of the CCD output signal is sampled, held and output by the SH2 output, and the signal level is sampled, held and output by the SH3 output. SH1 and SH2 are the sample-and-hold circuits for the precharge level; SH3 is the sample-and-hold circuit for the signal level.

#### CDSCLP 1, 2:

CDSCLP1 and 2 stabilize the input signal DC level, clamp (CLPDM) the input signal during the idle transfer interval for the purpose of eliminating the AGC input offset, and adjust the DC level ([\*1], [\*2]) of SH2 and SH3 in line with VREF. CDSCLP1 is the clamp circuit for the precharge level, and CDSCLP2 is the clamp circuit for the signal level.

#### AGC:

AGC is the gain control amplifier for the camera signal.

The gain can be varied from -1 to +31dB by adjusting the AGCCONT voltage control VAGCCONT from 1.5 to 3.0V.

#### CAM SH:

CAM SH is the sample-and-hold circuit for synchronizing the data read-in timing for the external A/D. Sampling is possible according to the approximately 10ns sampling pulse width input to XRS.

#### AGCCLP:

The basic black level is set ([\*3]) by clamping the AGC output waveform with the CLPOB clock during the OPB interval. When PBLK is High and CLPOB is Low, the clamping circuit operates, adjusting the AGCCLP current so that the DRVOUT potential equals the OFFSET potential (which is determined by the voltage applied to the OFFSET pin), thus setting the AGCCLP potential. The AGCCLP capacitance is connected to the AGCCLP pin.

#### DC SHIFT:

This circuit functions when AGCCLP operates, following the AGCCLP potential and forcing a DC shift of the AGC output waveform OPB interval to the basic black level. When AGCCLP is not operating, the basic black level is maintained at its previous setting.

#### BLK SW:

The black level is calibrated by blanking the black level signal of the AGC output waveform so that it does not fall below the basic black level and replacing the DC potential with VRB. ([\*4])

The signal is blanked when PBLK is Low.

#### OFFSET:

OFFSET controls the DRV output waveform black level offset.

The offset of the DRVOUT camera signals can be adjusted when a voltage is applied to OFFSET. ([\*5])

The voltage controlled by OFFSET is output as the DRV output DC offset via AGCCLP, DCSHIFT, CAMSH and BLKSW.

When the OFFSET voltage is 1.5 to 3.0V, DRVOUT DC can vary in a linear fashion from VRB + 100mV to VRB. In addition, when the OFFSET voltage is 0V, DRVOUT DC is preset to VRB + 35mV.

#### DRV:

DRV drives the external A/D. The current that flows to the last-stage amplifier in DRV is controlled by applying voltage to the ICONT pin, making it possible to adjust the rise time of the output waveform, which affects the external A/D load capacitance. The variable range is 1.5 to 3V, with 1.5V yielding the maximum and 3V yielding the minimum. The optimum rise time for the external A/D input capacitance can be selected.

#### VRTDRV, VRBDRV:

These are the external A/D reference voltage drivers. These circuits are connected to A/D VRT and VRB, supplying 2.35V and 1.35V, respectively, when Vcc is 3V. The IC's internal primary voltage is also generated on the basis of the VRT and VRB voltage. (VRB, VB and VCENT)

#### POWER SAVE CONTROL:

The PS pin is the power save pin; the operating state is enabled when this pin is High, while the power saving function operates when it is Low.

#### **Characteristics Graphs**

# AGCCONT control supply voltage characteristics VAGCCONT vs. Gain



# OFFSET control supply voltage characteristics VOFFSET vs. OFFSET



AGCCONT control temperature characteristics AGCCONT vs. Gain



OFFSET control temperature characteristics Voffset vs. OFFSET



# Maximum signal amplitude temperature characteristics

#### (Max. gain) Tc vs. Vout (Min. gain) Tc vs. Vout Vcc = 3.0V, AGCCONT = 1.5V Input amplitude DIN =870mVp-p





Maximum signal amplitude temperature characteristics

VRT, VRB, VRT – VRB temperature characteristics Tc vs. VRT, VRB, VRT – VRB



SONY

#### Package Outline Unit: mm



**NOTE: PALLADIUM PLATING** 

This product uses S-PdPPF (Sony Spec.-Palladium Pre-Plated Lead Frame).