SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### **DESCRIPTION** The M50930-XXXFP, M50931-XXXFP and the M50932-XXXFP are single-chip microcomputers designed with CMOS silicon gate technology. All are housed in a 80-pin plastic molded QFP. These single-chip microcomputers are useful for business equipment and other consumer applications. In addition to their simple instruction set, the ROM, RAM, and I/O addresses are placed on the same memory map to enable easy programming. These microcomputers are also suitable for applications which require controlling LCDs. The differences among the M50930-XXXFP, M50931-XXXFP and the M50932-XXXFP are noted below. The following explanations apply to the M50930-XXXFP. Specification variations for other chips are noted accordingly. | Type name | ROM size | RAM size | |--------------|------------|-----------| | M50930-XXXFP | 4096 bytes | 128 bytes | | M50931-XXXFP | 4096 bytes | 512 bytes | | M50932-XXXFP | 8192 bytes | 512 bytes | M50932-XXXFP only has pull-up transistor option for CNTR pin. #### **FEATURES** | 1 | EATURES | |---|--------------------------------------------------------------------| | • | Number of basic instructions 69 | | • | Memory size | | | ROM ··· 4096 bytes (M50930-XXXFP, M50931-XXXFP) | | | 8192 bytes (M50932-XXXFP) | | | RAM 128 bytes (M50930-XXXFP) | | | 512 bytes (M50931-XXXFP, M50932-XXXFP) | | • | Instruction execution time | | | $\cdots 2\mu$ s (minimum instructions at 4MHz frequency) | | • | Single power supply | | | f(X <sub>IN</sub> )=4MHz ·······5V±10% | | | $f(X_{IN}) = 1 MHz \cdots 2.7V \le V_{CC} \le 5.5V(Typ.)$ | | • | Power dissipation | | | normal operation mode (at 4MHz frequency) | | | 15mW(V <sub>CC</sub> =5V, Typ.) | | | low-speed operation mode (at 32kHz frequency for | | | clock function) 225µW (V <sub>CC</sub> =5V, Typ.) | | | stop mode(at 25°C) $\cdots 5\mu$ W ( $V_{CC}=5V$ , Max.) | | • | RAM retention voltage (stop mode) | | | $0.00$ $\sim 0.00$ $\sim 0.00$ $\sim 0.00$ $\sim 0.00$ $\sim 0.00$ | | • | Subroutine nesting ······64 levels (Max.) | | • | Interrupt ····· 8 types, 5 vectors | | • | 8-bit timer ······ 3 (2 when used as serial I/O) | | • | 16-bit timer ·········· 1 (Two 8-bit timers make one set) | | • | Programmable I/O ports | | | (Ports P0, P1, P2, P3)32 | | | | LCD controller/driver (1/2, 1/3 bias, 1/2, 1/3, 1/4 duty) segment output 32 common output 4 Two clock generator circuits (One is for main clock, the other is for clock function) #### **APPLICATION** Office automation equipment VCR, Tuner, Audio-visual equipment Telephone #### MITSUBISHI MICROCOMPUTERS ## M50930-XXXFP,M50931-XXXFP M50932-XXXFP #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### **FUNCTIONS OF M50930-XXXFP** | | Parameter | | Functions | | | |-----------------------------|--------------------------|---------------------|------------------------------------------------------------------------------|--|--| | Number of basic instruction | ons | | 69 | | | | Instruction execution time | 1 | | 2μs (minimum instructions, at 4MHz frequency). | | | | Clock frequency | | | 4.3MHz | | | | | ROM | | 4096 bytes (8192 bytes for M50932-XXXFP) | | | | Memory size | RAM | | 128 bytes (512 bytes for M50931-XXXFP and M50932-XXXFP) | | | | | RAM for display LCD | | 16 bytes | | | | | P0, P1, P2, P3 | 1/0 | 8-bit×4 | | | | | P4 | Input | 8-bitX1 (Port P4 are in common with SEG) | | | | Input/Output port | SEG | LCD output | 32-bit×1 | | | | | СОМ | LCD output | 4-bit×1 | | | | Serial I/O | | | 8-bit×1 | | | | | • | | 8-bit timer×3 (2 when serial I/O is used) | | | | Timers | | | 16-bit timer×1 (combination of two 8-bit timers) | | | | | Bias | | 1/2, 1/3 bias selectable | | | | | Duty ratio | | 1/2, 1/3, 1/4 duty selectable | | | | LCD controller/driver | Common output | | 4 | | | | | Segment output | | 32 (SEG <sub>24</sub> ~SEG <sub>31</sub> are in common with port P4) | | | | Subroutine nesting | , | | 64 (max.) | | | | Interrupt | | | Two external interrupts, Three timer interrupts (or two timer, one serial I/ | | | | Clock generating circuit | | | Two built-in circuits (ceramic or quartz crystal oscillator ) | | | | Supply voltage | | | 2.7~5.5V (RAM retention voltage at clock stop is 2~5.5V) | | | | | At high-speed operation | V <sub>CC</sub> =5V | 15mW (at clock frequency X <sub>IN</sub> =4MHz, typ.) | | | | Power dissipation | At low-speed operation V | cc=5V | 225μW (at clock frequency X <sub>CIN</sub> =32kHz, typ.) | | | | | At STOP mode | | 5μW (at clock stop, max.) | | | | | Input/Output voltage | | 5V | | | | l 1/0. 1 1 | | | $I_{OH} = -2mA (V_{OH} = 3V)$ | | | | Input/Output | | | I <sub>OL</sub> =10mA (V <sub>OL</sub> =2V) | | | | characteristics | Output current | | Pull-up current : Min30μA, max140μA, typ -70μA | | | | | | | (V <sub>CC</sub> =5V input voltage 0V) | | | | Memory expansion | | | Possible | | | | Operating temperature ra | nge | | -10~70℃ | | | | Device structure | | | CMOS silicon gate | | | | Package | | | 80-pin plastic molded QFP | | | ## MITSUBISHI MICROCOMPUTERS ## M50930-XXXFP,M50931-XXXFP M50932-XXXFP ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ## PIN DESCRIPTION | Pin | Name | Input/<br>Output | Functions | |--------------------------------------|-----------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CC</sub> ,<br>V <sub>SS</sub> | Supply voltage | | Power supply inputs 5V±10% to V <sub>CC</sub> , and 0V to V <sub>SS</sub> . | | CNVss | CNVss | | This is usually connect to V <sub>SS</sub> . | | RESET | Reset input | Input | To enter the reset state, the reset input pin must be kept at a "L" for more than $2\mu s$ (under normal $V_{CC}$ conditions). If more time is needed for the crystal oscillator to stabilize, this "L" condition should be maintained for the required time. | | X <sub>IN</sub> | Clock input | Input | These are I/O pins of internal clock generating circuit for main clock. To control generating frequency, an external ceramic or a quartz crystal oscillator is connected between the $X_{IN}$ and $X_{OUT}$ pins. If an external | | Хоит | Clock output | Output | clock is used, the clock source should be connected the $X_{IN}$ pin and the $X_{OUT}$ pin should be left open. | | ĪNT <sub>1</sub> | Interrupt input | Input | This is the highest order interrupt input pin. | | P0 <sub>0</sub> ∼P0 <sub>7</sub> | I/O port P0 | 1/0 | Port P0 is an 8-bit I/O port with directional registers allowing each I/O bit to be individually programmed as input or output. At reset, this port is set to input mode. The output structure is CMOS output. | | P1 <sub>0</sub> ~P1 <sub>7</sub> | I/O port P1 | 1/0 | Port P1 is an 8-bit I/O port and has basically the same functions as port P0. | | P2 <sub>0</sub> ~P2 <sub>7</sub> | I/O port P2 | 1/0 | Port P2 is an 8-bit I/O port and has basically the same functions as port P0. | | P3 <sub>0</sub> ~P3 <sub>7</sub> | I/O port P3 | 1/0 | Port P3 is an 8-bit I/O port and has basically the same functions as port P0. When serial I/O is used, P3 $_7$ , P3 $_6$ , P3 $_5$ , and P3 $_4$ work as $\overline{S_{RDY}}$ , CLK, $S_{OUT}$ , and $S_{IN}$ pins, respectively. Also P3 $_5$ , P3 $_7$ , P3 $_7$ , and P3 $_9$ work as timer 3 overflow signal divided by 2 output pin (T), $\overline{INT_2}$ pin, $X_{CIN}$ and $X_{COUT}$ pins, respectively. | | P4 <sub>0</sub> ~P4 <sub>7</sub> | Input port P4 | 1/0 | Port P4 is an 8-bit input port and can be used as segment output pins. | | V <sub>L1</sub> ~V <sub>L3</sub> | Voltage input for LCD | Input | These are voltage input pins for LCD. Supply voltage as $0V \le V_{L1} \le V_{L2} \le V_{CC}$ . $0V \sim V_{L3}$ is supplied to LCD. | | COM <sub>0</sub> ~ | Common output | Output | These are LCD common output pins. At 1/2 duty, CGM <sub>2</sub> and COM <sub>3</sub> pins are not used. At 1/3 duty, COM <sub>3</sub> is not used. | | SEG₀∼<br>SEG₂₃ | Segment output | Output | These are LCD segment output pins. | | CNTR | Timer I/O | 1/0 | This is an output pin for the timer 4 and 5. | #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### BASIC FUNCTION BLOCKS #### **MEMORY** A memory map for the M50930-XXXFP is shown in Figure 1. Address $3000_{16}$ to $3FFF_{16}$ are assigned for the built-in ROM area which consists of 4096 bytes (Addresses $2000_{16}$ to $3FFF_{16}$ are assigned for the built-in ROM area which consists of 8192 bytes for M50932-XXXFP). Addresses $3F00_{16}$ to $3FFF_{16}$ are a special address area (special page). By using the special page addressing mode of JSR instruction, subroutines addressed on this page can be called with only 2 bytes. Addresses $3FF4_{16}$ to $3FFF_{16}$ are vector addresses used for the reset and interrupts (See interrupts chapter). Addresses 0000<sub>16</sub> to 00FF<sub>16</sub> are the zero page address area. By using zero page addressing mode, this area can also be accessed with 2 bytes. The use of these addressing methods will greatly reduce the object size required. The RAM, I/O port, timer, etc. addresses are already assigned for the zero page. Addresses $0000_{16}$ to $007F_{16}$ are assigned for the built-in RAM which consists of 128 bytes (Addresses $0000_{16}$ to $007F_{16}$ and $0100_{16}$ to $027F_{16}$ are assigned for the built-in RAM which consists of 512 bytes for M50931-XXXFP and M50932-XXXFP). This RAM is used as the stack during subroutine calls and interrupts, in addition to data storage. Flg.1 Memory map #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### **CENTRAL PROCESSING UNIT (CPU)** The CPU consists of 6 registers and is shown in Figure 2. ## ACCUMULATOR (A) The 8-bit accumulator (A) is the main register of the microcomputer. Data operations such as data transfer, input/output, etc., is executed mainly through the accumulator. #### INDEX REGISTER X (X) The index register X is an 8-bit register. In the index register X addressing mode, the value of the OPERAND added to the contents of the index register X specifies the real address. When the T flag in the processors status register is set to "1", the index register X itself becomes the address for the second OPERAND. #### INDEX REGISTER Y (Y) The index register Y is an 8-bit register. In the index register Y addressing mode, the value of the OPERAND added to the contents of the index register Y specifies the real address. Fig.2 Register structure #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### STACK POINTER (S) The stack pointer is an 8-bit register that contains the address of the next location in the stack. It is mainly used during interrupts and subroutine calls. The stack pointer is not automatically initialized after reset and should be initialized by the program using the TXS instruction. When an interrupt occurs, the higher 8 bits of the program counter is pushed into the stack first, the stack pointer is decremented, and then the lower 8 bits of the program counter is pushed into the stack. Next the contents of the processor status register is pushed into the stack. When the return from interrupt instruction (RTI) is executed, the program counter and processor status register data is popped off the stack in reverse order from above. The accumulator is never pushed into the stack automatically, so a Push Accumulator instruction (PHA) is provided to execute this function. Restoring the Accumulator to its previous value is accomplished by the Pop Accumulator instruction (PLA). It is executed in the reverse order of the PHA instruction. The contents of the Processor Status Register (PS) are pushed and popped to and from the stack with the PHP and PLP instructions, respectively. During a subroutine call, only the Program Counter is pushed into the stack. Therefore, any registers that should not be destroyed should be pused into the stack manually. To return from a subroutine call, the RTS instruction is used. #### PROGRAM COUNTER (PC) The 16-bit program counter consists of two 8-bit registers $PC_H$ and $PC_L$ . The program counter is used to indicate the address of the next instruction to be executed. $PC_H$ is only 6 bits long. #### PROCESSOR STATUS REGSITER (PS) The 8-bit PS is composed entirely of flags used to indicate the condition of the processor immediately after an operation. Branch operations can be performed by testing the Carry flags (C), Zero flag (Z), Overflow flag (V) or the Negative flag (N). Each bit of the register is explained below. #### 1. Carry flag (C) The carry flag contains the carry or borrow generated by the Arithmetic Logic Unit (ALU) immediately after an operation. It is also changed by the shift and rotate instructions. The set carry (SEC) and clear carry (CLC) instructions allow direct access for setting and clearing this flag. #### 2. Zero flag (Z) This flag is used to indicate if the immediate operation generated a zero result or not. If the result is zero, the zero flag will be set to "0". If the result is not zero, the zero flag will be set to "1". #### 3. Interrupt disable flag (1) This flag is used to disable all interrupts. This is accomplished by setting the flag to "1". When an interrupt is accepted, this flag is automatically set to "1" to prevent from other interrupts until the current interrupt is completed. The SEI and CLI instructions are used to set and clear this flag, respectively. #### 4. Decimal mode flag (D) The decimal mode flag is used to define whether addition and subtraction are executed in binary or decimal. If the decimal mode flag is set to "1", the operations are executed in decimal, if the flag is "0", the operations are executed in binary. Decimal correction is automatically executed. The SED and CLD instructions are used to set and clear this flag, respectively. #### 5. Break flag (B) When the BRK instruction is executed, the same operations are performed as in an interrupt. The address of the interrupt vector of the BRK instruction is the same as that of the lowest priority interrupt. The contents of the B flag can be checked to determine which condition caused the interrupt. If the BRK instruction caused the interrupt, the B flag will be "1", otherwise, it will be "0". #### 6. Index X mode flag (T) When the T flag is "1", operations between memories are executed directly, without passing through the accumulator. Operations between memories involving the accumulator are executed when the T flag is "0" (i.e., operation results between memories 1 and 2 are stored in the accumulator). The address of memory 1 is specified by the contents of the index register X, and that of memory 2 is specified by the normal addressing mode. The SET and CLT instructions are used to set and clear the T flag, respectively. #### 7. Overflow flag (V) The overflow flag functions when one byte is added or subtracted as a signed binary number. When the result exceeds +127 or -128, the overflow flag is set to "1". When the BIT instruction is executed, bit 6 of the memory location is input to the V flag. The overflow flag is reset by the CLV instruction and there is no set instruction. #### 8. Negative flag (N) The negative flag is set whenever the result of a data transfer or operation is negative (bit 7 is "1"). Whenever the BIT instruction is executed, bit 7 of the memory location is input to the N flag. There are no instructions for directly setting or resetting the N flag. #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### INTERRUPT The M50930-XXXFP can be interrupted from eight sources; $\overline{INT_1}$ , Timer 1, Timer 2, Timer 3 or Serial I/O, $\overline{INT_2}$ or Key on wake up, and BRK instruction. The value of bit 2 of the serial I/O register (address $00F6_{16}$ ) determines whether the interrupt is from timer 3 or from serial I/O. When the bit 2 is "1" the interrupt is from serial I/O, and when bit 2 is "0" the interrupt is from timer 3. Also, when bit 2 is "1", parts of Port 3 are used for serial I/O. Bit 7 of the serial I/O register determines if an interrupt is from $\overline{INT_2}$ or from "Key on wake up". When bit 7 is "0", the interrupt is from $\overline{INT_2}$ . When bit 7 is "1" the interrupt is from "key on wake up". "key on wake up" can only be used at power down by the STP or WIT instruction. These interrupts are vectored and thier priorities are shown in Table 1. Reset is included in this table since it has the same function as an interrupt. When an interrupt is accepted, the contents of certain registers are pushed into specified locations, as discussed in the stack pointer section, and the interrupt disable flag (I) is set, and the program jumps to the address specified by the interrupt vector, and the interrupt request bit is cleared automatically. The Reset interrupt is the highest priority interrupt and can never be inhibited. Except for the Reset interrupt, all interrupts are inhibited when the interrupt disable flag is set to "1". All of the other interrupts can further be controlled individually via the interrupt control register shown in Figure 3. An interrupt is accepted when the interrupt enable bit and the interrupt request bit are both. "1" and the interrupt disable flag is "0". The interrupt request bits are set when the following conditions occur: - (1) When the INT<sub>1</sub> or INT<sub>2</sub> pins go from "H" to "L" - (2) When the levels any pin of P2 goes "L" (at power down mode) - (3) When the contents of timer 1, timer 2, timer 3 or the counter of serial I/O go to "0" These request bits can be reset by a program but can not be set. Since the BRK instruction interrupt and the $\overline{\text{INT}_2}$ interrupt have the same vectored address, the contents of the B flag must be checked to determine if the BRK instruction caused the interrupt or if $\overline{\text{INT}_2}$ generated the interrupt. Table 1. Interrupt vector address and priority. | Interrupt | Priority | Vector address | |------------------------------------------|----------|-----------------------------------------| | RESET | 1 | 3FFF <sub>16</sub> , 3FFE <sub>16</sub> | | INT <sub>1</sub> | 2 | 3FFD <sub>16</sub> , 3FFC <sub>16</sub> | | Timer 1 | 3 | 3FFB <sub>16</sub> , 3FFA <sub>16</sub> | | Timer 2 | 4 | 3FF9 <sub>16</sub> , 3FF8 <sub>16</sub> | | Timer 3 or serial I/O | 5 | 3FF7 <sub>16</sub> , 3FF6 <sub>16</sub> | | INT <sub>2</sub> or key on wake up (BRK) | 6 | 3FF5 <sub>16</sub> , 3FF4 <sub>16</sub> | Fig. 3 Interrupt control ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### **TIMER** The M50930-XXXFP has five timers; timer 1, timer 2, timer 3, timer 4 and timer 5. Timer 3 cannot be used when serial I/O is used (see serial I/O section). The count source for each timer can be selected by using bit 2, 3 and 4 of the timer control register (address $00FF_{16}$ ), as shown in Figure 4 A block diagram of timer 1 through 5 is shown in Figure 6. All of the timers are down count timers and have 8-bit latches. When a timer reaches "0" and the next count pulse is input to a timer, the contents of the reload latch are loaded into the timer. The division ratio of the timers is 1/(n+1), where n is the contents of timer latch. The timer interrupt request bit is set at the next count pulse after the timer reaches "0". The interrupt and timer control registers are located at addresses $00FE_{16}$ and $00FF_{16}$ , respectively (see Interrupt section). The starting and stopping of timer 1 is controlled by bit 5 of the timer control register. If bit 5 (address $00FF_{16}$ ) is "0", the timer starts counting. When bit 5 is "1", the timer stops. After a STP instruction is executed, timer 2, timer 1, and the clock ( $\phi$ divided by 4) are connected in series (regardless of the status of bit 2 through 4 of the timer control register). This state is canceled if timer 2 interrupt request bit is set to "1", or if the system is reset. Before the STP instruction is executed, bit 5 of the timer control register (timer 1, count stop bit), bit 6 of the timer control register (timer 1 interrupt enable bit), and bit 4 of interrupt control register (timer 2 interrupt enable bit) must be set to "0". For more details on the STP instruction, refer to the oscillation circuit section. #### TIMER 4 AND TIMER 5 MODES (1) Timer Mode (00). The internal clock divided by 4 is counted. When the timer counts to "0", the interrupt request bit is set to "1", the contents of the timer latch is reloaded, and the counting starts again. - (2) Pulse Output Mode (01). - The output level of the CNTR pin inverts each time the timer contents to zero. - (3) Event Counter Mode (10). The same function is executed as that of mode "00", except that the counting source is input from the CNTR pin. The count decremented each time the CNTR input goes from "L" to "H". (4) Pulse Width Measurement Mode (11). This mode is used to measure the pulse width of a signal (between "L"s) input into the CNTR pin. The counting is done using the oscillation frequency divided by 4, and only while the CNTR pin is at a low level. When the contents of the counter reaches zero, the timer 5 overflow flag is set to "1", the timer is reloaded from the reload latch, and counting starts again. The overflow flag can be reset by writing a "0" to bit 7 of address 00F8<sub>16</sub>. The structure of timer 4, 5 mode register is shown in Figure 5. Fig.4 Structure of timer control register Fig.5 Structure of timer 4, 5 mode register Fig.6 Block diagram of timers I through 5 #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### PORT P3<sub>3</sub>/TIMER 3 OUTPUT The signal that timer 3 is divided by 2 is output from P3<sub>3</sub> (T), at the contents of bit 4 of the serial I/O mode register (address $00F6_{16}$ ) is "1". #### WATCHDOG TIMER FUNCTION Timer 4 and 5 can be used as a watchdog timer by connecting the CNTR pin and the RESET pin as shown in Figure 7, and by setting bit 4 and 5 of address $00F8_{16}$ to 01. At this time the output of the 1/2 divider counter (connected to timer 5) is initialized to "1" when data is written to timer 5. After a delay of 2.5 to $3.0\mu s$ (at $f(X_{IN}) = 4MHz$ ) after the reset is input, bits 4, 5, and 6 of the timer 4,5 mode register are initialized to 0. The initialization program to set the watchdog timer mode should have the following sequence: - (1) Set the pulse output mode after writing a value to timer 4 and 5 registers. - (2) If the program is running correctly, the CNTR pin should never go low due to data being continuously written to timer 5. If the program sequence is interrupted, timer 5 will overflow and the CNTR pin will output a "L" and retain this value until the Reset is executed. - (3) 2.5 to $3.5\mu s$ (at $f(X_{IN})=4MHz$ ) after a reset, the CNTR pin will be in high impedance state. Fig.7 Reset circuit with the watchdog timer #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### SERIAL I/O The block diagram of serial I/O is shown in Figure 8. In the serial I/O mode the receive ready signal $(\overline{S_{RDY}})$ , synchronous input/output clock (CLK), and the serial I/O ( $S_{OUT}$ , $S_{IN}$ ) pins are used as $P3_7$ , $P3_6$ , $P3_5$ , and $P3_4$ , respectively. The serial I/O mode register (address $00F6_{16}$ ) is an 8-bit register. Bit 0 and 1 of this register is used to select a synchronous clock source. When these bits are (00) or (01), an external clock from $P3_6$ is selected. When these bits are (10), the overflow signal divided by two from timer 3 becomes the synchronous clock. Therefore, changing the timer period will change the transfer speed. When the bits are (11), the internal clock $\phi$ divided by 4 (ie. 4 $\mu$ s at 4MHz) becomes the clock. Bits 2 and 3 decide whether parts of P3 will be used as a serial I/O or not. When bit 2 is "1", P3 $_6$ becomes an I/O pin of the synchronous clock. When an internal synchronous clock is selected, the clock is output from P3 $_6$ . If the external synchronous clock is selected, the clock is input to P3 $_6$ . And P3 $_5$ will be a serial output and P3 $_4$ will be a serial input. To use P3 $_4$ as a serial input, set the directional register bit which corresponds to P3 $_4$ , to "0". For more information on the directional register, refer to the I/O pin section. To use the serial I/O, bit 2 needs to be set to "1", if it is "0" Fig.8 Block diagram of serial I/O ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER $P3_6$ will function as a normal I/O. Interrupts will be generated from the serial I/O counter instead of timer 3. Bit 3 determines if $P3_7$ is used as an output pin for the receive data ready signal (bit 3="1", $\overline{S}_{RDY}$ ) or used as a nomal I/O pin (bit 3="0"). The function of serial I/O differs depending on the clock source: external clock or internal clock. Internal clock—The $\overline{S_{RDY}}$ signal becomes "H" during transmission or while dummy data is stored in the serial I/O register. After the falling edge of write signal, the $\overline{S_{RDY}}$ signal becomes low signaling that the M50930-XXXFP is ready to receive the external serial data. The $\overline{S_{RDY}}$ signal goes "H" at the next falling edge of the transfer clock. The serial I/O counter is set to 7 when data is stored in the serial I/O register. At each falling edge of the transfer clock, serial data is output to P3<sub>5</sub>. During the rising edge of this clock, data can be input from P3<sub>4</sub> and the data in the serial I/O register will be shifted 1 bit. Data is output starting with the LSB. Af- ter the transfer clock has counted 8 times, the serial I/O register will be empty and the transfer clock will remain at a high level. At this time the interrupt request bit will be set. External Clock—If an external clock is used, the interrupt request bit will be set after the transfer clock has counted 8 times but the transfer clock will not stop. Due to this reason, the external clock must be controlled from the outside. The external clock should not exceed 250kHz at a duty cycle of 50%. Timing diagrams are shown in Figure 9, and connection between two M50930-XXXFPs' are shown in Figure 10. When using an external clock for transfer, the external clock must be held at "H" level when the serial I/O counter is initialized. When switching between the internal clock and external clock, the switching must not be performed during transfer. Also, the serial I/O counter must be initialized after switching. Fig.9 Serial I/O timing Fig.10 Example of serial I/O connection #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### LCD CONTROLLER/DRIVER The M50930-XXXFP has internal LCD controllers and drivers. A Block diagram of LCD circuit is shown in Figure 13. The terminals for LCD consist of 4 common-pin and 32 segments pin. $SEG_{24} \sim SEG_{31}$ are in common with input P4. These pins are selected by bit 4 of the LCD mode register (LM<sub>4</sub>, address 00F5<sub>16</sub>). Two biases (1/2 and 1/3) can also be selected. When bit 2 of the LCD mode register is "1", 1/2 bias is selected. When bit 2 is "0", 1/3 bias is selected. A 1/2, 1/3, or 1/4 duty cycle can also be selected. When bits 0 and 1 of the LCD mode register (LM<sub>0</sub>, LM<sub>1</sub>) is n, the duty ratio is 1/(n+1). Address $00D0_{16} \sim 00DF_{16}$ is the designated RAM for the LCD display. When 1s' are written to these addresses, the corresponding segments of the LCD display panel are turned on. A map of the LCD display RAM is shown in Figure 12. Fig.11 Structure of LCD mode register The ON/OFF function for the LCD controller is controlled by bit 3 of the LCD mode register ( $LM_3$ ). When this bit is "1" all the segments of the LCD are turned on. When this bit is "0" all the segments are turned off. When a 1/2 bias is used, $V_{L1}$ and $V_{L2}$ should be shorted together. An example circuit for each bias is shown in Figure 14. Also Figure 15 shows an example of 1/2 bias, 1/4 duty drive waveforms and resulting voltage differential between SEG<sub>n</sub> and COM<sub>n</sub> and Figure 16 shows examples of drive waveforms for each bias and duty. The LCDCK timing frequency (LCD driver timing) is generated internally and the frame frequency can be determined with the following equation: $$f(LCDCK) = \frac{(frequency of timer 1 count source)}{((timer 1 setting+1) \times 4)}$$ Frame frequency= $$\frac{f(LCDCK)}{n}$$ ; at 1/n duty | Bit | 7 | | | | | | Γ. | | |---------|-----------|--------|---------|----------|---------|------------------|--------|------| | Address | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | D0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | D1 | 3 | 3 | 3 | 3 | 2 | 2 · | 2 | 2 | | D2 | 5 | 5 | 5 | 5 | 4 | 4 | 4 | 4 | | D3 | 7 | 7 | 7 | 7 | 6 | 6 | 6 | 6 | | D4 | 9 | 9 | 9 | 9 | 8 | 8 | 8 | 8 | | D5 . | 11 | 11 | 11 | 11 | 10 | 10 | 10 | 10 | | D6 | 13 | 13 | 13 | 13 | 12 | 12 | 12 | 12 | | D7 | 15 | 15 | 15 | 15 | 14 | 14 | 14 | 14 | | D8 | 17 | 17 | 17 | 17 | 16 | 16 | 16 | 16 | | D9 | 19 | 19 | 19 | 19 | 18 | 18 | 18 | 18 | | DA | 21 | 21 | 21 | 21 | 20 | 20 | 20 | 20 | | DB | 23 | 23 | 23 | 23 | 22 | 22 | 22 | 22 | | DC | 25 | 25 | 25 | 25 | 24 | 24 | 24 | 24 | | DD | 27 | 27 | 27 | 27 | 26 | 26 | 26 | 26 | | DE | 29 | 29 | 29 | 29 | 28 | 28 | 28 | 28 | | DF | 31 | 31 | 31 | 31 | 30 | 30 | 30 | 30 | | | COM3 | COM2 | COM | COMo | COM3 | COM <sub>2</sub> | COM | COMo | | * Numbe | r in data | a memo | ry area | indicate | s corre | spondin | g segm | ent. | Fig. 12 Map of RAM for LCD segment Fig.13 Block diagram of LCD control circuit Fig.14 Example of circuit at 1/3 bias, 1/2 bias Fig.15 Example of 1/2 bias, 1/4 duty waveforms and resulting voltage differential between SEGn and COMn. Fig.16 Example of drive waveforms for each bias and duty ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### KEY ON WAKE UP "Key on wake up" is one way of returning from a power down state caused by the STP or WIT instruction. If any terminal of port P2 has a "L" level applied, after bit 7 of the serial I/O mode register (SM<sub>7</sub>) is set to "1", an interrupt is generated and the microcomputer is returned to the nomal operatinge state. As shown in Figure 17, a key matrix can be connected to port P2 and the microcomputer can be returned to a normal state by pushing any key. The key on wake up interrupt is common with the $\overline{INT_2}$ interrupt. When $SM_7$ is set to "1", the key on wake up function is selected. However, key on wake up cannot be used in the normal operating state. When the microcomputer is in the normal operating state, both key on wake up and $\overline{INT_2}$ are invalid. In order to enter the power down state generated by the STP or WIT instruction at the interrupt disable flag (I) is "0" and $SM_7$ is "1", all of port P2 must be input "H". Fig.17 Block diagram of port P2 and P32, and example of wired at used key on wake up #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### RESET CIRCUIT The M50930-XXXFP is reset according to the sequence shown in Figure 20. It starts the program from the address formed by using the content of address 3FFF $_{16}$ as the high order address and the content of the address 3FFE $_{16}$ as the low order address, when the $\overline{\mbox{RESET}}$ pin is held at "L" level for at least 8 rising edges from $X_{IN}$ while the power voltage Address 0016 (1) Port P0 directional register (E1<sub>16</sub>) 0016 (E3<sub>16</sub>) (2) Port P1 directional register 0016 (E5<sub>16</sub>) (3) Port P2 directional register 0016 (4) Port P3 directional register (E9<sub>16</sub>) 0016 (F5<sub>16</sub>) (5) LCD mode register (F6<sub>16</sub>)[ 0016 (6) Serial I/O mode register (7) Timer 4, 5 mode register (F8<sub>16</sub>) 0 0 0 0 Interrupt control register (FE<sub>16</sub>)[ 0016 (FF<sub>16</sub>) 0016 (9) Timer control register Interrupt disable flag for processor (PS) (10) status register Contents of address (11) Program counter 3FFF<sub>16</sub> Contents of address 3FFE<sub>16</sub> (PC<sub>L</sub>) Since the contents of both registers other than those listed above (including timers and the serial I/O register) and the RAM are undefined at reset, it is necessary to set initial is in the recommended operating condition and the crystal oscillator oscillation is stable and then returned to "H" level. The internal initializations following reset are shown in Figure 18 An example of the reset circuit is shown in Figure 19. When the power on reset is used, the $\overline{\text{RESET}}$ pin must be held "L" until the oscillation of $X_{\text{IN}}$ - $X_{\text{OUT}}$ becomes stable. Fig.19 Example of reset circuit Fig.18 Internal state of microcomputer at reset Fig.20 Timing diagram at reset #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### I/O PORTS #### (1) Port P0 Port P0 is an 8-bit I/O port with CMOS outputs and pull-up transistor options available. As shown in Figure 1, P0 can be accessed as memory through zero page address 00E016. Port P0's directional register allows each bit to be programmed individually as input or output. The directional register (zero page address 00E116) can be programmed as input with "0", or as output with "1". When in the output mode, the data to be output is latched to the port register and output. When data is read from the output port, the output pin level is not read, only the latched data of the port register is read. Therefore, a previously output value can be read correctly even though the output voltage level has been shifted up or down. Port pins set as input are in the high impedance state so the signal level can be read. When data is written into the input port, the data is latched only to the output register and the pin still remains in the high impedance state. Depending on the status of the processor status bits (bit 0 and bit 1 of address 00FF<sub>16</sub>), three different modes can be selected; single-chip mode, memory expanding mode and microprocessor mode. For more details, refer to the timing diagram shown in Figure 24. #### (2) Port P1 In the single chip mode, Port P1 has the same function as P0. In the other modes, P1's functions are slightly different from P0's. For more details, see the processor mode information. #### (3) Port P2 In the single-chip mode, P2 has the same function as P0. In the other modes, P2's functions are slightly different from P0's. For more details, see the processor mode information. Following the execution of STP or WIT instruction, P2 can be used to generate the "wake up mode". This mode is used to bring the microcomputer back in its normal operating mode after being in the power- down mode. #### (4) Port P3 Port P3 has the same functions as P0 except that part of P3 is common with the serial I/O lines (ie. output of timer 3, input/output of timer clock, and interrupt input). (5) Segment Output (SEG<sub>0</sub>~SEG<sub>23</sub>) These ports drive and control the LCD segments. (6) Port P4 Port P4 is an 8-bit input port which can be used as a LCD segment output port. - (7) Common output (COM<sub>0</sub>~COM<sub>3</sub>) - These port provides output drive and control for the LCD common lines. - (8) Power Supply for LCD. (V<sub>L1</sub>~V<sub>L3</sub>) Supplies power to the LCD terminals. #### (9) INT<sub>1</sub> The $\overline{\text{INT}_1}$ pin is an interrupt input pin. The $\overline{\text{INT}_1}$ interrupt request bit (bit 7 of address $00\text{FE}_{16}$ ) is set to "1" when the input level of this pin changes from "H" to "L". This input level is read into bit 1 of the timer 4 and 5 mode register (address $00\text{F8}_{16}$ ). #### (10) INT<sub>2</sub> (INT<sub>2</sub>/P3<sub>2</sub>) The $\overline{\text{INT}_2}$ pin is an interrupt input pin common with P3<sub>2</sub>. When P3<sub>2</sub>'s directional register is set for input ("0"), this pin can be used as an interrupt input. The $\overline{\text{INT}_2}$ interrupt request bit (bit 1 of address $00\text{FE}_{16}$ ) is automatically set to "1" when the input level of this pin changes from "H" to "L". #### (11) CNTR The CNTR pin is an I/O pin of timers 4 and 5. The input level is read into bit 0 of the timer 4 and 5's mode register (address $00F8_{16}$ ). Fig.21 Block diagram of ports P0~P3 Fig.22 Block diagram of ports P3, P4, CNTR, and INT, #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### PROCESSOR MODE By changing the contents of the processor mode bit (bit 0 and 1 of address 00FF<sub>16</sub>), three different operation modes can be selected; single-chip mode, memory expanding mode and microprocessor mode. In the memory expanding mode and microprocessor mode, ports P0~P2 can be used as multiplexed I/O for address, data and control signals, as well as the normal functions of the I/O ports. The function of the $X_{\text{OUT}}$ pin can also be changed. For more details see Figure 24. The memory map of the single-chip mode is illustrated in Figure 1, and the other modes are shown in Figure 23. By connecting the $\text{CNV}_{\text{SS}}$ to $\text{V}_{\text{SS}},$ all three modes can be selected through software by changing the processor mode register. Connecting $\text{CNV}_{\text{SS}}$ to $\text{V}_{\text{CC}}$ automatically forces the microcomputer into microprocessor mode. The three different modes are explained as follows: External memory area in processor mode (1) Single-chip mode (00) The microcomputer will automatically be in the singlechip mode when started from reset, if CNV<sub>SS</sub> is connected to $V_{SS}$ . Ports P0 ~ P2 will work as original I/O ports. Memory expanding mode (01) (2) The microcomputer will be changed to the memory expanding mode if $\text{CNV}_{\text{SS}}$ is connected to $\text{V}_{\text{SS}}$ and the processor mode bits are set to "01". This mode is used to add external memory when the internal memory is not sufficient. Ports P0 and P1 are used as address output with the original I/O function lost. Port P2 is used as $D_7 \sim D_0$ data I/O with the original I/O function lost. Port P1<sub>7</sub> and P1<sub>6</sub> works as R/ $\overline{W}$ and $\phi$ . Microprocessor mode (10). After connecting $CNV_{SS}$ to $V_{CC}$ and initiating a reset, the microcomputer will automatically default to this mode. This mode is the same as the memory expanding mode except that the internal ROM is disable and external ROM is needed. The relationship between the input level of the CNV<sub>SS</sub> and the processor mode is shown in Table 2. The SYNC signal is output from the $X_{\text{OUT}}$ pin in every mode except the single-chip mode, when 10V is supplied to the $\overline{\text{RESET}}$ pin or when bit 5 of the LCD mode register is set to "1". The SYNC signal becomes a synchronous signal that goes to "H" level while the Op code is being fetched. When the SYNC output signal is selected, the original function of the X<sub>OUT</sub> pin is lost. In addition, if LM7=1 and SM6=0, the SYNC signal is not output from the X<sub>OUT</sub> pin. ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER Fig.24 Processor mode and functions of ports P0 $\sim$ P2 and X $_{\text{OUT}}$ Note 1: In order to use $X_{OUT}$ pin as SYNC output, put $\overline{RESET}$ to 10V or set bit 5 of the address 00F5<sub>16</sub> to "1". When $LM_7=1$ and $SM_6=0$ , $X_{OUT}$ does not output SYNC. Table 2. Relationship between CNV<sub>SS</sub> pin input level and processor mode | CNVss | Mode | Explanation | | |----------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------|--| | V <sub>SS</sub> • Single-chip mode • Memory expanding mode • Microprocessor mode | | The single-chip mode is set by the reset. All modes can be selected by changing the processor mode bit with the program. | | | V <sub>cc</sub> | Microprocessor mode | The microprocessor mode is set by the reset. | | #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### **CLOCK GENERATING CIRCUIT** The M50930-XXXFP has two internal clock generating circuit. Figure 27 shows a block diagram of the clock generating circuit. Normally, the frequency applied to the clock input pin $X_{\rm IN}$ divided by four is used as the internal clock (timing output) $\phi$ . Bit 7 of LCD mode register can be used to switch the internal clock $\phi$ to 1/2 the frequency applied to the clock input pin $X_{\rm CIN}$ . Figure 25 shows a circuit example using a ceramic (or crystal) oscillator. Use the manufacture's recommended values for constants such as capacitance which will differ depending on each oscillator. When using an external clock signal, input form the $X_{\text{IN}}(X_{\text{CIN}})$ pin and leave the $X_{\text{OUT}}(X_{\text{COUT}})$ pin open. A circuit example is shown in Figure 26. The M50930-XXXFP has two low power dissipation modes; stop and wait. The microcomputer enters a stop mode when the STP instruction is executed. The oscillator (both $X_{\rm IN}$ clock and $X_{\rm CIN}$ clock) stops with the internal clock $\phi$ held at "H" level. In this case timer 1 and timer 2 are forcibly connected and $\phi/4$ is selected as timer 1 input. Before executing the STP instruction, appropriate values must be set in timer 1 and timer 2 to enable the oscillator to stabilize when restarting oscillation. Before executing the STP instruction, the timer 1 count stop bit must be set to supply ("0"), timer 1 interrupt enable bit and timer 2 interrupt reguest bit must be set to no request ("0"). Oscillation is resarted (release the stop mode) when $INT_1$ , $INT_2$ , or serial I/O interrupt is received. The interrupt enable bit of the interrupt used to release the stop mode must be set to "1". When restarting oscillation with an interrupt, the internal clock $\phi$ is held "H" until timer 2 overflows and is not supplied to the CPU. When oscillation is restarted by reset, "L" level must be kept to the RESET pin until the oscillation stabilizes because no wait time is generated. The microcomputer enters a wait mode when the WIT instruction is executed. The internal clock $\phi$ stops at "H" level, but the oscillator does not stop, $\phi$ is re-supplied (wait mode release) when the microcomputer is reset or when it receives an interrupt. Instructions can be executed immediately because the oscillator is not stopped. The interrupt enable bit of the interrupt used to reset the wait mode must be set to "1" before executing the WIT instruction. Low power dissipation operation is also achieved when the $X_{IN}$ clock is stopped and the internal clock $\phi$ is generated from the $X_{CIN}$ clock (45 $\mu$ A Typ. at $f(X_{CIN})=32$ kHz). $X_{IN}$ clock oscillation is stopped when the bit 6 of LCD mode register (address 00F6<sub>16</sub>) is set and restarted when it is cleared. However, the wait time until the oscillation stabilizes must be generated with a program when restarting. An "L" level must be kept to the RESET pin until the oscillation stabilizes when resetting while the $X_{IN}$ clock is stopped. Figure 28 shows the transition of states for the system clock. Fig.25 External ceramic resonator circuit Fig.26 External clock input circuit Fig.27 Block diagram of clock generating circuit Fig.28 Transition of states for the system clock #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### An example of flow for system> ``` Power on Reset Clock X oscillation Normal operation Internal system clock start (X \rightarrow 1/4 \rightarrow \phi) Program start from RESET vector ..........X<sub>C</sub> oscillation(SM<sub>5</sub>= 1, SM<sub>6</sub>= 1) Normal program `←Operating at 4 MHz Operation on the clock function only Clock for clock function X_C power down (LM<sub>6</sub>: 0 \rightarrow 1) Internal clock \phi source switching X( 4 MHz) \rightarrow X<sub>CLK</sub>(32.768kHz)(LM<sub>7</sub>: 0 \rightarrow 1 ) Clock X half(X_C in operation)(SM_6: 0) Internal clock halt(WIT instruction) Timer 1 (clock count) overflow Internal clock operation start (WIT instruction released) Clock processing routine ← Operating at 32, 768kHz Internal clock halt (WIT instruction) Interrupts from \overline{INT_1}, timer 2, timer 3 or serial I/O, \overline{INT_2}, Key on wake up Internal clock operation start (WIT instruction released) Return from clock function Program start from interrupt vector Unsystem clock X oscillation start (SM<sub>6</sub>: 1) Oscillation rise time routine (software) ←Operating at 32. 768kHz Internal clock \phi source switching (X_C \rightarrow X)(LM_7 : 1 \rightarrow 0) Normal program →Operating at 4MHz R A M backup function STP instruction preparation (pushing register) Timer 1, and timer 2 interrupt disable, timer 2 interrupt request clear (TM _{6}=0 ,IM _{5}=0 , IM _{4}=0 ) Timer 1 count stop bit resetting(TM_5 = 0) Clock X and clock for clock function X<sub>C</sub> halt (STP instruction) RAM backup status R A M backup function Interrupts from \overline{INT_1} or serial I/O, \overline{INT_2}, Key on wake up Clock X and clock for clock function X_{\text{C}} oscillation start Timer 2 overflow (\stackrel{\checkmark}{x}/16 \text{ or } X_{\text{C}}/8 \rightarrow \text{timer } 1 \rightarrow \text{timer } 2) (Automatically connected by the hardware) Internal system clock start (X/4 or X_C/2 \rightarrow \phi) Program start from interrupt vector Return from Normal program ``` Fig.29 Timing diagram of the changing system clock #### MITSUBISHI MICROCOMPUTERS ## M50930-XXXFP,M50931-XXXFP M50932-XXXFP #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### PROGRAMMING NOTES - (1) The frequency ratio of the timer is 1/(n+1). - (2) Even though the BBC and BBS instructions are executed after the interrupt request bits are modified (by the program), those instructions are only valid for the contents before the modification. Also, at least one instruction cycle must be used (such as a NOP) between the modification of the interrupt request bits and the execution of the BBC and BBS instructions. - (3) When the timer 4 and the timer 5 are used at event counter mode, read the contents of these timers either while the input of the these timers are not changing or after timer 4, 5 count stop bit (bit 6 of address 00F8<sub>16</sub>) is set to "1". - Also, when the timer 1, timer 2, or timer 3 is input the clock except $\phi/4$ or it divided by timer, control the same as above. - (4) After the ADC and SBC instructions are executed (in decimal mode), one instruction cycle (such as a NOP) is needed before the SEC,CLC, or CLD instructions are executed. - (5) A NOP instruction must be used after the execution of a PLP instruction. - (6) When LCD turn-on bit (bit 3 of address 00F5<sub>16</sub>) of the LCD mode register is "1", don't stop the timers or count source for timers. - (7) The serial I/O counter must be initialized (write to 00F7<sub>16</sub>) after switching the transfer clock source. - (8) When using an external clock as the transfer clock source, the serial I/O counter must be initialized while the external clock is at "H" level. - (9) The timer 1 and timer 2 must be set the necessary value immediately before the execution of a STP instruction. - (10) When using pins P3<sub>0</sub> and P3<sub>1</sub> as clock I/O pins, the pull-up option must not be used. - (11) Notes on controlling the clock generation circuit - When system clock is changed X<sub>IN</sub>/4 to X<sub>CIN</sub>/2, set LM<sub>7</sub> to "1" after oscillation is stable by the software in side of clock X<sub>C</sub>. - When system clock is changed X<sub>CIN</sub>/2 to X<sub>IN</sub>/4, set LM<sub>7</sub> to "0" after oscillation is stable by the software in side of clock X. - 3 When SM<sub>5</sub> is "0" or when LM<sub>7</sub> is "0" and SM<sub>6</sub> is "0", LM<sub>6</sub> is automatically set to "0" by the hardware. - 4 When system clock selection bit (bit 7 of address 00F5<sub>16</sub>) of the LCD mode register is "1", don't set SM<sub>5</sub> to "0". - In single-chip mode, the X<sub>OUT</sub> pin uses as X<sub>OUT</sub> output except setting value of LM<sub>5</sub>. - The other than single-chip mode and the input voltage for RESET pin is 10V, X<sub>OUT</sub> pin uses as SYNC output except setting value of LM<sub>5</sub>. Just for reference, timing diagram of the changing system clock are shown in Figure 29. #### DATA REQUIRED FOR MASK ORDERING Please send the following data for mask orders. - (1) mask ROM confirmation form - (2) mark specification form - (3) ROM data ..... EPROM 3sets Write the following option on the mask ROM confirmation - · Port P0 pull-up transistor bit - · Port P1 pull-up transistor bit - Port P2 pull-up transistor bit - · Port P3 pull-up transistor bit - Port P3<sub>5</sub>/S<sub>OUT</sub> output format - CNTR pin pull-up transistor (M50932-XXXFP only) #### MITSUBISHI MICROCOMPUTERS ## M50930-XXXFP, M50931-XXXFP M50932-XXXFP #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### ABSOLUTE MAXIMUM RATINGS | Symbol | Parameter | Conditions | Ratings | Unit | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------|------| | V <sub>GG</sub> | Supply voltage | | <b>−0.3~7</b> | V | | V <sub>i</sub> | Supply voltage for LCD V <sub>L1</sub> ~V <sub>L3</sub> | 7 | $-0.3 \sim V_{CC} + 0.3$ | V | | V <sub>I</sub> | Input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> ~P3 <sub>7</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> , X <sub>IN</sub> | | -0.3~V <sub>cc</sub> +0.3 | V | | V, | Input voltage INT <sub>1</sub> , CNV <sub>SS</sub> | | −0.3~7 | V | | V <sub>I</sub> | Input voltage RESET, CNTR | Output transistor are "off" | −0.3~13 | V | | Vo | Output voltage $P0_0$ - $P0_7$ , $P1_0$ - $P1_7$ , $P2_0$ - $P2_7$ , $P3_0$ - $P3_7$ , $COM_0$ - $COM_3$ . $SEG_0$ - $SEG_{31}$ , $X_{OUT}$ | | -0.3~V <sub>cc</sub> +0.3 | v | | Vo | Output voltage CNTR | | −0.3~7 | V | | Pd | Power dissipation | τ <sub>a</sub> = 25°C | 300 | mW | | Topr | Operating temperature | | -10~70 | € | | Tstq | Strage temperature | | <b>−40~125</b> | ~ ღ | #### **RECOMMENDED OPERATING CONDITIONS** ( $v_{cc}$ =2.7 $\sim$ 5.5v, $v_{ss}$ =0v, $v_{a}$ =-10 $\sim$ 70v, unless otherwise noted) | | | O a a dibla a a | | Limits | | | | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------------|--------|---------------------|------|--| | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | | | | Supply voltage (Note 1 ) | f(X <sub>IN</sub> )=4.3MHz | 4.5 | | 5. 5 | | | | V <sub>CC</sub> | | f(X <sub>IN</sub> )=1.1MHz | 2.7 | | 5.5 | V | | | V <sub>SS</sub> | Supply voltage | | | 0 | | ٧ | | | V <sub>IH</sub> | "H" input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P3 <sub>0</sub> , P3 <sub>1</sub> (Note 2 ). P3 <sub>3</sub> ~P3 <sub>7</sub> (Note 3), P4 <sub>0</sub> ~P4 <sub>7</sub> , RESET, X <sub>IN</sub> , CNV <sub>SS</sub> | | 0.7V <sub>CC</sub> | | Vcc | v | | | V <sub>IH</sub> | "H" input voltage P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>2</sub> , P3 <sub>6</sub> (Note 4), INT <sub>1</sub> , CNTR | | 0.74V <sub>cc</sub> | | Vcc | ٧ | | | VIL | "L" input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P3 <sub>0</sub> , P3 <sub>1</sub> (Note 2), P3 <sub>3</sub> ~P3 <sub>7</sub> (Note 3), P4 <sub>0</sub> ~P4 <sub>7</sub> , CNV <sub>SS</sub> | | 0 | | 0.3V <sub>cc</sub> | v | | | VIL | "L" input voltage P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>2</sub> , P3 <sub>6</sub> (Note 4 ), INT <sub>1</sub> , CNTR | | 0 | | 0.26V <sub>CC</sub> | ٧ | | | V <sub>IL</sub> | "L" input voltage RESET | | 0 | | 0.12V <sub>CC</sub> | ٧ | | | VIL | "L" input voltage X <sub>IN</sub> | | 0 | | 0.16V <sub>CC</sub> | ٧ | | | Іон | "H" output current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>7</sub> (Note 5), X <sub>OUT</sub> | | | | -2 | mA | | | I <sub>OL(peak)</sub> | "L" peak output current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>7</sub> , CNTR, X <sub>OUT</sub> (Note 6) | - | | | 10 | mA | | | l <sub>ot(avg)</sub> | "L" average output current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>7</sub> , CNTR, X <sub>OUT</sub> (Note 7) | | | | 5 | mA | | | f(X <sub>IN</sub> ) | Clock oscillating frequency (Note 8 ) | V <sub>cc</sub> =4.5~5.5V<br>V <sub>cc</sub> =2.7~5.5V | 64<br>64 | | 4300<br>1100 | kH | | | f(X <sub>CIN</sub> ) | Clock oscillating frequency for clock function (Note 8) | 100 111 1111 | 32 | | 50 | kH: | | Note 1: When only maintaining the RAM data, minimum value of V<sub>CC</sub> is 2 V. 2 : When using port P3₁ as X<sub>CIN</sub>, 0. 85V<sub>CC</sub>≤V<sub>IH</sub>≤V<sub>CC</sub>, 0 ≤V<sub>IL</sub>≤0. 15V<sub>CC</sub> for port P3₁ 3 : In this case of using port P3<sub>6</sub> as normal input. 4: In this case of using port P36 as CLK input. Especially when the input oscillation frequency is more than 50kHz, recommend the following: 6 : The total of I<sub>OL</sub> (peak) of port P0, P1, P2, P3 should be 55mA max, and the total of $I_{\rm OL}\,({\rm peak})$ of port P3, CNTR, and $X_{\rm OUT}$ should be 45mA max. 7: IoL (avg) is the average current in 100ms. 8: When changing the contents of the most significant bit at address 00F5<sub>16</sub>, $f(X_{IN})$ needs the following range: $f(X_{IN}) > 3f(X_{CIN})$ . #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### **ELECTRICAL** CHARACTERICS ( $V_{ss}=0 \text{ V}, T_a=-10\sim70 ^{\circ}\text{C}$ , unless otherwise noted) | Symbol | | Parameter | Test conditions | | - | Limits | | Unit | | |----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|------------|------------|----------|--| | 27201 | | | | ***** | Min. | Тур. | Max. | | | | VoH | | ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , | V <sub>CC</sub> =5V, I <sub>OH</sub> =-2mA | | 3 | | | V | | | · On | P3 <sub>0</sub> - | ~P3 <sub>7</sub> (Note 9 )(Note10) | $V_{CC} = 3V$ , $I_{OH} = -0.7 \text{m}$ | | 2 | | | | | | V <sub>OH</sub> | "H" output voltage X <sub>OU</sub> | <del>,</del> | $V_{CC} = 5V$ , $I_{OH} = -1.5m$ | | 3 | | | V | | | •он | 11 output voltage 700 | 1 | $V_{CC} = 3V$ , $I_{OH} = -0.3m$ | Α | 2 | | | · | | | VoL | | ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , | V <sub>CC</sub> =5V, I <sub>OL</sub> =10mA | | | | 2 | V | | | V OL | P3 <sub>0</sub> ∼P3 <sub>7</sub> (Note10), CNTR | | $V_{CC}=3V$ , $I_{OL}=3mA$ | | | | 1 | | | | v. | "L" output voltage X <sub>OUT</sub> | _ | V <sub>CC</sub> =5V, I <sub>OL</sub> =1.5mA | | i | | 2 | V | | | V <sub>OL</sub> | L output voltage X <sub>001</sub> | | V <sub>CC</sub> =3V, I <sub>OL</sub> =0. 3mA | | | | 1 | | | | ., ., | Hysteresis INT <sub>1</sub> , CNTR | | V <sub>CC</sub> =5V | | 0. 25 | | 1 | \ | | | v <sub>T+</sub> v <sub>T-</sub> | Hysteresis INT1, CNT | ` | V <sub>CC</sub> =3V | | 0.15 | | 0.7 | | | | ., ., | Manager D2 | | When used as | V <sub>CC</sub> =5V | | 0.5 | | \ | | | / <sub>T+</sub> -V <sub>T-</sub> | Hysteresis P3 <sub>6</sub> | | CLK input | V <sub>CC</sub> =3V | | 0.4 | | , | | | | | | When used as | v <sub>cc</sub> =5v | | 0.7 | | \ | | | V <sub>T+</sub> V <sub>T</sub> | Hysteresis P3 <sub>1</sub> | | X <sub>CIN</sub> input | V <sub>CC</sub> =3V | | 0.5 | | ` | | | | | | V <sub>CC</sub> =5V | | | 0.5 | | | | | V <sub>T+</sub> -V <sub>T</sub> | Hysteresis P2 <sub>0</sub> ~P2 <sub>7</sub> , P | 73 <sub>2</sub> | V <sub>CC</sub> =3V | | | 0.4 | | \ | | | | | | V <sub>CC</sub> =5V | | | 0.5 | 0.7 | | | | $V_{\tau+}-V_{\tau-}$ | - Hysteresis RESET | | V <sub>CC</sub> =3V | | | 0.35 | | ' | | | | | | V <sub>CC</sub> =5V | | | 0.5 | | | | | $V_{\tau+}-V_{\tau-}$ | Hysteresis X <sub>IN</sub> | | V <sub>CC</sub> =3V | | 0.35 | | ١ ١ | | | | | "L" input current P4 <sub>0</sub> ~P4 <sub>7</sub> (except reset state), | | V <sub>CC</sub> =5V | | | | | † | | | | ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>7</sub> | | | | - | -5 | 1 | | | | IL | | | V <sub>CC</sub> =3V | | | | | μ | | | | | | v <sub>i</sub> =0v | | | | <b>-4</b> | 4 | | | | "L" input current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>7</sub> , | | | | -30 | <b>—70</b> | -140 | | | | l <sub>IL</sub> | CNTR (Note 12) with pull-up Tr. | | V <sub>CC</sub> =3V, V <sub>I</sub> =0V | | -6 | -25 | <b>-45</b> | μ | | | | 0,,,,, | T(TOTO 12)) With pair up 11: | V <sub>CC</sub> =5V, V <sub>L3</sub> =5V, V <sub>I</sub> =0V | | -30 | 2.5 | -140 | | | | l <sub>IL</sub> | "L" input current P40~ | P47 (at reset state) | | | -6 | | -45 | μ | | | | | D1 ( | V <sub>CC</sub> =3V, V <sub>L3</sub> =3V, V <sub>I</sub> =0V | | | | -45 | | | | | | P4 <sub>7</sub> (except reset state),<br>P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , | V <sub>cc</sub> =5V | | | | 5 | μ | | | l <sub>tH</sub> | _ | P3 <sub>7</sub> , CNTR, INT <sub>1</sub> , RESET, | V <sub>1</sub> =5V | | | 4 | | | | | | X <sub>IN</sub> | 1 o/, ortin, nert, neger, | V <sub>CC</sub> =3V | ĺ | | | | | | | | AIN | | V <sub>1</sub> =3V | | | | | | | | ов | "H" input current P40~ | P47 (at reset state) | V <sub>CC</sub> =5V, V <sub>L3</sub> =5V, V <sub>i</sub> =5V | | | | 5 | μA | | | | <u> </u> | | V <sub>CC</sub> =3V, V <sub>L3</sub> =3V, V <sub>i</sub> =3V | | | | 4 | | | | R <sub>COM</sub> | Output impedance CO | M <sub>0</sub> ∼COM <sub>3</sub> | $V_{L1} = V_{CC}/3$ | V <sub>cc</sub> =5V | 30 | 200 | 2000 | ٥ | | | | | | V <sub>L2</sub> =2V <sub>L1</sub> ,<br>V <sub>L3</sub> =V <sub>CC</sub> | V <sub>CC</sub> =3V | 70 | 500 | 4000 | <u> </u> | | | Rs | Output impedance SE | Go∼SEG31 | Other COM, SEG | V <sub>CC</sub> =5V | | 2 | | k | | | •5 | | -001 | pins are opend. | V <sub>CC</sub> =3V | | 3 | | | | | | | | $f(X_{IN})=4MHz, V_{CC}=5V$ | | | 3 | 6 | m | | | | | | $f(X_{IN})=1MHz, V_{CC}=3$ | V | | 0.4 | | | | | lcc | Supply current (at operation) | Output pin are opened. RESET, P0 <sub>0</sub> ~P0 <sub>7</sub> , | $T_a=25^{\circ}C$<br>$X_{IN}=0V$<br>$f(X_{CIN})=32.8kHz$ | v <sub>cc</sub> =5v | | 45 | | μ | | | | | P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>and P3 <sub>0</sub> ~P3 <sub>7</sub> are | at low power mode<br>(LM <sub>6</sub> =1) | V <sub>CC</sub> =3V | | 18 | | | | | | | connected to V <sub>CC</sub> . | f(X <sub>IN</sub> )=4MHz, V <sub>CC</sub> =5 | V | | 1 | | | | | | | Except the above pins | f(X <sub>IN</sub> )=1MHz, V <sub>CC</sub> =3 | | | 0. 2 | | m | | | lcc | Supply current (at wait state) | are connected to V <sub>SS</sub> . However, X <sub>IN</sub> and X <sub>CIN</sub> | | v <sub>cc</sub> =5v | | 20 | 60 | | | | ( | | are input signal according to the conditions. | $\begin{array}{l} T_a=25\text{°C} \\ \text{X}_{\text{IN}}=0\text{V} \\ \text{f(X}_{\text{CIN}})=32.8\text{kHz} \\ \text{at low power mode} \\ (\text{LM}_6=1) \end{array}$ | v <sub>cc</sub> =3v | | 4 | 12 | μ | | | | Supply ourrant | to the conditions. | f(X <sub>IN</sub> )=0<br>f(X <sub>CIN</sub> )=0 | T <sub>a</sub> =25℃ | | 0.1 | 1 | μ | | | lcc | Supply current | | V <sub>CC</sub> =5V | T <sub>a</sub> =70℃ | T | | 10 | | | | V <sub>RAM</sub> | RAM retention voltage | | $f(X_{IN}) = 0, f(X_{CIN}) = 0$ | | 2 | I | 5. 5 | 1 | | Note 9: Except when the output type of P3<sub>5</sub> is N-channel open drain (mask option). 10: If P3<sub>5</sub> is used as X<sub>COUT</sub>, capability of load driving is lower than the above. 11: For M50930-XXXFP and M50931-XXXFP 12: For M50932-XXXFP #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ## TIMING REQUIREMENTS Memory expanding mode and microprocessor mode $(v_{cc}=5v\pm10\%,\ v_{ss}=0\ v,\ \tau_a=25\ c)$ | | Parameter | Test conditions | | | Unit | | |-------------------------|---------------------------------------------------------------------------------------------|-----------------------|------|------|------|-----| | Symbol | | | Min. | Тур. | Max. | Onn | | t <sub>su</sub> (P2D-#) | Port P2 input setup time | | 270 | | | ns | | tsu (P3D-#) | Port P3 input setup time | | 270 | | | ns | | tsu (P4D-ø) | Port P4 input setup time | | 270 | | | ns | | | | | 1 | | | μs | | twi | INT <sub>1</sub> , fNT <sub>2</sub> external clock input pulse width | V <sub>CC</sub> =2.7V | 4 | | | μ3 | | | | | 2 | | | μS | | twR | RESET external clock input pulse width (Note 13) | V <sub>CC</sub> =2.7V | 8 | | | | | th (#-P2D) | Port P2 input hold time | | 20 | | | ns | | th (#P3D) | Port P3 input hold time | | 20 | | | ns | | th (#-P4D) | Port P4 input hold time | | 20 | | | ns | | t <sub>C</sub> | External clock input cycle time (X <sub>IN</sub> pin) | | 250 | | | ns | | tw | External clock input pulse width (X <sub>IN</sub> pin) | | 75 | | | ns | | tr | External clock rising edge time (X <sub>IN</sub> pin) | | | | 25 | ns | | tf | External clock falling edge time (X <sub>IN</sub> pin) | | | | 25 | ns | | tcc | External clock input cycle time (P3 <sub>1</sub> /X <sub>CIN</sub> pin, X <sub>CIN</sub> ) | | 20 | | İ., | μs | | twc | External clock input pulse width (P3 <sub>1</sub> /X <sub>CIN</sub> pin, X <sub>CIN</sub> ) | | 5_ | | | μs | | trc | External clock rising edge time (P3 <sub>1</sub> /X <sub>CIN</sub> pin, X <sub>CIN</sub> ) | | | | 6. 2 | μs | | tfc | External clock falling edge time (P3 <sub>1</sub> /X <sub>CIN</sub> pin, X <sub>CIN</sub> ) | | | | 6.2 | μs | Note 13: Hold RESET to "L" level while eight or more rise pulses are input from XIN. ## SWITCHING CHARACTERISTICS Memory expanding mode and microprocessor mode $(v_{cc}=5V\pm10\%,\ v_{ss}=0\ V,\ \tau_a=25\ C)$ | | Parameter | | Limits | | | | |------------------------|-----------------------------------|-----------------|--------|------|----------------|------| | Symbol | | Test conditions | Min. | Тур. | Max. | Unit | | td (≠-POA) | Port P0 address output delay time | | | | 250 | ns | | td (ø-PiA) | Port P1 address output delay time | | | | 250 | ns | | td (#-P2Q) | Port P2 data output delay time | Fig. 30 | | | 330 | ns | | td (#-P2QF) | Port P2 data output delay time | | | | 300 | ns | | t <sub>d (≠-R/w)</sub> | R/W signal output delay time | | | | tcyc/4<br>+200 | ns | | td (#-R/WF) | R/W signal output delay time | | | | 250 | ns | | td (#SYNC) | SYNC signal output delay time | | | | 250 | ns | | td (#-P30) | Port P3 data output delay time | | | | 250 | ns | Fig.30 Port P0, P1, P2, P3, SYNC (X<sub>OUT</sub>) test circuit #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### **TIMING DIAGRAMS** In memory expanding mode and microprocessor mode #### MITSUBISHI MICROCOMPUTERS ## M50930-XXXFP, M50931-XXXFP M50932-XXXFP