## CMOS 16-Bit Microprocessor

The Intersil 80C86 high performance 16-bit CMOS CPU is manufactured using a self-aligned silicon gate CMOS process (Scaled SAJI IV). Two modes of operation, minimum for small systems and maximum for larger applications such as multiprocessing, allow user configuration to achieve the highest performance level. Full TTL compatibility (with the exception of CLOCK) and industry standard operation allow use of existing NMOS 8086 hardware and software designs.

## Ordering Information

| PART NUMBER | PART <br> MARKING | TEMP. <br> RANGE <br> ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE | PKG. <br> DWG. \# |
| :--- | :--- | :---: | :--- | :--- |
| CP80C86-2 | CP80C86-2 | 0 to +70 | 40 Ld PDIP | E40.6 |
| CP80C86-2Z <br> (Note) | CP80C86-2Z | 0 to +70 | 40 Ld PDIP* <br> (Pb-free) | E40.6 |
| MD80C86-2/883 | MD80C86-2/883 | -55 to +125 | 40 Ld CERDIP | F40.6 |
| MD80C86-2/B | MD80C86-2/B | -55 to +125 | 40 Ld CERDIP | F40.6 |
| 8405202QA | 8405202QA | -55 to +125 | 40 Ld CERDIP <br> (SMD) | F40.6 |

*Pb-free PDIPs can be used for through-hole wave solder processing only. They are not intended for use in Reflow solder processing applications. NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100\% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

## Features

- Compatible with NMOS 8086
- Completely Static CMOS Design
- DC . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 MHz (80C86-2)
- Low Power Operation
- ICCSB .................................... 500mA Max
- ICCOP . . . . . . . . . . . . . . . . . . . . . . . . . 10mA/MHz Typ
- 1MByte of Direct Memory Addressing Capability
- 24 Operand Addressing Modes
- Bit, Byte, Word and Block Move Operations
- 8-Bit and 16-Bit Signed/Unsigned Arithmetic
- Binary, or Decimal
- Multiply and Divide
- Wide Operating Temperature Range
- C80C86 . . . . . . . . . . . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
- M80C86 . . . . . . . . . . . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
- Pb-Free Available (RoHS Compliant)


## Pinout

| $80 C 86$ <br> (40 LD PDIP, CERDIP) TOP VIEW |  |  |  |
| :---: | :---: | :---: | :---: |
|  |  | $\overline{\text { MAX }}$ | $\overline{\text { (MIN) }}$ |
| GND 1 | 40 | $\mathrm{V}_{\mathrm{cc}}$ |  |
| AD14 2 | 39 | AD15 |  |
| AD13 3 | 38 | A16/S3 |  |
| AD12 4 | 37 | A17/S4 |  |
| AD11 5 | 36 | A18/S5 |  |
| AD10 6 | 35 | A19/S6 |  |
| AD9 7 | 34 | BHE/S7 |  |
| AD8 8 | 33 | $\mathrm{mN} / \overline{\mathrm{MX}}$ |  |
| AD7 9 | 32 | $\overline{\mathrm{RD}}$ |  |
| AD6 10 | 31 | RQ/GTO | (HOLD |
| AD5 11 | 30 | $\overline{\mathrm{RQ} / \mathrm{GT1}}$ | (HLDA) |
| AD4 12 | 29 | LOCK | (WR) |
| AD3 13 | 28 | S2 | (M/IO) |
| AD2 14 | 27 | $\overline{\text { s } 1}$ | ( $\mathrm{DT} / \mathrm{R}$ ) |
| AD1 15 | 26 | $\overline{\text { so }}$ | (DEN) |
| ADO 16 | 25 | QSo | (ALE) |
| NMI 17 | 24 | QS1 | (INTA) |
| INTR 18 | 23 | TEST |  |
| CLK 19 | 22 | READY |  |
| GND 20 | 21 | RESET |  |

## Functional Diagram



## Pin Descriptions

The following pin function descriptions are for 80C86 systems in either minimum or maximum mode. The "Local Bus" in these description is the direct multiplexed bus interface connection to the 80C86 (without regard to additional bus buffers).

| SYMBOL | PIN NUMBER | TYPE | DESCRIPTION |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AD15-AD0 | 2-16, 39 | I/O | ADDRESS DATA BUS: These lines constitute the time multiplexed memory/I ( $\mathrm{t} 2, \mathrm{t} 3, \mathrm{tW}, \mathrm{t} 4$ ) bus. A0 is analogous to $\overline{\mathrm{BHE}}$ for the lower byte of the data bus during Ti when a byte is to be transferred on the lower portion of the bus in me Eight-bit oriented devices tied to the lower half would normally use A0 to condition (See BHE). These lines are active HIGH and are held at high impedance to during interrupt acknowledge and local bus "hold acknowledge" or "grant sequ |  |  |
| A19/S6 <br> A18/S5 <br> A17/S4 <br> A16/S3 | 35-38 | O | ADDRESS/STATUS: During t1, these are the 4 most significant address lines During I/O operations these lines are LOW. During memory and I/O operations available on these lines during $\mathrm{t} 2, \mathrm{t} 3, \mathrm{tW}, \mathrm{t} 4$. S 6 is always LOW. The status FLAG bit (S5) is updated at the beginning of each clock cycle. S4 and S3 are This information indicates which segment register is presently being used for These lines are held at high impedance to the last valid logic level during local or "grant sequence". |  |  |
|  |  |  | S4 | S3 | CHARACTERISTIC |
|  |  |  | 0 | 0 | Alternate Data |
|  |  |  | 0 | 1 | Stack |
|  |  |  | 1 | 0 | Code or None |
|  |  |  | 1 | 1 | Data |


| $\overline{\mathrm{BHE}} / \mathrm{S} 7$ | 34 | O | BUS HIGH ENABLE/STATUS: During t1 the bus high enable signal ( $\overline{\mathrm{BHE}})$ should be used to enable data onto the most significant half of the data bus, pins D15-D8. Eight bit oriented devices tied to the upper half of the bus would normally use $\overline{\mathrm{BHE}}$ to condition chip select functions. $\overline{\mathrm{BHE}}$ is LOW during t1 for read, write, and interrupt acknowledge cycles when a byte is to be transferred on the high portion of the bus. The S 7 status information is available during $\mathrm{t} 2, \mathrm{t} 3$ and t 4 . The signal is active LOW, and is held at high impedance to the last valid logic level during interrupt acknowledge and local bus "hold acknowledge" or "grant sequence", it is LOW during t1 for the first interrupt acknowledge cycle. |
| :---: | :---: | :---: | :---: |
|  |  |  | BHE AO CHARACTERISTICS |
|  |  |  | 0 0 Whole Word |
|  |  |  | 0 1 Upper Byte From/to Odd Address |
|  |  |  | 100 Lower Byte From/to Even address |
|  |  |  | 1 1 1 None |
| $\overline{\mathrm{RD}}$ | 32 | O | READ: Read strobe indicates that the processor is performing a memory or I/O read cycle, depending on the state of the M/IO or $\overline{\mathrm{S} 2}$ pin. This signal is used to read devices which reside on the 80 C 86 local bus. $\overline{\mathrm{RD}}$ is active LOW during t2, t3 and tW of any read cycle, and is guaranteed to remain HIGH in t2 until the 80C86 local bus has floated. <br> This line is held at a high impedance logic one state during "hold acknowledge" or "grand sequence". |
| READY | 22 | 1 | READY: The acknowledgment from the addressed memory or I/O device that will complete the data transfer. The RDY signal from memory or I/O is synchronized by the 82C84A Clock Generator to form READY. This signal is active HIGH. The 80C86 READY input is not synchronized. Correct operation is not guaranteed if the Setup and Hold Times are not met. |
| INTR | 18 | 1 | INTERRUPT REQUEST: A level triggered input which is sampled during the last clock cycle of each instruction to determine if the processor should enter into an interrupt acknowledge operation. A subroutine is vectored to via an interrupt vector lookup table located in system memory. It can be internally masked by software resetting the interrupt enable bit. INTR is internally synchronized. This signal is active HIGH. |

## Pin Descriptions (Continued)

The following pin function descriptions are for 80C86 systems in either minimum or maximum mode. The "Local Bus" in these description is the direct multiplexed bus interface connection to the 80C86 (without regard to additional bus buffers).

| SYMBOL | PIN NUMBER | TYPE | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| $\overline{\text { TEST }}$ | 23 | 1 | TEST: input is examined by the "Wait" instruction. If the $\overline{\text { TEST }}$ input is LOW execution continues, otherwise the processor waits in an "Idle" state. This input is synchronized internally during each clock cycle on the leading edge of CLK. |
| NMI | 17 | I | NON-MASKABLE INTERRUPT: An edge triggered input which causes a type 2 interrupt. A subroutine is vectored to via an interrupt vector lookup table located in system memory. NMI is not maskable internally by software. A transition from LOW to HIGH initiates the interrupt at the end of the current instruction. This input is internally synchronized. |
| RESET | 21 | I | RESET: Causes the processor to immediately terminate its present activity. The signal must transition LOW to HIGH and remain active HIGH for at least 4 clock cycles. It restarts execution, as described in the "Instruction Set Summary" on page 31 when RESET returns LOW. RESET is internally synchronized. |
| CLK | 19 | 1 | CLOCK: Provides the basic timing for the processor and bus controller. It is asymmetric with a $33 \%$ duty cycle to provide optimized internal timing. |
| VCC | 40 |  | VCC: +5 V power supply pin. A $0.1 \mu \mathrm{~F}$ capacitor between pins 20 and 40 is recommended for decoupling. |
| GND | 1, 20 |  | GND: Ground. Note: Both must be connected. A $0.1 \mu \mathrm{~F}$ capacitor between pins 1 and 20 is recommended for decoupling. |
| MN/ $\overline{M X}$ | 33 | 1 | MINIMUM/MAXIMUM: Indicates what mode the processor is to operate in. The two modes are discussed in the following sections. |

## Minimum Mode System

The following pin function descriptions are for the $80 C 86$ in minimum mode (i.e., $\mathrm{MN} / \overline{\mathrm{MX}}=\mathrm{V}_{\mathrm{CC}}$ ). Only the pin functions which are unique to minimum mode are described; all other pin functions are as described in the following.

| SYMBOL | PIN <br> NUMBER | TYPE | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| M/I'О | 28 | $\bigcirc$ | STATUS LINE: Logically equivalent to $\overline{\mathrm{S} 2}$ in the maximum mode. It is used to distinguish a memory access from an I/O access. M/IO becomes valid in the $t 4$ preceding a bus cycle and remains valid until the final $t 4$ of the cycle ( $M=$ HIGH, I/O $=L O W$ ). $M / \overline{\mathrm{IO}}$ is held to a high impedance logic one during local bus "hold acknowledge". |
| $\overline{\mathrm{WR}}$ | 29 | 0 | WRITE: Indicates that the processor is performing a write memory or write I/O cycle, depending on the state of the M/IO signal. $\overline{\mathrm{WR}}$ is active for $\mathrm{t} 2, \mathrm{t} 3$ and tW of any write cycle. It is active LOW, and is held to high impedance logic one during local bus "hold acknowledge". |
| $\overline{\text { INTA }}$ | 24 | 0 | INTERRUPT ACKNOWLEDGE: Used as a read strobe for interrupt acknowledge cycles. It is active LOW during $\mathrm{t} 2, \mathrm{t} 3$ and tW of each interrupt acknowledge cycle. Note that INTA is never floated. |
| ALE | 25 | 0 | ADDRESS LATCH ENABLE: Provided by the processor to latch the address into the 82C82/82C83 address latch. It is a HIGH pulse active during clock LOW of t 1 of any bus cycle. Note that ALE is never floated. |
| DT/R | 27 | 0 | DATA TRANSMIT/RECEIVE: Needed in a minimum system that desires to use a data bus transceiver. It is used to control the direction of data flow through the transceiver. Logically, $\mathrm{DT} / \overline{\mathrm{R}}$ is equivalent to $\overline{\mathrm{S} 1}$ in maximum mode, and its timing is the same as for M/IO ( $\mathrm{T}=\mathrm{HIGH}$, $R=L O W)$. $D T / \bar{R}$ is held to a high impedance logic one during local bus "hold acknowledge". |
| $\overline{\mathrm{DEN}}$ | 26 | 0 | DATA ENABLE: Provided as an output enable for a bus transceiver in a minimum system which uses the transceiver. $\overline{\text { DEN }}$ is active LOW during each memory and I/O access and for INTA cycles. For a read or INTA cycle it is active from the middle of $t 2$ until the middle of $t 4$, while for a write cycle it is active from the beginning of $t 2$ until the middle of $t 4 . \overline{\mathrm{DEN}}$ is held to a high impedance logic one during local bus "hold acknowledge". |

## Minimum Mode System (Continued)

The following pin function descriptions are for the $80 C 86$ in minimum mode (i.e., $\mathrm{MN} / \overline{\mathrm{MX}}=\mathrm{V}_{\mathrm{CC}}$ ). Only the pin functions which are unique to minimum mode are described; all other pin functions are as described in the following.

| SYMBOL | PIN <br> NUMBER | TYPE |  |
| :---: | :---: | :---: | :--- |
| HOLD <br> HLDA | 31,30 | I <br> O | HOLD: indicates that another master is requesting a local bus "hold". To be an acknowledged, HOLD <br> must be active HIGH. The processor receiving the "hold" will issue a "hold acknowledge" (HLDA) in <br> the middle of a t4 or TI clock cycle. Simultaneously with the issuance of HLDA, the processor will float <br> the local bus and control lines. After HOLD is detected as being LOW, the processor will lower HLDA, <br> and when the processor needs to run another cycle, it will again drive the local bus and control lines. <br> HOLD is not an asynchronous input. External synchronization should be provided if the system cannot <br> otherwise guarantee the setup time. |

## Maximum Mode System

The following pin function descriptions are for the 80 C 86 system in maximum mode (i.e., MN/ $\overline{M X}-G N D$ ). Only the pin functions which are unique to maximum mode are described in the following.

| SYMBOL | PIN <br> NUMBER | TYPE | DESCRIPTION |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \overline{\mathrm{S} 0} \\ & \frac{\mathrm{~S} 1}{\mathrm{~S} 2} \end{aligned}$ | $\begin{aligned} & 26 \\ & 27 \\ & 28 \end{aligned}$ | $\begin{aligned} & \mathrm{O} \\ & \mathrm{O} \\ & \mathrm{O} \end{aligned}$ | STATUS: is active during $t 4, \mathrm{t} 1$ and t 2 and is returned to the passive state $(1,1,1)$ during t 3 or during tW when READY is HIGH. This status is used by the 82C88 Bus Controller to generate all memory and $I / O$ access control signals. Any change by $\overline{\mathrm{S} 2}, \overline{\mathrm{~S} 1}$ or $\overline{\mathrm{SO}}$ during t4 is used to indicate the beginning of a bus cycle, and the return to the passive state in t 3 or tW is used to indicate the end of a bus cycle. These signals are held at a high impedance logic one state during "grant sequence". |  |  |  |
|  |  |  | S2 | S1 | S0 | CHARACTERISTICS |
|  |  |  | 0 | 0 | 0 | Interrupt Acknowledge |
|  |  |  | 0 | 0 | 1 | Read I/O Port |
|  |  |  | 0 | 1 | 0 | Write I/O Port |
|  |  |  | $\square$ | 1 | 1 | Halt |
|  |  |  | 1 | 0 | 0 | Code Access |
|  |  |  | 1 | 0 | 1 | Read Memory |
|  |  |  | 1 | 1 | 0 | Write Memory |
|  |  |  | 1 | 1 | 1 | Passive |

## Maximum Mode System (Continued)

The following pin function descriptions are for the 80 C 86 system in maximum mode (i.e., $\mathrm{MN} / \overline{\mathrm{MX}}$ - GND). Only the pin functions which are unique to maximum mode are described in the following.


## Functional Description

## Static Operation

All 80C86 circuitry is of static design. Internal registers, counters and latches are static and require no refresh as with dynamic circuit design. This eliminates the minimum operating frequency restriction placed on other microprocessors. The CMOS 80C86 can operate from DC to the specified upper frequency limit. The processor clock may be stopped in either state (HIGH/LOW) and held there indefinitely. This type of operation is especially useful for system debug or power critical applications.

The 80C86 can be single stepped using only the CPU clock. This state can be maintained as long as is necessary. Single step clock operation allows simple interface circuitry to provide critical information for bringing up your system.
Static design also allows very low frequency operation (down to DC). In a power critical situation, this can provide extremely low power operation since 80C86 power dissipation is directly related to operating frequency. As the system frequency is reduced, so is the operating power until, ultimately, at a DC input frequency, the 80C86 power requirement is the standby current, $(500 \mu \mathrm{~A}$ maximum).

## Internal Architecture

The internal functions of the 80C86 processor are partitioned logically into two processing units. The first is the Bus Interface Unit (BIU) and the second is the Execution Unit (EU) as shown in the "Functional Diagram" on page 3.
These units can interact directly, but for the most part perform as separate asynchronous operational processors. The bus interface unit provides the functions related to instruction fetching and queuing, operand fetch and store, and address relocation. This unit also provides the basic bus control. The overlap of instruction pre-fetching provided by this unit serves to increase processor performance through improved bus bandwidth utilization. Up to 6 bytes of the instruction stream can be queued while waiting for decoding and execution.

The instruction stream queuing mechanism allows the BIU to keep the memory utilized very efficiently. Whenever there is space for at least 2 bytes in the queue, the BIU will attempt a word fetch memory cycle. This greatly reduces "dead-time" on the memory bus. The queue acts as a First-In-First-Out (FIFO) buffer, from which the EU extracts instruction bytes as required. If the queue is empty (following a branch instruction, for example), the first byte into the queue immediately becomes available to the EU.

The execution unit receives pre-fetched instructions from the BIU queue and provides un-relocated operand addresses to the BIU. Memory operands are passed through the BIU for processing by the EU, which passes results to the BIU for storage.

## Memory Organization

The processor provides a 20-bit address to memory, which locates the byte being referenced. The memory is organized as a linear array of up to 1 million bytes, addressed as $00000(\mathrm{H})$ to $\operatorname{FFFFF}(\mathrm{H})$. The memory is logically divided into code, data, extra and stack segments of up to 64 k bytes each, with each segment falling on 16-byte boundaries (see Figure 1).


FIGURE 1. 80C86 MEMORY ORGANIZATION

TABLE 1.

| TYPE OF <br> MEMORY <br> REFERENCE | DEFAULT <br> SEGMENT <br> BASE | ALTERNATE <br> SEGMENT <br> BASE | OFFSET |
| :--- | :---: | :---: | :--- |
| Instruction Fetch | CS | None | IP |
| Stack Operation | SS | None | SP |
| Variable (except <br> following) | DS | CS, ES, SS | Effective <br> Address |
| String Source | DS | CS, ES, SS | SI |
| String Destination | ES | None | DI |
| BP Used As Base <br> Register | SS | CS, DS, ES | Effective <br> Address |

All memory references are made relative to base addresses contained in high speed segment registers. The segment types were chosen based on the addressing needs of programs. The segment register to be selected is automatically chosen according to the specific rules of Table 1. All information in one segment type share the same logical attributes (e.g. code or data). By structuring memory into re-locatable areas of similar characteristics and by automatically selecting segment registers, programs are shorter, faster and more structured (see Table 1).

Word (16-bit) operands can be located on even or odd address boundaries and are thus, not constrained to even boundaries as is the case in many 16 -bit computers. For address and data operands, the least significant byte of the word is stored in the lower valued address location and the most significant byte in the next higher address location. The BIU automatically performs the proper number of memory accesses; one, if the word operand is on an even byte boundary and two, if it is on an odd byte boundary. Except for the performance penalty, this double access is transparent to the software. The performance penalty does not occur for instruction fetches; only word operands.

Physically, the memory is organized as a high bank (D15-D8) and a low bank (D7-D0) of 512k bytes addressed in parallel by the processor's address lines.
Byte data with even addresses is transferred on the D7-D0 bus lines, while odd addressed byte data (A0 HIGH) is transferred on the D15-D8 bus lines. The processor provides two enable signals, BHE and $\mathrm{A}_{0}$, to selectively allow reading from or writing into either an odd byte location, even byte location, or both. The instruction stream is fetched from memory as words and is addressed internally by the processor at the byte level as necessary.
In referencing word data, the BIU requires one or two memory cycles depending on whether the starting byte of the word is on an even or odd address, respectively. Consequently, in referencing word operands performance can be optimized by locating data on even address boundaries. This is an especially useful technique for using the stack, since odd address references to the stack may adversely affect the context switching time for interrupt processing or task multiplexing.
Certain locations in memory are reserved for specific CPU operations (see Figure 2). Locations from address FFFFOH through FFFFFFH are reserved for operations including a jump to the initial program loading routine. Following RESET, the CPU will always begin execution at location FFFFOH where the jump must be located. Locations 00000 H through 003FFH are reserved for interrupt operations. Each of the 256 possible interrupt service routines is accessed through its own pair of 16-bit pointers (segment address pointer and offset address pointer). The first pointer, used as the offset address, is loaded into the IP and the second pointer, which designates the base address is loaded into the CS. At this point, program control is transferred to the interrupt routine. The pointer elements are assumed to have been stored at the respective places in reserved memory prior to occurrence of interrupts.

## Minimum and Maximum Operation Modes

The requirements for supporting minimum and maximum 80C86 systems are sufficiently different that they cannot be met efficiently using 40 uniquely defined pins. Consequently, the 80 C 86 is equipped with a strap pin $(\mathrm{MN} / \overline{\mathrm{MX}})$ which defines the system configuration. The definition of a certain
subset of the pins changes, dependent on the condition of the strap pin. When the MN/MX pin is strapped to GND, the $80 C 86$ defines pins 24 through 31 and 34 in maximum mode. When the $\mathrm{MN} / \overline{\mathrm{MX}}$ pin is strapped to $\mathrm{V}_{\mathrm{CC}}$, the 80 C 86 generates bus control signals itself on pins 24 through 31 and 34 .

The minimum mode 80C86 can be used with either a multiplexed or demultiplexed bus. This architecture provides the 80C86 processing power in a highly integrated form.
The demultiplexed mode requires two 82C82 latches (for 64k addressability) or three 82C82 latches (for a full megabyte of addressing). An 82C86 or 82C87 transceiver can also be used if data bus buffering is required (see Figure 6A.) The 80C86 provides $\overline{D E N}$ and DT/R to control the transceiver, and ALE to latch the addresses. This configuration of the minimum mode provides the standard demultiplexed bus structure with heavy bus buffering and relaxed bus timing requirements.
The maximum mode employs the 82C88 bus controller (see Figure 6B). The 82C88 decodes status lines $\overline{\mathrm{S} 0}, \overline{\mathrm{~S} 1}$ and $\overline{\mathrm{S} 2}$, and provides the system with all bus control signals.

Moving the bus control to the 82C88 provides better source and sink current capability to the control lines, and frees the 80C86 pins for extended large system features. Hardware lock, queue status, and two request/grant interfaces are provided by the 80C86 in maximum mode. These features allow coprocessors in local bus and remote bus configurations.

## Bus Operation

The 80C86 has a combined address and data bus commonly referred to as a time multiplexed bus. This technique provides the most efficient use of pins on the processor while permitting the use of a standard 40 lead package. This "local bus" can be buffered directly and used throughout the system with address latching provided on memory and I/O modules. In addition, the bus can also be demultiplexed at the processor with a single set of 82C82 address latches if a standard non-multiplexed bus is desired for the system.
Each processor bus cycle consists of at least 4 CLK cycles. These are referred to as t1, t2, t3 and t4 (see Figure 3). The address is emitted from the processor during $t 1$ and data transfer occurs on the bus during t 3 and t 4 . t 2 is used primarily for changing the direction of the bus during read operations. In the event that a "NOT READY" indication is given by the addressed device, "Wait" states (tW) are inserted between t 3 and t 4 . Each inserted wait state is the same duration as a CLK cycle. Periods can occur between 80C86 driven bus cycles. These are referred to as idle" states $\left(T_{1}\right)$ or inactive CLK cycles. The processor uses these cycles for internal housekeeping and processing.
During t1 of any bus cycle, the ALE (Address Latch Enable) signal is emitted (by either the processor or the 82C88 bus controller, depending on the $\mathrm{MN} / \overline{\mathrm{MX}}$ strap). At the trailing
edge of this pulse, a valid address and certain status information for the cycle may be latched.
Status bits $\overline{\mathrm{S} 0}, \overline{\mathrm{~S} 1}$ and $\overline{\mathrm{S} 2}$ are used by the bus controller, in maximum mode, to identify the type of bus transaction according to Table 2.

TABLE 2.

| $\overline{\mathbf{S 2}}$ | $\overline{\mathbf{S 1}}$ | $\overline{\mathbf{S 0}}$ | CHARACTERISTICS |
| :---: | :---: | :---: | :--- |
| 0 | 0 | 0 | Interrupt |
| 0 | 0 | 1 | Read I/O |
| 0 | 1 | 0 | Write I/O |
| 0 | 1 | 1 | Halt |
| 1 | 0 | 0 | Instruction Fetch |
| 1 | 0 | 1 | Read Data from Memory |
| 1 | 1 | 0 | Write Data to Memory |
| 1 | 1 | 1 | Passive (No Bus Cycle) |

Status bits S3 through S7 are time multiplexed with high order address bits and the $\overline{\mathrm{BHE}}$ signal, and are therefore valid during t2 through t4. S3 and S4 indicate which segment register (see "Instruction Set Summary" on page 31) was used for this bus cycle in forming the address, according to Table 3.

S5 is a reflection of the PSW interrupt enable bit. S3 is always zero and S 7 is a spare status bit.

TABLE 3.

| S4 | $\mathbf{S 3}$ | CHARACTERISTICS |
| :---: | :---: | :--- |
| 0 | 0 | Alternate Data (Extra Segment) |
| 0 | 1 | Stack |
| 1 | 0 | Code or None |
| 1 | 1 | Data |

## I/O Addressing

In the 80C86, I/O operations can address up to a maximum of 64 k I/O byte registers or 32 k I/O word registers. The I/O address appears in the same format as the memory address on bus lines A15-A0. The address lines A19-A16 are zero in I/O operations. The variable I/O instructions which use register DX as a pointer have full address capability while the direct I/O instructions directly address one or two of the 256 I/O byte locations in page 0 of the I/O address space.

I/O ports are addressed in the same manner as memory locations. Even addressed bytes are transferred on the D7-D0 bus lines and odd addressed bytes on D15-D8. Care must be taken to ensure that each register within an 8-bit peripheral located on the lower portion of the bus be addressed as even.


FIGURE 2. RESERVED MEMORY LOCATIONS


FIGURE 3. BASIC SYSTEM TIMING

## External Interface

## Processor RESET and Initialization

Processor initialization or start up is accomplished with activation (HIGH) of the RESET pin. The 80C86 RESET is required to be HIGH for greater than 4 CLK cycles. The 80C86 will terminate operations on the high-going edge of RESET and will remain dormant as long as RESET is HIGH. The low-going transition of RESET triggers an internal reset sequence for approximately 7 CLK cycles. After this interval, the 80C86 operates normally beginning with the instruction in absolute
location FFFFOH (see Figure 2). The RESET input is internally synchronized to the processor clock. At initialization, the HIGH-to-LOW transition of RESET must occur no sooner than $50 \mu \mathrm{~s}$ (or 4 CLK cycles, whichever is greater) after power-up, to allow complete initialization of the 80C86.
NMI will not be recognized prior to the second CLK cycle following the end of RESET. If NMI is asserted sooner than nine clock cycles after the end of RESET, the processor may execute one instruction before responding to the interrupt.

## Bus Hold Circuitry

To avoid high current conditions caused by floating inputs to CMOS devices and to eliminate need for pull-up/down resistors, "bus-hold" circuitry has been used on the 80C86 pins 2-16, 26-32 and 34-39 (see Figures 4A and 4B). These circuits will maintain the last valid logic state if no driving source is present (i.e., an unconnected pin or a driving source which goes to a high impedance state). To overdrive the "bus hold" circuits, an external driver must be capable of supplying approximately $400 \mu \mathrm{~A}$ minimum sink or source current at valid input voltage levels. Since this "bus hold" circuitry is active and not a "resistive" type element, the associated power supply current is negligible and power dissipation is significantly reduced when compared to the use of passive pull-up resistors.


FIGURE 4A. BUS HOLD CIRCUITRY PINS 2-16, 34-39


> FIGURE 4B. BUS HOLD CIRCUITRY PINS 26-32 FIGURE 4. INTERNAL BUS HOLD DEVICES

## Interrupt Operations

Interrupt operations fall into two classes: software or hardware initiated. The software initiated interrupts and software aspects of hardware interrupts are specified in the "Instruction Set Summary" on page 31. Hardware interrupts can be classified as non-maskable or maskable.
Interrupts result in a transfer of control to a new program location. A 256-element table containing address pointers to the interrupt service program locations resides in absolute locations 0 through 3FFH, which are reserved for this purpose. Each element in the table is 4 bytes in size and corresponds to an interrupt "type". An interrupting device supplies an 8-bit type number during the interrupt acknowledge sequence, which is used to "vector" through the appropriate element to the new interrupt service program location. All flags and both the Code Segment and Instruction Pointer register are saved as part of the $\overline{\mathrm{INTA}}$ sequence.

These are restored upon execution of an Interrupt Return (IRET) instruction.

## Non-Maskable Interrupt (NMI)

The processor provides a single non-maskable interrupt pin (NMI) which has higher priority than the maskable interrupt request pin (INTR). A typical use would be to activate a power failure routine. The NMI is edge-triggered on a LOW-to-HIGH transition. The activation of this pin causes a type 2 interrupt.

NMI is required to have a duration in the HIGH state of greater than two CLK cycles, but is not required to be synchronized to the clock. Any positive transition of NMI is latched on-chip and will be serviced at the end of the current instruction or between whole moves of a block-type instruction. Worst case response to NMI would be for multiply, divide, and variable shift instructions. There is no specification on the occurrence of the low-going edge; it may occur before, during or after the servicing of NMI. Another positive edge triggers another response if it occurs after the start of the NMI procedure. The signal must be free of logical spikes in general and be free of bounces on the low-going edge to avoid triggering extraneous responses.

## Maskable Interrupt (INTR)

The 80C86 provides a single interrupt request input (INTR) which can be masked internally by software with the resetting of the interrupt enable flag (IF) status bit. The interrupt request signal is level triggered. It is internally synchronized during each clock cycle on the high-going edge of CLK. To be responded to, INTR must be present (HIGH) during the clock period preceding the end of the current instruction or the end of a whole move for a block type instruction. INTR may be removed anytime after the falling edge of the first INTA signal. During the interrupt response sequence further interrupts are disabled. The enable bit is reset as part of the response to any interrupt (INTR, NMI, software interrupt or single-step), although the FLAGS register which is automatically pushed onto the stack reflects the state of the processor prior to the interrupt. Until the old FLAGS register is restored, the enable bit will be zero unless specifically set by an instruction.
During the response sequence (see Figure 5) the processor executes two successive (back-to-back) interrupt acknowledge cycles. The 80C86 emits the $\overline{\text { LOCK }}$ signal (Max mode only) from t2 of the first bus cycle until t2 of the second. A local bus "hold" request will not be honored until the end of the second bus cycle. In the second bus cycle, a byte is supplied to the 80C86 by the 82C59A Interrupt Controller, which identifies the source (type) of the interrupt. This byte is multiplied by 4 and used as a pointer into the interrupt vector lookup table. An INTR signal left HIGH will be continually responded to within the limitations of the enable bit and sample period. The INTERRUPT RETURN instruction includes a FLAGS pop which returns the status of the original interrupt enable bit when it restores the FLAGS.


FIGURE 5. INTERRUPT ACKNOWLEDGE SEQUENCE

## Halt

When a software "HALT" instruction is executed, the processor indicates that it is entering the "HALT" state in one of two ways depending upon which mode is strapped. In minimum mode, the processor issues one ALE with no qualifying bus control signals. In maximum mode the processor issues appropriate HALT status on $\overline{\mathrm{S} 2}, \overline{\mathrm{~S} 1}, \overline{\mathrm{~S} 0}$ and the 82C88 bus controller issues one ALE. The 80C86 will not leave the "HALT" state when a local bus "hold" is entered while in "HALT". In this case, the processor reissues the HALT indicator at the end of the local bus hold. An NMI or interrupt request (when interrupts enabled) or RESET will force the 80C86 out of the "HALT" state.

## Read/Modify/Write (Semaphore)

## Operations Via Lock

The LOCK status information is provided by the processor when consecutive bus cycles are required during the execution of an instruction. This gives the processor the capability of performing read/modify/write operations on memory (via the Exchange Register With Memory instruction, for example) without another system bus master receiving intervening memory cycles. This is useful in multiprocessor system configurations to accomplish "test and set lock" operations. The LOCK signal is activated (forced LOW) in the clock cycle following decoding of the software "LOCK" prefix instruction. It is deactivated at the end of the last bus cycle of the instruction following the "LOCK" prefix instruction. While LOCK is active a request on a RQ/GT pin will be recorded and then honored at the end of the LOCK.

## External Synchronization Via TEST

As an alternative to interrupts, the 80C86 provides a single software-testable input pin (TEST). This input is utilized by executing a WAIT instruction. The single WAIT instruction is repeatedly executed until the TEST input goes active (LOW). The execution of WAIT does not consume bus cycles once the queue is full.

If a local bus request occurs during WAIT execution, the 80C86 three-states all output drivers while inputs and I/O pins are held at valid logic levels by internal bus-hold
circuits. If interrupts are enabled, the 80C86 will recognize interrupts and process them when it regains control of the bus. The WAIT instruction is then refetched, and re-executed.

TABLE 4. $\mathbf{8 0 C 8 6}$ REGISTER

| AX | AH | AL | ACCUMULATOR <br> BASE <br> COUNT <br> DATA |
| :---: | :---: | :---: | :---: |
| BX | BH | BL |  |
| cx | CH | CL |  |
| DX | DH | DL |  |



## Basic System Timing

Typical system configurations for the processor operating in minimum mode and in maximum mode are shown in Figures 6A and 6B, respectively. In minimum mode, the MN/ $\overline{M X}$ pin is strapped to VCC and the processor emits bus control signals (e.g. $\overline{R D}, \overline{W R}$, etc.) directly. In maximum mode, the MN/MX pin is strapped to GND and the processor emits coded status information which the 82C88 bus controller uses to generate MULTIBUS compatible bus control signals. Figure 3 shows the signal timing relationships.

## System Timing - Minimum System

The read cycle begins in t 1 with the assertion of the Address Latch Enable (ALE) signal. The trailing (low-going) edge of this signal is used to latch the address information, which is valid on the address/data bus (AD0-AD15) at this time, into the 82C82/82C83 latch. The $\overline{\mathrm{BHE}}$ and A 0 signals address the low, high or both bytes. From t1 to t4 the M/IO signal indicates a memory or I/O operation. At t2, the address is removed from the address/data bus and the bus is held at the last valid logic state by internal bus hold devices. The read control signal is also asserted at t 2 . The read ( $\overline{\mathrm{RD}})$ signal causes the addressed device to enable its data bus drivers to the local bus. Some time later, valid data will be available on the bus and the addressed device will drive the READY line HIGH. When the processor returns the read signal to a HIGH level, the addressed device will again three-state its bus drivers. If a transceiver ( $82 \mathrm{C} 86 / 82 \mathrm{C} 87$ ) is
required to buffer the 80 C 86 local bus, signals DT/R and $\overline{\mathrm{DEN}}$ are provided by the 80C86.

A write cycle also begins with the assertion of ALE and the emission of the address. The M/IO signal is again asserted to indicate a memory or I/O write operation. In t2, immediately following the address emission, the processor emits the data to be written into the addressed location. This data remains valid until at least the middle of t 4 . During t 2 , t 3 and $t W$, the processor asserts the write control signal. The write $(\overline{\mathrm{WR}})$ signal becomes active at the beginning of t 2 as opposed to the read which is delayed somewhat into t2 to provide time for output drivers to become inactive.

The $\overline{\mathrm{BHE}}$ and AO signals are used to select the proper byte(s) of the memory/IO word to be read or written according to Table 5.

TABLE 5.

| $\overline{\text { BHE }}$ | A0 | CHARACTERISTICS |
| :---: | :---: | :--- |
| 0 | 0 | Whole word |
| 0 | 1 | Upper Byte From/To Odd Address |
| 1 | 0 | Lower Byte From/To Even Address |
| 1 | 1 | None |

I/O ports are addressed in the same manner as memory location. Even addressed bytes are transferred on the D7-D0 bus lines and odd address bytes on D15-D8.
The basic difference between the interrupt acknowledge cycle and a read cycle is that the interrupt acknowledge signal (INTA) is asserted in place of the read ( $\overline{\mathrm{RD}}$ ) signal and the address bus is held at the last valid logic state by internal bus hold devices (see Figure 4). In the second of two successive INTA cycles a byte of information is read from the data bus (D7-D0) as supplied by the interrupt system
logic (i.e., 82C59A Priority Interrupt Controller). This byte identifies the source (type) of the interrupt. It is multiplied by 4 and used as a pointer into an interrupt vector lookup table, as described earlier.

## Bus Timing - Medium Size Systems

For medium complexity systems the MN/ $\overline{M X}$ pin is connected to GND and the 82C88 Bus Controller is added to the system as well as an 82C82/82C83 latch for latching the system address, and an 82C86/82C87 transceiver to allow for bus loading greater than the 80C86 is capable of handling. Signals ALE, $\overline{\mathrm{DEN}}$, and DT/R are generated by the 82C88 instead of the processor in this configuration, although their timing remains relatively the same. The 80C86 status outputs ( $\overline{\mathrm{S} 2,} \overline{\mathrm{~S} 1}$ and $\overline{\mathrm{S} 0}$ ) provide type-of-cycle information and become 82C88 inputs. This bus cycle information specifies read (code, data or I/O), write (data or I/O), interrupt acknowledge, or software halt. The 82C88 issues control signals specifying memory read or write, I/O read or write, or interrupt acknowledge. The 82C88 provides two types of write strobes, normal and advanced, to be applied as required. The normal write strobes have data valid at the leading edge of write. The advanced write strobes have the same timing as read strobes, and hence, data is not valid at the leading edge of write. The 82C86/82C87 transceiver receives the usual T and $\overline{\mathrm{OE}}$ inputs from the 82C88 DT/R and DEN signals.

The pointer into the interrupt vector table, which is passed during the second INTA cycle, can be derived from an 82C59A located on either the local bus or the system bus. If the master 82C59A Priority Interrupt Controller is positioned on the local bus, the 82C86/82C87 transceiver must be disabled when reading from the master 82C59A during the interrupt acknowledge sequence and software "poll".


FIGURE 6A. MINIMUM MODE 80C86 TYPICAL CONFIGURATION


FIGURE 6B. MAXIMUM MODE 80 C 86 TYPICAL CONFIGURATION

## Absolute Maximum Ratings

Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +8.0V Input, Output or I/O Voltage . . . . . . . . . . . . GND -0.5V to $\mathrm{V}_{\mathrm{Cc}}+0.5 \mathrm{~V}$
Gate Count. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9750 Gates
ESD Classification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Class 1

## Operating Conditions

```
Operating Supply Voltage . . . . . . . . . . . . . . . . . . . . . +4.5V to +5.5V
    M80C86-2 ONLY . . . . . . . . . . . . . . . . . . . . . . . . +4.75V to +5.25V
Temperature Range
    C80C86-2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0 0
    M80C86-2. . . . . . . . . . . . . . . . . . . . . . . . . . . . . -55'`}\textrm{C}\mathrm{ to +125}\mp@subsup{}{}{\circ}\textrm{C
```


## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | $\theta_{\mathrm{JC}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: | :---: | :---: |
| PDIP Package* $($ Note 1$) \ldots \ldots \ldots \ldots$ | 50 | N/A |
| CERDIP Package (Notes 1, 2) $\ldots \ldots$. | 30 | 6 |
| Storage Temperature Range $\ldots \ldots \ldots \ldots \ldots .$. | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |

Storage Temperature Range . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Junction Temperature

Ceramic Packages $+175^{\circ} \mathrm{C}$
Plastic Packages .
$+150^{\circ} \mathrm{C}$
Pb-Free Reflow Profile . . . . . . . . . . . . . . . . . . . . . . . . . see link below
http://www.intersil.com/pbfree/Pb-FreeReflow.asp
*Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing applications.

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTE:

1. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
2. For $\theta_{\mathrm{JC}}$, the "case temp" location is the center of the exposed metal pad on the package underside.

## DC Electrical Specifications

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ (C80C86, C80C86-2)
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (M80C86)
$V_{C C}=5.0 \mathrm{~V}, \pm 5 \% ; \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (M80C86-2). Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.

| SYMBOL | PARAMETER | TEST CONDITION | MIN | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical One | C80C86 (Note 6) | 2.0 |  | V |
|  | Input Voltage | M80C86 (Note 6) | 2.2 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical Zero Input Voltage |  |  | 0.8 | v |
| $\mathrm{V}_{\text {IHC }}$ | CLK Logical One Input Voltage |  | $\mathrm{V}_{\text {CC }}-0.8$ |  | V |
| $\mathrm{V}_{\text {ILC }}$ | CLK Logical Zero Input Voltage |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-2.5 \mathrm{~mA}$ | 3.0 |  | V |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}-0.4$ |  | V |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{IOL}^{\text {a }}=+2.5 \mathrm{~mA}$ |  | 0.4 | V |
| 1 | Input Leakage Current | $\begin{aligned} & V_{\text {IN }}=G N D \text { or } V_{C C} \text { DIP } \\ & \text { Pins 17-19, 21-23, } 33 \end{aligned}$ | -1.0 | 1.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {BHH }}$ | Input Current-Bus Hold High | $\mathrm{V}_{\text {IN }}=-3.0 \mathrm{~V}$ (Note 3) | -40 | -400 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{BHL}}$ | Input Current-Bus Hold Low | $\mathrm{V}_{\text {IN }}=-0.8 \mathrm{~V}$ (Note 4) | 40 | 400 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{0}$ | Output Leakage Current | $\mathrm{V}_{\text {OUT }}=$ GND (Note 6) | - | -10.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {CCSB }}$ | Standby Power Supply Current | $\mathrm{V}_{\text {CC }}=-5.5 \mathrm{~V}$ ( Note 5) | - | 500 | $\mu \mathrm{A}$ |
| ICCOP | Operating Power Supply Current | $\begin{aligned} & \text { FREQ = Max, } \mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND}, \\ & \text { Outputs Open (Note 7) } \end{aligned}$ | - | 10 | $\mathrm{mA} / \mathrm{MHz}$ |

## Capacitance $\quad \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | TYPICAL | UNITS | TEST CONDITIONS |
| :---: | :--- | :---: | :---: | :--- |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 25 | pF | FREQ $=1 \mathrm{MHz}$. All measurements are referenced to device GND |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Capacitance | 25 | pF | FREQ $=1 \mathrm{MHz}$. All measurements are referenced to device GND |
| $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$ | I/O Capacitance | 25 | pF | FREQ $=1 \mathrm{MHz}$. All measurements are referenced to device GND |

NOTES:
3. IBHH should be measured after raising $\mathrm{V}_{\mathrm{IN}}$ to $\mathrm{V}_{\mathrm{CC}}$ and then lowering to 3.0 V on the following pins 2-16, 26-32, 34-39.
4. IBHL should be measured after lowering $\mathrm{V}_{\mathrm{IN}}$ to GND and then raising to 0.8 V on the following pins: 2-16, 34-39.
5. ICCSB tested during clock high time after halt instruction executed. $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{GND}, \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, Outputs unloaded.
6. IO should be measured by putting the pin in a high impedance state and then driving $\mathrm{V}_{\text {OUT }}$ to GND on the following pins: 26-29 and 32 .
7. $\mathrm{MN} / \overline{\mathrm{MX}}$ is a strap option and should be held to $\mathrm{V}_{\mathrm{CC}}$ or GND.

AC Electrical Specifications $\quad \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}(\mathrm{C} 80 \mathrm{C} 86, \mathrm{C} 80 \mathrm{C} 86-2)$
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 100 \% ; \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (M80C86)
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \% ; \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (M80C86-2). Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.

| SYMBOL |  | PARAMETER | TEST CONDITIONS | $80 C 86$ |  | 80C86-2 |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN |  | MAX | MIN | MAX |  |
| MINIMUM COMPLEXITY SYSTEM |  |  |  |  |  |  |  |  |
| Timing Requirements |  |  |  |  |  |  |  |  |
| (1) | TCLCL |  | Cycle Period |  | 200 |  | 125 |  | ns |
| (2) | TCLCH | CLK Low Time |  | 118 |  | 68 |  | ns |
| (3) | TCHCL | CLK High Time |  | 69 |  | 44 |  | ns |
| (4) | TCH1CH2 | CLK Rise Time | From 1.0V to 3.5 V |  | 10 |  | 10 | ns |
| (5) | TCL2C1 | CLK Fall Time | From 3.5 V to 1.0 V |  | 10 |  | 10 | ns |
| (6) | TDVCL | Data In Setup Time |  | 30 |  | 20 |  | ns |
| (7) | TCLDX1 | Data In Hold Time |  | 10 |  | 10 |  | ns |
| (8) | TR1VCL | RDY Setup Time into 82C84A (Notes 8, 9) |  | 35 |  | 35 |  | ns |
| (9) | TCLR1X | RDY Hold Time into 82C84A (Notes 8, 9) |  | 0 |  | 0 |  | ns |
| (10) | TRYHCH | READY Setup Time into 80C86 |  | 118 |  | 68 |  | ns |
| (11) | TCHRYX | READY Hold Time into 80C86 |  | 30 |  | 20 |  | ns |
| (12) | TRYLCL | READY Inactive to CLK (Note 10) |  | -8 |  | -8 |  | ns |
| (13) | THVCH | HOLD Setup Time |  | 35 |  | 20 |  | nS |
| (14) | TINVCH | INTR, NMI, $\overline{\text { TEST }}$ Setup Time (Note 9) |  | 30 |  | 15 |  | ns |
| (15) | TILIH | Input Rise Time (Except CLK) | From 0.8 V to 2.0 V |  | 15 |  | 15 | ns |
| (16) | TIHIL | Input Fall Time (Except CLK) | From 2.0 V to 0.8 V |  | 15 |  | 15 | ns |

Timing Responses

| $(17)$ | TCLAV | Address Valid Delay | $C_{L}=100 \mathrm{pF}$ | 10 | 110 | 10 | 60 | ns |
| :---: | :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $(18)$ | TCLAX | Address Hold Time | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | 10 |  | 10 |  | ns |
| $(19)$ | TCLAZ | Address Float Delay | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | TCLAX | 80 | TCLAX | 50 | ns |
| $(20)$ | TCHSZ | Status Float Delay | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ |  | 80 |  | 50 | ns |
| $(21)$ | TCHSV | Status Active Delay | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | 10 | 110 | 10 | 60 | ns |
| $(22)$ | TLHLL | ALE Width | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | TCLCH -20 |  | TCLCH -10 |  | ns |

## AC Electrical Specifications

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ (C80C86, C80C86-2)
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 100 \% ; \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (M80C86)
$V_{C C}=5.0 \mathrm{~V} \pm 5 \% ; T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (M80C86-2). Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested. (Continued)

| SYMBOL |  | PARAMETER | TEST CONDITIONS | $80 C 86$ |  | 80C86-2 |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN |  | MAX | MIN | MAX |  |
| (23) | TCLLH |  | ALE Active Delay | $C_{L}=100 \mathrm{pF}$ |  | 80 |  | 50 | ns |
| (24) | TCHLL | ALE Inactive Delay | $C_{L}=100 \mathrm{pF}$ |  | 85 |  | 55 | ns |
| (25) | TLLAX | Address Hold Time to ALE Inactive | $C_{L}=100 \mathrm{pF}$ | TCHCL - 10 |  | TCHCL - 10 |  | ns |
| (26) | TCLDV | Data Valid Delay | $C_{L}=100 \mathrm{pF}$ | 10 | 110 | 10 | 60 | ns |
| (27) | TCLDX2 | Data Hold Time | $C_{L}=100 \mathrm{pF}$ | 10 |  | 10 |  | ns |
| (28) | TWHDX | Data Hold Time After $\overline{\mathrm{WR}}$ | $C_{L}=100 \mathrm{pF}$ | TCLCL - 30 |  | TCLCL - 30 |  | ns |
| (29) | TCVCTV | Control Active Delay 1 | $C_{L}=100 \mathrm{pF}$ | 10 | 110 | 10 | 70 | ns |
| (30) | TCHCTV | Control Active Delay 2 | $C_{L}=100 \mathrm{pF}$ | 10 | 110 | 10 | 60 | ns |
| (31) | TCVCTX | Control Inactive Delay | $C_{L}=100 \mathrm{pF}$ | 10 | 110 | 10 | 70 | ns |
| (32) | TAZRL | Address Float to READ Active | $C_{L}=100 \mathrm{pF}$ | 0 |  | 0 |  | ns |
| (33) | TCLRL | $\overline{\mathrm{RD}}$ Active Delay | $C_{L}=100 \mathrm{pF}$ | 10 | 165 | 10 | 100 | ns |
| (34) | TCLRH | $\overline{\mathrm{RD}}$ Inactive Delay | $C_{L}=100 \mathrm{pF}$ | 10 | 150 | 10 | 80 | ns |
| (35) | TRHAV | $\overline{\mathrm{RD}}$ Inactive to Next Address Active | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | TCLCL - 45 |  | TCLCL - 40 |  | ns |
| (36) | TCLHAV | HLDA Valid Delay | $C_{L}=100 \mathrm{pF}$ | 10 | 160 | 10 | 100 | ns |
| (37) | TRLRH | $\overline{\mathrm{RD}}$ Width | $C_{L}=100 \mathrm{pF}$ | 2TCLCL-75 |  | 2TCLCL - 50 |  | ns |
| (38) | TWLWH | $\overline{\text { WR Width }}$ | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | 2TCLCL-60 |  | 2TCLCL - 40 |  | ns |
| (39) | TAVAL | Address Valid to ALE Low | $C_{L}=100 \mathrm{pF}$ | TCLCH - 60 |  | TCLCH - 40 |  | ns |
| (40) | TOLOH | Output Rise Time | From 0.8 V to 2.0 V |  | 20 |  | 15 | ns |
| (41) | TOHOL | Output Fall Time | From 2.0 V to 0.8 V |  | 20 |  | 15 | ns |

NOTES:
8. Signal at 82C84A shown for reference only.
9. Setup requirement for asynchronous signal only to guarantee recognition at next CLK.
10. Applies only to t2 state (8ns into t3).

## Waveforms



FIGURE 7A. BUS TIMING - MINIMUM MODE SYSTEM
NOTE: Signals at 82C84A are shown for reference only. RDY is sampled near the end of t2, t3, tW to determine if TW machine states are to be inserted.

Waveforms (Continued)


FIGURE 7B. BUS TIMING - MINIMUM MODE SYSTEM
NOTE:
Two $\overline{\text { INTA }}$ cycles run back-to-back. The 80C86 local ADDR/DATA bus is floating during both $\overline{\text { INTA }}$ cycles. Control signals are shown for the second INTA cycle.

## AC Electrical Specifications

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \% \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ (C80C86, C80C86-2)
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (M80C86)
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \% ; \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (M80C86-2). Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.

| TIMING REQUIREMENTS |  |  | TEST CONDITIONS | $80 C 86$ |  | 80C86-2 |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MBBOL | PARAMETER |  | MIN | MAX | MIN | MAX |  |
| MAX MODE SYSTEM (USING 82C88 BUS CONTROLLER) |  |  |  |  |  |  |  |  |
| Timing Requirements |  |  |  |  |  |  |  |  |
| (1) | TCLCL | CLK Cycle Period |  | 200 |  | 125 |  | ns |
| (2) | TCLCH | CLK Low Time |  | 118 |  | 68 |  | ns |
| (3) | TCHCL | CLK High Time |  | 69 |  | 44 |  | ns |
| (4) | TCH1CH2 | CLK Rise Time | From 1.0 V to 3.5 V |  | 10 |  | 10 | ns |
| (5) | TCL2CL1 | CLK Fall Time | From 3.5 V to 1.0 V |  | 10 |  | 10 | ns |
| (6) | TDVCL | Data in Setup Time |  | 30 |  | 20 |  | ns |
| (7) | TCLDX1 | Data In Hold Time |  | 10 |  | 10 |  | ns |
| (8) | TR1VCL | RDY Setup Time into 82C84A (Notes 11, 12) |  | 35 |  | 35 |  | ns |
| (9) | TCLR1X | RDY Hold Time into 82C84A (Notes 11, 12) |  | 0 |  | 0 |  | ns |
| (10) | TRYHCH | READY Setup Time into 80C86 |  | 118 |  | 68 |  | ns |
| (11) | TCHRYX | READY Hold Time into 80C86 |  | 30 |  | 20 |  | ns |
| (12) | TRYLCL | READY Inactive to CLK (Note 13) |  | -8 |  | -8 |  | ns |
| (13) | TINVCH | Setup Time for Recognition (INTR, NMI, TEST) (Note 12) |  | 30 |  | 15 |  | ns |
| (14) | TGVCH | $\overline{\mathrm{RQ}} / \overline{\mathrm{GT}}$ Setup Time |  | 30 |  | 15 |  | ns |
| (15) | TCHGX | $\overline{\mathrm{RQ}}$ Hold Time into 80C86 (Note 14) |  | 40 | $\begin{gathered} \text { TCHCL + } \\ 10 \end{gathered}$ | 30 | $\begin{gathered} \text { TCHCL + } \\ 10 \end{gathered}$ | ns |
| (16) | TILIH | Input Rise Time (Except CLK) | From 0.8 V to 2.0 V |  | 15 |  | 15 | ns |
| (17) | TIHIL | Input Fall Time (Except CLK) | From 2.0 V to 0.8 V |  | 15 |  | 15 | ns |
| Timing Responses |  |  |  |  |  |  |  |  |
| (18) | TCLML | Command Active Delay (Note 11) | $C_{L}=100 \mathrm{pF}$ for All 80C86 Outputs (In Addition to 80C86 Self Load) | 5 | 35 | 5 | 35 | ns |
| (19) | TCLMH | Command Inactive (Note 11) | $C_{L}=100 \mathrm{pF}$ for All 80C86 Outputs (In Addition to 80C86 Self Load) | 5 | 35 | 5 | 35 | ns |
| (20) | TRYHSH | READY Active to Status Passive (Notes 13, 15) | $C_{L}=100 \mathrm{pF}$ for All 80C86 Outputs (In Addition to 80C86 Self Load) |  | 110 |  | 65 | ns |
| (21) | TCHSV | Status Active Delay | $C_{L}=100 \mathrm{pF}$ for All 80C86 Outputs (In Addition to 80C86 Self Load) | 10 | 110 | 10 | 60 | ns |

AC Electrical Specifications $\quad V_{C C}=5.0 \mathrm{~V} \pm 10 \% \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}(\mathrm{C} 80 \mathrm{C} 86, \mathrm{C} 80 \mathrm{C} 86-2)$
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (M80C86)
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \% ; \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (M80C86-2). Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested. (Continued)

| TIMING REQUIREMENTS |  |  | TEST CONDITIONS | $80 C 86$ |  | 80C86-2 |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MBOL | PARAMETER |  | MIN | MAX | MIN | MAX |  |
| (22) | TCLSH | Status Inactive Delay (Note 15) | $C_{L}=100 \mathrm{pF}$ for All 80C86 Outputs (In Addition to 80C86 Self Load) | 10 | 130 | 10 | 70 | ns |
| (23) | TCLAV | Address Valid Delay | $C_{L}=100 p F$ for All 80C86 Outputs (In Addition to 80C86 Self Load) | 10 | 110 | 10 | 60 | ns |
| (24) | TCLAX | Address Hold Time | $C_{L}=100 p F$ for All 80C86 Outputs (In Addition to 80C86 Self Load) | 10 |  | 10 |  | ns |
| (25) | TCLAZ | Address Float Delay | $C_{L}=100 \mathrm{pF} \text { for All }$ <br> 80C86 Outputs (In <br> Addition to 80C86 Self <br> Load) | TCLAX | 80 | TCLAX | 50 | ns |
| (26) | TCHSZ | Status Float Delay | $C_{L}=100 p F \text { for All }$ 80C86 Outputs (In Addition to 80C86 Self Load) |  | 80 |  | 50 | ns |
| (27) | TSVLH | Status Valid to ALE High (Note 11) | $C_{L}=100 \mathrm{pF} \text { for All }$ <br> 80C86 Outputs (In <br> Addition to 80C86 Self <br> Load) |  | 20 |  | 20 | ns |
| (28) | TSVMCH | Status Valid to MCE High (Note 11) | $C_{L}=100 \mathrm{pF} \text { for All }$ 80C86 Outputs (In Addition to 80C86 Self Load) |  | 30 |  | 30 | ns |
| (29) | TCLLH | CLK low to ALE Valid (Note 11) | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ for All 80C86 Outputs (In Addition to 80C86 Self Load) |  | 20 |  | 20 | ns |
| (30) | TCLMCH | CLK low to MCE High (Note 11) | $C_{L}=100 \mathrm{pF} \text { for All }$ 80C86 Outputs (In Addition to 80C86 Self Load) |  | 25 |  | 25 | ns |
| (31) | TCHLL | ALE Inactive Delay (Note 11) | $C_{L}=100 \mathrm{pF} \text { for All }$ 80C86 Outputs (In Addition to 80C86 Self Load) | 4 | 18 | 4 | 18 | ns |
| (32) | TCLMCL | MCE Inactive Delay (Note 11) | $C_{L}=100 p F \text { for All }$ 80C86 Outputs (In Addition to 80C86 Self Load) |  | 15 |  | 15 | ns |
| (33) | TCLDV | Data Valid Delay | $C_{L}=100 \mathrm{pF} \text { for All }$ 80C86 Outputs (In Addition to 80C86 Self Load) | 10 | 110 | 10 | 60 | ns |

AC Electrical Specifications $\quad V_{C C}=5.0 \mathrm{~V} \pm 10 \% \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}(\mathrm{C} 80 \mathrm{C} 86, \mathrm{C} 80 \mathrm{C} 86-2)$
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}(\mathrm{M} 80 \mathrm{C} 86)$
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \% ; \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (M80C86-2). Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested. (Continued)

| TIMING REQUIREMENTS |  |  | TEST CONDITIONS | $80 C 86$ |  | 80C86-2 |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL |  | PARAMETER |  | MIN | MAX | MIN | MAX |  |
| (34) | TCLDX2 | Data Hold Time | $C_{L}=100 \mathrm{pF}$ for All 80C86 Outputs (In Addition to 80C86 Self Load) | 10 |  | 10 |  | ns |
| (35) | TCVNV | Control Active Delay (Note 11) | $C_{L}=100 \mathrm{pF}$ for All 80C86 Outputs (In Addition to 80C86 Self Load) | 5 | 45 | 5 | 45 | ns |
| (36) | TCVNX | Control Inactive Delay (Note 11) | $C_{L}=100 \mathrm{pF}$ | 10 | 45 | 10 | 45 | ns |
| (37) | TAZRL | Address Float to Read Active | $C_{L}=100 \mathrm{pF}$ | 0 |  | 0 |  | ns |
| (38) | TCLRL | $\overline{\mathrm{RD}}$ Active Delay | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | 10 | 165 | 10 | 100 | ns |
| (39) | TCLRH | $\overline{\mathrm{RD}}$ Inactive Delay | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | 10 | 150 | 10 | 80 | ns |
| (40) | TRHAV | $\overline{\mathrm{RD}}$ Inactive to Next Address Active | $C_{L}=100 \mathrm{pF}$ | $\begin{gathered} \text { TCLCL } \\ -45 \end{gathered}$ |  | $\begin{gathered} \text { TCLCL } \\ -40 \end{gathered}$ |  | ns |
| (41) | TCHDTL | Direction Control Active Delay (Note 11) | $C_{L}=100 \mathrm{pF}$ |  | 50 |  | 50 | ns |
| (42) | TCHDTH | Direction Control Inactive Delay (Note 11) | $C_{L}=100 \mathrm{pF}$ |  | 30 |  | 30 | ns |
| (43) | TCLGL | $\overline{\mathrm{GT}}$ Active Delay | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | 10 | 85 | 0 | 50 | ns |
| (44) | TCLGH | $\overline{\text { GT Inactive Delay }}$ | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | 10 | 85 | 0 | 50 | ns |
| (45) | TRLRH | $\overline{\mathrm{RD}}$ Width | $C_{L}=100 \mathrm{pF}$ | $\begin{gathered} \text { 2TCLCL } \\ -75 \end{gathered}$ |  | $\begin{gathered} \text { 2TCLCL } \\ -50 \end{gathered}$ |  | ns |
| (46) | TOLOH | Output Rise Time | From 0.8 V to 2.0 V |  | 20 |  | 15 | ns |
| (47) | TOHOL | Output Fall Time | From 2.0 V to 0.8 V |  | 20 |  | 15 | ns |

NOTES:
11. Signal at 82C84A or 82C88 shown for reference only.
12. Setup requirement for asynchronous signal only to guarantee recognition at next CLK.
13. Applies only to t2 state ( 8 ns into t3).
14. The 80 C 86 actively pulls the $\overline{\mathrm{RQ}} / \overline{\mathrm{GT}}$ pin to a logic one on the following clock low time.
15. Status lines return to their inactive (logic one) state after CLK goes low and READY goes high.

## Waveforms



FIGURE 8A. BUS TIMING - MAXIMUM MODE (USING 82C88)
NOTES:
16. Signals at 82C84A or 82 C88 are shown for reference only. RDY is sampled near the end of t2, t3, tW to determine if TW machine states are to be inserted.
17. The issuance of the 82 C 88 command and control signals ( $\overline{\mathrm{MRDC}}, \overline{\mathrm{MWTC}}, \overline{\mathrm{AMWC}}, \overline{\mathrm{IORC}}, \overline{\mathrm{IOWC}}, \overline{\mathrm{AIOWC}}, \overline{\mathrm{INTA}}$, and $\overline{\mathrm{DEN}}$ ) lags the active high 82C88 CEN.
18. Status inactive in state just prior to $t 4$.

## Waveforms (Continued)



HALT - $\overline{R D}, \overline{M R D C}, \overline{\overline{O R C}}, \overline{M W T C}, \overline{A M W C}, \overline{\text { IOWC }}, \bar{A} I O W C, \overline{I N T A}, \overline{\mathbf{S}} 0, \overline{\mathbf{S}} 1=\mathrm{VOH}$


FIGURE 8B. BUS TIMING - MAXIMUM MODE (USING 82C88)
NOTES:
19. Signals at 82C84A or 82C86 are shown for reference only.
 82C88 CEN.
21. Status inactive in state just prior to $t 4$.
22. Cascade address is valid between first and second INTA cycles.
23. Two INTA cycles run back-to-back. The 80 C 86 local ADDR/DATA bus is floating during both $\overline{\text { INTA }}$ cycles. Control for pointer address is shown for second INTA cycle.

Waveforms (Continued)


NOTE: The coprocessor may not drive the busses outside the region shown without risking contention.
FIGURE 9. REQUEST/GRANT SEQUENCE TIMING (MAXIMUM MODE ONLY)


FIGURE 10. HOLD/HOLD ACKNOWLEDGE TIMING (MINIMUM MODE ONLY)


NOTE: Setup requirements for asynchronous signals only to guarantee recognition at next CLK.
FIGURE 11. ASYNCHRONOUS SIGNAL RECOGNITION


FIGURE 12. BUS LOCK SIGNAL TIMING (MAXIMUM MODE ONLY)

Waveforms (Continued)


FIGURE 13. RESET TIMING

## AC Test Circuit



NOTE: Includes stay and jig capacitance.

## AC Testing Input, Output Waveform



NOTE: AC Testing: All input signals (other than CLK) must switch between $\mathrm{V}_{\mathrm{ILMAX}}-50 \% \mathrm{~V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IHMIN}}+20 \% \mathrm{~V}_{\mathrm{IH}}$. CLK must switch between 0.4 V and $V_{\text {CC. }}-0.4$ Input rise and fall times are driven at $1 \mathrm{~ns} / \mathrm{V}$.

## Burn-In Circuits



## NOTES:

24. $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} \pm 0.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$.
25. Input voltage limits (except clock):
$\mathrm{V}_{\mathrm{IL}}$ (maximum) $=0.4 \mathrm{~V}$
$\mathrm{V}_{\mathrm{IH}}($ minimum $)=2.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}($ clock $)=\left(\mathrm{V}_{\mathrm{CC}}-0.4 \mathrm{~V}\right)$ minimum.
26. $\mathrm{V}_{\mathrm{CC} / 2}$ is external supply set to $2.7 \mathrm{~V} \pm 10 \%$.
27. $\mathrm{V}_{\mathrm{CL}}$ is generated on program card $\left(\mathrm{V}_{\mathrm{CC}}-0.65 \mathrm{~V}\right)$.
28. Pins 13-16 input sequenced instruction from internal hold devices.
29. $\mathrm{F}_{0}=100 \mathrm{kHz} \pm 10 \%$.
30. Node $A=$ a $40 \mu$ s pulse every 2.56 ms .

## COMPONENTS:

1. $\mathrm{RI}=10 \mathrm{k} \Omega \pm 5 \%, 1 / 4 \mathrm{~W}$
2. $\mathrm{RO}=1.2 \mathrm{k} \Omega \pm 5 \%, 1 / 4 \mathrm{~W}$
3. $\mathrm{RIO}=2.7 \mathrm{k} \Omega \pm 5 \%, 1 / 4 \mathrm{~W}$
4. $\mathrm{RC}=1 \mathrm{k} \Omega \pm \pm 5 \%, 1 / 4 \mathrm{~W}$
5. $\mathrm{C}=0.01 \mu \mathrm{~F}$ (Minimum)

## Metallization Topology

DIE DIMENSIONS:
$249.2 \times 290.9 \times 19$
METALLIZATION:
Type: Silicon - Aluminum
Thickness: $11 \mathrm{k} \AA \pm 2 \mathrm{k} \AA$
Metallization Mask Layout

GLASSIVATION:
Type: Nitrox
Thickness: $10 \mathrm{k} \AA \pm 2 \mathrm{k} \AA$
WORST CASE CURRENT DENSITY:
$1.5 \times 10^{5} \mathrm{~A} / \mathrm{cm}^{2}$

AD11 AD12 AD13 AD14 GND $\quad V_{C C}$ AD15 A16/S3 A17IS4 A18/S5


Instruction Set Summary


Instruction Set Summary (Continued)

| MNEMONIC AND DESCRIPTION | INSTRUCTION CODE |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 76543210 | 76543210 | 76543210 | 76543210 |
| ADC = Add with Carry: |  |  |  |  |
| Register/Memory with Register to Either | 000100 dw | mod reg r/m |  |  |
| Immediate to Register/Memory | 100000 sw | mod 010 r/m | data | data if $s: w=01$ |
| Immediate to Accumulator | 0001010 w | data | data if $w=1$ |  |
| INC = Increment: |  |  |  |  |
| Register/Memory | 1111111 w | $\bmod 000 \mathrm{r} / \mathrm{m}$ |  |  |
| Register | 01000 reg |  |  |  |
| AAA = ASCll Adjust for Add | 00110111 |  |  |  |
| DAA = Decimal Adjust for Add | 00100111 |  |  |  |
| SUB = Subtract: |  |  |  |  |
| Register/Memory and Register to Either | 001010 d w | mod reg r/m |  |  |
| Immediate from Register/Memory | 100000 sw | mod 101 r/m | data | data if $s: w=01$ |
| Immediate from Accumulator | 0010110 w | data | data if $w=1$ |  |
| SBB = Subtract with Borrow |  |  |  |  |
| Register/Memory and Register to Either | 000110 d w | mod reg r/m |  |  |
| Immediate from Register/Memory | 100000 sw | $\bmod 011 \mathrm{r} / \mathrm{m}$ | data | data if $\mathrm{s}: \mathrm{w}=01$ |
| Immediate from Accumulator | 0001110 w | data | data if $w=1$ |  |
| DEC = Decrement: |  |  |  |  |
| Register/Memory | 1111111 w | $\bmod 001 \mathrm{r} / \mathrm{m}$ |  |  |
| Register | 01001 reg |  |  |  |
| NEG = Change Sign | 1111011 w | $\bmod 011 \mathrm{r} / \mathrm{m}$ |  |  |
| CMP = Compare: |  |  |  |  |
| Register/Memory and Register | 001110 d w | mod reg r/m |  |  |
| Immediate with Register/Memory | 100000 sw | mod 111 r/m | data | data if s:w $=01$ |
| Immediate with Accumulator | 0011110 w | data | data if $w=1$ |  |
| AAS = ASCII Adjust for Subtract | 00111111 |  |  |  |
| DAS = Decimal Adjust for Subtract | 00101111 |  |  |  |
| MUL = Multiply (Unsigned) | 1111011 w | mod $100 \mathrm{r} / \mathrm{m}$ |  |  |
| IMUL = Integer Multiply (Signed) | 1111011 w | mod 101 r/m |  |  |
| AAM = ASCII Adjust for Multiply | 11010100 | 00001010 |  |  |
| DIV = Divide (Unsigned) | 1111011 w | mod $110 \mathrm{r} / \mathrm{m}$ |  |  |
| IDIV = Integer Divide (Signed) | 1111011 w | mod $111 \mathrm{r} / \mathrm{m}$ |  |  |
| AAD = ASCII Adjust for Divide | 11010101 | 00001010 |  |  |
| CBW = Convert Byte to Word | 10011000 |  |  |  |
| CWD = Convert Word to Double Word | 10011001 |  |  |  |
| LOGIC |  |  |  |  |
| NOT = Invert | 1111011 w | mod $010 \mathrm{r} / \mathrm{m}$ |  |  |
| SHL/SAL = Shift Logical/Arithmetic Left | 110100 vw | mod $100 \mathrm{r} / \mathrm{m}$ |  |  |
| SHR = Shift Logical Right | 110100 vw | mod 101 r/m |  |  |

## Instruction Set Summary (Continued)

| MNEMONIC AND DESCRIPTION | INSTRUCTION CODE |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 76543210 | 76543210 | 76543210 | 76543210 |
| SAR = Shift Arithmetic Right | 110100 vw | mod 111 r/m |  |  |
| ROL = Rotate Left | 110100 vw | $\bmod 000 \mathrm{r} / \mathrm{m}$ |  |  |
| ROR $=$ Rotate Right | 110100 vw | $\bmod 001 \mathrm{r} / \mathrm{m}$ |  |  |
| RCL $=$ Rotate Through Carry Flag Left | 110100 vw | mod $010 \mathrm{r} / \mathrm{m}$ |  |  |
| RCR = Rotate Through Carry Right | 110100 vw | $\bmod 011 \mathrm{r} / \mathrm{m}$ |  |  |
| AND = And: |  |  |  |  |
| Reg./Memory and Register to Either | 0010000 d w | mod reg r/m |  |  |
| Immediate to Register/Memory | 1000000 w | $\bmod 100 \mathrm{r} / \mathrm{m}$ | data | data if $w=1$ |
| Immediate to Accumulator | 0010010 w | data | data if $w=1$ |  |
| TEST = And Function to Flags, No Result: |  |  |  |  |
| Register/Memory and Register | 1000010 w | mod reg r/m |  |  |
| Immediate Data and Register/Memory | 1111011 w | $\bmod 000 \mathrm{r} / \mathrm{m}$ | data | data if $w=1$ |
| Immediate Data and Accumulator | 1010100 w | data | data if $w=1$ |  |
| $\mathrm{OR}=\mathrm{Or}$ : |  |  |  |  |
| Register/Memory and Register to Either | 000010 dw | mod reg r/m |  |  |
| Immediate to Register/Memory | 1000000 w | $\bmod 101 \mathrm{r} / \mathrm{m}$ | data | data if $w=1$ |
| Immediate to Accumulator | 0000110 w | data | data if $w=1$ |  |
| XOR = Exclusive Or: |  |  |  |  |
| Register/Memory and Register to Either | 001100 dw | mod reg r/m |  |  |
| Immediate to Register/Memory | 1000000 w | mod 110 r/m | data | data if $w=1$ |
| Immediate to Accumulator | 0011010 w | data | data if w = 1 |  |
| STRING MANIPULATION |  |  |  |  |
| REP = Repeat | 1111001 z |  |  |  |
| MOVS = Move Byte/Word | 1010010 w |  |  |  |
| CMPS = Compare Byte/Word | 1010011 w |  |  |  |
| SCAS = Scan Byte/Word | 1010111 w |  |  |  |
| LODS = Load Byte/Word to AL/AX | 1010110 w |  |  |  |
| STOS = Stor Byte/Word from AL/A | 1010101 w |  |  |  |
| CONTROL TRANSFER |  |  |  |  |
| CALL = Call: |  |  |  |  |
| Direct Within Segment | 11101000 | disp-low | disp-high |  |
| Indirect Within Segment | 11111111 | mod $010 \mathrm{r} / \mathrm{m}$ |  |  |
| Direct Intersegment | 10011010 | offset-low | offset-high |  |
|  |  | seg-low | seg-high |  |
| Indirect Intersegment | 11111111 | $\bmod 011 \mathrm{r} / \mathrm{m}$ |  |  |
| JMP = Unconditional Jump: |  |  |  |  |
| Direct Within Segment | 11101001 | disp-low | disp-high |  |
| Direct Within Segment-Short | 11101011 | disp |  |  |
| Indirect Within Segment | 11111111 | mod $100 \mathrm{r} / \mathrm{m}$ |  |  |

## Instruction Set Summary (Continued)

| MNEMONIC AND DESCRIPTION | INSTRUCTION CODE |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 76543210 | 76543210 | 76543210 | 76543210 |
| Direct Intersegment | 11101010 | offset-low | offset-high |  |
|  |  | seg-low | seg-high |  |
| Indirect Intersegment | 11111111 | mod $101 \mathrm{r} / \mathrm{m}$ |  |  |
| RET = Return from CALL: |  |  |  |  |
| Within Segment | 11000011 |  |  |  |
| Within Seg Adding Immed to SP | 11000010 | data-low | data-high |  |
| Intersegment | 11001011 |  |  |  |
| Intersegment Adding Immediate to SP | 11001010 | data-low | data-high |  |
| JE/JZ = Jump on Equal/Zero | 01110100 | disp |  |  |
| JLIJNGE = Jump on Less/Not Greater or Equal | 01111100 | disp |  |  |
| JLEIJNG = Jump on Less or Equal/ Not Greater | 01111110 | disp |  |  |
| JB/JNAE = Jump on Below/Not Above or Equal | 01110010 | disp |  |  |
| JBE/JNA = Jump on Below or Equal/Not Above | 01110110 | disp |  |  |
| JP/JPE = Jump on Parity/Parity Even | 01111010 | disp |  |  |
| JO = Jump on Overflow | 01110000 | disp |  |  |
| JS = Jump on Sign | 01111000 | disp |  |  |
| JNE/JNZ = Jump on Not Equal/Not Zero | 01110101 | disp |  |  |
| JNL/JGE = Jump on Not Less/Greater or Equal | 01111101 | disp |  |  |
| JNLE/JG = Jump on Not Less or Equal/Greater | 01111111 | disp |  |  |
| JNB/JAE = Jump on Not Below/Above or Equal | 01110011 | disp |  |  |
| JNBE/JA = Jump on Not Below or Equal/Above | 01110111 | disp |  |  |
| JNP/JPO = Jump on Not Par/Par Odd | 01111011 | disp |  |  |
| JNO = Jump on Not Overflow | 01110001 | disp |  |  |
| JNS = Jump on Not Sign | 01111001 | disp |  |  |
| LOOP = Loop CX Times | 11100010 | disp |  |  |
| LOOPZILOOPE = Loop While Zero/Equal | 11100001 | disp |  |  |
| LOOPNZILOOPNE = Loop While Not Zero/Equal | 11100000 | disp |  |  |
| JCXZ = Jump on CX Zero | 11100011 | disp |  |  |
| INT = Interrupt |  |  |  |  |
| Type Specified | 11001101 | type |  |  |
| Type 3 | 11001100 |  |  |  |
| INTO = Interrupt on Overflow | 11001110 |  |  |  |
| IRET = Interrupt Return | 11001111 |  |  |  |
| PROCESSOR CONTROL |  |  |  |  |
| CLC = Clear Carry | 11111000 |  |  |  |
| CMC = Complement Carry | 11110101 |  |  |  |
| STC = Set Carry | 11111001 |  |  |  |
| CLD = Clear Direction | 11111100 |  |  |  |

Instruction Set Summary (Continued)

| MNEMONIC AND DESCRIPTION | INSTRUCTION CODE |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 76543210 | 76543210 | 76543210 | 76543210 |
| STD = Set Direction | 11111101 |  |  |  |
| CLI $=$ Clear Interrupt | 11111010 |  |  |  |
| ST = Set Interrupt | 11111011 |  |  |  |
| HLT = Halt | 11110100 |  |  |  |
| WAIT = Wait | 10011011 |  |  |  |
| ESC = Escape (to External Device) | 11011 xxx | $\bmod \times x \times r / m$ |  |  |
| LOCK $=$ Bus Lock Prefix | 11110000 |  |  |  |
| NOTES: <br> AL = 8-bit accumulator <br> $A X=16$-bit accumulator <br> CX = Count register <br> DS= Data segment <br> ES = Extra segment <br> Above/below refers to unsigned value. <br> Greater = more positive; <br> Less = less positive (more negative) signed values <br> if $d=1$ then "to" reg; if $d=0$ then "from" reg <br> if $w=1$ then word instruction; if $w=0$ then byte <br> instruction <br> if $\mathrm{mod}=11$ then $\mathrm{r} / \mathrm{m}$ is treated as a REG field <br> if mod $=00$ then DISP $=0 \dagger$, disp-low and disp-high <br> are absent <br> if $\bmod =01$ then DISP = disp-low sign-extended <br> 16-bits, disp-high is absent <br> if $\bmod =10$ then DISP = disp-high:disp-low <br> if $\mathrm{r} / \mathrm{m}=000$ then $\mathrm{EA}=(\mathrm{BX})+(\mathrm{SI})+\mathrm{DISP}$ <br> if $r / m=001$ then $E A=(B X)+(D I)+D I S P$ <br> if $\mathrm{r} / \mathrm{m}=010$ then $E A=(B P)+(S I)+$ DISP <br> if $\mathrm{r} / \mathrm{m}=011$ then $E A=(B P)+(D I)+D I S P$ <br> if $\mathrm{r} / \mathrm{m}=100$ then $\mathrm{EA}=(\mathrm{SI})+\mathrm{DISP}$ <br> if $\mathrm{r} / \mathrm{m}=101$ then EA $=(\mathrm{DI})+$ DISP <br> if $\mathrm{r} / \mathrm{m}=110$ then $\mathrm{EA}=(\mathrm{BP})+$ DISP $\dagger$ <br> if $\mathrm{r} / \mathrm{m}=111$ then EA $=(B X)+$ DISP <br> DISP follows 2nd byte of instruction (before data if required) <br> $\dagger$ except if $\bmod =00$ and $\mathrm{r} / \mathrm{m}=110$ then <br> EA = disp-high: disp-low. <br> $\dagger \dagger$ MOV CS, REG/MEMORY not allowed. |  | if $s: w=01$ then 16 -bits of immediate data form the operand. if $s: w .=11$ then an immediate data byte is sign extended to form the 16-bit operand. <br> if $v=0$ then "count" $=1$; if $v=1$ then "count" in $\left(C_{L}\right)$ <br> $x=$ don't care <br> $z$ is used for string primitives for comparison with ZF FLAG. <br> SEGMENT OVERRIDE PREFIX |  |  |
|  |  | 001 reg 110 |  |  |
|  |  | REG is assigned according to the following table: |  |  |
|  |  | 16-BIT ( $w=1$ ) | $8-\mathrm{BIT}(\mathrm{w}=0$ ) | SEGMENT |
|  |  | 000 AX | 000 AL | 00 ES |
|  |  | 001 CX | 001 CL | 01 CS |
|  |  | 010 DX | 010 DL | 10 SS |
|  |  | 011 BX | 011 BL | 11 DS |
|  |  | 100 SP | 100 AH | 00 ES |
|  |  | 101 BP | 101 CH | 00 ES |
|  |  | 110 SI | 110 DH | 00 ES |
|  |  | 111 DI | 111 BH | 00 ES |
|  |  | Instructions which reference the flag register file as a 16-bit objec use the symbol FLAGS to represent the file: |  |  |
|  |  | FLAGS = |  |  |
|  |  | $\mathrm{X}: \mathrm{X}: \mathrm{X}: \mathrm{X}:(\mathrm{OF}):(\mathrm{DF}):(\mathrm{IF}):(\mathrm{TF}):(\mathrm{SF}):(\mathrm{ZF}): \mathrm{X}:(\mathrm{AF}): \mathrm{X}:(\mathrm{PF}): \mathrm{X}:(\mathrm{CF})$ |  |  |
|  |  | Mnemonics © Intel, 1978 |  |  |

## Dual-In-Line Plastic Packages (PDIP)


$-\mathrm{B}-$


NOTES:

1. Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95.
4. Dimensions A, A1 and L are measured with the package seated in JEDEC seating plane gauge GS-3.
5. D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch ( 0.25 mm ).
6. $E$ and $e_{A}$ are measured with the leads constrained to be perpendicular to datum $-\mathrm{C}-$.
7. $e_{B}$ and $e_{C}$ are measured at the lead tips with the leads unconstrained. $e_{C}$ must be zero or greater.
8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch ( 0.25 mm ).
9. N is the maximum number of terminal positions.
10. Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of $0.030-0.045$ inch ( $0.76-1.14 \mathrm{~mm}$ ).

## Ceramic Dual-In-Line Frit Seal Packages (CERDIP)



All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

