# 5150-pixel CCD Linear Sensor (B/W)

## Description

The ILX553B is a reduction type CCD linear sensor developped for DPPC, multifunction printers. This sensor reads A4-size documents at a density of 600 DPI at high speed of 16MHz.

#### **Features**

• Number of effective pixels: 5150 pixels

• Pixel size:  $7\mu m \times 7\mu m$  ( $7\mu m$  pitch)

• Clamp circuit is on-chip

• Ultra high sensitivity/Ultra low lag

• Maximum data rate: 16MHz

• Single 12V power supply

• Input clock pulse: CMOS 5V drive

• Package: 22 pin Plastic DIP (400mil)

## **Absolute Maximum Ratings**

Supply voltage
Operating temperature
Storage temperature
VDD
15
V
-10 to +60
°C
-30 to +80
°C

## Pin Configuration (Top View)





## **Block Diagram**



Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.



## **Pin Description**

| Pin No. | Symbol | Description       | Pin No. | Symbol | Description       |
|---------|--------|-------------------|---------|--------|-------------------|
| 1       | GND    | GND               | 12      | GND    | GND               |
| 2       | GND    | GND               | 13      | GND    | GND               |
| 3       | GND    | GND               | 14      | GND    | GND               |
| 4       | GND    | GND               | 15      | φ2     | Clock pulse input |
| 5       | Vouт   | Signal out        | 16      | φROG   | Clock pulse input |
| 6       | VDD    | 12V power supply  | 17      | φCLP   | Clock pulse input |
| 7       | GND    | GND               | 18      | GND    | GND               |
| 8       | φ1     | Clock pulse input | 19      | φRS    | Clock pulse input |
| 9       | GND    | GND               | 20      | φLH    | Clock pulse input |
| 10      | GND    | GND               | 21      | GND    | GND               |
| 11      | GND    | GND               | 22      | GND    | GND               |

## **Recommended Supply Voltage**

| Item | Min. | Тур. | Max. | Unit |
|------|------|------|------|------|
| VDD  | 11.4 | 12.0 | 12.6 | V    |

## **Clock Characteristics**

| Item                       | Symbol   | Min. | Тур. | Max.         | Unit |
|----------------------------|----------|------|------|--------------|------|
| Input capacity of \$1, \$2 | Сф1, Сф2 | _    | 400  | <del>-</del> | pF   |
| Input capacity of          | Сфін     | _    | 10   | _            | pF   |
| Input capacity of          | СфRS     | _    | 10   | _            | pF   |
| Input capacity of          | Сфсьр    | _    | 10   | _            | pF   |
| Input capacity of          | Сфкоб    | _    | 10   | _            | pF   |

## **Clock Frequency**

| Item                   | Symbol                      | Min. | Тур. | Max. | Unit |
|------------------------|-----------------------------|------|------|------|------|
| φ1, φ2, φLH, φRS, φCLP | fφ1, fφ2, fφLH, fφRS, fφCLP | _    | 1    | 16   | MHz  |

## **Input Clock Pulse Voltage Condition**

| Item                         | Min.       | Тур. | Max. | Unit |   |
|------------------------------|------------|------|------|------|---|
| φ1, φ2, φLH, φRS, φCLP, φROG | High level | 4.75 | 5.0  | 5.25 | V |
| pulse voltage                | Low level  | 0    | _    | 0.1  | V |



#### Electrooptical Characteristics (Note 1)

Ta = 25°C, VDD = 12V,  $f\phi R$  = 2MHz, Input clock = 5Vp-p, Light source = 3200K, IR cut filter CM-500S (t = 1.0mm)

| Item                      | Symbol | Min. | Тур. | Max.     | Unit       | Remarks |  |
|---------------------------|--------|------|------|----------|------------|---------|--|
| Sensitivity               | R      | 11.8 | 14.8 | 17.8     | V/(lx · s) | Note 2  |  |
| Sensitivity nonuniformity | PRNU   | _    | 4    | 10       | %          | Note 3  |  |
| Saturation output voltage | Vsat   | 1    | 2    | _        | V          | Note 4  |  |
| Saturation exposure       | SER    | _    | 0.14 | _        | lx · s     | Note 5  |  |
| Dark voltage average      | Vdrk   | _    | 0.3  | 2        | mV Note 6  |         |  |
| Dark signal nonuniformity | DSNU   | _    | 0.6  | 3        | mV         | Note 6  |  |
| Image lag                 | IL     | _    | 0.02 | _        | %          | Note 7  |  |
| Supply current            | Ivdd   | _    | 15   | 30       | mA         |         |  |
| Total transfer efficiency | TTE    | 92   | 98   | _        | %          |         |  |
| Output impedance          | Zo     | _    | 230  | <u> </u> | Ω          | _       |  |
| Offset level              | Vos    | _    | 6.2  | <u> </u> | V          | Note 8  |  |

#### **Notes**

- 1) In accordance with the given electrooptical characteristics, the even black level is defined as the average value of D14, D15, to D62.
- 2) For the sensitivity test light is applied with a uniform intensity of illumination.
- 3) PRNU is defined as indicated below. Ray incidence conditions are the same as for Note 2.

Vout = 
$$500mV$$
 (Typ.)

$$PRNU = \frac{(V_{MAX} - V_{MIN})/2}{V_{AVF}} \times 100 [\%]$$

The maximum output of 5150 pixels is set to  $V_{MAX}$ , the minimum output to  $V_{MIN}$  and the average output to  $V_{AVE}$ .

- 4) Use below the minimum value of the saturation output voltage.
- 5) Saturation exposure is defined as follows.

$$SE = \frac{V_{SAT}}{R}$$

- 6) Optical signal accumulated time  $\tau$  int stands at 10ms.
- 7) VOUT = 500mV (Typ.)
- 8) Vos is defined as indicated bellow.





Note) The transfer pulses ( $\phi$ 1,  $\phi$ 2,  $\phi$ LH) must have more than 5220 cycles.

ILX553



## **Clock Timing Chart 2**



## **Clock Timing Chart 3**





## **Clock Timing Chart 4**

Cross point  $\phi 1$  and  $\phi 2$ 



Cross point  $\phi$ LH and  $\phi$ 2





## **Clock Pulse Recommended Timing**

| Item                                  | Symbol | Min. | Тур.  | Max. | Unit |
|---------------------------------------|--------|------|-------|------|------|
| φROG, φ1 pulse timing                 | t1     | 50   | 100   | _    | ns   |
| φROG pulse high level period          | t2     | 3    | 5     | _    | μs   |
| φROG, φ1 pulse timing                 | t3     | 1    | 2     | _    | μs   |
| φROG pulse rise time                  | t4     | 0    | 5     | 10   | ns   |
| φROG pulse fall time                  | t5     | 0    | 5     | 10   | ns   |
| φ1 pulse rise time/φ2 pulse fall time | t6     | 0    | 20    | 60   | ns   |
| φ1 pulse fall time/φ2 pulse rise time | t7     | 0    | 20    | 60   | ns   |
| φRS pulse high level period           | t8     | (10) | 200*1 | _    | ns   |
| φRS, φCLP pulse timing                | t9     | (10) | 200*1 | _    | ns   |
| φRS pulse rise time                   | t10    | 0    | 10    | (30) | ns   |
| φRS pulse fall time                   | t11    | 0    | 10    | (30) | ns   |
| φCLP pulse high level period          | t12    | (20) | 200*1 | _    | ns   |
| φCLP, φLH pulse timing                | t13    | (5)  | 50*1  | _    | ns   |
| φCLP pulse rise time                  | t14    | 0    | 10    | (30) | ns   |
| φCLP pulse fall time                  | t15    | 0    | 10    | (30) | ns   |
| Signal output dolay time              | t16    | _    | 15    | _    | ns   |
| Signal output delay time              | t17    | _    | 8     | _    | ns   |

<sup>\*1</sup> These timing is the recommended condition under  $f\phi RS = 1MHz$ .

#### Application Circuit\*



Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

## Example of Representative Characteristics (VDD = 12V, Ta = 25°C)



Dark signal output temperature characteristics (Standard characteristics)



Offset level vs. VDD characteristics (Standard characteristics)



Integration time output voltage characteristics (Standard characteristics)



Offset level vs. Temperature characteristics (Standard characteristics)



#### Notes of Handling

#### 1) Static charge prevention

CCD image sensors are easily damaged by static discharge. Before handling be sure to take the following protective measures.

- a) Either handle bare handed or use non chargeable gloves, clothes or material. Also use conductive shoes.
- b) When handling directly use an earth band.
- c) Install a conductive mat on the floor or working table to prevent the generation of static electricity.
- d) Ionized air is recommended for discharge when handling CCD image sensor.
- e) For the shipment of mounted substrates, use boxes treated for prevention of static charges.

### 2) Notes on Handling CCD Packages

The following points should be observed when handling and installing packages.

- a) Remain within the following limits when applying static load to the package:
  - (1) Compressive strength: 39N/surface (Do not apply load more than 0.7mm inside the outer perimeter of the glass portion.)
  - (2) Shearing strength: 29N/surface
  - (3) Tensile strength: 29N/surface
  - (4) Torsional strength: 0.9Nm



- b) In addition, if a load is applied to the entire surface by a hard component, bending stress may be generated and the package may fracture, etc., depending on the flatness of the ceramic portion. Therefore, for installation, either use an elastic load, such as a spring plate, or an adhesive.
- c) Be aware that any of the following can cause the package to crack or dust to be generated.
  - (1) Applying repetitive bending stress to the external leads.
  - (2) Applying heat to the external leads for an extended period of time with soldering iron.
  - (3) Rapid cooling or heating.
  - (4) Prying the plastic portion and ceramic portion away at a support point of the adhesive layer.
  - (5) Applying the metal a crash or a rub against the plastic portion.
  - Note that the preceding notes should also be observed when removing a component from a board after it has already been soldered.
- d) The notch of the plastic portion is used for directional index, and that can not be used for reference of fixing. In addition, the cover glass and seal resin may overlap with the notch or ceramic may overlap with the notch of the plastic portion.

#### 3) Soldering

- a) Make sure the package temperature does not exceed 80°C.
- b) Solder dipping in a mounting furnace causes damage to the glass and other defects. Use a 30W soldering iron with a ground wire and solder each pin in less then 2 seconds. For repairs and remount, cool sufficiently.
- c) To dismount an imaging device, do not use a solder suction equipment. When using an electric desoldering tool, ground the controller. For the control system, use a zero cross type.

#### 4) Dust and dirt protection

- a) Operate in clean environments.
- b) Do not either touch glass plates by hand or have any object come in contact with glass surfaces. Should dirt stick to a glass surface, blow it off with an air blower. (For dirt stuck through static electricity ionized air is recommended.)
- c) Clean with a cotton bud and ethyl alcohol if the glass surface is grease stained. Be careful not to scratch the glass.
- d) Keep in a case to protect from dust and dirt. To prevent dew condensation, preheat or precool when moving to a room with great temperature differences.
- 5) Exposure to high temperatures or humidity will affect the characteristics. Accordingly avoid storage or usage in such conditions.
- 6) CCD image sensors are precise optical equipment that should not be subject to mechanical shocks.

- 12 -

Sony Corporation

## 22 pin DIP (400mil)



| PACKAGE MATERIAL | Plastic, Ceramic |
|------------------|------------------|
| LEAD TREATMENT   | GOLD PLATING     |
| LEAD MATERIAL    | 42 ALLOY         |
| PACKAGE MASS     | 5.43g            |
| DRAWING NUMBER   | LS-B23-02(E)     |

PACKAGE STRUCTURE