### PCI EXPRESS/JITTER ATTENUATOR #### ICS874001I-02 #### GENERAL DESCRIPTION The ICS874001I-02 is a high performance Jitter Attenuator designed for use in PCI Express™ systems. In some PCI Express systems, such as those found in desktop PCs, the PCI Express clocks are generated from a low bandwidth, high phase noise PLL frequency synthesizer. In these systems, a jitter attenuator may be required to attenuate high frequency random and deterministic jitter components from the PLL synthesizer and from the system board. The ICS874001I-02 has 2 PLL bandwidth modes: 2.2MHz and 3MHz. The 2.2MHz mode will provide maximum jitter attenuation, but with higher PLL tracking skew and spread spectrum modulation from the motherboard synthesizer may be attenuated. The 3MHz bandwidth provides the best track-ing skew and will pass most spread profiles, but the jitter attenuation will not be as good as the lower bandwidth modes. The 874001I-02 can be set for different modes using the F\_SELx pins, as shown in Table 3C. The ICS874001I-02 uses IDT's 3rd Generation FemtoClock™ PLL technology to achive the lowest possible phase noise. The device is packaged in a small 20-pin TSSOP package. making it ideal for use in space constrained applications such as PCI Express add-in cards. ### **F**EATURES - · One differential LVDS output pair - One differential clock input - CLK and nCLK supports the following input types: LVPECL, LVDS, LVHSTL, SSTL, HCSL - Output frequency range: 98MHz 640MHz - Input frequency range: 98MHz 128MHz - VCO range: 490MHz 640MHz - Cycle-to-cycle jitter: 50ps (maximum) design target - 3.3V or 2.5V operating supply - Two bandwidth modes allow the system designer to make jitter attenuation/tracking skew design trade-offs - -40°C to 85°C ambient operating temperature - Available in both standard (RoHS 5) and lead-free (RoHS 6) packages ## PLL BANDWIDTH CONTROL TABLE BW SEL 0 = PLL Bandwidth: 2.2MHz (default) 1 = PLL Bandwidth: 3MHz ### PLL \_SEL CONTROL TABLE 0 = Bypass1 = VCO (default) #### PLL\_SEL 20 🗖 nc PIN ASSIGNMENT nc 🗆 19 VDDO 2 18 🗖 Q 3 nc 🗆 4 17 🗖 nQ MR 🗆 5 16 🗖 nc BW\_SEL ☐ 6 15 nc F\_SEL1 14 GND VDDA 🗆 8 13 nCLK F\_SEL0 ☐ 9 12 CLK VDD 11 🗖 OE # ICS874001I-02 **BLOCK DIAGRAM** 20-Lead TSSOP PLL\_SEL Pullup 6.5mm x 4.4mm x 0.92mm package body BW\_SEL Pulldown G Package 0 = 2.2MHz Top View 1 = 3MHz0 Output Divider 00÷5 CLK Pulldown $0.1 \div 4$ 10 ÷2 (default) Pullup VCO Phase nCl K 11÷1 490 - 640MHz Detector Internal Feedback ÷5 F\_SEL[1:0] Pulldown OE Pullup The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product characterization and/or qualification. Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice. TABLE 1. PIN DESCRIPTIONS | Number | Name | Ty | /ре | Description | |------------------------|------------------------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PLL_SEL | Input | Pullup | PLL select pin. When LOW, bypasses or selects VCO. When HIGH selects VCO. LVCMOS/LVTTL interface levels. | | 2, 3, 4, 15,<br>16, 20 | nc | Unused | | No connect. | | 5 | MR | Input | Pulldown | Active High Master Reset. When logic HIGH, the internal dividers are reset causing the true output Q to go LOW and the inverted output nQ to go HIGH. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. | | 6 | BW_SEL | Input | Pulldown | Selects PLL Bandwidth input. LVCMOS/LVTTL interface levels.<br>See Table 3B. | | 7 | F_SEL1 | Input | Pullup | Frequency select pin. LVCMOS/LVTTL interface levels. See Table 3C. | | 8 | $V_{\scriptscriptstyle DDA}$ | Power | | Analog supply pin. | | 9 | F_SEL0 | Input | Pulldown | Frequency select pin. LVCMOS/LVTTL interface levels. See Table 3C. | | 10 | $V_{_{\mathrm{DD}}}$ | Power | | Core supply pin. | | 11 | OE | Input | Pullup | Output enable. When HIGH, outputs are enabled. When LOW, forces outputs to HiZ state. LVCMOS/LVTTL interface levels. See Table 3A. | | 12 | CLK | Input | Pulldown | Non-inverting differential clock input. | | 13 | nCLK | Input | Pullup | Inverting differential clock input. | | 14 | GND | Power | | Power supply ground. | | 17, 18 | nQ, Q | Output | | Differential output pair. LVDS interface levels. | | 19 | $V_{\scriptscriptstyle DDO}$ | Power | | Output supply pin. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | TABLE 3A. OUTPUT ENABLE FUNCTION TABLE | Inputs | Outputs | | | |--------|---------|--|--| | OE | Q/nQ | | | | 0 | HiZ | | | | 1 | Enabled | | | TABLE 3B. PLL BANDWIDTH CONTROL TABLE | Input | | |--------|------------------| | BW_SEL | PLL Bandwidth | | 0 | 2.2MHz (default) | | 1 | 3MHz | TABLE 3C. F\_SELx Function Table | Input Frequency | | Inputs | Output Frequency | | |-----------------|--------|--------|------------------|---------------| | (MHz) | F_SEL1 | F_SEL0 | Divider | (MHz) | | 100 | 0 | 0 | 5 | 100 | | 100 | 0 | 1 | 4 | 125 | | 100 | 1 | 0 | 2 | 250 (default) | | 100 | 1 | 1 | 1 | 500 | #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_i$ -0.5V to $V_{DD}$ + 0.5 V Outputs, $V_{O}$ -0.5V to $V_{DD}$ + 0.5V Package Thermal Impedance, $\theta_{JA}$ 73.2°C/W (0 lfpm) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDA</sub> | Analog Supply Voltage | | V <sub>DD</sub> - 0.10 | 3.3 | V <sub>DD</sub> | V | | V <sub>DDO</sub> | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | | | 60 | | mA | | I <sub>DDA</sub> | Analog Supply Current | | | 10 | | mA | | I <sub>DDO</sub> | Output Supply Current | | | 20 | | mA | Table 4B. Power Supply DC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|-----------------|---------|-----------------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | V <sub>DDA</sub> | Analog Supply Voltage | | $V_{DD} - 0.10$ | 2.5 | V <sub>DD</sub> | V | | V <sub>DDO</sub> | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>DD</sub> | Power Supply Current | | | 60 | | mA | | I <sub>DDA</sub> | Analog Supply Current | | | 10 | | mA | | I <sub>DDO</sub> | Output Supply Current | | | 20 | | mA | Table 4C. LVCMOS/LVTTL DC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , Ta = -40°C to $85^{\circ}$ C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------------|--------------------------------|------------------------|---------------------------------------------------|---------|---------|-----------------------|-------| | \/ | Input High Voltage | | $V_{DD} = 3.465V$ | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IH</sub> | input nign voi | lage | V <sub>DD</sub> = 2.625V | 1.7 | | V <sub>DD</sub> + 0.3 | V | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Innut Low Volt | | $V_{DD} = 3.465V$ | -0.3 | | 0.8 | V | | V <sub>IL</sub> | Input Low Volt | age | V <sub>DD</sub> = 2.625V | -0.3 | | 0.7 | V | | | Input | F_SEL1,<br>OE, PLL_SEL | $V_{DD} = V_{IN} = 3.465 V \text{ or } 2.625 V$ | | | 5 | μΑ | | I IIH | High Current | F_SEL0,<br>MR, BW_SEL | $V_{DD} = V_{IN} = 3.465 V \text{ or } 2.625 V$ | | | 150 | μΑ | | | Input | F_SEL1,<br>OE, PLL_SEL | $V_{DD} = 3.465V \text{ or } 2.625V, V_{IN} = 0V$ | -150 | | | μΑ | | I <sub>IL</sub> | Low Current F_SEL0, MR, BW_SEI | | $V_{DD} = 3.465V \text{ or } 2.625V, V_{IN} = 0V$ | -5 | | | μΑ | Table 4D. Differential DC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , Ta = -40°C to $85^{\circ}$ C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------------------------|------|-------------------------------------------------|-----------|---------|------------------------|-------| | | Input High Current | CLK | $V_{DD} = V_{IN} = 3.465V \text{ or } 2.625V$ | | | 150 | μΑ | | 'ін | | nCLK | $V_{DD} = V_{IN} = 3.465 V \text{ or } 2.625 V$ | 5 | | | μΑ | | | Input Low Current | CLK | $V_{DD} = V_{IN} = 3.465 V \text{ or } 2.625 V$ | | | 150 | μA | | I <sub>IL</sub> | Input Low Current | nCLK | $V_{DD} = V_{IN} = 3.465 V \text{ or } 2.625 V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Input Voltage;<br>NOTE 1, 2 | | | GND + 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1: Common mode voltage is defined as $V_{\rm IH}$ . NOTE 2: For single ended applications, the maximum input voltage for CLK, nCLK is $V_{DD}$ + 0.3V. Table 4E. LVDS DC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------|----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OD</sub> | Differential Output Voltage | | | 425 | | mV | | $\Delta V_{\sf OD}$ | V <sub>OD</sub> Magnitude Change | | | 50 | | mV | | V <sub>os</sub> | Offset Voltage | | | 1.4 | | V | | $\Delta V_{os}$ | V <sub>os</sub> Magnitude Change | | | 50 | | mV | Table 4F. LVDS DC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 2.5V \pm 5\%$ , Ta = -40°C to $85^{\circ}$ C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------|----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OD</sub> | Differential Output Voltage | | | 390 | | mV | | $\Delta V_{\sf OD}$ | V <sub>OD</sub> Magnitude Change | | | 50 | | mV | | V <sub>os</sub> | Offset Voltage | | | 1.2 | | V | | $\Delta V_{os}$ | V <sub>os</sub> Magnitude Change | | | 50 | | mV | **Table 5A. AC Characteristics,** $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-------------------------------|-----------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | 98 | | 640 | MHz | | tjit(cc) | Cycle-to-Cycle Jitter, NOTE 1 | | | | 50 | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | | 350 | | ps | | odc | Output Duty Cycle | | | 50 | | % | Minimum and maximum values are design target specs. NOTE 1: This parameter is defined in accordance with JEDEC Standard 65. **Table 5B. AC Characteristics,** $V_{DD} = V_{DDA} = V_{DDO} = 2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-------------------------------|-----------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | 98 | | 640 | MHz | | tjit(cc) | Cycle-to-Cycle Jitter, NOTE 1 | | | | 50 | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | | 355 | | ps | | odc | Output Duty Cycle | | | 50 | | % | Minimum and maximum values are design target specs. NOTE 1: This parameter is defined in accordance with JEDEC Standard 65. # PARAMETER MEASUREMENT INFORMATION 3.3V LVDS OUTPUT LOAD ACTEST CIRCUIT #### 2.5V LVDS OUTPUT LOAD AC TEST CIRCUIT #### DIFFERENTIAL INPUT LEVEL ### CYCLE-TO-CYCLE JITTER #### **OUTPUT RISE/FALL TIME** ### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD #### DIFFERENTIAL OUTPUT VOLTAGE SETUP **OFFSET VOLTAGE SETUP** # **APPLICATION INFORMATION** #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS874001I-02 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\rm DD},\,V_{\rm DDA},\,$ and $V_{\rm DDO}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a $10 \mu F$ and a $.01 \mu F$ bypass capacitor should be connected to each $V_{\rm CGA}$ pin. FIGURE 1. POWER SUPPLY FILTERING #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF = V_{DD}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\tiny DD}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. FIGURE 2. SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\mbox{\tiny SWING}}$ and $V_{\mbox{\tiny CMR}}$ input requirements. Figures 3A to 3D show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 3A*, the input termination applies for IDT HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 3A. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY IDT HIPERCLOCKS LVHSTL DRIVER FIGURE 3C. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 3B. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 3D. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVDS DRIVER #### RECOMMENDATIONS FOR UNUSED INPUT PINS #### INPUTS: #### LVCMOS CONTROL PINS: All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. ### 3.3V, 2.5V LVDS DRIVER TERMINATION A general LVDS interface is shown in Figure 4. In a 100 $\Omega$ differential transmission line environment, LVDS drivers require a matched load termination of 100 $\Omega$ across near the receiver input. For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs. FIGURE 4. TYPICAL LVDS DRIVER TERMINATION ## POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS874001I-02. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS874001I-02 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. - Power (core)<sub>MAX</sub> = $V_{DD_{MAX}}^*$ ( $I_{DD_{MAX}}^* + I_{DDA_{MAX}}^*$ ) = 3.465V \* (60mA + 10mA) = **242.55mW** - Power (outputs)<sub>MAX</sub> = V<sub>DDO,MAX</sub> \* I<sub>DDO,MAX</sub> = 3.465V \* 20mA = 69.3mW Total Power $$_{MAX}$$ = 242.55mW + 69.3mW = 311.85mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{La}$ \* Pd\_total + T<sub>a</sub> Tj = Junction Temperature $\theta_{\text{A}}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>a</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{\text{\tiny M}}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 66.6°C/W per Table 6 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: 85°C + 0.312W \* 66.6°C/W = 105.8°C. This is well below the limit of 125°C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). #### Table 6. Thermal Resistance $\theta_{10}$ for 20-Lead TSSOP, Forced Convection #### θ, by Velocity (Linear Feet per Minute) 0200500Single-Layer PCB, JEDEC Standard Test Boards114.5°C/W98.0°C/W88.0°C/WMulti-Layer PCB, JEDEC Standard Test Boards73.2°C/W66.6°C/W63.5°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. # RELIABILITY INFORMATION Table 7. $\theta_{_{JA}} \text{vs. Air Flow Table for 20 Lead TSSOP}$ # $\boldsymbol{\theta}_{_{JA}}$ by Velocity (Linear Feet per Minute) | | 0 | 200 | 500 | |----------------------------------------------|-----------|----------|----------| | Single-Layer PCB, JEDEC Standard Test Boards | 114.5°C/W | 98.0°C/W | 88.0°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 73.2°C/W | 66.6°C/W | 63.5°C/W | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### **TRANSISTOR COUNT** The transistor count for ICS874001I-02 is: 1608 #### PACKAGE OUTLINE - G SUFFIX FOR 20 LEAD TSSOP TABLE 8. PACKAGE DIMENSIONS | SYMBOL | Millimeters | | | |--------|-------------|------|--| | STWBOL | MIN | MAX | | | N | 20 | | | | A | | 1.20 | | | A1 | 0.05 | 0.15 | | | A2 | 0.80 | 1.05 | | | b | 0.19 | 0.30 | | | С | 0.09 | 0.20 | | | D | 6.40 | 6.60 | | | E | 6.40 BASIC | | | | E1 | 4.30 | 4.50 | | | е | 0.65 BASIC | | | | L | 0.45 | 0.75 | | | α | 0° | 8° | | | aaa | | 0.10 | | Reference Document: JEDEC Publication 95, MO-153 TABLE 9. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |--------------------|--------------|---------------------------|--------------------|---------------| | ICS874001AGI-02 | TBD | 20 Lead TSSOP | tube | -40°C to 85°C | | ICS874001AGI-02T | TBD | 20 Lead TSSSOP | 2500 tape & reel | -40°C to 85°C | | ICS874001AGI-02LF | ICS4001AI02L | 20 Lead "Lead-Free" TSSOP | tube | -40°C to 85°C | | ICS874001AGI-02LFT | ICS4001AI02L | 20 Lead "Lead-Free" TSSOP | 2500 tape & reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. # Innovate with IDT and accelerate your future networks. Contact: # www.IDT.com #### **For Sales** 800-345-7015 408-284-8200 Fax: 408-284-2775 #### For Tech Support netcom@idt.com 480-763-2056 #### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) #### Asia Pacific and Japan Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 #### Europe IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851 © 2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT, the IDT logo, ICS and HiPerClockS are trademarks of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners.