# **TLE7259G**

LIN Transceiver

**Automotive Power** 





LIN Transceiver TLE7259G



#### 1 Overview

#### **Features**

- Transmission rate up to 20 kBaud
- Compliant to LIN specification 1.2, 1.3, 2.0 and 2.1
- Support of K-line function (ISO 9141)
- · Very high ESD Robustness
- Very low Electromagnetic Emission (EME)
- Very High Electromagnetic Immunity (EMI)
- Very low current consumption in sleep mode
- Very low leakage current on the BUS output
- · Control output for voltage regulator
- Wake up source recognition (local/remote)
- For 3.3 V and 5 V micro controller I/O
- · Suitable for 12V and 24V board-net
- Bus short to V<sub>BAT</sub> protection
- Bus short to GND handling
- · Over temperature protection
- AEC Qualified



P-DSO-8

#### **Description**

The TLE7259G is a transceiver for the Local Interconnect Network (LIN) with integrated wake-up and protection features. It is designed for in-vehicle networks using data transmission rates from 2.4 kBaud to 20 kBaud. The TLE7259G functions as a bus driver between the protocol controller and the physical bus inside the LIN network. Compliant to all LIN standards and with a wide operational supply range the TLE7259G can be used in all automotive applications.

Different operation modes and the INH output allow the TLE7259G to control external components, like voltage regulators. In Sleep-mode the TLE7259G draws less than 8  $\mu$ A of quiescent while still being able to wake up off of LIN bus traffic and a local wake-up input. The very low leakage current on the BUS pin makes the TLE7259G especially suitable for "Mixed Power Supply" applications and supports the low quiescent current requirements of the LIN network.

Based on the Infineon Smart Power Technology SPT®, the TLE7259G provides excellent ESD Robustness together with a very high electromagnetic immunity (EMI). The TLE7259G reaches a very low level of electromagnetic emission (EME) within a broad frequency range and independent form the battery voltage.

The Infineon Smart Power Technology SPT® allows bipolar and CMOS control circuitry in accordance with DMOS power devices existing on the same monolithic circuit. The TLE7259G and the Infineon SPT® technology are AEC qualified and tailored to withstand the harsh condition of the Automotive Environment.

| Туре     | Package | Marking |
|----------|---------|---------|
| TLE7259G | P-DSO-8 | 7259G   |

**Block Diagram** 

# 2 Block Diagram



Figure 1 Functional Block Diagram

**Pin Configuration** 

# 3 Pin Configuration

# 3.1 Pin Assignment



Figure 2 Pin Configuration (top view)

# 3.2 Pin Definitions and Functions

Table 1 Pin Definitions and Functions

| Pin No. | Symbol  | Function                                                                              |
|---------|---------|---------------------------------------------------------------------------------------|
| 1       | RxD     | Receive data output;                                                                  |
|         |         | External Pull Up necessary                                                            |
|         |         | LOW in dominant state, active LOW after a wake-up event at Bus or WK pin              |
| 2       | EN      | Enable input;                                                                         |
|         |         | integrated pull-down, device in normal operation mode when HIGH                       |
| 3       | WK      | Wake input;                                                                           |
|         |         | active LOW, negative edge triggered, internal pull-up                                 |
| 4       | TxD     | Transmit data input;                                                                  |
|         |         | integrated pull-down, LOW in dominant state; active LOW after wake-up via WK pin      |
| 5       | GND     | Ground                                                                                |
| 6       | Bus     | Bus output/input;                                                                     |
|         |         | LIN bus line input/output                                                             |
|         |         | LOW in dominant state                                                                 |
|         |         | Internal pull-up                                                                      |
| 7       | $V_{S}$ | Battery supply input                                                                  |
| 8       | INH     | Inhibit output;                                                                       |
|         |         | battery supply related output                                                         |
|         |         | $\operatorname{HIGH}(V_{\operatorname{S}})$ in Normal and Stand-By operation mode     |
|         |         | can be used to control an external voltage regulator                                  |
|         |         | can be used to control external bus termination resistor when the device will be used |
|         |         | as Master node                                                                        |



# 4 Functional Description

The LIN Bus is a single wire, bi-directional bus, used for in-vehicle networks. The LIN Transceiver TLE7259G is the interface between the micro controller and the physical LIN Bus (see **Figure 11** and **Figure 12**). The logical values of the micro controller are driven to the LIN bus via the TxD input of the TLE7259G. The transmit data stream on the TxD input is converted to a LIN bus signal with optimized slew rate to minimize the EME level on the LIN bus. The RxD output reads back the information from the LIN bus to the micro controller, regardless of the logical value of the TxD input. The receiver has an integrated filter network to suppress noise on the LIN Bus and to increase the EMI level of the transceiver. Two logical states are possible on the LIN bus according to the LIN Specification 2.1. The dominate state (voltage near ground) on the LIN bus represents a "logic 0" on the TxD input of the TLE7259G; the recessive state (voltage near supply voltage  $V_{\rm S}$ ) represents a "logic 1" on the TxD input (see timing diagram **Figure 9**).

Every LIN network consists of a master node and one or more slave nodes. To configure the TLE7259G for master node applications, a resistor in the range of 1 k $\Omega$  and a reverse diode must be connected between the LIN bus and the power supply  $V_S$  or the INH pin of the TLE7259G (see **Figure 11** and **Figure 12**).

#### 4.1 Operating Modes

The TLE7259G has 3 different operation modes. After a power-up event the TLE7259G starts from the Stand-By mode. By setting the EN pin to "logic 1" the micro controller can change the mode into Normal-Operation mode.



Figure 3 Operation Mode State Diagram



Table 2 Operating modes

| Mode     | EN   | INH      | TxD                                     | RxD                       | LIN Bus<br>Termination | Comments                                                                                                                                                                                      |
|----------|------|----------|-----------------------------------------|---------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sleep    | Low  | Floating | Low                                     | High <sup>1)</sup>        | High<br>Impedance      | No wake-up request detected                                                                                                                                                                   |
| Stand-By | Low  | High     | Low <sup>2)</sup><br>High <sup>3)</sup> | Low<br>High <sup>1)</sup> | 30 kΩ<br>(typical)     | RxD "Low" after local or bus wake-up RxD "High" after power-up TxD strong pull down after local wake-up (WK pin) <sup>2)</sup> TxD weak pull down after bus wake-up or power-up <sup>3)</sup> |
| Normal   | High | High     | Low<br>High                             | Low<br>High               | 30 kΩ<br>(typical)     | RxD reflects the signal on the LIN bus TxD driven by the micro controller                                                                                                                     |

- 1) Pull-up resistor to micro controller power supply ( $V_{\rm IO}$ ) required (see Figure 11 and Figure 12).
- 2) TxD indicates logical "Low" in case the micro controller output is set to "High" and the micro controller output current is limited to less than 1.9 mA.
- 3) TxD indicates logical "High" in case the micro controller output is set to "High".

#### 4.2 Normal Operation Mode

The TLE7259G enters the normal mode after the micro controller sets EN = high (see **Figure 3**). In Normal operation mode the LIN bus receiver and the LIN bus transmitter are active. Data from the micro controller is transmitted to the LIN bus via the TxD pin, the receiver detects the data stream on the LIN bus and outputs it to the RxD pin.

#### 4.3 Stand-By Mode

The Stand-By mode is entered automatically after:

- A power-up event on the supply  $V_{\rm S}$ .
- · A wake-up event on the LIN bus.
- A local wake-up event on the pin WK.
- A power on reset caused by power supply  $V_{\rm S}$  dropping below  $V_{\rm S,UV,PON}$  ( $V_{\rm S}$  <  $V_{\rm S,UV,PON}$ ).

In Stand-By mode no communication on the LIN Bus is possible. The output stage is disabled and the LIN Bus termination remains activated. The RxD and TxD pins are indicating the wake-up source. The RxD pin remains "Low" after a local and bus wake-up event. A power-up event is indicated by a logical "High" on RxD pin. The signal on the TxD pin indicates the wake-up source, a weak pull-down signals a bus wake-up event and a strong pull-down signals a local wake-up event caused by the WK pin (see **Table 2**). In order to detect a wake-up event via the TxD pin, the external micro controller needs outputs needs to provide a logical "high" signal. The wake-up flags indicating the wake-up source on the pins TxD and RxD are reset by changing the operation mode to Normal operation.

The signal on the EN pin remains "Low" due to an internal pull-down resistor. Setting the EN pin to "High", by the micro controller the device returns to Normal operation mode. Entering the Stand-By mode switches the INH output to  $V_{\rm S}$ . Depending on the operation mode of the TLE7259G external circuitry, like a voltage regulator, can be controlled by the INH output.



### 4.4 Sleep Mode

In order to reduce the current consumption the TLE7259G offers a Sleep mode. In Sleep mode the quiescent current on  $V_{\rm S}$  and the leakage current on the pin Bus, are cut back to a minimum.

Switching the TLE7259G from Normal operation mode to Sleep mode, the EN pin needs to be set to "Low". A logical "High" on the EN pin sets the device direct back to Normal operation mode (see **Figure 3**).

While the TLE7259G is in Sleep mode the following functions are available:

- The output stage is disabled and the internal bus termination is switched off (High Impedance on the Bus pin).
   An internal current source on the Bus pin ensures that the level on the Bus pin remains dominate and protects the LIN network against accidental bus wake-up events.
- The receiver is turned off
- RxD and TxD pins are disabled. The logical state on the TxD pin is low, due to the internal pull-down resistor.
   The RxD pin is "High" driven by the external pull-up resistor
- · The INH output is switched off and floating.
- The BUS wake-up comparator is active and turns the TLE7259G to Stand-By mode in case of a bus wake-up.
- The WK pin is active and turns the TLE7259G to Stand-By mode in case of a local wake-up.
- The EN pin remains active, switching EN pin to "High" changes the operation mode to Normal operation.

#### 4.5 Wake-up Events

There are 3 different ways to wake-up the TLE7259G from Sleep mode.

- Bus or also called remote wake-up via a dominate signal on the LIN bus.
- Local wake-up via a minimum dominant time  $(t_{WK})$  on the WK pin.
- Mode change from Sleep mode to Normal operation mode, by setting EN pin to logical "High".

Data Sheet 7 Rev 2.1, 2007-04-27



# 4.6 Bus Wake-up



Figure 4 Bus wake-up behavior

The bus wake-up, often called remote wake-up, changes the operation mode from Sleep mode to Stand-By mode. A falling edge on the LIN bus, followed by a dominate bus signal  $t > t_{WK,bus}$  results in a bus wake-up. The mode change to Stand-By mode becomes active with the following rising edge on the LIN bus. The TLE7259G remains in Sleep mode until it detects a change from dominate to recessive on the LIN bus (see **Figure 4**).

In Stand-By mode the TxD pin indicates the source of the wake-up event. A weak pull-down on the pin TxD indicates a bus wake-up event (see **Figure 3**). The RxD pin signals if a wake-up event occurred or the power-up event. A logical "Low" on the RxD pin reports a local or bus wake-up event, a logical "High" signal on RxD indicates a power-up event.



# 4.7 Local Wake-up



Figure 5 Local wake-up behavior

Beside the remote wake-up, a wake-up of the TLE7259G via the WK pin is possible. This wake-up event is called local wake up. A falling edge on the WK pin followed by a logical "Low" for  $t > t_{WK}$  results in a local wake up (see **Figure 5**) and change the operation mode to Stand-By Mode.

In Stand-By mode the TxD pin indicates the source of the wake-up event. A strong pull down on the pin TxD indicates a local wake-up event via the pin WK (see Figure 3). The RxD pin signals if a wake-up event occurred or the power-up event. A logical "Low" on the RxD pin reports a local or bus wake-up event, a logical "High" signal on RxD indicates a power-up event.



# 4.8 Mode Transition via EN pin



Figure 6 Mode transition via EN pin

It is also possible to change from Sleep mode to Normal operation mode by setting the EN pin to logical "Low". This feature is useful if the external micro controller is continuously powered and not connected to the INH pin. The EN pin has an integrate pull-down resistor to ensure the device remains in Sleep or Stand-By mode even if the voltage on the EN pin is floating. The EN pin has an integrated hysteresis (see **Figure 6**).

A transition from logical "High" to logical "Low" on the EN pin changes the operation mode from Normal operation mode to Sleep mode. If the TLE7259G is already in Sleep mode, changing the EN from "Low" to "High" results into a mode change from Sleep mode to Normal operation mode. If the device is in Stand-By mode a change from "Low" to "High" on the EN pin changes the mode to Normal operation mode (see **Figure 3**).

#### 4.9 Power-On Reset



Figure 7 Power-on reset and Undervoltage situation

A drooping power supply  $V_{\rm S}$  on a local ECU can effect the communication of the whole LIN network. To avoid any blocking of the LIN network by a local ECU the TLE7259G has an integrated power-on reset and undervoltage detection. In case the supply voltage is dropping below the power on reset level  $V_{\rm S} < V_{\rm S,UV,PON}$ , the TLE7259G changes the operation mode to Stand-By mode. In Stand-By mode the output stage of the TLE7259G is disabled and no communication to the LIN bus is possible. The internal bus termination remains active as well as the INH pin (see **Figure 7**).

In Stand-By mode the RxD pin signals the low power supply condition with a logical "High" Signal. A logical "High" on the EN pin changes the operation mode back to Normal operation mode.

In case the supply voltage  $V_{\rm S}$  is dropping below the specified operation range (see **Table 5**), the TLE7259G disables the output and receiver stages. The feature secures the communication on the LIN bus, even if the local ECU power supply of the TLE7259G drops below the specified operating range. If the power supply reaches a higher level as the undervoltage level  $V_{\rm S}$  >  $V_{\rm S,UV,PON}$  the TLE7259G continues with normal operation. A mode change only apply if the power supply  $V_{\rm S}$  drops below the power on reset level ( $V_{\rm S}$  <  $V_{\rm S,UV,PON}$ ).



#### 4.10 TxD time out function

If the TxD signal is dominant for a time  $t > t_{\text{timeout}}$  the TxD time-out function deactivates the transmission of the LIN signal to the bus. This is realized to prevent the bus from being permanently blocked by a permanent "Low" signal on the TxD pin due to an error.

The transmission is released again, after a rising edge at TxD has been detected.

#### 4.11 Over temperature protection

The TLE7259G has an integrated over temperature sensor, to protect the device against thermal overstress. In case of an over temperature event, the temperature sensor will disable the output stage. An over temperature event will not cause any mode change nor will it be signaled by either the RxD pin or the TxD pin. When the junction temperature falls below the thermal shut down level  $T_{\rm J} < T_{\rm jSD}$ , the output stage is re-enabled and data communication can start again. A10°C hysteresis avoids toggling during the temperature shut down.

#### 4.12 3.3 V and 5 V Logic Capability

The TLE7259G can be used for 3.3 V and 5 V micro controllers. The inputs (TxD, EN) take the reference voltage from the connected micro controller pins. The RxD output must have an external pull-up resistor to the micro controller supply, to define the output voltage level.

#### 4.13 BUS Short to GND Feature

The TLE7259G has a feature implemented to protect the battery from running out of charge in the case the LIN bus is shorted to GND.

In this failure case a normal master termination, a 1 k $\Omega$  resistor and a diode connected between the Bus pin and the power supply  $V_{\rm S}$ , would cause a constant current between  $V_{\rm S}$  and GND, even in sleep mode. The resulting resistance between  $V_{\rm S}$  and GND of this LIN bus short to GND is lower than 1 k $\Omega$ . To avoid this current during a generator off state, like in a parked car, the TLE7259G has a Bus Short to GND feature implemented. This feature is only applicable, if the master termination is connected to the INH pin, instead of the  $V_{\rm S}$  power supply (see Figure 11 and Figure 12). In Sleep mode the INH pin is switched of and no currently can flow between  $V_{\rm S}$  and GND. The internal 30 k $\Omega$  bus termination is also switched off (see Figure 1 and Table 2) to minimize the discharge current.

#### 4.14 LIN Specifications 1.2, 1.3, 2.0 and 2.1

The device fulfills the Physical Layer Specification of LIN 1.2, 1.3, 2.0 and 2.1.

The differences between LIN specification 1.2 and 1.3 is mainly the physical layer specification. The reason was to improve the compatibility between the nodes.

The LIN specification 2.0 is a super set of the 1.3 version. The 2.0 version offers new features. However, it is possible to use the LIN 1.3 slave node in a 2.0 node cluster, as long as the new features are not used. Vice versa it is possible to use a LIN 2.0 node in the 1.3 cluster without using the new features.

In terms of the physical layer the LIN 2.1 Specification doesn't include any changes and is fully compliant to the LIN Specification 2.0.

LIN 2.1 is the latest version of the LIN specification, released in December 2006.



# 5 General Product Characteristics

# 5.1 Absolute Maximum Ratings

### Table 3 Absolute Maximum Ratings Voltages, Currents and Temperatures<sup>1)</sup>

 $T_{\rm j}$  = -40 °C to 150 °C; all voltages with respect to ground; positive current flowing into pin; (unless otherwise specified)

| Pos.   | Parameter                          | Symbol        | Lim  | it Values | Unit | Remarks                |
|--------|------------------------------------|---------------|------|-----------|------|------------------------|
|        |                                    |               | Min. | Max.      |      |                        |
| Voltag | jes                                |               |      | •         |      |                        |
| 5.1.1  | Battery supply voltage             | $V_{S}$       | -0.3 | 40        | V    | LIN Spec 2.1 Param. 10 |
| 5.1.2  | Bus input voltage                  |               |      |           |      | t < 1 s                |
|        | versus GND                         | $V_{BUS,G}$   | -40  | 40        | V    |                        |
|        | versus $V_{\rm S}$                 | $V_{BUS,Vs}$  | -40  | 40        | V    |                        |
| 5.1.3  | Wake input versus GND              | $V_{WK,G}$    | -40  | 40        | V    | _                      |
|        | Wake input versus $V_{\mathrm{S}}$ | $V_{WK,Vs}$   | -40  | 40        | V    |                        |
| 5.1.4  | Logic voltages at EN, TxD, RxD     | $V_{logic}$   | -0.3 | 5.5       | V    | _                      |
| 5.1.5  | Inhibit Voltage                    |               |      |           |      |                        |
|        | versus GND                         | $V_{INH,G}$   | -0.3 | 40        | V    |                        |
|        | Versus $V_{\rm S}$                 | $V_{INH, Vs}$ | -40  | 0,3       | V    |                        |
| Curre  | nts                                |               |      |           |      |                        |
| 5.1.6  | Output current at INH              | $I_{INH}$     | -150 | 80        | mA   | 2)                     |
| Tempe  | eratures                           | <u> </u>      |      | <u>'</u>  |      |                        |
| 5.1.7  | Junction temperature               | $T_{j}$       | -40  | 150       | °C   | _                      |
| 5.1.8  | Storage temperature                | $T_{S}$       | -55  | 150       | °C   | _                      |
|        |                                    |               | 1    |           |      | 1                      |

<sup>1)</sup> Not subject to production test specified by design

Table 4 Absolute Maximum Ratings ESD Resistivity<sup>1)</sup>

| Pos.   | Parameter                                                     | Symbol    | Lim  | it Values | Unit | Remarks                                                     |
|--------|---------------------------------------------------------------|-----------|------|-----------|------|-------------------------------------------------------------|
|        |                                                               |           | Min. | Max.      |      |                                                             |
| 5.1.9  | Electrostatic discharge voltage at $V_{s}$ Bus, Wk versus GND | $V_{ESD}$ | -6   | 6         | kV   | Human Body Model <sup>2)</sup> (100 pF via 1.5 kΩ)          |
| 5.1.10 | Electrostatic discharge voltage execpt $V_s$ versus Bus       | $V_{ESD}$ | -2   | 2         | kV   | Human Body Model <sup>2)</sup> (100 pF via 1.5 kΩ)          |
| 5.1.11 | Electrostatic discharge voltage at Bus versus $V_{\rm S}$     | $V_{ESD}$ | -1   | 1         | kV   | Human Body Model (100 pF via 1.5 k $\Omega$ ) <sup>2)</sup> |

<sup>1)</sup> Not subject to production test specified by design

Note: Maximum ratings are absolute ratings; exceeding any one of these values may cause irreversible damage to the integrated circuit.

<sup>2)</sup> Output current is internally limited to -150 mA

<sup>2)</sup> ESD susceptibility HBM according to EIA / JESD 22-A 114B



# 5.2 Functional Range

#### Table 5 Operating Range

| Pos.  | Parameter                        | Symbol      | Limit Values |          | Unit | Remarks                |
|-------|----------------------------------|-------------|--------------|----------|------|------------------------|
|       |                                  |             | Min.         | Max.     |      |                        |
| 5.2.1 | Supply Voltage range $V_{\rm S}$ | $V_{S}$     | 6            | 40       | V    | LIN Spec 2.1 Param. 10 |
| Therm | al parameters                    |             |              | <u>.</u> |      |                        |
| 5.2.2 | Junction temperature             | $T_{\rm j}$ | -40          | 150      | °C   | 1)                     |

<sup>1)</sup> Not subject to production test, specified by design

### 5.3 Thermal Resistance

Table 6 Thermal Resistance<sup>1)</sup>

| Pos.  | Parameter           | Symbol     | Limit Values |      | Unit | Remarks |
|-------|---------------------|------------|--------------|------|------|---------|
|       |                     |            | Min.         | Max. |      |         |
| 5.3.1 | Junction to Ambient | $R_{thJA}$ | _            | 185  | K/W  | 2)      |

<sup>1)</sup> Not subject to production test, specified by design

#### 5.4 Electrical Characteristics

# **Table 7** Electrical Characteristics

| Pos.  | Parameter                                                | Symbol                 | Limit Values |      |      | Unit | Remarks                                                                 |
|-------|----------------------------------------------------------|------------------------|--------------|------|------|------|-------------------------------------------------------------------------|
|       |                                                          |                        | Min.         | Тур. | Max. |      |                                                                         |
| Curre | nt Consumption                                           | 11                     |              |      |      |      |                                                                         |
| 5.4.1 | Current consumption at $V_{\rm S}$ in recessive state    | $I_{\mathrm{S,rec}}$   | 0.1          | 0.8  | 1.5  | mA   | recessive state, without $R_{\rm L}$ ; $V_{\rm TXD}$ = $V_{\rm CC}$     |
| 5.4.2 | Current consumption at $V_{\rm S}$ in dominant state     | $I_{\mathrm{S,dom}}$   | 0.1          | 1.3  | 2.5  | mA   | dominant state, without $R_{\rm L}$ ; $V_{\rm TxD}$ = 0 V               |
| 5.4.3 | Current consumption in sleep mode                        | $I_{S,sleep}$          | 1            | _    | 14   | μА   | sleep mode, $V_{\rm WK} = V_{\rm S}; \\ V_{\rm BUS} = V_{\rm S}$        |
| 5.4.4 | Current consumption in sleep mode                        | $I_{S,sleep,typ}$      | 1            | -    | 8    | μА   | sleep mode, $T_j$ =85°C $V_{WK} = V_S$ ; $V_{BUS} = V_S$                |
| 5.4.5 | Current consumption in stand-by mode                     | $I_{S,stby}$           | 0.1          | _    | 1.5  | mA   | stand-by mode, $V_{\rm WK}$ = $V_{\rm S}$ ; $V_{\rm BUS}$ = $V_{\rm S}$ |
| 5.4.6 | Current consumption in sleep mode, bus shorted to ground | $I_{ m S,sleep,short}$ | 5            | 10   | 60   | μА   | sleep mode, $V_{\rm WK} = V_{\rm S};$ $V_{\rm BUS} = 0V$                |

<sup>2)</sup> JESD 51-2, 51-3, FR4 76,2 mm x 114,3 mm x 1,5 mm,  $70\mu$ m, Cu, minimal footprint,  $T_A$  = 27°C



# Table 7 Electrical Characteristics (cont'd)

| Pos.   | Parameter                                                         | Symbol                  | L                   | ₋imit Valւ           | ies                | Unit | Remarks                                                                               |
|--------|-------------------------------------------------------------------|-------------------------|---------------------|----------------------|--------------------|------|---------------------------------------------------------------------------------------|
|        |                                                                   |                         | Min.                | Тур.                 | Max.               |      |                                                                                       |
| Reset  | Levels                                                            |                         |                     |                      |                    |      |                                                                                       |
| 5.4.7  | Blocking Undervoltage Detection at $V_{\rm S}$                    | $V_{\rm S,UV,BLK}$      | 5                   | _                    | 6                  |      | Communication blocked (see Figure 7)                                                  |
| 5.4.8  | Power on reset                                                    | $V_{\mathrm{S,UV,PON}}$ | -                   | 2.4                  | 4                  | V    | Device reset to Stand-by-<br>Mode<br>(see Figure 7)                                   |
| 5.4.9  | Blanking time power on reset detection                            | t <sub>blank,UV</sub>   | _                   | 10                   | -                  | μs   | 1)                                                                                    |
| Therm  | al Shutdown (Junction Tem                                         | perature)               | •                   | ·                    |                    |      |                                                                                       |
| 5.4.10 | Thermal shutdown temp.                                            | $T_{ m jSD}$            | 150                 | 170                  | 190                | °C   | 1)                                                                                    |
| 5.4.11 | Thermal shutdown temp.                                            | $\Delta T$              | _                   | 10                   | _                  | K    | 1)                                                                                    |
| Receiv | er Output RxD                                                     |                         |                     | ,                    |                    | l .  | •                                                                                     |
| 5.4.12 | HIGH level leakage current                                        | $I_{RD,H}$              | -5                  | 0                    | 5                  | μА   | $V_{\text{RxD}}$ = 5 V;<br>$V_{\text{BUS}}$ = $V_{\text{S}}$                          |
| 5.4.13 | LOW level output current                                          | $I_{RD,L}$              | 1.3                 | _                    | 10                 | mA   | $V_{RxD}$ = 0.9 V;<br>$V_{BUS}$ = 0 V                                                 |
| Transn | nission Input TxD                                                 |                         |                     |                      | •                  |      |                                                                                       |
| 5.4.14 | HIGH level input voltage threshold                                | $V_{TD,H}$              | -                   | _                    | $0.7 	imes V_{EN}$ | V    | recessive state 3.0 V < $V_{\rm EN}$ < 5.5 V                                          |
| 5.4.15 | TxD input hysteresis                                              | $V_{TD,hys}$            | _                   | $0.12 \times V_{EN}$ | _                  | mV   | $3.0 \text{ V} < V_{\text{EN}} < 5.5 \text{ V}$                                       |
| 5.4.16 | LOW level input voltage threshold                                 | $V_{TD,L}$              | $0.3 \times V_{EN}$ | _                    | _                  | V    | dominant state 3.0 V < $V_{\rm EN}$ < 5.5 V                                           |
| 5.4.17 | TxD pull-down resistance                                          | $R_{TD}$                | 100                 | 350                  | 800                | kΩ   | $V_{TxD}$ = 5 V                                                                       |
| 5.4.18 | TxD low level leakage current Wake = $V_{\rm S}$                  | $I_{TD}$                | -1                  | _                    | 10                 | μА   | $V_{\text{EN}}$ = 0 V;<br>$V_{\text{TxD}}$ = 0 V<br>$V_{\text{BUS}}$ = $V_{\text{S}}$ |
| 5.4.19 | TxD dominant current Wake = 0 V; $V_{\rm S}$ = 12 V; standby mode | $I_{TD,L}$              | 1.5                 | 3                    | 6                  | mA   | $V_{TXD} = 0.9  V$<br>$V_{BUS} = V_{S}$                                               |
| Enable | Input EN                                                          |                         | •                   |                      |                    |      |                                                                                       |
| 5.4.20 | HIGH level input voltage threshold                                | $V_{EN,on}$             | 0.95                | _                    | 2                  | V    | normal mode<br>see <b>Figure 6</b>                                                    |
| 5.4.21 | LOW level input voltage threshold                                 | $V_{EN,off}$            | 0.8                 | _                    | 1.85               | V    | low power mode see Figure 6                                                           |
| 5.4.22 | EN input hysteresis                                               | $V_{EN,hys}$            | 150                 | 300                  | 450                | mV   | _                                                                                     |
| 5.4.23 | EN pull-down resistance                                           | $R_{EN}$                | 15                  | 30                   | 60                 | kΩ   | _                                                                                     |
| 5.4.24 | Enable inhibit high current                                       | $I_{EN,hc}$             | 50                  | _                    | 400                | μА   | V <sub>EN</sub> = 5 V, 3 V                                                            |



# Table 7 Electrical Characteristics (cont'd)

| Pos.    | Parameter                                              | Symbol                | Li                       | mit Valu              | ies                          | Unit | Remarks                                                     |
|---------|--------------------------------------------------------|-----------------------|--------------------------|-----------------------|------------------------------|------|-------------------------------------------------------------|
|         |                                                        |                       | Min.                     | Тур.                  | Max.                         |      |                                                             |
| Inhibit | Output INH                                             |                       |                          |                       |                              | •    |                                                             |
| 5.4.25  | Inhibit R <sub>on</sub> resistance                     | $R_{INH,on}$          | 22                       | 36                    | 50                           | Ω    | $I_{INH}$ = -15 mA                                          |
| 5.4.26  | Maximum INH output current                             | $I_{INH}$             | -150                     | _                     | -40                          | mA   | V <sub>INH</sub> = 0 V                                      |
| 5.4.27  | Leakage current                                        | $I_{INH,Ik}$          | -5.0                     | _                     | 5.0                          | μΑ   | sleep mode; $V_{\text{INH}} = 0 \text{ V}$                  |
| Wake I  | nput WK                                                | +                     | -                        | 1                     | +                            |      |                                                             |
| 5.4.28  | High level input voltage                               | $V_{WK,H}$            | V <sub>S</sub> - 1       | _                     | $V_{\rm S}$ + 3              | V    | _                                                           |
| 5.4.29  | Low level input voltage                                | $V_{WK,L}$            | -0.3                     | _                     | <i>V</i> <sub>S</sub> -3.3 V | V    | -                                                           |
| 5.4.30  | Pull-up current                                        | $I_{WK,PU}$           | -60                      | -30                   | -3                           | μΑ   | _                                                           |
| 5.4.31  | High level leakage current                             | $I_{WK,L}$            | -5                       | _                     | 5                            | μΑ   | $V_{\rm S}$ = 0 V;<br>$V_{\rm WK}$ = 40 V                   |
| 5.4.32  | Dominant time for wake-up                              | t <sub>WK</sub>       | 30                       | _                     | 150                          | μS   | _                                                           |
| Bus Re  | eceiver                                                | 1                     | -                        | 1                     |                              | 1    |                                                             |
| 5.4.33  | Receiver threshold voltage, recessive to dominant edge | $V_{th,rd}$           | 0.4 x<br>V <sub>S</sub>  | 0.48 × V <sub>S</sub> | _                            | V    | _                                                           |
| 5.4.34  | Receiver dominant state                                | $V_{\mathrm{BUSdom}}$ | 0                        | _                     | 0.4 x<br>V <sub>S</sub>      | V    | LIN Spec 2.1 Param. 17                                      |
| 5.4.35  | Receiver threshold voltage, dominant to recessive edge | $V_{\mathrm{th,dr}}$  | -                        | 0.52 × V <sub>S</sub> | 0.6 x<br>V <sub>s</sub>      | V    | $V_{\mathrm{BUS,rec}} < V_{\mathrm{BUS}} < 27 \ \mathrm{V}$ |
| 5.4.36  | Receiver recessive state                               | $V_{BUSrec}$          | 0.6 x<br>V <sub>S</sub>  | _                     | Vs                           | V    | LIN Spec 2.1 Param. 18                                      |
| 5.4.37  | Receiver center voltage                                | $V_{ m BUS\_CNT}$     | 0.475×<br>V <sub>S</sub> | 0.5 × V <sub>S</sub>  | $V_{\rm S}$                  | V    | LIN Spec 2.1 Param. 19                                      |
| 5.4.38  | Receiver hysteresis                                    | $V_{HYS}$             | 0.02 × V <sub>S</sub>    | 0.04 × V <sub>S</sub> | 0.1 × V <sub>S</sub>         | V    | LIN Spec 2.1 Param. 20 2)                                   |
| 5.4.39  | Wake-up threshold voltage                              | $V_{\mathrm{BUS,wk}}$ | 0.40 × V <sub>S</sub>    | 0.5 × V <sub>S</sub>  | 0.6 × V <sub>S</sub>         | V    | -                                                           |
| 5.4.40  | Dominant time for bus wake-up                          | t <sub>WK,bus</sub>   | 30                       | _                     | 150                          | μS   | _                                                           |



# Table 7 Electrical Characteristics (cont'd)

| Pos.   | Parameter                                | Symbol                   | L                       | ₋imit Val   | ues                                | Unit | Remarks                                                                                                                                                 |
|--------|------------------------------------------|--------------------------|-------------------------|-------------|------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                                          |                          | Min.                    | Тур.        | Max.                               |      |                                                                                                                                                         |
| Bus Tr | ansmitter                                | 1                        |                         | 1           |                                    |      | 1                                                                                                                                                       |
| 5.4.41 | Bus recessive output voltage             | $V_{BUS,ro}$             | 0.8 ×<br>V <sub>S</sub> | _           | $V_{S}$                            | V    | $V_{TxD}$ = high Level                                                                                                                                  |
| 5.4.42 | Bus dominant output voltage maximum load | $V_{BUS,do}$             | 0.6                     | -<br>-<br>- | 1.2<br>0.2 x V <sub>S</sub><br>2.0 | V    | $V_{\rm TxD}$ = 0 V; $R_{\rm L}$ = 500 $\Omega$ ;<br>6.0 V $\leq V_{\rm S} \leq$ 7.3 V<br>7.3 V $< V_{\rm S} \leq$ 10 V<br>10 V $< V_{\rm S} \leq$ 18 V |
| 5.4.43 | Bus dominant output voltage minimum load | $V_{\mathrm{BUS,do}}$    | 0.6<br>0.8              | _<br>_      | 1.2<br>2.0                         | V    | $V_{\rm TxD}$ = 0 V; $R_{\rm L}$ = 1000 $\Omega$ ; $V_{\rm S}$ = 7.3 V; $V_{\rm S}$ = 18 V;                                                             |
| 5.4.44 | Bus short circuit current                | $I_{BUS\_LIM}$           | 40                      | 100         | 150                                | mA   | $V_{\rm BUS}$ = 13.5 V;<br>LIN Spec 2.1 Param. 12                                                                                                       |
| 5.4.45 | Leakage current                          | $I_{	t BUS\_NO\_GND}$    | -500                    | -70         | 0                                  | μΑ   | $V_{\rm S}$ = 0 V; $V_{\rm BUS}$ = -12V;<br>LIN Spec 2.1 Param. 15                                                                                      |
| 5.4.46 | Leakage current                          | I <sub>BUS_NO_BAT</sub>  | _                       | 5           | 8                                  | μΑ   | $V_{\rm S}$ = 0 V; $V_{\rm BUS}$ = 18 V;<br>LIN Spec 2.1 Param. 16                                                                                      |
| 5.4.47 | Leakage current                          | $I_{ m BUS\_PAS\_dom}$   | -1                      | -           | _                                  | mA   | $V_{\rm S}$ = 18 V; $V_{\rm BUS}$ = 0 V;<br>LIN Spec 2.1 Param. 13                                                                                      |
| 5.4.48 | Leakage current                          | I <sub>BUS_PAS_rec</sub> | _                       | _           | 20                                 | μΑ   | $V_{\rm S}$ = 8 V; $V_{\rm BUS}$ = 18 V; LIN Spec 2.1 Param. 14                                                                                         |
| 5.4.49 | Bus pull-up resistance                   | $R_{SLAVE}$              | 20                      | 30          | 47                                 | kΩ   | Normal mode<br>LIN Spec 2.1 Param. 26                                                                                                                   |
| 5.4.50 | LIN output current                       | $I_{BUS}$                | -60                     | -30         | -5                                 | μΑ   | Sleep mode<br>V <sub>S</sub> = 12V; EN = 0V                                                                                                             |



# Table 7 Electrical Characteristics (cont'd)

| Pos.   | Parameter                                                     | Symbol              | I    | ₋imit Val | ues      | Unit | Remarks                                                                                                                          |
|--------|---------------------------------------------------------------|---------------------|------|-----------|----------|------|----------------------------------------------------------------------------------------------------------------------------------|
|        |                                                               |                     | Min. | Тур.      | Max.     |      |                                                                                                                                  |
| Dynam  | nic Transceiver Characterist                                  | ics                 |      |           | <u> </u> |      |                                                                                                                                  |
| 5.4.51 | Slew rate falling edge                                        | $t_{\sf fslope}$    | -3   | _         | -1       | V/µs | $^{3)}$ 60% > $V_{\rm bus}$ > 40%;<br>1 μs < (τ = $R_{\rm L}$ × $C_{\rm BUS}$ ) < 5 μs;<br>$V_{\rm S}$ = 13.5 V; normal mode;    |
| 5.4.52 | Slew rate rising edge                                         | $t_{ m rslope}$     | 1    | _         | 3        | V/μs | $^{3)}$ 40% < $V_{\rm bus}$ < 60%;<br>1 μs < (τ = $R_{\rm L} \times C_{\rm BUS}$ ) < 5 μs;<br>$V_{\rm S}$ = 13.5 V; normal mode; |
| 5.4.53 | Slope symmetry                                                | $t_{ m slopesym}$   | -5   | _         | 5        | μS   | $t_{\text{fslope}}$ - $t_{\text{rslope}}$ ;<br>$V_{\text{S}}$ = 13.5 V;                                                          |
| 5.4.54 | Propagation delay TxD LOW to bus                              | $t_{\sf d(L),T}$    | 0.1  | 1         | 4        | μS   | $V_{EN}$ = 5 V;                                                                                                                  |
| 5.4.55 | Propagation delay TxD HIGH to bus                             | $t_{\sf d(H),T}$    | 0.1  | 1         | 4        | μS   | $V_{EN}$ = 5 V;                                                                                                                  |
| 5.4.56 | Propagation delay bus dominant to RxD LOW                     | $t_{\sf d(L),R}$    | 0.1  | 1         | 6        | μS   | $V_{\rm CC}$ = 5 V;<br>$C_{\rm RxD}$ = 20 pF;<br>$R_{\rm RxD}$ = 2.4 k $\Omega$ ;                                                |
| 5.4.57 | Propagation delay bus recessive to RxD HIGH                   | $t_{\sf d(H),R}$    | 0.1  | 1         | 6        | μS   | $V_{\rm CC}$ = 5 V;<br>$C_{\rm RxD}$ = 20 pF;<br>$R_{\rm RxD}$ = 2.4 k $\Omega$ ;                                                |
| 5.4.58 | Receiver delay symmetry                                       | $t_{sym,R}$         | -2   | _         | 2        | μS   | $t_{\text{sym,R}} = t_{\text{d(L),R}} - t_{\text{d(H),R}};$                                                                      |
| 5.4.59 | Transmitter delay symmetry                                    | $t_{sym,T}$         | -2   | _         | 2        | μS   | $t_{\text{sym,T}} = t_{\text{d(L),T}} - t_{\text{d(H),T}}$                                                                       |
| 5.4.60 | Delay time for change<br>sleep/stand by mode -<br>normal mode | t <sub>snorm</sub>  | 0.1  | _         | 10       | μS   | _                                                                                                                                |
| 5.4.61 | Delay time for change normal mode - sleep mode                | t <sub>nsleep</sub> | 0.1  | _         | 10       | μS   | -                                                                                                                                |
| 5.4.62 | TxD dominant time out                                         | $t_{\rm timeout}$   | 6    | 12        | 20       | ms   | $V_{TxD} = 0 \; V$                                                                                                               |
| 5.4.63 | TxD dominant time out recovery time                           | $t_{ m torec}$      | 1    | 5         | 10       | μS   | 1)                                                                                                                               |



# Table 7 Electrical Characteristics (cont'd)

| Pos.   | Parameter                                      | Symbol             | Limit Values |      |       | Unit | Remarks                                                                                                                                                                                                                                        |
|--------|------------------------------------------------|--------------------|--------------|------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                                                |                    | Min.         | Тур. | Max.  | 1    |                                                                                                                                                                                                                                                |
| 5.4.64 | Duty cycle D1<br>(for worst case at 20 kBit/s) | t <sub>duty1</sub> | 0.396        | -    | -     |      | duty cycle 1 $^{3)}$ TH <sub>Rec</sub> (max) = 0.744 × $V_{\rm S}$ ; TH <sub>Dom</sub> (max) =0.581 × $V_{\rm S}$ ; $V_{\rm S}$ = 7.0 18 V; $t_{\rm bit}$ = 50 $\mu$ s; D1 = $t_{\rm bus\_rec(min)}$ /2 $t_{\rm bit}$ ; LIN Spec 2.1 Param. 27 |
| 5.4.65 | Duty cycle D2<br>(for worst case at 20 kBit/s) | t <sub>duty2</sub> | -            | -    | 0.581 |      | duty cycle 2 $^{3)}$ TH <sub>Rec</sub> (max) = 0.422 × $V_{\rm S}$ ; TH <sub>Dom</sub> (max) = 0.284 × $V_{\rm S}$ $V_{\rm S}$ = 7.6 18 V; $t_{\rm bit}$ = 50 $\mu$ S; D2 = $t_{\rm bus\_rec(max)}/2$ $t_{\rm bit}$ ; LIN Spec 2.1 Param. 28   |

<sup>1)</sup> Not subject to production test, specified by design

Load 1 = 1 nF / 1 k
$$\Omega$$
 =  $C_{\rm BUS}$  /  $R_{\rm BUS}$ 

Load 2 = 6.8 nF / 660 
$$\Omega$$
 =  $C_{\rm BUS}$  /  $R_{\rm BUS}$ 

Load 3 = 10 nF / 500
$$\Omega$$
 =  $C_{\rm BUS}$  /  $R_{\rm BUS}$ 

<sup>2)</sup>  $V_{\mathrm{HYS}}$  =  $V_{\mathrm{BUSrec}}$  -  $V_{\mathrm{BUSdom}}$ 

<sup>3)</sup> Bus load concerning LIN Spec 2.1



**Diagrams** 

# 6 Diagrams



Figure 8 Test Circuits



Figure 9 Timing Diagrams for Dynamic Characteristics according to LIN 1.3



**Diagrams** 



Figure 10 Timing Diagrams for Duty cycle measurements according to LIN 2.1



**Application Information** 

# 7 Application Information

### 7.1 ESD Robustness according to IEC61000-4-2

Test for ESD robustness according to IEC61000-4-2 "Gun test" (150 pF, 330  $\Omega$ ) have been performed. The results and test conditions are available in a seperate test report.

Table 8 ESD "Gun test"

| Performed Test                                                              | Result | Unit | Remarks                      |
|-----------------------------------------------------------------------------|--------|------|------------------------------|
| Electrostatic discharge voltage at pin $V_{\mathcal{S}}$ Bus, Wk versus GND | ≥ +8   | kV   | <sup>1)</sup> Positive pulse |
| Electrostatic discharge voltage at pin $V_{s}$ , Bus, Wk versus GND         | ≤ -8   | kV   | <sup>1)</sup> Negative pulse |

<sup>1)</sup> ESD susceptibility "ESD GUN" according LIN EMC 1.3 Test Specification, Section 4.3. (IEC 61000-4-2) -Tested by external testhouse (IBEE Zwickau, EMC Testreport Nr. 16-05-06).

#### 7.2 Master Termination

To achieve the required timings for the dominant to recessive transition of the bus signal an additional external termination resistor of 1 k $\Omega$  is mandatory. It is recommended to place this resistor at the master node. To avoid reverse currents from the bus line into the battery supply line it is recommended to place a diode in series with the external pull-up. For small systems (low bus capacitance) the EMC performance of the system is supported by an additional capacitor of at least 1 nF in the master node (see Figure 11 and Figure 12, application circuit).

### 7.3 External Capacitors

A capacitor of 22  $\mu$ F at the supply voltage input  $V_{\rm S}$  buffers the input voltage. In combination with the required reverse polarity diode this prevents the device from detecting power down conditions in case of negative transients on the supply line.

The 100 nF capacitors close to the  $V_{\rm S}$  pins of the TLE7259G and the voltage regulator help to improve the EMC behavior of the system.



**Application Information** 

# 7.4 Application Example



Figure 11 Application Circuit with Bus Short to GND Feature Applied



### **Application Information**



Figure 12 Application Circuit without Bus Short to GND Feature



**Package Outlines** 

# 8 Package Outlines



Figure 13 P-DSO-8 (Plastic Dual Small Outline)



**Revision History** 

# 9 Revision History

| Version  | Date       | Changes                                                                   |
|----------|------------|---------------------------------------------------------------------------|
| Rev 2.0  | 2006-07-19 | Creation of Data sheet                                                    |
| Rev. 2.1 | 2007-04-30 | Changes are described in a seperate Delta Sheet for TLE7259G Revision 1.0 |
|          |            |                                                                           |
|          |            |                                                                           |

Edition 2007-04-27

Published by Infineon Technologies AG 81726 Munich, Germany © 2007 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.