# **Dual Low Drop Voltage Regulator** **TLE 7469** #### **Features** - Dual output 5 V (±2%), 215mA and 2.6 V<sup>1)</sup> (±4%), 200mA or 5 V (±2%), 215mA and 3.3 V (±3%), 200mA - Ultra low quiescent current consumption < 55 μA</li> - Inhibit function - Very low dropout voltage - Reset with power-on delay - Early Warning comparator - Window watchdog - Power sequencing for dual voltage μC - Output protected against short circuit - Wide operation range: up to 45 V - Wide temperature range: -40 °C to 150 °C - Overtemperature protection - Overload protection - Green Product (RoHS compliant) - AEC Qualified ## **Functional Description** The TLE 7469 is a monolithic integrated voltage regulator with two voltage outputs specially designed to supply microcontrollers with dual supply voltage: 2.6 V<sup>1)</sup> or 3.3 V core and 5 V I/O voltage like the Infineon XC164 and XC161. <sup>1) 2.5</sup> V nominal specification range of most $\mu Cs$ is compatible with the 2.6 V output voltage range of the TLE 7469. | Туре | Package | |---------------|-----------| | TLE 7469 GV52 | PG-DSO-12 | | TLE 7469 GV53 | PG-DSO-12 | The voltage regulator features an integrated reset circuitry which monitors the 2.6 V/3.3 V supply voltage. At power on the reset checks both supply voltages and performs the power-on reset with an adjustable delay time. The voltage difference is kept in the range -0.5 V < $(V_{\rm Q1}$ - $V_{\rm Q2})$ < 3.0 V even during power-on and power-down time enabling save $\mu$ C operation without external clamping. Using the integrated early warning comparator an external voltage can be supervised. An integrated output sink current circuitry keeps the voltage at the Q1 pin below 5.5 V even when reverse currents are applied. Thus connected devices are protected from overvoltage damage. The regulator can be shut down via the Inhibit input causing the current consumption to drop below 9 $\mu$ A. The TLE 7469 is designed for use under the severe conditions of automotive applications, and is therefore equipped with protection functions against overload, short circuit and overtemperature. It operates in the wide junction temperature range from -40 °C to 150 °C and offers the low quiescent current consumption required for body applications. For applications requiring extremely low noise levels the Infineon voltage regulator family TLE 42XY and TLE 44XY is more suited than the TLE 7469. A mV-range output noise on the TLE 7469 caused by the charge pump operation is unavoidable due to the ultra low quiescent current concept. Figure 1 Block Diagram Figure 2 Pin Configuration (top view) Table 1 Pin Definitions and Functions | Pin No. | Symb. | Function | |---------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | l1 | Input voltage 1; block to ground directly at the IC with a 100 nF ceramic capacitor | | 2 | ĪNH | Inhibit Input; low level disables the IC. Integrated pull-down resistor | | 3 | Q1 | Output voltage 1; 5.0 V, block to GND with a capacitor $C_{\rm Q1} \ge$ 1 μF, ESR < 6 $\Omega$ at 10 kHz | | 4 | SO | Sense output; Output of Early Warning Comparator, open collector output | | 5 | WDI | Watchdog Input; Trigger Input for Watchdog pulses | | 6, 11 | GND | Ground; Pin 6, 11 and heat slug must be connected to GND | | 7 | DT | <b>DT Delay timing</b> ; connect to GND, Q1 or Q2 to select Reset and Watchdog timing | | 8 | SI | Sense input; Input for Early Warning comparator | | 9 | RO | Reset output; open collector output with integrated 20 k $\Omega$ pull-up resistor | | 10 | Q2 | <b>Output voltage 2</b> ; 2.6 V (TLE 7469 GV52), 3.3 V (TLE 7469 GV53); block to GND with a capacitor $C_{\rm Q2} \ge$ 1 μF, ESR < 6 $\Omega$ at 10 kHz | | 12 | 12 | Input voltage 2; block to ground directly at the IC with a 100 nF ceramic capacitor | Table 2 Absolute Maximum Ratings $-40 \, ^{\circ}\text{C} < T_{\text{j}} < 150 \, ^{\circ}\text{C}$ | Parameter | Symbol | Limit | Values | Unit | Remarks | |------------------------|------------------------------------------------|-------|--------|------|---------------------------------------------------------------------| | | | Min. | Max. | | | | Input I1 | | 1 | 1 | • | | | Voltage | $V_{I1}$ | -0.3 | 45 | V | _ | | Current | $I_{I1}$ | _ | _ | mA | Internally limited | | Input I2 | <u>, </u> | | | • | | | Voltage | $V_{I2}$ | -0.3 | 45 | V | _ | | Current | $I_{12}$ | _ | _ | mA | Internally limited | | Output Q1 | <u>.</u> | | | | • | | Voltage | $V_{Q1}$ | -0.3 | 5.5 | V | Permanent | | Voltage | $V_{Q1}$ | -0.3 | 6.2 | ٧ | $t < 10 \text{ s}^{1)}$ | | Current | $I_{Q1}$ | _ | 2 | mA | Internally limited | | Output Q2 | <u>, </u> | | | • | | | Voltage | $V_{Q2}$ | -0.3 | 5.5 | V | Permanent | | Voltage | $V_{Q2}$ | -0.3 | 6.2 | V | $t < 10 \text{ s}^{1)}$ | | Current | $I_{\mathrm{Q2}}$ | _ | _ | mA | Internally limited | | Inhibit Input INH | <u>, </u> | | | • | | | Voltage | $V_{\overline{INH}}$ | -0.3 | 45 | V | Observe current limit $I_{\overline{\text{INH}}_{\text{max}}}^{2)}$ | | Current | $I_{\overline{INH}}$ | -1 | 1 | mA | _ | | Reset Output RO | <u>, </u> | | | • | | | Voltage | $V_{RO}$ | -0.3 | 5.5 | ٧ | Permanent | | Voltage | $V_{RO}$ | -0.3 | 6.2 | V | $t < 10 \text{ s}^{1)}$ | | Current | $I_{RO}$ | _ | _ | mA | internally limited | | <b>Delay Timing DT</b> | • | | • | 1 | - | | Voltage | $V_{DT}$ | -0.3 | 5.5 | V | Permanent | | Voltage | $V_{DT}$ | -0.3 | 6.2 | V | $t < 10 \text{ s}^{1)}$ | | Current | $I_{DT}$ | -5 | 5 | mA | _ | Table 2 Absolute Maximum Ratings (cont'd) $-40 \, ^{\circ}\text{C} < T_{\text{i}} < 150 \, ^{\circ}\text{C}$ | Parameter | Symbol | Symbol Limit V | | Unit | Remarks | |----------------------------------|--------------|----------------|---------------|----------|-------------------------------------------------------------------------------| | | | Min. | Max. | | | | Watchdog Input WDI | - | 1 | - | | | | Voltage | $V_{WDI}$ | -0.3 | 5.5 | V | Permanent | | Voltage | $V_{WDI}$ | -0.3 | 6.2 | V | $t < 10 \text{ s}^{1)}$ | | Current | $I_{WDI}$ | _ | _ | mA | internally limited | | Sense Input SI | | | | | • | | Voltage | $V_{SI}$ | -0.3 | 45 | V | Observe current limit $I_{\rm Slmax}^{\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ $ | | Current | $I_{SI}$ | -1 | 1 | mA | _ | | Sense Output SO | • | | • | • | | | Voltage | $V_{SO}$ | -0.3 | 5.5 | V | Permanent | | Voltage | $V_{SO}$ | -0.3 | 6.2 | V | $t < 10 \text{ s}^{1)}$ | | Current | $I_{SO}$ | _ | _ | mA | internally limited | | Temperatures | · | | • | | | | Junction temperature | $T_{j}$ | _ | 150 | °C | _ | | Storage temperature | $T_{ m stg}$ | -50 | 150 | °C | _ | | 1) Evenouse to those checkets in | | | المامين المام | // 10 -> | and the state of the state of the state of | <sup>1)</sup> Exposure to these absolute maximum ratings for extended periods (t > 10 s) may affect device reliability. Note: Maximum ratings are absolute ratings; exceeding any one of these values may cause irreversible damage to the integrated circuit. Integrated protection functions are designed to prevent IC destruction under fault conditions. Fault conditions are considered as outside normal operating range. Protections functions are not designed for continuous repetitive operation. <sup>2)</sup> External resistor required to keep current below absolute maximum rating when voltages $\geq$ 5.5 V are applied. Table 3 Operating Range | Parameter | Symbol | Limit Values | | Unit | Remarks | |------------------------|--------------------|--------------|------|------|----------------------------------------------| | | | Min. | Max. | | | | Input voltage | $V_{l1}$ | 5.6 | 45 | V | _ | | Input voltage | $V_{l2}$ | 6.0 | 45 | V | V <sub>I1</sub> > 8V | | Input voltage | $V_{12}$ | 4.2 | 45 | V | V <sub>I1</sub> < 8V | | Junction temperature | $T_{\rm j}$ | -40 | 150 | °C | _ | | Thermal Resistances Po | G-DSO-12 | • | • | • | | | Junction case | $R_{thjc}$ | _ | 4.4 | K/W | _ | | Junction ambient | $R_{\text{thj-a}}$ | _ | 107 | K/W | PCB, only Footprint <sup>1)</sup> | | Junction ambient | $R_{ ext{thj-a}}$ | _ | 58 | K/W | PCB Heat Sink Area 300 mm <sup>2</sup> 1) | | Junction ambient | $R_{ m thj-a}$ | _ | 48 | K/W | PCB Heat Sink Area<br>600 mm <sup>2</sup> 1) | <sup>1)</sup> Package mounted on PCB $80 \times 80 \times 1.5 \text{ mm}^3$ ; $35 \mu$ Cu; $5 \mu$ Sn; zero airflow; $85 \,^{\circ}$ C ambient temperature. Note: In the operating range the functions given in the circuit description are fulfilled. Table 4 Electrical Characteristics | Parameter | Symbol | Limit Values | | | Unit | Test Condition | | | | |---------------------------------------------------------------------------|---------------------------------------|--------------|------|------|------|-------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | Min. | Тур. | Max. | | | | | | | Output Q1 | Output Q1 | | | | | | | | | | Output voltage | $V_{Q1}$ | 4.90 | 5.0 | 5.10 | V | $\begin{array}{l} \text{1 mA} < I_{\text{Q1}} < \text{215 mA}, \\ \text{6 V} < V_{\text{I1}} < \text{16 V} \end{array}$ | | | | | Output current limitation | $I_{\mathrm{Q1}}$ | 320 | _ | 700 | mA | $V_{\rm Q1} = 4.0 \ { m V}$ | | | | | Output drop voltage;<br>$V_{\text{DRQ1}} = V_{\text{I1}} - V_{\text{Q1}}$ | $V_{DRQ1}$ | _ | 300 | 600 | mV | $I_{\rm Q1} = 215 \rm mA^{1)}$ | | | | | Load regulation | $\Delta V_{\mathrm{Q1,Lo}}$ | _ | 25 | 60 | mV | 1 mA < I <sub>Q1</sub> < 215 mA | | | | | Line regulation | $\Delta V_{ m Q1,Li}$ | _ | 20 | 50 | mV | $I_{\rm Q1}$ = 1 mA,<br>10 V < $V_{\rm I}$ < 28 V | | | | | Power Supply Ripple<br>Rejection | PSRR | _ | 60 | _ | dB | $f_{\rm r}$ = 100 Hz,<br>$V_{\rm r}$ = 1 Vpp | | | | | Reverse Output Current Protection | $V_{Q,REV}$ | _ | _ | 5.5 | V | $I_{\mathrm{Q,REV}}$ = 1 mA, $V_{\overline{\mathrm{INH}}}$ = 0 V | | | | | Output Q2 | | • | • | • | • | • | | | | | Output voltage | $V_{\mathrm{Q2}}$ | 2.50 | 2.60 | 2.70 | V | 1 mA < $I_{\rm Q2}$ < 200 mA, 6 V < $V_{\rm I2}$ < 16 V, TLE 7469 GV52 | | | | | Output voltage | $V_{\mathrm{Q2}}$ | 3.20 | 3.30 | 3.40 | V | 1 mA < $I_{\rm Q2}$ < 200 mA, 6 V < $V_{\rm I2}$ < 16 V, TLE 7469 GV53 | | | | | Absolute differential voltage | $V_{\mathrm{Q1}}$ - $V_{\mathrm{Q2}}$ | -0.5 | _ | 3.0 | V | $V_{\rm Q1}, V_{\rm Q2} > 1 \text{ V}$ | | | | | Output current limitation | $I_{\mathrm{Q2}}$ | 300 | _ | 550 | mA | V <sub>Q2</sub> = 2.0 V | | | | | Load regulation | $\Delta V_{ m Q2,Lo}$ | _ | 25 | 60 | mV | 1 mA < $I_{\rm Q2}$ < 200 mA | | | | | Line regulation | $\Delta V_{ m Q22,Li}$ | _ | 20 | 50 | mV | $I_{\rm Q2}$ = 1 mA,<br>10 V < $V_{\rm I}$ < 28 V | | | | | Power Supply Ripple<br>Rejection | PSRR | _ | 60 | _ | dB | $f_{\rm r}$ = 100 Hz,<br>$V_{\rm r}$ = 1 Vpp | | | | Table 4 Electrical Characteristics (cont'd) | Parameter | Symbol | Limit Values | | | Unit | <b>Test Condition</b> | |-----------------------------------------------------------------|-------------------------|--------------|------|------|------|-----------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Current Consumption | n | | | | | • | | Quiescent current;<br>$I_q = I_{11} + I_{12} - I_{Q1} - I_{Q2}$ | $I_{q}$ | _ | _ | 55 | μΑ | $I_{\rm Q2} = I_{\rm Q1} = 100 \ \mu \rm A,$<br>$T_{\rm j} < 80 \ ^{\circ} \rm C$ | | Quiescent current; inhibited | $I_{q}$ | _ | 5 | 9 | μΑ | $V_{\overline{\text{INH}}}$ = 0 V,<br>$T_{\text{j}}$ < 80 °C | | Inhibit Input INH | | | | | | | | Turn-on Voltage | $V_{\overline{INH}ON}$ | _ | _ | 3.1 | V | $V_{\mathrm{Q1}}$ & $V_{\mathrm{Q2}}$ on | | Turn-off Voltage | $V_{\overline{INH}OFF}$ | 0.8 | _ | _ | V | $V_{\mathrm{Q1}}$ & $V_{\mathrm{Q2}}$ off | | H-input current | $I_{\overline{INH}ON}$ | _ | 3 | 4 | μΑ | $V_{\overline{\text{INH}}} = 5 \text{ V}$ | | L-input current | $I_{\overline{INH}OFF}$ | _ | 0.5 | 1 | μΑ | $V_{\overline{\text{INH}}}$ = 0 V, $T_{\text{j}}$ < 80 °C | | Delay Timing DT | | | | | | | | Threshold Fast<br>Timing Select | $V_{ m DT,FAST}$ | 4.5 | _ | _ | V | _ | | Threshold Slow<br>Timing Select | $V_{\mathrm{DT,SLOW}}$ | 2.3 | _ | 3.3 | V | TLE 7469 GV52 | | Threshold Slow<br>Timing Select | $V_{\mathrm{DT,SLOW}}$ | 2.3 | _ | 3.6 | V | TLE 7469 GV53 | | Threshold Watchdog<br>Turn Off <sup>2)</sup> | $V_{DT,OFF}$ | _ | _ | 0.8 | V | _ | | Watchdog Input WD | I | • | • | • | • | | | H-input voltage<br>threshold | $V_{WDIH}$ | _ | _ | 3.0 | V | _ | | L-input voltage<br>threshold | $V_{WDIL}$ | _ | _ | 0.8 | V | _ | | Watchdog sampling | $t_{sam}$ | 0.20 | 0.25 | 0.30 | ms | Fast Timing | | time | | 0.80 | 1.00 | 1.20 | ms | Slow Timing | | Ignore window time | $t_{\sf OW}$ | 25.6 | 32.0 | 38.4 | ms | Fast Timing | | | | 102 | 128 | 154 | ms | Slow Timing | | Open window time | $t_{\sf OW}$ | 25.6 | 32.0 | 38.4 | ms | Fast Timing | | | | 102 | 128 | 154 | ms | Slow Timing | Table 4 Electrical Characteristics (cont'd) | Parameter | Symbol | Li | mit Val | ues | Unit | Test Condition | |---------------------------------------|-----------------|------|---------|------|------|---------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Closed window time | $t_{\sf CW}$ | 25.6 | 32.0 | 38.4 | ms | Fast Timing | | | | 102 | 128 | 154 | ms | Slow Timing | | Window watchdog | $t_{WD}$ | 39.0 | 44.8 | 50.6 | ms | Fast Timing | | trigger time | | 156 | 179 | 202 | ms | Slow Timing | | Reset Output RO | | | | | | | | Reset switching threshold 2 | $V_{RT2}$ | 2.35 | 2.38 | 2.48 | V | TLE 7469 GV52, $V_{\mathrm{Q2}}$ decreasing | | Reset Headroom 2 | $V_{RH2}$ | 130 | 190 | | mV | TLE 7469 GV52 | | Reset switching threshold 2 | $V_{RT2}$ | 3.00 | 3.07 | 3.15 | V | TLE 7469 GV53, $V_{\mathrm{Q2}}$ decreasing | | Reset Headroom 2 | $V_{RH2}$ | 165 | 240 | | mV | TLE 7469 GV53 | | Reset hysteresis 2 | $V_{RH2}$ | _ | 45 | _ | mV | TLE 7469 GV52 3) | | | | _ | 60 | _ | mV | TLE 7469 GV53 4) | | Reset switching threshold 1 | $V_{RT1}$ | 4.50 | 4.65 | 4.80 | V | $V_{\mathrm{Q1}}$ decreasing | | Reset hysteresis 1 | $V_{RH1}$ | _ | 90 | _ | mV | - | | Reset sink current | $I_{RO}$ | _ | _ | 1 | mA | $V_{\rm Q} = 5 \text{ V}, \ V_{\rm RO} = 0.5 \text{ V}$ | | Reset output low voltage | $V_{ROL}$ | _ | 0.15 | 0.25 | V | $V_{\mathrm{Q2}} \geq$ 1 V | | Reset high voltage | $V_{ROH}$ | 4.5 | _ | _ | ٧ | _ | | Integrated reset pull-<br>up resistor | $R_{RO}$ | 10 | 20 | 40 | kΩ | Internally connected to Q1 | | Power-up Reset delay time | T <sub>RD</sub> | 6.0 | 8.0 | 10.0 | ms | Fast Timing $(V_{\rm DT} \ge 4.5 \text{ V})$ | | | | 24.0 | 32.0 | 40 | ms | Slow Timing $(V_{\rm DT} \le 3.3 \text{ V})$ | | Reset Reaction Time | T <sub>RR</sub> | _ | 10 | 26 | μs | _ | # Table 4 Electrical Characteristics (cont'd) | Parameter | Symbol Limit Values | | | Unit | <b>Test Condition</b> | | | | |------------------------------|---------------------|------|------|------|-----------------------|---------------------------------------------------------------------------|--|--| | | | Min. | Тур. | Max. | | | | | | Input Voltage Sense | | | | | | | | | | Sense threshold high | $V_{SIH}$ | 1.10 | 1.16 | 1.22 | V | $V_{\rm SI}$ increasing (see Figure 4) | | | | Sense threshold low | $V_{SIL}$ | 1.06 | 1.12 | 1.18 | V | $V_{\rm SI}$ decreasing (see Figure 4) | | | | Sense output low voltage | $V_{SOL}$ | _ | 0.1 | 0.4 | V | $V_{\rm SI}$ < 1.01 V;<br>$V_{\rm I1}$ > 4.20 V;<br>$I_{\rm SO}$ = 0.5 mA | | | | External SO pull-up resistor | R <sub>SO ext</sub> | 9.2 | _ | _ | kΩ | $V_{\mathrm{Q1}} = 5\mathrm{V}$ | | | | Sense input current | $I_{SI}$ | -1 | 0.1 | 1 | μΑ | $V_{\rm SI}$ = 5 V | | | | Sense high reaction time | $t_{ m pd~SO~LH}$ | _ | 4.0 | _ | μs | - | | | | Sense low reaction time | $t_{ m pd~SO~HL}$ | _ | 4.0 | _ | μs | _ | | | <sup>1)</sup> Measured when the output voltage has dropped 100 mV from the nominal Value obtained at $V_{\rm I1}$ = 13.5 V, $V_{\rm I2}$ = 13.5 V. <sup>2)</sup> Watchdog off, Reset in slow mode. <sup>3)</sup> Specified by design, not subject of production test. <sup>4)</sup> Specified by design, not subject of production test. ## **Application Information** Figure 3 Application Diagram with Typical External Components A typical application of the TLE 7469 is shown in **Figure 3**. To prevent the regulation loop from oscillating a ceramic capacitor of $C_{\text{Q1/2}} \ge 1~\mu\text{F}$ is required at each of the outputs Q1 and Q2. In contrast to most low drop voltage regulators the TLE 7469 only needs moderate capacitance at the outputs and tolerates ceramic capacitors to keep the stability. This offers more design flexibility to the circuit designer enabling the IC also to operate without tantalum capacitors. Additional a buffer capacitor $C_B$ of > $10\mu F$ should be used for each output Q1 and Q2 to suppress influences from load surges to the voltage levels. This one can either be an aluminum electrolytic capacitor or a tantalum capacitor following the application requirements. A general recommendation is to keep the drop over the equivalent serial resistor (ESR) together with the discharge of the blocking capacitor below the Reset Headroom (e.g. min. 130mV for the 2.6V Output). Since the regulator output current roughly rises linearly with time the discharge of the capacitor can be calculated as follows: $$dVC_B = dI_Q^*dt/C_B$$ The drop across the ESR calculates as: $$dV_{ESR} = dI*ESR$$ To prevent a reset the following relationship must be fullfilled: $$dV_C + dV_{FSR} < V_{BH2} = 130 \text{mV}$$ Example: Assuming a load current step of $dl_Q = 50 mA$ , a blocking capacitor of $C_Q = 22 \mu F$ and a typical regulator reaction time under normal operating conditions of $dt \sim 25 \mu s$ and for special dynamic load conditions, such as load step from very low base load, a reaction time of $dt \sim 75 \mu s$ . $$dV_C = dI_Q * dt/C_B = 50 \text{mA} * 25 \mu \text{s}/22 \mu \text{F} = 54 \text{mV}$$ So for the ESR we can allow $$dV_{ESR} = V_{RH2} - dV_{C} = 130mV - 54mV = 76mV$$ The permissible ESR becomes: $$ESR = dV_{ESR} / dI_{Q} = 76mV/50mA = 1.52Ohm$$ During design-in of the TLE7469 product family, special care needs to be taken with regards to the regulators reaction time to sudden load current changes starting from very low pre-load as well as cyclic load changes. The application note "TLE7x Voltage Regulators - Application Note about Transient Response at ultra low quiescent current Voltage Regulators" (see 3\_cip05405.pdf) gives important hints for successful design-in of the Voltage Regulators of the TLE7x family. As a dual regulator the TLE 7469 for correct operation should be always supplied at both input pins I1 and I2 out of one voltage supply. The dual voltage regulator with both inputs accessible, offers the possibility to reduce the power dissipation in the package. This can be achived by two different input voltages or a Drop Resistor\* $R_{vi}$ (see **Figure 3**) at the input pin I2 for the 2.6V output. If one of this options is chosen,care should be taken, to apply the device as descibed under "Table 3: Operating Range". The reset output RO features an integrated pull-up resistor. Thus it can be directly coupled to the microcontroller reset input. The sense comparator output SO is an open collector. An appropriate external pull-up resistor is typ. 5.6 k $\Omega$ ... 47 k $\Omega$ , the minimum value of 5.6 k $\Omega$ being defined by the max. sink current capability of the SO output transistor. If the sense comparator is not used the pull-up resistor can be spared. In this case the SI pin should be directly connected to Q1 in order to keep the comparator inactive. Figure 4 Sense Timing Diagram ## **Circuit Description** #### **Power On Reset** In order to avoid any system failure, a sequence of several conditions has to be passed. When the level of $V_{\rm Q2}$ reaches the reset threshold $V_{\rm RT}$ , the signal at RO remains LOW for the Power-up reset delay time $\rm T_{\rm RD}$ . Then a second comparator checks whether $V_{\rm Q1} \geq V_{\rm RT1}$ and only if this test is passed the reset output is switched to HIGH. The Reset output is only released (set to High level) if both output voltages have passed their specific reset threshold $V_{\rm RT1/2}$ . The reset function and timing is illustrated in **Figure 5**. The reset reaction time $T_{RR}$ avoids wrong triggering caused by short "glitches" on the $V_{Q2}$ -line. For power-fail, in case of $V_{Q2}$ or $V_{Q1}$ power down ( $V_{Q2} < V_{RT2}$ or $V_{Q1} < V_{RT1}$ for $t > T_{RR}$ ) a logic LOW signal is generated at the pin RO to reset an external microcontroller. Figure 5 Reset Function and Timing Diagram ## **Watchdog Operation** The watchdog uses a fraction of the charge pump oscillator's clock signal as timebase. Connecting the DT pin to Q1 or to Q2 the watchdog timebase can be adjusted. The watchdog can be turned off by a low level ( $V_{\rm DT} \le 0.8$ V) applied to the DT pin. The timing values used in this text refer to typ. values with DT connected to Q1 (fast timing). **Figure 6** shows the state diagram of the window watchdog (WWD). After power-on, the reset output signal at the RO pin (microcontroller reset) is kept LOW for the reset delay time $T_{RD}$ of typ. 8 ms. With the LOW to HIGH transition of the signal at RO the device starts the ignore window time $t_{CW}$ (32 ms). During this window the signal at the WDI pin is ignored. Next the WWD starts the open window. When a valid trigger signal is detected during the open window a closed window is initialized immediately. A trigger signal within the closed window is interpreted as a pretrigger failure and results in a reset. After the closed window the open window with the duration $t_{\rm OW}$ is started again. The open window lasts at minimum until the trigger process has occurred, at maximum $t_{\rm OW}$ is 32 ms (typ. value with fast timing). A HIGH to LOW transition of the watchdog trigger signal on pin WDI is taken as a trigger. To avoid wrong triggering due to parasitic glitches two HIGH samples followed by two LOW samples (sample period $t_{\rm sam}$ typ. 0.25 ms) are decoded as a valid trigger (see **Figure 8**). A reset is generated (RO goes LOW) if there is no trigger pulse during the open window or if a pretrigger occurs during the closed window. The triggering is correct also, if the first three samples (two HIGH one LOW) of the trigger pulse at pin WDI are inside the closed window and only the fourth sample (the second LOW sample) is taken in the open window. Figure 6 Window Watchdog State Diagram Figure 7 Window Watchdog Signal Flow Figure 8 Window Watchdog Definitions ## **Package Outlines** Figure 9 PG-DSO-12 (Plastic Green Dual Small Outline) ## **Green Product (RoHS compliant)** To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). For further packge information, please visit our website: http://www.infineon.com/packages. Dimensions in mm # **Revision History** | Version | Date | Changes | |----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. 1.6 | 2008-01-22 | Initial version of RoHS-compliant derivate of TLE 7469 Page 1: AEC certified statement added. Page 1 and Page 19: RoHS compliance statement and Green product feature added. Page 1 and Page 19: Package changed to RoHS compliant version. | | Rev. 1.5 | 2007-05-07 | <ul> <li>Modifications according to PCN No. 2007-070-A</li> <li>Page 8: Parameter "Output current limitation I<sub>Q2</sub>": Max. Value modified from 500mA to 550mA.</li> <li>Page 3, Fig. 1 modified: RO pullup to Q1 instead to Q2.</li> <li>Legal disclaimer updated.</li> </ul> | | Rev. 1.4 | 2005-07-15 | Final Datasheet | Edition 2008-01-22 Published by Infineon Technologies AG 81726 Munich, Germany © 2008 Infineon Technologies AG All Rights Reserved. #### **Legal Disclaimer** The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.