January 2012 ## FSL206MR Green Mode Fairchild Power Switch (FPS™) #### **Features** - Internal Avalanche Rugged SenseFET: 650V - Precision Fixed Operating Frequency: 67kHz - No-Load <150mW at 265V<sub>AC</sub> without Bias Winding; <25mW with Bias Winding</li> - No Need for Auxiliary Bias Winding - Frequency Modulation for Attenuating EMI - Line Under-Voltage Protection (LUVP) - Pulse-by-Pulse Current Limiting - Low Under-Voltage Lockout (UVLO) - Ultra-Low Operating Current: 300µA - Built-In Soft-Start and Startup Circuit - Various Protections: Overload Protection (OLP), Over-Voltage Protection (OVP), Thermal Shutdown (TSD), Abnormal Over-Current Protection (AOCP), Auto-Restart Mode for All Protections ### **Applications** - SMPS for STB, DVD, and DVCD Player - SMPS for Auxiliary Power ### **Description** The FSL206MR integrated Pulse Width Modulator (PWM) and SenseFET is specifically designed for high-performance offline Switch Mode Power Supplies (SMPS) with minimal external components. This device is integrated high-voltage power regulators that combine an avalanche-rugged SenseFET with a current mode PWM control block. The integrated PWM controller includes: 7.8V regulator for no bias winding, Under-Voltage Lockout (UVLO) Protection, Leading-Edge Blanking (LEB), an optimized gate turn-on/turn-off driver, EMI attenuator, Thermal Shutdown (TSD) protection, temperature- compensated precision current sources for loop compensation, and fault-protection circuitry such as Overload Protection (OLP), Over-Voltage Protection (OVP), Abnormal Over-Current Protection (AOCP) and Line Under-Voltage Protection (LUVP). During startup, the FSL206MR offers good soft-start performance. The internal high-voltage startup switch and the burst-mode operation with very low operating current reduce the power loss in standby mode. As a result, it is possible to reach power loss of 150mW with no-bias winding and 25mW with bias winding at no-load condition when the input voltage is $265V_{AC}$ . #### Related Resources - Fairchild Power Supply WebDesigner Flyback Design & Simulation In Minutes at No Expense - AN-4137 Design Guidelines for Offline Flyback Converters Using FPS™ - AN-4141 Troubleshooting and Design Tips for Fairchild Power Switch (FPS™) Flyback Applications - AN-4147 Design Guidelines for RCD Snubber of Flyback - AN-4150 Design Guidelines for Flyback Converters Using FSQ-Series Fairchild Power Switch (FPS™) ## **Ordering Information** | | | Maximum | | | ximum Outpu | put Power Table <sup>(1)</sup> | | | |----------------|--------------------------|-------------|--------------------|--------|-------------|--------------------------------|-------------------------------------------|------------------------------| | Part<br>Number | Operating<br>Temperature | Top<br>Mark | PKG Packing Method | | Current | | 230V <sub>AC</sub><br>±15% <sup>(2)</sup> | 85 ~<br>265V <sub>AC</sub> | | Number Temp | remperature | Walk | | Wethod | Limit | R <sub>DS(ON),MAX</sub> | Open<br>Frame <sup>(3)</sup> | Open<br>Frame <sup>(3)</sup> | | FSL206MRN | -40 ~ 115°C | FSL206MR | 8-DIP | - Rail | 0.6A | 19Ω | 12W | 7W | | FSL206MRL | <del>-4</del> 0 113 C | | 8-LSOP | | | | | | #### Notes: - 1. The junction temperature can limit the maximum output power. - 2. $230V_{AC}$ or $100/115V_{AC}$ with doubler. The maximum power with CCM operation. - Maximum practical continuous power in an open-frame design at 50°C ambient. ## **Application Diagram** Figure 1. Typical Application ## **Internal Block Diagram** Figure 2. Internal Block Diagram ## **Pin Configuration** Figure 3. Pin Configuration ## **Pin Definitions** | Pin# | Name | Description | | | |---------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | GND | Ground. Sense FET source terminal on primary side and internal control ground. | | | | 2 | V <sub>CC</sub> | ositive Supply Voltage Input. Although connected to an auxiliary transformer winding, urrent is supplied from pin 5 ( $V_{STR}$ ) via an internal switch during startup (see Internal Block iagram section). It is not until $V_{CC}$ reaches the UVLO upper threshold (8V) that the internal artup switch opens and device power is supplied via the auxiliary transformer winding. | | | | 3 | $V_{FB}$ | <b>Feedback Voltage</b> . Non-inverting input to the PWM comparator. With a 0.11mA current source connected internally and a capacitor and opto-coupler typically connected externally. There is a delay while charging external capacitor $C_{FB}$ from 2.4V to 5V using an internal 2.7 $\mu$ A current source. This delay prevents false triggering under transient conditions, but allows the protection mechanism to operate under true overload conditions. | | | | 4 | LS | <b>Line Sense Pin</b> . This pin is used to protect the set when the input voltage is lower than the rated input voltage range. If this pin is not used, connect to the ground. | | | | 5 | $V_{STR}$ | <b>Startup</b> . Connected to the rectified AC line voltage source. At startup, the internal switch supplies internal bias and charges an external storage capacitor placed between the $V_{CC}$ pin and ground. Once $V_{CC}$ reaches 8V, all internal blocks are activated. After that, the internal high-voltage regulator (HV REG) turns on and off irregularly to maintain $V_{CC}$ at 7.8V. | | | | 6, 7, 8 | Drain | <b>Drain</b> . Designed to connect directly to the primary lead of the transformer and capable of switching a maximum of 650V. Minimizing the length of the trace connecting these pins to the transformer decreases leakage inductance. | | | ## **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. $T_A = 25^{\circ}C$ , unless otherwise specified. | Symbol | Parameter | Min. | Max. | Unit | | |------------------|-----------------------------------------------|------|-------------------------------------------|------|--| | $V_{STR}$ | V <sub>STR</sub> Pin Voltage | -0.3 | 650.0 | V | | | V <sub>DS</sub> | Drain Pin Voltage | -0.3 | 650.0 | V | | | V <sub>CC</sub> | Supply Voltage | | 26 | V | | | $V_{LS}$ | LS Pin Voltage | -0.3 | Internally Clamped Voltage <sup>(4)</sup> | V | | | $V_{FB}$ | Feedback Voltage Range | -0.3 | Internally Clamped Voltage <sup>(4)</sup> | V | | | I <sub>DM</sub> | Drain Current Pulsed <sup>(5)</sup> | | 1.5 | Α | | | E <sub>AS</sub> | Single Pulsed Avalanche Energy <sup>(6)</sup> | | 11 | mJ | | | P <sub>D</sub> | Total Power Dissipation | | 1.3 | W | | | TJ | Operating Junction Temperature | -40 | +150 | °C | | | T <sub>A</sub> | Operating Ambient Temperature | -40 | +125 | °C | | | T <sub>STG</sub> | Storage Temperature | -55 | +150 | °C | | | ECD | Human Body Model, JESD22-A114 | 4 | | 10.7 | | | ESD | Charged Device Model, JESD22-C101 | 2 | | KV | | #### Notes: - 4. $V_{FB}$ is clamped by internal clamping diode (13V, $I_{CLAMP\_MAX}$ < 100 $\mu$ A). After shutdown, before $V_{CC}$ reaching $V_{STOP}$ , $V_{SD}$ < $V_{FB}$ < $V_{CC}$ . - 5. Repetitive rating: Pulse width limited by maximum junction temperature. - 6. L=21mH, starting T<sub>J</sub>=25°C. ### **Thermal Impedance** T<sub>A</sub>=25°C unless otherwise specified. | Symbol | Parameter | Package | Value | Unit | |---------------|------------------------------------------------------|---------|-------|------| | $\theta_{JA}$ | Junction-to-Ambient Thermal Impedance <sup>(7)</sup> | 8-DIP | 93 | °C/W | #### Notes: 7. Referenced the JEDEC recommended environment, JESD51-2, bv and test board, JESD51-10, with minimum land pattern. ## **Electrical Characteristics** $T_A$ = 25°C unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | | |---------------------|-------------------------------------------------|-----------------------------------------------------------------------|------|------|------|-------|--| | SenseFE1 | Γ Section | | | | | | | | BV <sub>DSS</sub> | Drain Source Breakdown Voltage | $V_{CC} = 0V, I_D = 250\mu A$ | 650 | | | V | | | | Zara Cata Valtaga Brain Gurrant | V <sub>DS</sub> = 650V, V <sub>GS</sub> = 0V | | | 50 | μA | | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | $V_{DS} = 520V, V_{GS} = 0V, T_A = 125^{\circ}C^{(8)}$ | | | 250 | μA | | | R <sub>DS(ON)</sub> | Drain-Source On-State Resistance <sup>(9)</sup> | V <sub>GS</sub> = 10V, I <sub>D</sub> = 0.3A | | 14 | 19 | Ω | | | C <sub>iSS</sub> | Input Capacitances | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 25V, f = 1MHz | | 162 | | pF | | | Coss | Output Capacitance | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 25V, f = 1MHz | | 14.9 | | pF | | | C <sub>RSS</sub> | Reverse Transfer Capacitance | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 25V, f = 1MHz | | 2.7 | | pF | | | t <sub>r</sub> | Rise Time | $V_{DS} = 325V, I_D = 0.5A, R_G = 25\Omega$ | | 6.1 | | ns | | | t <sub>f</sub> | Fall Time | $V_{DS} = 325V, I_D = 0.5A, R_G = 25\Omega$ | | 43.6 | | ns | | | Control S | ection | | • | | | | | | f <sub>OSC</sub> | Switching Frequency | V <sub>FB</sub> = 4V, V <sub>CC</sub> = 10V | 61 | 67 | 73 | KHz | | | $\Delta f_{OSC}$ | Switching Frequency Variation | -25°C < T <sub>J</sub> < 85°C | | ±5 | ±10 | % | | | f <sub>M</sub> | Frequency Modulation <sup>(8)</sup> | | | ±3 | | KHz | | | D <sub>MAX</sub> | Maximum Duty Cycle | V <sub>FB</sub> = 4V, V <sub>CC</sub> = 10V | 66 | 72 | 78 | % | | | D <sub>MIN</sub> | Minimum Duty Cycle | V <sub>FB</sub> = 0V, V <sub>CC</sub> = 10V | 0 | 0 | 0 | % | | | V <sub>START</sub> | | V <sub>FB</sub> = 0V, V <sub>CC</sub> Sweep | 7 | 8 | 9 | V | | | V <sub>STOP</sub> | UVLO Threshold Voltage | After Turn On | 6 | 7 | 8 | V | | | I <sub>FB</sub> | Feedback Source Current | V <sub>FB</sub> = 0V, V <sub>CC</sub> = 10V | 90 | 110 | 130 | μΑ | | | t <sub>S/S</sub> | Internal Soft-Start Time | V <sub>FB</sub> = 4V, V <sub>CC</sub> = 10V | 10 | 15 | 20 | ms | | | Burst Mod | de Section | | | | | | | | $V_{BURH}$ | Burst-Mode HIGH Threshold Voltage | V <sub>CC</sub> = 10V, V <sub>FB</sub> Increase | 0.66 | 0.83 | 1.00 | V | | | V <sub>BURL</sub> | Burst-Mode LOW Threshold Voltage | V <sub>CC</sub> = 10V, V <sub>FB</sub> Decrease | 0.59 | 0.74 | 0.89 | V | | | HYS <sub>BUR</sub> | Burst-Mode Hysteresis | | | 90 | | mV | | | Protection | n Section | | • | l . | /- | l . | | | I <sub>LIM</sub> | Peak Current Limit | V <sub>FB</sub> = 4V, di/dt = 300mA/μs,<br>V <sub>CC</sub> = 10V | 0.54 | 0.60 | 0.66 | Α | | | t <sub>CLD</sub> | Current Limit Delay Time <sup>(8)</sup> | | | 100 | | ns | | | $V_{SD}$ | Shutdown Feedback Voltage | V <sub>CC</sub> = 10V | 4.5 | 5.0 | 5.5 | V | | | I <sub>DELAY</sub> | Shutdown Delay Current | V <sub>FB</sub> = 4V | 2.1 | 2.7 | 3.3 | μA | | | t <sub>LEB</sub> | Leading-Edge Blanking Time <sup>(8)</sup> | | 250 | | | ns | | | V <sub>AOCP</sub> | Abnormal Over-Current Protection <sup>(8)</sup> | | | 0.7 | | V | | | $V_{OVP}$ | Over-Voltage Protection | V <sub>FB</sub> = 4V, V <sub>CC</sub> Increase | 23.0 | 24.5 | 26.0 | V | | | V <sub>LS_OFF</sub> | Line-Sense Protection On to Off | V <sub>FB</sub> = 3V, V <sub>CC</sub> = 10V, V <sub>LS</sub> Decrease | 1.9 | 2.0 | 2.1 | V | | | V <sub>LS_ON</sub> | Line-Sense Protection Off to On | $V_{FB}$ = 3V, $V_{CC}$ = 10V, $V_{LS}$ Increase | 1.4 | 1.5 | 1.6 | V | | | TSD | Thermal Shutdown Temperature <sup>(8)</sup> | | +125 | +135 | +150 | °C | | | HYS <sub>TSD</sub> | TSD Hysteresis Temperature <sup>(8)</sup> | | | +60 | | °C | | ## **Electrical Characteristics** (Continued) $T_A$ = 25°C unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------|------|------|------|-------| | High Volta | age Regulator Section | | | | | | | $V_{HVR}$ | HV Regulator Voltage | V <sub>FB</sub> = 0V, V <sub>STR</sub> = 40V | | 7.8 | | V | | Total Dev | ice Section | | | | | | | I <sub>OP1</sub> | Operating Supply Current (Control Part Only, without Switching) | V <sub>CC</sub> = 15V, 0V <v<sub>FB<v<sub>BURL</v<sub></v<sub> | | 0.3 | 0.5 | mA | | I <sub>OP2</sub> | Operating Supply Current (Control Part Only, without Switching) | V <sub>CC</sub> = 8V, 0V <v<sub>FB<v<sub>BURL</v<sub></v<sub> | | 0.25 | 0.45 | mA | | I <sub>OP3</sub> | Operating Supply Current <sup>(8)</sup><br>(While Switching) | V <sub>CC</sub> = 15V, V <sub>BURL</sub> <v<sub>FB<v<sub>SD</v<sub></v<sub> | | | 1.3 | mA | | I <sub>CH</sub> | Startup Charging Current | V <sub>CC</sub> = 0V, V <sub>STR</sub> > 40V | 1.6 | 1.9 | 2.2 | mA | | I <sub>START</sub> | Startup Current | V <sub>CC</sub> = before V <sub>START</sub> , V <sub>FB</sub> = 0V | | 100 | 150 | μΑ | | V <sub>STR</sub> | Minimum V <sub>STR</sub> Supply Voltage | $V_{CC} = V_{FB} = 0V$ , $V_{STR}$ Increase | | 26 | | V | #### Notes: - 8. Though guaranteed by design, not 100% tested in production.9. Pulse test: pulse width=300ms, duty cycle=2%. ## **Typical Performance Characteristics** HV Regulator Voltage (V<sub>HVR</sub>) 1.4 1.3 1.2 1.1 1 0.9 0.8 0.7 0.6 -40°C -25°C 0°C 25°C 50°C 75°C 90°C 110°C Figure 4. Operating Frequency vs. Temperature Figure 5. HV Regulator Voltage vs. Temperature Figure 6. Start Threshold Voltage vs. Temperature Figure 7. Stop Threshold Voltage vs. Temperature Figure 8. Feedback Source Current vs. Temperature Figure 9. Peak Current Limit vs. Temperature ## **Typical Performance Characteristics** (Continued) Figure 10. Startup Charging Current vs. Temperature Figure 11. Operating Supply Current 1 vs. Temperature Figure 12. Operating Supply Current 2 vs. Temperature Figure 13. Over-Voltage Protection Voltage vs. Temperature Figure 14. Shutdown Delay Current vs. Temperature ### **Functional Description** #### Startup At startup, an internal high-voltage current source supplies the internal bias and charges the external capacitor ( $C_A$ ) connected to the $V_{CC}$ pin, as illustrated in Figure 15. An internal high-voltage regulator (HV/REG) located between the $V_{STR}$ and $V_{CC}$ pins regulates the $V_{CC}$ to be 7.8V and supplies operating current. Therefore, FSL206MR needs no auxiliary bias winding. Figure 15. Startup Block #### **Oscillator Block** The oscillator frequency is set internally and the FPS™ has a random frequency fluctuation function. Fluctuation of the switching frequency of a switched power supply can reduce EMI by spreading the energy over a wider frequency range than the bandwidth measured by the EMI test equipment. The amount of EMI reduction is directly related to the range of the frequency variation. The range of frequency variation is fixed internally; however, its selection is randomly chosen by the combination of external feedback voltage and internal free-running oscillator. This randomly chosen switching frequency effectively spreads the EMI noise nearby switching frequency and allows the use of a cost-effective inductor instead of an AC input line filter to satisfy world-wide EMI requirements. Figure 16. Frequency Fluctuation Waveform #### **Feedback Control** FSL206MR employs current-mode control, as shown in Figure 17. An opto-coupler (such as the FOD817A) and shunt regulator (such as the KA431) are typically used to implement the feedback network. Comparing the feedback voltage with the voltage across the $R_{\rm SENSE}$ resistor makes it possible to control the switching duty cycle. When the shunt regulator reference pin voltage exceeds the internal reference voltage of 2.5V; the opto-coupler LED current increases, feedback voltage $V_{\rm FB}$ is pulled down, and the duty cycle is reduced. This typically occurs when input voltage is increased or output load is decreased. Figure 17. Pulse-Width-Modulation (PWM) Circuit #### Leading-Edge Blanking (LEB) At the instant the internal SenseFET is turned on, the primary-side capacitance and secondary-side rectifier diode reverse recovery typically causes a high-current spike through the SenseFET. Excessive voltage across the $R_{\text{SENSE}}$ resistor leads to incorrect feedback operation in the current mode PWM control. To counter this effect, the FPS employs a leading-edge blanking (LEB) circuit (see Figure 17). This circuit inhibits the PWM comparator for a short time ( $t_{\text{LEB}}$ ) after the SenseFET is turned on. #### **Protection Circuits** The FSL206MR protective functions, include Overload Protection (OLP), Over-Voltage Protection (OVP), Under-Voltage Lockout (UVLO), Line Under-Voltage Protection (LUVP), Abnormal Over-Current Protection (AOCP), and thermal shutdown (TSD). Because these protection circuits are fully integrated inside the IC without external components, reliability is improved without increasing cost. Once a fault condition occurs, switching is terminated and the SenseFET remains off. This causes $V_{CC}$ to fall. When $V_{CC}$ reaches the UVLO stop voltage $V_{\text{STOP}}$ (7V), the protection is reset and the internal high-voltage current source charges the V<sub>CC</sub> capacitor via the $V_{\text{STR}}$ pin. When $V_{\text{CC}}$ reaches the UVLO start voltage $V_{\text{START}}$ (8V), the FPS resumes normal operation. In this manner, the auto-restart can alternately enable and disable the switching of the power SenseFET until the fault condition is eliminated. Figure 18. Auto-Restart Protection Waveforms #### **Overload Protection (OLP)** Overload is defined as the load current exceeding a preset level due to an unexpected event. In this situation, the protection circuit should be activated to protect the SMPS. However, even when the SMPS is operating normally, the overload protection (OLP) circuit can be activated during the load transition or startup. To avoid this undesired operation, the OLP circuit is activated after a specified time to determine whether it is a transient situation or a true overload situation. The current-mode feedback path limits the current in the SenseFET when the maximum PWM duty cycle is attained. If the output consumes more than this maximum power, the output voltage (V<sub>O</sub>) decreases below its rating voltage. This reduces the current through the opto-coupler LED, which also reduces the opto-coupler transistor current, thus increasing the feedback voltage (VFB). If VFB exceeds 2.4V, the feedback input diode is blocked and the 2.7µA current source ( $I_{DELAY}$ ) starts to charge $C_{FB}$ slowly up. In this condition, V<sub>FB</sub> increases until it reaches 5V, when the switching operation is terminated, as shown in Figure 19. The shutdown delay time is the time required to charge C<sub>FR</sub> from 2.4V to 5V with 2.7µA current source. Figure 19. Overload Protection (OLP) Figure 20. Abnormal Over-Current Protection #### **Abnormal Over-Current Protection (AOCP)** When the secondary rectifier diodes or the transformer pin are shorted, a steep current with extremely high di/dt can flow through the SenseFET during the LEB time. Even though the FPS has overload protection, it is not enough to protect the FPS in that abnormal case, since severe current stress is imposed on the SenseFET until OLP triggers. The FPS includes the internal AOCP (Abnormal Over-Current Protection) circuit shown in Figure 20. When the gate turn-on signal is applied to the power sense, the AOCP block is enabled and monitors the current through the sensing resistor. The voltage across the resistor is compared with a preset AOCP level. If the sensing resistor voltage is greater than the AOCP level, the set signal is applied to the latch, resulting in the shutdown of the SMPS. #### Thermal Shutdown (TSD) The SenseFET and the control IC are integrated, making it easier to detect the temperature of the SenseFET. When the junction temperature exceeds approximately 135°C, thermal shutdown is activated and the FPS is restarted after decreasing temperature reaches 60°C. #### Over-Voltage Protection (OVP) In the event of a malfunction in the secondary-side feedback circuit or an open feedback loop caused by a soldering defect, the current through the opto-coupler transistor becomes almost zero (refer to Figure 17). Then, V<sub>FB</sub> climbs up in a similar manner to the overload situation, forcing the preset maximum current to be supplied to the SMPS until the overload protection is activated. Because excess energy is provided to the output, the output voltage may exceed the rated voltage before the overload protection is activated, resulting in the breakdown of the devices in the secondary side. To prevent this situation, an over-voltage protection (OVP) circuit is employed. In general, V<sub>CC</sub> is proportional to the output voltage and the FPS uses V<sub>CC</sub> instead of directly monitoring the output voltage. If V<sub>CC</sub> exceeds 24.5V, OVP circuit is activated, resulting in termination of the switching operation. To avoid undesired activation of OVP during normal operation, V<sub>CC</sub> should be properly designed to be below 24.5V. #### **Line Under-Voltage Protection (LUVP)** If the input voltage of the converter is lower than the minimum operating voltage, the converter input current increases too much, causing components failure. If the input voltage is low, the converter should be protected. In the FSL206MR, the LUVP circuit senses the input voltage using the LS pin and, if this voltage is lower than 1.5V, the LUVP signal is generated. The comparator has 0.5V hysteresis. If the LUVP signal is generated, the output drive block is shut down and the output voltage feedback loop is saturated. Figure 21. Line UVP Circuit #### Soft-Start The FSL206MR has an internal soft-start circuit that slowly increases the feedback voltage, together with the SenseFET current, after it starts up. The typical soft-start time is 15ms, as shown in Figure 22, where progressive increments of the SenseFET current are allowed during the startup phase. The pulse width to the power switching device is progressively increased to establish the correct working conditions for transformers, inductors, and capacitors. The voltage on the output capacitors is progressively increased with the intention of smoothly establishing the required output voltage. It also helps prevent transformer saturation and reduce the stress on the secondary diode. Figure 22. Internal Soft-Start #### **Burst Operation** To minimize power dissipation in standby mode, the FPS enters burst mode. As the load decreases, the feedback voltage decreases. As shown in Figure 23, the device automatically enters burst mode when the feedback voltage drops below $V_{\text{BURH}}.$ Switching continues until the feedback voltage drops below $V_{\text{BURL}}.$ At this point, switching stops and the output voltages start to drop at a rate dependent on the standby current load. This causes the feedback voltage to rise. Once it passes $V_{\text{BURH}},$ switching resumes. The feedback voltage then falls and the process repeats. Burst mode alternately enables and disables switching of the SenseFET and reduces switching loss in standby mode. Figure 23. Burst-Mode Operation ## **Physical Dimensions** NOTES: UNLESS OTHERWISE SPECIFIED - A) THIS PACKAGE CONFORMS TO JEDEC MS-001 VARIATION BA - B) ALL DIMENSIONS ARE IN MILLIMETERS. - C) DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. - D) DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994 - E) DRAWING FILENAME AND REVSION: MKT-N08FREV2. Figure 24. 8-Lead, Dual In-Line Package (DIP) Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. # Physical Dimensions (Continued) 7.62 -2.54-2.00 10.70 $\oplus$ (0.56) -1.252 1.784 ⊕ 0.10 M C B A LAND PATTERN RECOMMENDATION 3.60 3.20 7.62 SEE DETAIL A 3.70 MAX ○ 0.10 C С 0.10 MIN 7.62 R0.20 R0.20 NOTES: UNLESS OTHERWISE SPECIFIED A) THIS PACKAGE DOESNOT CONFORM TO ANY CURRENT PACKAGE STANDARD B) ALL DIMENSIONS ARE IN MILLIMETERS. C) DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. D) DIMENSIONS AND TOLERANCES PER ASME Y14.5M—1994 GAGE PLANE 0.25 **SEATING** PLANE - 1.60 REF DETAIL A Figure 25. 8-Lead, .300" Wide, Surface Mount Package (LSOP) Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. MKT-MLSOP08ArevA The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. 2Cool™ AccuPower™ AX-CAPTM\* BitSiC™ Build it Now™ CorePLUS™ CorePOWER™ Gmax™ GTO™ CROSSVOLT™ Current Transfer Logic™ **DEUXPEED®** Dual Cool™ EcoSPARK® EfficientMax™ ESBC<sup>TS</sup> 18 Fairchild® Fairchild Semiconductor® FACT Quiet Series™ FACT FastvCore™ FAST® FETBench™ FlashWriter®\* F-PFS™ FRFET® Global Power Resource<sup>SM</sup> GreenBridge™ Green FPS™ Green FPS™ e-Series™ IntelliMAX™ ISOPLANAR™ Making Small Speakers Sound Louder and Better MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MicroPak2™ Miller Drive™ MotionMax™ Motion-SPM™ mWSaver™ OptoHiT™ OPTOLOGIC® OPTOPLANAR® PowerTrench® PowerXS<sup>TI</sup> Programmable Active Droop™ **QFET** QSTM Quiet Series™ RapidConfigure™ Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART START™ Solutions for Your Success™ SPM® STEAL TH™ SuperFET<sup>®</sup> SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS® SyncFET™ Sync-Lock™ SYSTEM GENERAL®\* The Power Franchise® p wer TinyBoost™ TinyBuck™ TinyCalc™ TinyLogic<sup>®</sup> TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ Tran SiC™ TriFault Detect™ TRUECURRENT®\* μSerDes™ UHC Ultra FRFET™ UniFET™ **VCX™** VisualMax™ VoltagePlus™ #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### ANTI-COUNTERFEITING POLICY Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors. #### PRODUCT STATUS DEFINITIONS #### Definition of Terms | Datasheet Identification | Product Status | Definition | |--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | Obsolete | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. | Rev. 161 <sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor.