# **TOSHIBA**

TOSHIBA Original CMOS 16-Bit Microcontroller

TLCS-900/L Series

TMP93CS20

# **TOSHIBA CORPORATION**

Semiconductor Company

# **Preface**

Thank you very much for making use of Toshiba microcomputer LSIs. Before use this LSI, refer the section, "Points of Note and Restrictions". Especially, take care below cautions.

# \*\*CAUTION\*\*

#### How to release the HALT mode

Usually, interrupts can release all halts status. However, the interrupts = (NMI, INTO to INT4, INTKEY and INTRTC), which can release the HALT mode may not be able to do so if they are input during the period CPU is shifting to the HALT mode (for about 3 clocks of  $f_{FPH}$ ) with IDLE1 or STOP mode (RUN and IDLE2 are not applicable to this case). (In this case, an interrupt request is kept on hold internally.)

If another interrupt is generated after it has shifted to HALT mode completely, halt status can be released without difficultly. The priority of this interrupt is compare with that of the interrupt kept on hold internally, and the interrupt with higher priority is handled first followed by the other interrupt.

Low Voltage/Low Power

# CMOS 16-Bit Microcontroller TMP93CS20F

# Outline and Device Characteristics

The TMP93CS20 is high-speed, advanced 16-bit microcontroller. It enables low-voltage and low-power-consumption operation.

The TMP93CS20 is housed in 144-pin flat packages.

The device characteristics are as follows:

- (1) Original 16-bit CPU (900/L CPU)
  - TLCS-90 instruction mnemonic upward compatible
  - 16-Mbyte linear address space
  - General-purpose registers, register bank system
  - 16-bit multiplication, 16-bit division, bit transfer and bit manipulation instructions
  - Micro DMA: 4 channels (1.6 μs per 2 bytes at 20 MHz)
- (2) Minimum instruction execution time: 200 ns at 20 MHz
- (3) Internal RAM: 2 Kbytes
  Internal ROM: 64 Kbytes
- (4) LCD driver
  - Boosting circuit (Reference voltage external input)
  - Maximum 40 segments × 4 commons
  - 1/4, 1/3, 1/2 duty, static driving selection
- (5) Timer for realtime clock: 1 channel
- (6) 8-bit timer: 4 channels(7) 16-bit timer: 4 channels

30619EBP1

- The information contained herein is subject to change without notice.
- The information contained herein is specified only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others.
   TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general control of the production o
- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general
  can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer,
  when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid
  situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to
  property.
- In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunctionor failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.
- The products described in this document are subject to the foreign exchange and foreign trade laws.
- TOSHIBA products should not be embedded to the downstream products which are prohibited to be produced and sold, under any law and regulations.
- For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance/Handling Precautions.



Purchase of TOSHIBA I<sup>2</sup>C components conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

93CS20-1 2004-02-10

- (8) Serial interface: 2 channels
  - UART/synchronous mode: 1 channel
  - UART: 1 channel
- (9) Serial bus interface: 1 channel
  - I2C bus mode/clock-synchronous 8-bit SIO mode
- (10) 10-bit AD converter: 8 channels
- (11) Large current drive port: 8 ports (Port A)
- (12) Watchdog timer
- (13) Key-on wakeup (Key input interrupt)
- (14) Interrupt functions
  - 9 CPU interrupts (SWI instruction, and illegal instruction)
  - 24 internal interrupts
    12 external interrupts
    7-level priority can be set.
- (15) I/O ports: 88 pins (including XT1, XT2)
  - Large current output: 8 pins, LED can be directly driven.
- (16) Standby function: 4 HALT modes (RUN, IDLE2, IDLE1, STOP)
- (17) Clock gear function
  - Clock gear: High-frequency clock can be changed from fc to fc/16.
  - Dual clock operation
- (18) Operating voltage
  - Vcc = 2.7 to 5.5 V
- (19) Package
  - P-LQFP144-1616-0.40

93CS20-2 2004-02-10



Note: The item in parentheses ( ) are the initial setting after reset.

Figure 1.1 TMP93CS20 Block Diagram

# 2. Pin Assignment and Functions

The assignment of input and output pins for the TMP93CS20, their names and functions are described below.

# 2.1 Pin Assignment

Figure 2.1.1 shows pin assignment of the TMP93CS20F.



Figure 2.1.1 Pin Assignment (144-pin LQFP)

# 2.2 Pin Names and Functions

The names of the input/output pins and their functions are described below. Table 2.2.1 shows pin names and functions.

Table 2.2.1 Pin Names and Function (1/3)

| Pin Names    | Number of<br>Pins | I/O    | Functions                                                                                                                           |
|--------------|-------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------|
| P00 to P07   | 8                 | I/O    | Port 0: I/O port that allows I/O to be selected at the bit level.                                                                   |
| AD0 to AD7   |                   | I/O    | Address and data (Lower): Bits 0 to 7 for address and data bus.                                                                     |
| P10 to P17   | 8                 | I/O    | Port 1: I/O port that allows I/O to be selected at the bit level.                                                                   |
| AD8 to AD15  |                   | I/O    | Address and data (Upper): Bits 8 to 15 for address and data bus.                                                                    |
| A8 to A15    |                   | Output | Address: Bits 8 to 15 for address bus.                                                                                              |
| P20 to P27   | 8                 | I/O    | Port 2: I/O port that allows I/O to be selected at the bit level. (with pull-up resistor.)                                          |
| A0 to A7     |                   | Output | Address: Bits 0 to 7 for address bus.                                                                                               |
| A16 to A23   |                   | Output | Address: Bits 16 to 23 for address bus.                                                                                             |
| P30          | 1                 | Output | Port 30: Output port.                                                                                                               |
| RD           |                   | Output | Read: Strobe signal for reading external memory.  (Read when reading internal memory at P3 <p30> = 0, P3FC<p30f> = 1.)</p30f></p30> |
| P31          | 1                 | Output | Port 31: Output port.                                                                                                               |
| WR           |                   | Output | Write: Strobe signal for writing data on pins AD0 to AD7.                                                                           |
| P32          | 1                 | I/O    | Port 32: I/O port (with pull-up resistor).                                                                                          |
| HWR          |                   | Output | High write: Strobe signal for writing data on pins AD8 to AD15.                                                                     |
| P33          | 1                 | I/O    | Port 33: I/O port (with pull-up resistor).                                                                                          |
| INT0         |                   | Input  | Interrupt request pin 0: Interrupt request pin with programmable level/rising/falling edge.                                         |
| P34          | 1                 | I/O    | Port 34: I/O port (with pull-up resistor).                                                                                          |
| INT1         |                   | Input  | Interrupt request pin 1: Interrupt request pin with programmable rising/falling edge.                                               |
| P35          | 1                 | I/O    | Port 35: I/O port (with pull-up resistor).                                                                                          |
| INT2         |                   | Input  | Interrupt request pin 2: Interrupt request pin with programmable rising/falling edge.                                               |
| P36          | 1                 | I/O    | Port 36: I/O port (with pull-up resistor).                                                                                          |
| INT3         |                   | Input  | Interrupt request pin 3: Interrupt request pin with programmable rising/falling edge.                                               |
| P37          | 1                 | I/O    | Port 37: I/O port (with pull-up resistor).                                                                                          |
| INT4         |                   | Input  | Interrupt request pin 4: Interrupt request pin with programmable rising/falling edge.                                               |
| ADTRG        |                   | Input  | AD converter external start trigger input.                                                                                          |
| P40          | 1                 | I/O    | Port 40: I/O port (with pull-up resistor).                                                                                          |
| TI4          |                   | Input  | Timer input 4: 16-bit timer 4 input.                                                                                                |
| KEY0         |                   | Input  | Key input 0: Key-on wakeup pin 0.                                                                                                   |
| P41          | 1                 | I/O    | Port 41: I/O port (with pull-up resistor).                                                                                          |
| TO4          |                   | Output | Timer output 4: 16-bit timer 4 output.                                                                                              |
| KEY1         |                   | Input  | Key input 1: Key-on wakeup pin 1.                                                                                                   |
| P42          | 1                 | I/O    | Port 42: I/O port (with pull-up resistor).                                                                                          |
| TI6          |                   | Input  | Timer input 6: 16-bit timer 6 input.                                                                                                |
| KEY2         |                   | Input  | Key input 2: Key-on wakeup pin 2.                                                                                                   |
| P43          | 1                 | I/O    | Port 43: I/O port (with pull-up resistor).                                                                                          |
| TO6          |                   | Output | Timer output 6: 16-bit timer 6 output.                                                                                              |
| KEY3         |                   | Input  | Key input 3: Key-on wakeup pin 3.                                                                                                   |
| P44 to P47   | 4                 | I/O    | Port 44 to 47: I/O port (with pull-up resistor).                                                                                    |
| KEY4 to KEY7 |                   | Input  | Key input 4 to 7: Key-on wakeup pin 4 to 7.                                                                                         |

Table 2.2.1 Pin Names and Function (2/3)

|            |                   | 10010 2.2. | 1 Fill Names and Function (2/3)                                                                               |
|------------|-------------------|------------|---------------------------------------------------------------------------------------------------------------|
| Pin Name   | Number of<br>Pins | I/O        | Functions                                                                                                     |
| P50 to P57 | 8                 | Input      | Port 50 to 57: Pin used to input port.                                                                        |
| AN0 to AN7 |                   | Input      | Analog input 0 to 7.                                                                                          |
| P60        | 1                 | I/O        | Port 60: I/O port.                                                                                            |
| SCK        |                   | I/O        | Clock I/O pin in SIO mode of the serial bus interface.                                                        |
| P61        | 1                 | I/O        | Port 61: I/O port (with programmable open drain).                                                             |
| so         |                   | Output     | Data send channel in SIO mode of the serial bus interface.                                                    |
| SDA        |                   | I/O        | Data I/O pin in I <sup>2</sup> C bus mode of the serial bus interface.                                        |
| P62        | 1                 | I/O        | Port 62: I/O port (with programmable open drain).                                                             |
| SI         |                   | Input      | Data receive channel in SIO mode of the serial bus interface.                                                 |
| SCL        |                   | I/O        | Clock I/O pin in I <sup>2</sup> C bus mode of the serial bus interface.                                       |
| P63        | 1                 | I/O        | Port 63: I/O port (with programmable open drain).                                                             |
| TXD0       |                   | Output     | Serial send data 0.                                                                                           |
| P64        | 1                 | I/O        | Port 64: I/O port.                                                                                            |
| RXD0       |                   | Input      | Serial receive data 0.                                                                                        |
| P65        | 1                 | I/O        | Port 65: I/O port.                                                                                            |
| SCLK0      |                   | I/O        | Serial clock I/O 0.                                                                                           |
| CTS0       |                   | Input      | Serial data send enable 0 (Clear to send).                                                                    |
| P66        | 1                 | I/O        | Port 66: I/O port.                                                                                            |
| TIO        |                   | Input      | Timer input 0: 8-bit timer 0 input.                                                                           |
| INT7       |                   | Input      | Interrupt request pin 7: Interrupt request pin with programmable rising/falling                               |
|            |                   | ·          | edge.                                                                                                         |
| P67        | 1                 | I/O        | Port 67: I/O port.                                                                                            |
| TO1        |                   | Output     | Timer output1: 8-bit timer 0 or timer 1 output.                                                               |
| P70        | 1                 | I/O        | Port 70: I/O port (with pull-up resistor).                                                                    |
| TI8        |                   | Input      | Timer input 8: 16-bit timer 8 input.                                                                          |
| INT8       |                   | Input      | Interrupt request pin 8: Interrupt request pin with programmable rising/falling                               |
|            |                   |            | edge.                                                                                                         |
| P71        | 1                 | I/O        | Port 71: I/O port (with pull-up resistor).                                                                    |
| TI9        |                   | Input      | Timer input 9: 16-bit timer 8 input.                                                                          |
| INT9       |                   | Input      | Interrupt request pin 9: Interrupt request pin with rising edge.                                              |
| P72        | 1                 | I/O        | Port 72: I/O port (with pull-up resistor).                                                                    |
| TO8        |                   | Output     | Timer output 8: 16-bit timer 8 output.                                                                        |
| P73        | 1                 | I/O        | Port 73: I/O port (with pull-up resistor).                                                                    |
| SCOUT      |                   | Output     | System clock output: System clock or double system clock output to be synchronized with the external circuit. |
| P74        | 1                 | I/O        | Port 74: I/O port (with pull-up resistor).                                                                    |
| TIA        |                   | Input      | Timer input A: 16-bit timer A input.                                                                          |
| INTA       |                   | Input      | Interrupt request pin A: Interrupt request pin with programmable rising/falling                               |
|            |                   |            | edge.                                                                                                         |
| P75        | 1                 | I/O        | Port 75: I/O port (with pull-up resistor).                                                                    |
| TIB        |                   | Input      | Timer input B: 16-bit timer B input.                                                                          |
| INTB       |                   | Input      | Interrupt request pin B: Interrupt request pin with rising edge.                                              |
| P76        | 1                 | I/O        | Port 76: I/O port (with pull-up resistor).                                                                    |
| TOA        |                   | Output     | Timer output A: 16-bit timer A output.                                                                        |
| P77        | 1                 | I/O        | Port 77: I/O port (with pull-up resistor).                                                                    |
| NMI        |                   | Input      | Non-maskable Interrupt request pin: Interrupt request pin with programmable                                   |
|            |                   |            | falling edge or both edges.                                                                                   |

Table 2.2.1 Pin Names and Function (3/3)

| Pin Name         | Number of<br>Pins | I/O          | Functions                                                                                                              |
|------------------|-------------------|--------------|------------------------------------------------------------------------------------------------------------------------|
| P80              | 1                 | I/O          | Port 80: I/O port (with programmable open drain).                                                                      |
| TXD1             |                   | Output       | Serial send data 1.                                                                                                    |
| P81              | 1                 | I/O          | Port 81: I/O port (with programmable open drain).                                                                      |
| RXD1             |                   | Input        | Serial receive data 1.                                                                                                 |
| P82              | 1                 | I/O          | Port 82: I/O port (with programmable open drain).                                                                      |
| TI2              |                   | Input        | Timer input 2: 8-bit timer 2 input pin.                                                                                |
| P83              | 1                 | I/O          | Port 83: I/O port (with programmable open drain).                                                                      |
| TO3              |                   | Output       | Timer output 3: 8-bit timer 2, 3 output pin.                                                                           |
| P84              | 1                 | I/O          | Port 84: I/O port (with programmable open drain).                                                                      |
| WAIT             |                   | Input        | Wait: Pin used to request CPU bus wait.                                                                                |
| P85              | 1                 | I/O          | Port 85: I/O port (with programmable open drain).                                                                      |
| P86              | 1                 | I/O          | Port 86: I/O port (Open drain).                                                                                        |
| XT1              |                   | Input        | Low-frequency oscillator connecting pin.                                                                               |
| P87              | 1                 | I/O          | Port 87: I/O port (Open drain).                                                                                        |
| XT2              |                   | Output       | Low-frequency oscillator connecting pin.                                                                               |
| P90 to P97       | 8                 | Output       | Port 90 to 97: Output port (Open drain).                                                                               |
| SEG24 to SEG31   |                   | Output       | Segment data output pin.                                                                                               |
| PA0 to PA7       | 8                 | Output       | Port A0 to A7: Output port, large current port (Open drain).                                                           |
| SEG32 to SEG39   |                   | Output       | LCD segment output pin.                                                                                                |
| SEG0 to SEG23    | 24                | Output       | LCD segment output.                                                                                                    |
| COM0 to COM3     | 4                 | Output       | LCD common output.                                                                                                     |
| AVCC             | 1                 | Power supply | Power supply pin for AD converter.                                                                                     |
| AVSS             | 1                 | Power supply | GND pin for AD converter (0 V).                                                                                        |
| VREFH            | 1                 | Input        | Pin for reference voltage input to AD converter (H).                                                                   |
| VREFL            | 1                 | Input        | Pin for reference voltage input to AD converter (L).                                                                   |
| X1               | 1                 | Input        | Oscillator connecting pin.                                                                                             |
| X2               | 1                 | Output       | Oscillator connecting pin.                                                                                             |
| RESET            | 1                 | Input        | Reset: Initializes LSI.                                                                                                |
| ALE              | 1                 | Output       | Address latch enable.                                                                                                  |
|                  |                   |              | Can be disabled for reducing noise.                                                                                    |
| CLK              | 1                 | Output       | Clock output: Outputs "external input clock X1 ÷ 4" clock. Pulled-up during reset. Can be disabled for reducing noise. |
| ĒĀ               | 1                 | Input        | The VCC pin should be connected.                                                                                       |
| VCC              | 3                 | Power supply | Power supply pin (All Vcc pins should be connected with the power supply pin).                                         |
| VSS              | 8                 | Power supply | GND pin (0 V) (All Vss pins should be connected with GND (0 V)).                                                       |
| TEST1            | 2                 | Output       | TEST1 should be connected with TEST2 pin.                                                                              |
| TEST2            |                   | Input        | Do not connect to any other pins.                                                                                      |
| C0, C1, V1 to V3 | 5                 | LCD pin      | LCD drive boosting pin. A condenser should be connected between C0 and C1, V1, V2, V3 and GND.                         |

Note: All pins that have built-in pull-up resistors can be disconnected from the built-in pull-up resistor by software.

# 3. Operation

This section describes in blocks the functions and basic operations of TMP93CS20 device. Please also refer to section 7., "Points to Note and Restrictions", which describes some points requiring careful attention.

## 3.1 CPU

TMP93CS20 devices have a built-in high-performance 16-bit CPU (900/L CPU). (For basics of the CPU operation, see the information on the TLCS-900/L CPU in the previous chapter).

This section describes some CPU functions unique to the TMP93CS20, that are not described in the previous chapter, entitled TLCS-900/L CPU.

#### 3.1.1 Reset

When resetting the TMP93CS20 microcontroller, ensure that the power supply voltage is within the operating voltage range, and that the internal high-frequency oscillator has stabilized. Then set the  $\overline{\text{RESET}}$  input to low level at least for 10 system clocks (16  $\mu$ s at 20 MHz). Thus, when turn on the switch, be set to the power supply voltage is within the operating voltage range, and that the internal high-frequency oscillator has stabilized. Then hold the  $\overline{\text{RESET}}$  input to low level at least for 10 system clocks.

Clock gear is initialized 1/16 mode by reset operation. It means that the system clock mode fsys is set to fc/32 (=  $fc/16 \times 1/2$ ).

When a reset signal is accepted, the CPU sets itself as follows:

• The program counter (PC) is set according to the reset vector that is stored from FFFF00H to FFFF02H.

```
PC<7:0> ← Data in location FFFF00H

PC<15:8> ← Data in location FFFF01H

PC<23:16> ← Data in location FFFF02H
```

- The stack pointer (XSP) for system mode is set to 100H.
- The <IFF2:0> bits of the status register SR are set to 111. (Sets mask register to interrupt level 7.)
- The <MAX> bit of SR is set to 1. (Sets to maximum mode. See previous chapter.)
- The <RFP2:0> bits of SR are set to 000. (Clears register banks to 0.)

When the reset is released, instruction execution starts from PC (the reset vector). The reset makes no changes in any CPU internal registers other than those specifically mentioned above.

When a reset is received, signal and data processing for built-in I/Os, ports, and other pins is affected as follows:

- Initializes built-in I/O registers as per specifications.
- Sets port pins (including pins also used as built-in I/Os) to general-purpose input/output port mode.
- Pulls up the CLK pin to 1.
- Sets the ALE pin to high impedance (High-Z).

Note 1: Resetting makes no change in any register in the CPU except the program counter (PC), status register (SR), and stack pointer (XSP), nor in the data in the internal RAM.

Note 2: The CLK pin is pulled up to "H" level during reset. When the voltage is put down externally, there is possible to cause malfunctions.

Figure 3.1.1 shows the reset timing chart of TMP93CS20.



93CS20-9 2004-02-10

# 3.2 Memory Map

Figure 3.2.1 is a memory map of the TMP93CS20.



Figure 3.2.1 Memory Map

# 3.3 Dual Clock, Standby Function

Dual clock, standby control circuits are comprised of a system clock controller, prescaler clock controller, internal clock pin output function and standby controller.

The oscillator operating modes are classified as either (a) single clock mode (Using only the X1 and X2 pins), or (b) dual clock mode (Using the X1, X2, XT1, and XT2 pins).

Figure 3.3.1 shows state diagrams for the two clock modes. Figure 3.3.2 shows the corresponding block diagram, Figure 3.3.3 displays functions of the I/O registers and Table 3.3.1 lists correspondences between alternative states of the system clock and those of the CPU, oscillator and internal I/O components.



(a) Single clock mode state diagram



(b) Dual clock mode state diagram

Figure 3.3.1 State Diagrams

The clock frequency input from the X1 and X2 pins is called fc, and the clock frequency input from the XT1 and XT2 pins is called fs. The clock frequency selected by SYSCR1<SYSCK> is called the system clock fFPH. The divided clock of fFPH is defined as the system clock fSYS, and one cycle of fSYS is defined as one state.

Table 3.3.1 Relations between System Clock States and other Internal Operations

|         |              | Osci                   | llator                |         |              | System clock                                     |
|---------|--------------|------------------------|-----------------------|---------|--------------|--------------------------------------------------|
| Ope     | erating Mode | High<br>Frequency (fc) | Low<br>Frequency (fs) | CPU     | Internal I/O | fsys                                             |
|         | Reset        |                        |                       | Reset   | Reset        | fc/32                                            |
| Clock   | NORMAL       |                        |                       | Operate | Operate      |                                                  |
| ဗိ      | RUN          | Oscillation            | Ston                  |         | Operate      | Programmable                                     |
| Single  | IDLE2        |                        | Stop                  | Stop    | Stop only AD | (fc/2, fc/4, fc/8,<br>fc/16, fc/32)              |
| Sin     | IDLE1        |                        |                       | Stop    | *            | 10/10, 10/02)                                    |
|         | STOP         | Stop                   |                       |         | Stop         | Stop                                             |
|         | Reset        | Oscillation            | Stop                  | Reset   | Reset        | fc/32                                            |
|         | NORMAL       | Oscillation            | Programmable          | Operate |              | Programmable<br>(fc/2, fc/4, fc/8, fc/16, fc/32) |
| Clock   | SLOW         | Programmable           | Oscillation           | Operate | Operate      | fs/2                                             |
| <u></u> | RUN          | Oscillator being       | used as system        |         |              | Programmable                                     |
| Dual (  | IDLE2        | Clock: O               | scillation            | Ston    | Stop only AD | (fc/2, fc/4, fc/8,                               |
|         | IDLE1        | Other oscillator: P    | rogrammable           | Stop    | *            | fc/16, fc/32, fs/2)                              |
|         | STOP         | St                     | ор                    |         | Stop         | Stop                                             |

<sup>\*</sup> Only timer for realtime clock is operating.



Figure 3.3.2 Block Diagram of Dual Clock and Standby Circuits

|                  |                                            | 7                                                                  | C                                                                                                                                                                                   | Е                                                                                                    | 4                                                                                                   | 2                                                                       | 2                                                                                                                                                                                                                         | 4                                                                           | 0                       |
|------------------|--------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------|
|                  |                                            | 7                                                                  | 6                                                                                                                                                                                   | 5                                                                                                    | 4                                                                                                   | 3                                                                       | 2                                                                                                                                                                                                                         | 1                                                                           | 0                       |
| SYSCR0           | Bit symbol                                 | XEN                                                                | XTEN                                                                                                                                                                                | RXEN                                                                                                 | RXTEN                                                                                               | RSYSCK                                                                  | WUEF                                                                                                                                                                                                                      | PRCK1                                                                       | PRCK0                   |
| (006EH)          | Read/Write                                 |                                                                    |                                                                                                                                                                                     |                                                                                                      |                                                                                                     | W                                                                       |                                                                                                                                                                                                                           |                                                                             |                         |
|                  | After reset                                | 1                                                                  | 0                                                                                                                                                                                   | 1                                                                                                    | 0                                                                                                   | 0                                                                       | 0                                                                                                                                                                                                                         | 0                                                                           | 0                       |
|                  | Function                                   | High-<br>frequency<br>oscillator (fc)<br>0: Stop<br>1: Oscillation | Low-<br>frequency<br>oscillator (fs)<br>0: Stop<br>1: Oscillation                                                                                                                   | High-<br>frequency<br>oscillator (fc)<br>after<br>released<br>Stop mode<br>0: Stop<br>1: Oscillation | Low-<br>frequency<br>oscillator (fs)<br>after<br>released<br>Stop mode<br>0: Stop<br>1: Oscillation | Select clock<br>after STOP<br>mode is<br>released<br>0: fc<br>1: fs     | Warm-up timer (Write) 0: Don't care 1: Start timer (Read) 0: Warm-up complete 1: Continue warm up                                                                                                                         | Select presc<br>00: f <sub>FPH</sub><br>01: fs<br>10: fc/16<br>11: (Reserve |                         |
| SYSCR1           | Bit symbol                                 |                                                                    |                                                                                                                                                                                     |                                                                                                      |                                                                                                     | SYSCK                                                                   | GEAR2                                                                                                                                                                                                                     | GEAR1                                                                       | GEAR0                   |
| (006FH)          | Read/Write                                 |                                                                    |                                                                                                                                                                                     |                                                                                                      |                                                                                                     |                                                                         | R                                                                                                                                                                                                                         | W                                                                           |                         |
|                  | After reset                                |                                                                    |                                                                                                                                                                                     |                                                                                                      |                                                                                                     | 0                                                                       | 1                                                                                                                                                                                                                         | 0                                                                           | 0                       |
| CKOCR<br>(006DH) | Bit symbol Read/Write After reset Function |                                                                    |                                                                                                                                                                                     |                                                                                                      |                                                                                                     | Select system clock 0: fc 1: fs  SCOSEL  0 SCOUT select 0: fPPH 1: fSYS | 1 0 0  Select gear value of high frequency (1000: fc 000: fc/2 010: fc/4 011: fc/8 100: fc/16 101: (Reserved) 110: (Reserved) 111: (Reserved)  SCOEN ALEEN CLKEN R/W 0 0 0 0  SCOUT ALE pin output output control control |                                                                             | CLKEN  0 CLK pin output |
|                  |                                            |                                                                    |                                                                                                                                                                                     |                                                                                                      |                                                                                                     |                                                                         | 1: SCOUT output                                                                                                                                                                                                           | output<br>1: ALE                                                            | 1: CLK                  |
| WDMOD            | Dit overshol                               | WDTC                                                               | WDTD4                                                                                                                                                                               | WIDTOO                                                                                               | \A/A DA4                                                                                            | LIAI TA44                                                               | LIALTMAC                                                                                                                                                                                                                  | output                                                                      | output                  |
| WDMOD<br>(005CH) | Bit symbol<br>Read/Write                   | WDTE                                                               | WDTP1                                                                                                                                                                               | WDTP0                                                                                                | WARM                                                                                                | HALTM1<br>W                                                             | HALTM0                                                                                                                                                                                                                    | RESCR                                                                       | DRVE                    |
| (005CH)          | After reset                                | 1                                                                  | 0                                                                                                                                                                                   | 0                                                                                                    | 0                                                                                                   |                                                                         | 0                                                                                                                                                                                                                         | 0                                                                           | 0                       |
|                  | Function                                   | WDT<br>control<br>0: Disable<br>1: Enable                          | WDT detecti<br>00: 2 <sup>15</sup> /f <sub>S</sub> YS<br>01: 2 <sup>17</sup> /f <sub>S</sub> YS<br>10: 2 <sup>19</sup> /f <sub>S</sub> YS<br>11: 2 <sup>21</sup> /f <sub>S</sub> YS |                                                                                                      | Warm-up timer 0: 2 <sup>14</sup> / frequency input 1: 2 <sup>16</sup> / frequency input             | 00: RUN mode 01: STOP mode 10: IDLE1 mode 11: IDLE2 mode                |                                                                                                                                                                                                                           | 0: Don't care 1: Connects WDT output to RESET pin internally.               |                         |

Note 1: SYSCR1<Bit7:4> are always 1.

Note 2: The CLK pin is internally pulled up during reset, regardless of the product types.

Note 3: Programming 0 to SYSCR1<SYSCK> enables the high-frequency oscillator regardless of the value of SYSCR0<XEN>.

Additionally, programming 1 to SYSCR1<SYSCK> enables the low-frequency oscillator regardless of the value of SYSCR0<XTEN>.

Figure 3.3.3 I/O Register about Dual Clock, Standby

# 3.3.1 System Clock Controller

The system clock controller generates the system clock signal (fsys) for the CPU core and internal I/O. It contains two oscillation circuits and a clock gear circuit for high frequency (fc). The register SYSCR1<SYSCK> changes the system clock to either fc or fs, SYSCR0<XEN> and SYSCR0<XTEN> control enabling and disabling each oscillator, and SYSCR1<GEAR2:0> changes the high frequency clock gear to either 1, 2, 4, 8, or 16 (fc, fc/2, fc/4, fc/8, or fc/16). These functions can reduce the power consumption of the equipment in which the device is installed.

The system clock (fSYS) is set to fc/32 (fc/16  $\times$  1/2) by the setting of  $\langle XEN \rangle = 1$ ,  $\langle XTEN \rangle = 0$ ,  $\langle SYSCK \rangle = 0$ , and  $\langle GEAR2:0 \rangle = 100$  upon resetting.

For example, f<sub>SYS</sub> is set to 0.625 MHz by resetting in the case where the 20 MHz oscillator is connected to the X1 and X2 pins.

The high-frequency (fc) and low-frequency (fs) clock signals can be easily obtained by connecting a resonator to the X1 and X2, XT1 and XT2 pins, respectively. Clock input from an external oscillator is also possible.

The XT1 and XT2 pins can also function as ports 86 and 87. Therefore in the case of single clock mode, the XT1 and XT2 pins can be used as I/O port pins.



Figure 3.3.4 Examples of Resonator Connection

# Note 1: Note on using the low frequency oscillation circuit.

In connecting the low frequency resonator to ports 86 and 87, it is necessary to make the following settings to reduce the power consumption.

(Connecting with resonators) P8CR<P86C, P87C> = 11, P8<P86:87> = 00 (Connecting with oscillators) P8CR<P86C, P87C> = 11, P8<P86:87> = 10

### Note 2: Accurate adjustment of the oscillation frequency.

The CLK pin output at 1/2 the system clock frequency (f<sub>SYS</sub>/2) is used to monitor the oscillation clock. With a system requiring adjustment of the oscillation frequency, an adjusting program must be written.

(1) Switching between normal and slow mode

When the resonator is connected to the X1 and X2, or to the XT1 and XT2 pins, the warm-up timer is used to change the operation frequency after stable oscillation is attained.

The warm-up time can be selected by WDMOD<WARM>.

This starting and stopping of the warm-up timer are performed by programming as in the following examples 1 and 2.

- Note 1: The warm-up timer is also used as a watchdog timer, so when it is to be used as a warm-up timer, the watchdog timer function must be disabled.
- Note 2: In the case of using an oscillator (not resonator) with stable oscillation, a warm-up timer is not needed.
- Note 3: The warm-up timer is operated by an oscillation clock. Therefore there is an error in, warm-up time.

Table 3.3.2 Warm-up Time

| Warm-up Time<br>WDMOD <warm></warm> | Change to Normal | Change to Slow |
|-------------------------------------|------------------|----------------|
| 0 (2 <sup>14</sup> /frequency)      | 0.8192 ms        | 500 ms         |
| 1 (2 <sup>16</sup> /frequency)      | 3.2768 ms        | 2000 ms        |

at fc = 20 MHz, fs = 32.768 kHz

# Clock setting example 1:

Changing from high frequency (fc) to low frequency (fs).

| SYSCR0 | EQU | 006EH       |                                             |
|--------|-----|-------------|---------------------------------------------|
| SYSCR1 | EQU | 006FH       |                                             |
| WDCR   | EQU | 005DH       |                                             |
| WDMOD  | EQU | 005CH       |                                             |
|        | RES | 7, (WDMOD)  | ; ] Disables weakled a store of             |
|        | LD  | (WDCR), B1H | ; Disables watchdog timer.                  |
|        | SET | 4, (WDMOD)  | ; Sets warm-up time to 2 <sup>16</sup> /fs. |
|        | SET | 6, (SYSCR0) | ; Enables low-frequency oscillation.        |
|        | SET | 2, (SYSCR0) | ; Clears and starts warm-up timer.          |
| WUP:   | BIT | 2, (SYSCR0) | ; ]                                         |
|        | JR  | NZ, WUP     | ' Detects stopping of the warm-up timer.    |
|        | SET | 3, (SYSCR1) | ; Changes f <sub>SYS</sub> from fc to fs.   |
|        | RES | 7, (SYSCR0) | ; Disables high-frequency oscillation.      |
|        | SET | 7, (WDMOD)  | ; Enables watchdog timer.                   |



# Clock setting example 2:

Changing from low frequency (fs) to high frequency (fc).

| SYSCR0 | EQU | 006EH       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYSCR1 | EQU | 006FH       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| WDCR   | EQU | 005DH       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| WDMOD  | EQU | 005CH       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|        | RES | 7, (WDMOD)  | ; }Disables watchdog timer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|        | LD  | (WDCR), B1H | ; Journal of the state of the s |
|        | RES | 4, (WDMOD)  | ; Sets warm-up time to 2 <sup>14</sup> /fc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|        | SET | 7, (SYSCR0) | ; Enables high-frequency oscillation (fc).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|        | SET | 2, (SYSCR0) | ; Clears and starts warm-up timer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| WUP:   | BIT | 2, (SYSCR0) | ; Detects stamping of the warm on times                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|        | JR  | NZ, WUP     | ; Detects stopping of the warm-up timer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|        | RES | 3, (SYSCR1) | ; Changes f <sub>SYS</sub> from fs to fc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|        | RES | 6, (SYSCR0) | ; Disables low-frequency oscillation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|        | SET | 7, (WDMOD)  | ; Enables watchdog timer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



#### (2) Clock gear controller

When the high-frequency clock fc is selected at SYSCR1<SYSCK> = 0, the clock gear select register SYSCR1<GEAR2:0> sets ffph to either fc, fc/2, fc/4, fc/8, or fc/16. Switching ffph with the clock gear reduces the power consumption.

Clock setting example 3:

Changing gear value of the high-frequency clock

```
        SYSCR1
        EQU
        006FH

        LD
        (SYSCR1), XXXX0000B
        ; Changes f<sub>SYS</sub> to fc/2.

        LD
        (SYSCR1), XXXX0100B
        ; Changes f<sub>SYS</sub> to fc/32.

        X: Don't care
```

(High-frequency clock gear changing)

To change the frequency of the clock gear, write the value to the SYSCR1<GEAR2:0> register. It is necessary to continue the warm-up time until changing fFPH after writing the register value.

There is a possibility that the instruction immediately following the clock-gear-changing instruction will be executed by the clock gear before executing its gear change. To ensure that the instruction immediately following the clock-gear-changing instruction will only be executed by the clock gear after changing its gear ratio, input a dummy instruction (an instruction to execute a write cycle) as follows.

#### (Example)

Instruction to be executed by the clock gear after changing its gear ratio.

```
SYSCR1 EQU 00E6H

LD (SYSCR1), XXXX0001B ; Changes f<sub>SYS</sub> to fc/4.

LD (DUMMY), 00H ; Dummy instruction.

Instruction to be executed by the clock gear after changing.

X: Don't care
```

#### 3.3.2 Prescaler Clock Controller

The 9-bit prescaler provides a clock signal to the 8-bit timers 0 to 3, 16-bit timer 4, timer 6, timer 8, and timer A, and serial interface 0 and serial interface 1.

The clock input to this prescaler is a clock signal which is selected as either fFPH, fc/16, or fs according to the value in the SYSCR0<PRCK1:0> register.

The <PRCK1:0> register is initialized to 00 by resetting.

When the IDLE1 mode (Operating only the oscillator) is being used, set TRUN<PRRUN> to 0 to reduce the power consumption before a HALT instruction is executed.

# 3.3.3 Internal Clock Pin Output Function

# (1) P73/SCOUT pin

The P73/SCOUT pin outputs the internal clock signals fFPH or fSYS.

One bit in the port 7 control register P7CR<P73C>, and two bits in the clock output control register CKOCR<SCOEN and SCOSEL> specify the clock and the pins. The P73/SCOUT pin is assigned as the input port in resetting.

Table 3.3.3 shows states of the SCOUT pin in the alternative operation modes which it can assume on condition that the P73/SCOUT pin is specified as SCOUT output.

Table 3.3.3 SCOUT Pin States in Alternative Operation Modes

| Operation mode   | NORMAL, SLOW                                     | HALT Mode         |                      |  |  |
|------------------|--------------------------------------------------|-------------------|----------------------|--|--|
| Output clock     | NORWAL, SLOW                                     | RUN, IDLE2, IDLE1 | STOP                 |  |  |
| f <sub>FPH</sub> | Outputs f <sub>FPH</sub> clock.                  |                   | Fixed to "0" or "1". |  |  |
| f <sub>SYS</sub> | f <sub>SYS</sub> Outputs f <sub>SYS</sub> clock. |                   | TINEU TO U UI T.     |  |  |

# (2) CLK pin

The CLK pin outputs the internal clock signal fsys divided by 2.

The type of output is determined by one bit in the clock output control register, CKOCR<CLKEN>. Writing 1 sets the clock output, and writing 0 sets the CLK pin to high impedance. CKOCR<CLKEN> is set to 0 upon resetting.

During resetting, the CLK pin is internally pulled up regardless of the value of the <CLKEN> register. (See "TMP93CS20 Reset Timing Chart" in Figure 3.1.1.)

Table 3.3.4 States of the <CLKEN> Register, and CLK Pin Operation after Reset

| Type No.  | CKOCR <clken></clken> | CLK pin operation |
|-----------|-----------------------|-------------------|
| TMP93CS20 | 0                     | High impedance    |

Note: To set <CLKEN> = 0 and set CLK pin to high impedance, pull up externally to prevent through current which follows to the input buffer of CLK pin.

# 3.3.4 Standby Controller

# (1) HALT mode

When the HALT instruction is executed, the operating mode changes to RUN, IDLE2, IDLE1, or STOP mode depending on the contents of the HALT mode setting register WDMOD<HALTM1:0>. Figure 3.3.5 shows the alternative states of the watchdog timer mode registers.



Figure 3.3.5 Watchdog Timer Mode Register

The features of the RUN, IDLE2, IDLE1, and STOP modes are as follows.

- 1. RUN: Only the CPU halts; power consumption remains unchanged.
- 2. IDLE2: The built-in oscillator and the specified I/O operates.

  The power consumption is reduced to 1/2 than that during NORMAL operation.
- 3. IDLE1: Only the built-in oscillator and the clock timer operate, while all other built-in circuits stop. Consumption is reduced to 1/5 or less than that during NORMAL operation.
- 4. STOP: All internal circuits including the built-in oscillator stop. This greatly reduces power consumption.

The operations in the halt state are described in Table 3.3.5.

93CS20-21 2004-02-10

|       | HALT mode                       | RUN                                                        | IDLE2            | IDLE1 | STOP            |  |
|-------|---------------------------------|------------------------------------------------------------|------------------|-------|-----------------|--|
|       | WDMOD <haltm1:0></haltm1:0>     | 00                                                         | 11               | 10    | 01              |  |
|       | CPU                             |                                                            | H                | falt  |                 |  |
|       | I/O Port                        | Maintain the state when the HALT instruction was executed. |                  |       | See Table 3.3.8 |  |
|       | 8-bit timer                     |                                                            |                  |       |                 |  |
| ~     | 16-bit timer                    |                                                            |                  |       | _               |  |
| Block | Timer for realtime clock        |                                                            |                  |       |                 |  |
| B     | Serial channel                  | Onc                                                        | erate            | C+    | on.             |  |
|       | Serial bus interface controller | Оре                                                        | ral <del>e</del> | Stop  |                 |  |
|       | AD converter                    |                                                            |                  |       |                 |  |
|       | Watchdog timer                  |                                                            |                  |       |                 |  |
|       | Interrupt controller            |                                                            |                  |       |                 |  |

Table 3.3.5 I/O Operation during HALT Mode

#### (2) How to release the HALT mode

These halt states can be released by resetting or by requesting an interrupt. The halt release sources are determined by the combinations between the states of the interrupt mask register <IFF2:0> and the HALT modes. The details for releasing the halt status are shown in Table 3.3.6.

#### Release by requesting an interrupt

This method of releasing operation from the HALT mode depends on the interrupt-enabled status being in force. When the interrupt request level set before executing the HALT instruction exceeds the value of the interrupt mask register, the interrupt due to that source is processed after releasing the HALT mode, and then the CPU starts executing the next instruction that follows the HALT instruction. When the interrupt request level set before executing the HALT instruction is less than the value of the interrupt mask register, release of the HALT mode is not executed. (In non-maskable interrupts, interrupt processing is preformed after releasing the HALT mode regardless of the value of the mask register.)

INTO interrupts are a special case in which release of the HALT mode is executed even if the interrupt request level set before executing the HALT instruction is less than the value of the interrupt mask register. In this case interrupt processing is not performed, and the CPU starts executing the next instruction that follows the HALT instruction, but the interrupt request flag is held at 1.

Note: Usually, interrupts can release all halt status. However, the interrupts ( $\overline{\text{NMI}}$ , INT0 to INT4, INTKEY, INTRTC) which can release the HALT mode may not be able to do so if they are input during the period CPU is shifting to the HALT mode (for about 3 clocks of fFPH) with IDLE1 or STOP mode (RUN and IDLE2 are not applicable to this case). In this case, an interrupt request is kept on hold internally.

If another interrupt is generated after it has shifted to HALT mode completely, halt status can be released without difficulty. The priority of this interrupt is compared with that of the interrupt kept on hold internally, and the interrupt with higher priority is handled first followed by the other interrupt.

#### Release by resetting

Resetting releases all halt status settings.

When the STOP mode is released by reset, it is necessary to allow enough

resetting time (3ms or more) for the operation of the oscillator to stabilize.

When the HALT mode is released by resetting, the internal RAM data maintains the state it was in before the HALT instruction was executed.

However the other setting contents are initialized. (Release of the HALT mode due to interrupts maintains all setting contents in their states before the HALT instruction was executed.)

| Interrupt Receiving Status |          |                   | Interrupt Enabled<br>(Interrupt level) ≥ (Interrupt mask) |       |       | Interrupt Disabled<br>(Interrupt level) < (Interrupt mask) |     |       |       |      |
|----------------------------|----------|-------------------|-----------------------------------------------------------|-------|-------|------------------------------------------------------------|-----|-------|-------|------|
| HALT mode                  |          |                   | RUN                                                       | IDLE2 | IDLE1 | STOP                                                       | RUN | IDLE2 | IDLE1 | STOP |
|                            |          | NMI               | •                                                         | •     | +     | <b>♦</b> *1                                                | _   | -     | _     | -    |
|                            |          | INTWDT            | •                                                         | ×     | ×     | ×                                                          | _   | -     | -     | _    |
|                            |          | INT0 to 4, INTKEY | •                                                         | •     | •     | <b>♦</b> *1                                                | 0   | 0     | 0     | 0*1  |
| a)                         |          | INTRTC            | •                                                         | •     | •     | ×                                                          | 0   | 0     | 0     | ×    |
| sonrce                     | +        | INT7 to B         | •                                                         | •     | ×     | ×                                                          | ×   | ×     | ×     | ×    |
|                            | nterrupt | INTT0 to 3        | •                                                         | •     | ×     | ×                                                          | ×   | ×     | ×     | ×    |
| Halt release               | nter     | INTTR4 to B       | •                                                         | •     | ×     | ×                                                          | ×   | ×     | ×     | ×    |
| rele                       | _        | INTTO4, 6, 8, A   | •                                                         | •     | ×     | ×                                                          | ×   | ×     | ×     | ×    |
| dalt                       |          | INTRX0, TX0       | •                                                         | •     | ×     | ×                                                          | ×   | ×     | ×     | ×    |
| 1 -                        |          | INTRX1, TX1       | •                                                         | •     | ×     | ×                                                          | ×   | ×     | ×     | ×    |
|                            |          | INTS2             | •                                                         | •     | ×     | ×                                                          | ×   | ×     | ×     | ×    |
|                            |          | INTAD             | •                                                         | ×     | ×     | ×                                                          | ×   | ×     | ×     | ×    |
|                            |          | RESET             | •                                                         | •     | +     | •                                                          | +   | •     | +     | +    |

Table 3.3.6 Halt Release Sources and Halt Release Operations

- ♦: After release of the HALT mode, the CPU starts interrupt processing. (RESET initializes LSI.)
- After release of the HALT mode, the CPU starts executing the next instruction that follows the HALT instruction.
- x: Cannot be used to release the HALT mode.
- -: This combination type does not exist because the priority level (Interrupt request level) of non-maskable interrupts is fixed to the highest priority level 7.
- \*1: Release the HALT mode is executed after the warm-up cycle is completed.

Note: When release of the HALT mode is executed by an INT0 interrupt of the level mode in the interrupt enabled status, maintain level "H" until the start of interrupt processing. If level "L" is set before the start of interrupt processing, interrupt processing is correctly started.

Example of releasing the RUN mode:

An INTO interrupt releases the halt state when the RUN mode is on.



#### (3) Operation

#### 1. RUN mode

In the RUN mode, the system clock in the MCU continues to operate even after a HALT instruction is executed. Only the CPU stops executing further instructions.

In the halt state, an interrupt request is accepted on the falling edge of the CLK signal.

Release of the RUN mode is executed by the external or internal interrupts. (See Table 3.3.6 "Halt Release Sources and Halt Release Operations".)

Figure 3.3.6 shows the timing for releasing the halt state by interrupts in the RUN or IDLE2 modes.



Figure 3.3.6 Timing Chart for Releasing the Halt State by Interrupt in RUN/IDLE2 Modes

## 2. IDLE2 mode

In the IDLE2 mode, the system clock signal is supplied only to specific internal I/O devices, and the CPU stops executing the current instruction. In the IDLE2 mode, the halt state is released by an interrupt with the same timing as in the RUN mode. The IDLE2 mode is released by external or internal interrupts, except for INTWDT and INTAD interrupts. (See Table 3.3.6 "Halt Release Sources and Halt Release Operations".)

In the IDLE2 mode, the watchdog timer should be disabled before entering the halt status, to prevent the watchdog timer interrupt from occurring just after release of the HALT mode.

# 3. IDLE1 mode

In the IDLE1 mode, the internal oscillator and the timer for realtime clock operates. The system clock in the MCU stops, and the CLK pin is fixed at the level "H" in the output enabled state. (CKOCR<CLKEN>=1)

In the halt state, an interrupt request is sampled unsyncronously with the system clock, however the halt release (Restart of operation) is performed synchronously with it.

IDLE1 mode is released by external interrupts (NMI, INT0 to INT4, INTKEY) and internal interrupts (INTRTC). (See Table 3.3.6 "Halt Release Sources and Halt Release Operations".)

When the IDLE mode is used, set (TRUN<PRRUN> to 0) to stop the 9-bit prescaler before a HALT instruction is executed, to reduce the power consumption.

Figure 3.3.7 illustrates the timing for releasing the halt state by interrupts in the IDLE1 mode.



Figure 3.3.7 Timing Chart of Halt State Release by Interrupts in IDLE1 Mode

#### 4. STOP mode

The STOP mode is selected to stop all internal circuits including the internal oscillator.

The pin status in the STOP mode depends on the setting of a bit in the watchdog timer mode register WDMOD<DRVE>. (See Figure 3.3.5 for setting of WDMOD<DRVE>.) Table 3.3.8 summarizes the state of these pins in the STOP mode.

The STOP mode is released by external interrupts (NMI, INT0 to INT4). When the STOP mode is released, the system clock output starts after the warm-up time required to attain stable oscillation.

The warm-up time can be set using WDMOD<WARM>. See the example of warm-up time setting (Table 3.3.7).

In a system which supplies a stable clock signal generated by an external oscillator, the warm-up time can be reduced by using the setting of T16CR<QCU>.

Figure 3.3.8 illustrates the timing for releasing the halt state by interrupts during the STOP mode.



Figure 3.3.8 Timing Chart of Halt State Release by Interrupts in STOP mode

Table 3.3.7 Example of Warm-up Time after Releasing the STOP Mode

| Clock Operation Frequency       | Warm-up Time [ms]       |                         | Clock           |  |
|---------------------------------|-------------------------|-------------------------|-----------------|--|
| after the STOP Mode is Released | WDMOD <warm> = 0</warm> | WDMOD <warm> = 1</warm> | Frequency       |  |
| fc                              | 0.8192                  | 3.2768                  |                 |  |
| fc/2                            | 1.6384                  | 6.5536                  |                 |  |
| fc/4                            | 3.2768                  | 13.1072                 | fc = 20 MHz     |  |
| fc/8                            | 6.5536                  | 26.2144                 |                 |  |
| fc/16                           | 13.1072                 | 52.4288                 |                 |  |
| fs                              | 500                     | 2000                    | fs = 32.768 kHz |  |

How to calculate the warm-up time

WDMOD<WARM> = 0: Clock operation frequency after the  $2^{14}$ /STOP mode.

WDMOD<WARM> = 1: Clock operation frequency after the  $2^{16}$ /STOP mode.

The selection of normal versus SLOW modes is possible after the STOP mode is released.

This selection is mode according to the contents of the SYSCR0<RSYSCK> register. Therefore, setting <RSYSCK>, <RXEN>, and <RXTEN> is necessary before the HALT instruction is executed.

## Setting example:

In this illustrative case, the STOP mode is entered while the clock is operating at low frequency (fs). After the Stop mode is released by a NMI interrupt, the clock resumes operation at high frequency.



Note: When different operation modes are used before and after the STOP mode, and halt release interrupt request is accepted during execution of the HALT instruction (8 states), it is possible to release the HALT mode without changing the operation mode. In a system which accepts interrupts during execution of the HALT instruction, set the same operation mode before and after the STOP mode.

Table 3.3.8 Pin States in STOP Mode

| Pin Name           | I/O                              | <drve> = 0</drve> | <drve> = 1</drve> |
|--------------------|----------------------------------|-------------------|-------------------|
| P00 to P07         | Input/Output mode                | <b>A</b>          | <b>A</b>          |
|                    | Output mode                      | High-Z            | Output            |
|                    | AD8 to AD15                      | High-Z            | High-Z            |
| P10 to P17         | Input/Output mode                | <b>A</b>          | <b>A</b>          |
|                    | Output mode                      | High-Z            | Output            |
|                    | AD0 to AD7                       | High-Z            | High-Z            |
| P20 to P27         | Input mode                       | <b>A</b>          | <b>A</b>          |
|                    | Output mode, A0 to A7/A16 to A23 | <b>A</b>          | Output            |
| P30 (RD), P31 (WR) | Output                           | High-Z            | Output            |
| P32                | Input mode                       | PU*               | Input             |
|                    | Output mode                      | PU*               | Output            |
| P33                | Input mode                       | PU                | Input             |
|                    | Output mode                      | PU                | Output            |
|                    | Input mode (INT0)                | Input             | Input             |
| P34 to P37         | Input mode                       | PU*               | Input             |
|                    | Output mode                      | PU*               | Output            |
| P4                 | Input mode                       | PU                | Input             |
|                    | Output mode                      | PU                | Output            |
|                    | Input mode (KEY0 to KEY7)        | Input             | Input             |
| P5                 | Input mode                       | <b>A</b>          | <b>A</b>          |
| P6                 | Input mode                       | Invalid           | Input             |
|                    | Output mode                      | High-Z            | Output            |
| P70 to P72         | Input mode                       | PU*               | Input             |
|                    | Output mode                      | PU*               | Output            |
| P73                | Input mode                       | PU*               | Input             |
|                    | Output mode/SCOUT                | PU*               | Output            |
| P74 to P76         | Input mode                       | PU*               | Input             |
|                    | Output mode                      | PU*               | Output            |
| P77                | Input mode                       | PU                | Input             |
|                    | Output mode                      | PU                | Output            |
|                    | NMI                              | Input             | Input             |
| P80 to P85         | Input mode                       | Invalid           | Input             |
|                    | Output mode                      | High-Z            | Output            |
| P86                | Input mode                       | Invalid           | Input             |
|                    | Output mode                      | High-Z            | Output*           |
|                    | XT1                              | Invalid           | Invalid           |
| P87                | Input mode                       | Invalid           | Input             |
|                    | Output mode                      | High-Z            | Output*           |
|                    | XT2                              | Invalid           | Invalid           |
| P9                 | Output mode                      | High-Z            | Output            |
|                    | SEG24 to SEG31                   | "L"               | "L"               |
| PA                 | Output mode                      | High-Z            | Output            |
|                    | SEG32 to SEG39                   | "L"               | "L"               |
| ALE                | Output ( <aleen> = 1)</aleen>    |                   | "L"               |
| CLK                | Output ( <clken> = 1)</clken>    | High-Z            | "H"               |
| RESET              | Input                            | Input             | Input             |
| EA EA              | Input                            | Input             | Input             |
| X1                 | Input                            | Invalid           | Invalid           |
| X2                 | Output                           | "H"               | "H"               |
| <u> </u>           | Julput                           | - 11              | 11                |

(Align)

Input: Input gate in operation. Fix input voltage to low or high so that the input state pin stays constant.

Output: Output state

Output\*: Open-drain output state. Input gate in operation. Set output to low or attach pull up on pin that the input gate stays constant.

Invalid: Input gate in operation.

High-Z: Output is at high impedance.

PU: Programmable pull-up pin. When a pull-up resistor is not set, fix the pin to avoid through current because the input gate always operates.

PU\*: Programmable pull-up pin in input gate disable state. No through current flows even if the pin is set to high impedance.

▲: When a HALT instruction is executed and CPU stops at the address of the port register, an input gate operates. Fix the pin to avoid through current, and change the program. In all other cases, input is not accepted.

Note: Port registers are used for controlling programmable pull up/pull down. If a pin can be used for an output function (e.g., TO3) and the output function is specified, whether pull up or pull down is selected depends on the output function data. If a pin can be used for an input function, whether pull up is selected depends on the port register setting value only.

# 3.4 Interrupts

Interrupts are controlled by the CPU interrupt mask register SR<IFF2:0> and the built-in interrupt controller.

Altogether the TMP93CS20 has the following 45 interrupt sources:

- Interrupts from the CPU, 9 sources
   (Software interrupts, and illegal (Undefined) instruction execution)
- Interrupts from external pins ( $\overline{\text{NMI}}$ , INT0 to INT4, INT7 to INTB, and key-on wakeup), 12 sources
- Interrupts from built-in I/Os, 24 sources

A fixed individual interrupt vector number is assigned to each interrupt source; any one of 6 levels of priority can also be assigned to each maskable interrupt. Non-maskable interrupts have a fixed priority of 7.

When an interrupt is generated, the interrupt controller sends the value of the priority of the interrupt source to the CPU. When more than one interrupt is generated simultaneously, the interrupt controller sends the value of the highest priority (7 for non-maskable interrupts is the highest) to the CPU.

The CPU compares the value of the priority sent, with the value in the CPU interrupt mask register (IFF2 to IFF0). If the value sent is greater than in that the CPU interrupt mask register, the interrupt is accepted. However, software interrupts and illegal instruction execution interrupts are not compared with the <IFF2:0> register. They are given top priority. The value in the CPU interrupt mask register (IFF2 to IFF0) can be changed using the EI instruction. Executing EI n changes the contents of <IFF2:0> to n. For example, programming EI 3 enables acceptance of maskable interrupts with a priority of 3 or greater, and non-maskable interrupts which are set in the interrupt controller. When EI or EI 0 is programmed, maskable interrupts with a priority of 1 or greater, and non-maskable interrupts are enabled in the interrupt instructions. (In the same way as the EI 1)

The DI instruction operates in the same way as the EI 7 instruction, setting <IFF2:0> = 7. Since the priority values for maskable interrupts are 0 to 6, the DI instruction is used to disable acceptance of maskable interrupts. The EI instruction becomes effective immediately after execution. (with the TLCS-90, the EI instruction becomes effective after execution of the next following instruction.)

In addition to the general-purpose interrupt processing mode described above, there is also a micro DMA processing mode. Micro DMA is a mode used by the CPU to automatically transfer byte or word data. It enables the CPU to process interrupts such as data saves to built-in I/Os at high speed.

Figure 3.4.1 is a flowchart showing overall interrupt processing.



Figure 3.4.1 Interrupt Processing Flowchart

## 3.4.1 General-purpose Interrupt Processing

When accepting an interrupt, the CPU operates as follows. In the cases of software interrupts or interrupts generated by the CPU because of attempts to execute illegal instructions, the following steps (1) and (3) are not executed.

- (1) The CPU reads the interrupt vector from the interrupt controller. When more than one interrupt with the same priority level is generated simultaneously, the interrupt controller generates interrupt vectors in accordance with the default priority, then clears the interrupt request. The default priority is fixed as follows: the smaller the vector value, the higher the priority.
- (2) The CPU pushes the program counter and the status register to the system stack area (Area indicated by the system mode stack pointer (XSP)).
- (3) The CPU sets a value in the CPU interrupt mask register <IFF2:0> that is higher by 1 than the priority level value of the accepted interrupt. However, if the accepted interrupt's priority value is 7, 7 is set without an increment.
- (4) The CPU increments the interrupt nesting counter (INTNEST).
- (5) The CPU jumps to an address stored in the FFFF00H + interrupt vector, then starts the interrupt processing routine.

The following table shows the number of processing states corresponding to steps 1 to 5 above.

| Bus Width of<br>Stack Area | Bus Width of Interrupt<br>Vector Area | Number of Interrupt<br>Processing States |
|----------------------------|---------------------------------------|------------------------------------------|
| 8 bits                     | 8 bits                                | 35                                       |
| o bits                     | 16 bits                               | 31                                       |
| 16 bits                    | 8 bits                                | 29                                       |
|                            | 16 bits                               | 25                                       |

The RETI instruction is usually used to complete the interrupt processing. Executing this instruction restores the contents of the program counter and the status registers, and decrements the interrupt nesting counter (INTNEST).

Though acceptance of non-maskable interrupts cannot be disabled by programming, acceptance of maskable interrupts can. A priority can be set for each source of maskable interrupts. The CPU accepts any interrupt request with a priority higher than the current value in the CPU mask register <IFF2:0>. The CPU mask register <IFF2:0> is then set to a value higher by 1 than the priority of the accepted interrupt. Thus, if another interrupt is generated with a priority level higher than the interrupt currently being processed, the CPU accepts the interrupt with the higher level, causing interrupt processing to nest.

If an interrupt request with a priority higher than the currently-processed interrupt is generated during the time that CPU is processing the above steps (1) to (5), and is accepted before the first instruction in the interrupt processing routine is executed, this will cause interrupt processing to nest. (The nesting process is the same as in the case of overlapping each non-maskable interrupt (Level 7).) The CPU does not accept an interrupt request of the same priority level as that of the interrupt currently being processed.

Resetting initializes the CPU mask registers <IFF2:0> to the value 7, therefore, acceptance of all maskable interrupts is disabled.

The following (1) to (5) show a flowchart of interrupt processing.

#### (1) Maskable interrupt



During execution of the main program, the CPU accepts an interrupt request. The CPU then increments IFF so that no new interrupts of priority level 1 will be accepted during processing of the interrupt routine.

#### (3) Interrupt nesting



During processing an interrupt of priority level 3, the IFF is set to 4. When an interrupt with a level higher than 4 is generated, the CPU accepts the interrupt with the higher priority level, causing interrupt processing to nest.

## (5) Timing of interrupt acceptance



If an interrupt with a priority level higher than the interrupt currently being processed is generated, the CPU accepts the interrupt with the higher level. The program counter which returns at [5] is the state address of the INTTO interrupt routine.

#### (2) Non-maskable interrupt



The DI instruction is executed in the main program, so that only interrupts of priority level 7 are accepted. In this state the CPU does not increment the IFF even if the CPU accepts an interrupt request of level 7.

#### (4) Software interrupt



The CPU accepts a software interrupt request during DI status (IFF = 7) because the request has a priority of level 7. The IFF is not changed by the software interrupt.

Note: \_\_\_ (underline): Instruction [1], [2],....: Execution flow

The addresses FFFF00H to FFFFFFH (256 bytes) of the TMP93CS20 are assigned as interrupt vector areas.

Table 3.4.1 TMP93CS20 Interrupt Table

| Reset, or SWI0 instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Default<br>Priority | Туре     | Interrupt Source                      | Vector Value "V" | Address<br>Referring to<br>Vector | Micro DMA<br>Start Vector |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------|---------------------------------------|------------------|-----------------------------------|---------------------------|
| SW 3 instruction, or SW12   SW13 instruction   SW13 instruction   O00CH   FFFF0CH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                   |          | Reset, or SWI0 instruction            | 0000H            | FFFF00H                           | _                         |
| SWI 3 instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2                   |          | SWI 1 instruction                     | 0004H            | FFFF04H                           | _                         |
| 5         Non-maskable         SWI 4 instruction         0010H         FFFF10H         —           7         SWI 6 instruction         0018H         FFFF18H         —           8         SWI 7 instruction         0010H         FFFF10H         —           9         NMI: NMI pin input         0020H         FFFF20H         —           10         INTD: Watchdog timer         0024H         FFFF20H         09H           11         INTD: INTO pin input         0024H         FFFF20H         0AH           12         INTI: INT1 pin input         0020CH         FFFF20H         0AH           13         INT2: INT2 pin input         0030H         FFFF30H         0CH           14         INT3: INT3 pin input         0034H         FFFF34H         0DH           15         INT4: INT4 pin input         0032H         FFFF30H         0DH           16         INT7: INT7 pin input         0040H         FFFF30H         0DH           17         INT8: INT8 pin input         0040H         FFFF40H         10H           18         INT9: INTA pin input         0044H         FFFF44H         11H           20         INT8: INT8 pin input         0042H         FFFF54H         12H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3                   |          | Illegal instruction, or SWI2          | 0008H            | FFFF08H                           | _                         |
| 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4                   |          | SWI 3 instruction                     | 000CH            | FFFF0CH                           | _                         |
| SWI 6 instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 5                   | Non-     | SWI 4 instruction                     | 0010H            | FFFF10H                           | _                         |
| SWI 6 instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 6                   | maskable | SWI 5 instruction                     | 0014H            | FFFF14H                           | _                         |
| 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                     |          | SWI 6 instruction                     | 0018H            | FFFF18H                           | _                         |
| 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8                   |          | SWI 7 instruction                     | 001CH            | FFFF1CH                           | _                         |
| 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 9                   |          | NMI: NMI pin input                    | 0020H            | FFFF20H                           | 08H                       |
| 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 10                  |          | • •                                   | 0024H            | FFFF24H                           | 09H                       |
| 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     |          |                                       |                  |                                   |                           |
| 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     |          | ·                                     |                  |                                   |                           |
| 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     |          |                                       |                  |                                   |                           |
| 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     |          |                                       |                  |                                   |                           |
| INT7: INT7 pin input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                     |          |                                       |                  |                                   |                           |
| 177                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                     |          | ·                                     |                  |                                   |                           |
| 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     |          | ·                                     |                  |                                   |                           |
| 19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     |          |                                       |                  |                                   |                           |
| INTB: INTB pin input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                     |          |                                       |                  |                                   |                           |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                     |          | · · ·                                 |                  |                                   |                           |
| 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     |          |                                       |                  |                                   |                           |
| INTT1: 8-bit timer 1 (TREG1)   0058H   FFFF58H   16H   1NTT2: 8-bit timer 2 (TREG2)   005CH   FFFF5CH   17H   17H   25   1NTT3: 8-bit timer 3 (TREG3)   0060H   FFF60H   18H   18H |                     |          |                                       |                  |                                   |                           |
| 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     |          | ,                                     |                  |                                   |                           |
| INTT3: 8-bit timer 3 (TREG3)   0060H   FFFF60H   18H   18H   26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                     |          | ` ,                                   |                  |                                   |                           |
| INTTR4: 16-bit timer 4 (TREG4)   0064H   FFFF64H   19H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                     |          | ` ,                                   |                  |                                   |                           |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                     |          |                                       |                  |                                   |                           |
| Note                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                     |          | ·                                     |                  |                                   |                           |
| Maskable   INTTR7: 16-bit timer 6 (TREG7)   0070H   FFFF70H   1CH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                     |          | • • •                                 |                  |                                   |                           |
| INTTR8: 16-bit timer 8 (TREG8)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                     | Mackable | ` ,                                   |                  |                                   |                           |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                     | Maskable | , ,                                   |                  |                                   |                           |
| 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     |          | , ,                                   |                  |                                   |                           |
| 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     |          | ` ,                                   |                  |                                   |                           |
| 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     |          | , , ,                                 |                  |                                   |                           |
| 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     |          | ` '                                   |                  |                                   |                           |
| 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     |          | ` ,                                   |                  |                                   |                           |
| 10   10   10   10   10   10   10   10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                     |          | · · ·                                 |                  |                                   |                           |
| 38         INTRX0: Serial receive (channel 0)         0094H         FFFF94H         25H           39         INTTX0: Serial send (channel 0)         0098H         FFFF98H         26H           40         INTRX1: Serial receive (channel 1)         009CH         FFFF9CH         27H           41         INTTX1: Serial send (channel 1)         00A0H         FFFFA0H         28H           42         INTS2: Serial send/receive/send and receive, I²C bus         00A4H         FFFFA4H         29H           43         INTAD: AD conversion completion         00A8H         FFFFA8H         2AH           44         INTRTC: Timer for realtime clock         00ACH         FFFFACH         2BH           -         (Reserved)         00B0H         FFFFB0H         -           to         to         to         to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                     |          | ,                                     |                  |                                   |                           |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                     |          | ·                                     |                  |                                   |                           |
| 40         INTRX1: Serial receive (channel 1)         009CH         FFFF9CH         27H           41         INTTX1: Serial send (channel 1)         00A0H         FFFFA0H         28H           42         INTS2: Serial send/receive/send and receive, I²C bus         00A4H         FFFFA4H         29H           43         INTAD: AD conversion completion         00A8H         FFFFA8H         2AH           44         INTRTC: Timer for realtime clock         00ACH         FFFFACH         2BH           -         (Reserved)         00B0H         FFFFB0H         -           to         to         to         to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                     |          | ` ,                                   |                  |                                   |                           |
| 41         INTTX1: Serial send (channel 1)         00A0H         FFFFA0H         28H           42         INTS2: Serial send/receive/send and receive, I²C bus         00A4H         FFFFA4H         29H           43         INTAD: AD conversion completion         00A8H         FFFFA8H         2AH           44         INTRTC: Timer for realtime clock         00ACH         FFFFACH         2BH           -         (Reserved)         00B0H         FFFFBOH         -           to         to         to         to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                     |          | · · · · · · · · · · · · · · · · · · · |                  |                                   |                           |
| 42 INTS2: Serial send/receive/send and receive, I <sup>2</sup> C bus 00A4H FFFFA4H 29H 43 INTAD: AD conversion completion 00A8H FFFFA8H 2AH 44 INTRTC: Timer for realtime clock 00ACH FFFFACH 2BH  - (Reserved) 00B0H FFFFB0H - to to to to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                     |          | , ,                                   |                  |                                   |                           |
| 43         INTAD: AD conversion completion         00A8H         FFFFA8H         2AH           44         INTRTC: Timer for realtime clock         00ACH         FFFFACH         2BH           -         (Reserved)         00B0H         FFFFB0H         -           to         to         to         to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                     |          | ` ,                                   |                  |                                   |                           |
| 44         INTRTC: Timer for realtime clock         00ACH         FFFFACH         2BH           -         (Reserved)         00B0H         FFFFB0H         -           to         to         to         to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                     |          |                                       |                  |                                   |                           |
| -         (Reserved)         00B0H         FFFFB0H         -           to         to         to         to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                     |          | ·                                     |                  |                                   |                           |
| to to to to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                     |          |                                       |                  |                                   | 2DN<br>-                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                     |          |                                       |                  |                                   | to                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | - IO                |          | (Reserved)                            | 00FCH            | FFFFCH                            | -<br>-                    |

Setting to reset and interrupt vectors

#### 1. Reset vector

| FFFF00H | PC<7:0>   |  |  |  |  |
|---------|-----------|--|--|--|--|
| FFFF01H | PC<15:8>  |  |  |  |  |
| FFFF02H | PC<23:16> |  |  |  |  |
| FFFF03H | XX        |  |  |  |  |
|         |           |  |  |  |  |

The vector base addresses are dependent on the products.

| Type No.                                                                                 | Vector Base<br>Address | PC Setting Sequence after Reset                                                                             | Notes                                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TMP93CS44<br>TMP93CS45<br>TMP93PS44<br>TMP93CS32<br>TMP93PW32<br>TMP93CS20<br>TMP93PW20A | FFFF00H                | PC<7:0> ← Data in location FFFF00H PC<15:8> ← Data in location FFFF01H PC<23:16> ← Data in location FFFF02H | P27 to P20 and A23 to A16 pins are defined as input ports and are pulled down in resetting. The logic data item is FFH. When Port 2 is used for the A23 to A16 output to access the program ROM, set PC<23:16> to FFH and set the reset vector to lie within the area FF0000H to FFFFFFH. (This is applicable mainly to products without ROM.) |

# 2. Interrupt vector (except reset vector)



# Setting example:

Set the reset vector to FF0000H,  $\overline{\rm NMI}$  vector to FF9ABCH and INTAD vector to 123456H.

| ORG<br>DL | FFF00H<br><u>FF0000</u> H  | ; | Reset = FF0000H                                                                                                    |
|-----------|----------------------------|---|--------------------------------------------------------------------------------------------------------------------|
| ORG<br>DL | FFFF20H<br><u>FF9ABC</u> H | ; | NMI = FF9ABCH                                                                                                      |
| ORG<br>DL | FFFFA8H<br><u>123456</u> H | ; | INTAD = 123456H                                                                                                    |
| ORG<br>LD | FF0000H<br>A, B            |   | Notes                                                                                                              |
| ORG<br>LD | FF9ABCH<br>B, C            |   | Note:  ORG and DL are assembler directives.  ORG: Control location counter.  DL: Defines long word (32 bits) data. |
| ORG<br>LD | 123456H<br>C, A            |   |                                                                                                                    |

#### 3.4.2 Micro DMA

In addition to the conventional interrupt processing, the TMP93CS20 also has a micro DMA function. When an interrupt is accepted, in addition to an interrupt vector, the CPU receives data indicating whether it is to be processed in micro DMA mode or in general-purpose interrupt mode. The CPU performs micro DMA processing only if that mode is requested.

The micro DMA of the TMP93CS20 can process at very high speed compared with the TLCS-90 micro DMA because it has transfer parameters in dedicated registers in the CPU. Since those dedicated registers are assigned as CPU control registers, they can only be accessed by the LDC instruction.

#### (1) Micro DMA operation

Micro DMA operation starts when the accepted interrupt vector value matches the micro DMA start vector value set in the interrupt controller. The micro DMA has four channels, so that it can be set for up to four types of interrupt sources at the same time.

When a micro DMA interrupt is accepted, data are automatically transferred from the transfer source address to the transfer destination address set in the control register, and the transfer counter is decremented. If the value in the counter after decrementing is other than 0, micro DMA processing is completed; if the value in the counter after decrementing is 0, general-purpose interrupt processing is performed.

32-bit control registers are used for setting transfer source and destination addresses. However, the TMP93CS20 has only 24 address pins for output. A 16-Mbyte space is available for the micro DMA.

There are two data transfer modes: 1-byte mode and 1-word mode. Incrementing, decrementing, and fixing the transfer source and destination addresses after transfer can be done in both modes. Therefore data can easily be transferred between I/O and memory and between different I/Os. For details of transfer modes, see the description of transfer mode registers.

The transfer counter has 16 bits, so up to 65536 transfers (the maximum when the initial value of the transfer counter is 0000H) can be performed for one interrupt source by micro DMA processing.

When the transfer counter is decremented to 0 after data are transferred by the micro DMA, general-purpose interrupt processing is performed. After processing the general-purpose interrupt, restarting the interrupts of the same channel restarts the transfer counter from 65536. It is necessary to reset the transfer counter in the general-purpose interrupt processing routine.

Interrupt sources handled by micro DMA processing are 36 in total, and the micro DMA start vectors are listed in Table 3.4.1.

The following timing chart is a micro DMA cycle of the transfer address increment (INC) mode.

(Conditions: 16-bit bus width for 16 Mbytes, 0 waits.)



These 2 states are added in the case that the bus width of the destination address area is 8 bits or the address starts from an odd number. Note 2:

This may be a dummy cycle with an instruction queue buffer.

Note 3:

Figure 3.4.2 Micro DMA Cycle (COUNT  $\neq$  0)



Figure 3.4.3 Micro DMA Cycle (COUNT = 0)

# (2) Register configuration (CPU control registers)



These control registers can only be set with the "LDC cr, r" instruction.

Example:

LD XWA, 100H
LDC DMASO, XWA
LD XWA, 50H
LDC DMADO, XWA
LD WA, 40H
LDC DMACO, WA
LD A, 05H
LDC DMAMO, A

# (3) Transfer mode register details

|   | 0 | 0 0 0 Mode Note: When setting values for this register, set the upper 4 bits to 0. |   |                                                                                                                                   |                |  |  |  |  |  |  |  |  |  |
|---|---|------------------------------------------------------------------------------------|---|-----------------------------------------------------------------------------------------------------------------------------------|----------------|--|--|--|--|--|--|--|--|--|
|   | 1 | ,                                                                                  | √ | Z: 0 = Byte transfer, 1 = Word transfer                                                                                           | Execution time |  |  |  |  |  |  |  |  |  |
| 0 | 0 | 0                                                                                  | Z | Transfer destination address INC mode for I/O to memory                                                                           | 16 states      |  |  |  |  |  |  |  |  |  |
|   |   |                                                                                    |   | $(DMADn+) \leftarrow (DMASn)$ $DMACn \leftarrow DMACn - 1$ $(1.6 \ \mu s)$ $DMACn = 0 \ then \ INT.$                              |                |  |  |  |  |  |  |  |  |  |
| 0 | 0 | 1                                                                                  | Z | Transfer destination address DEC mode for I/O to memory                                                                           | 16 states      |  |  |  |  |  |  |  |  |  |
|   |   |                                                                                    |   | DMADn-) $\leftarrow$ (DMASn)  DMACn $\leftarrow$ DMACn - 1  f DMACn = 0 then INT.  (1.6 μs)                                       |                |  |  |  |  |  |  |  |  |  |
| 0 | 1 | 0                                                                                  | Z | Transfer source address INC mode for memory to I/O                                                                                | 16 states      |  |  |  |  |  |  |  |  |  |
|   |   |                                                                                    |   | (DMADn) ← (DMASn+)  DMACn ← DMACn − 1  if DMACn = 0 then INT.                                                                     | (1.6 μs)       |  |  |  |  |  |  |  |  |  |
| 0 | 1 | 1                                                                                  | Z | Transfer source address DEC mode for memory to I/O                                                                                | 16 states      |  |  |  |  |  |  |  |  |  |
|   |   |                                                                                    |   | $(DMADn) \leftarrow (DMASn-)$ $DMACn \leftarrow DMACn - 1$ if $DMACn = 0$ then INT.                                               | (1.6 μs)       |  |  |  |  |  |  |  |  |  |
| 1 | 0 | 0                                                                                  | Z | Fixed address mode                                                                                                                | 16 states      |  |  |  |  |  |  |  |  |  |
|   |   |                                                                                    |   | $(DMADn) \leftarrow (DMASn)$ $DMACn \leftarrow DMACn - 1$ if $DMACn = 0$ then INT.                                                | (1.6 μs)       |  |  |  |  |  |  |  |  |  |
| 1 | 0 | 1                                                                                  | 1 | Counter mode                                                                                                                      | 11 states      |  |  |  |  |  |  |  |  |  |
|   |   |                                                                                    |   | $\begin{aligned} & DMASn \leftarrow DMASn + 1 \\ & DMACn \leftarrow DMACn - 1 \\ & if \; DMACn = 0 \; then \; INT. \end{aligned}$ | (1.1 μs)       |  |  |  |  |  |  |  |  |  |

Note 1: n: Corresponds to micro DMA channels 0 to 3.

DMADn+/DMASn+: Post-increment (Increments register value after transfer).

DMADn-/DMASn-: Post-decrement (Decrements register value after transfer).

Note 2: Execution time: When setting source address/destination address area to 16-bit bus, 0 waits.

Note 3: Do not use any codes for transfer mode registers other than those indicated above.

#### 3.4.3 Interrupt Controller

Figure 3.4.4 is a block diagram of the interrupt circuits. The left half of the diagram shows the interrupt controller; the right half includes the CPU interrupt request signal circuit and the halt release signal circuit.

Each interrupt channel (Total of 36 channels) in the interrupt controller has an interrupt request flag, interrupt priority setting register, and a register for storing the micro DMA start vector.

The flag is cleared to 0 when any of the following conditions are met.

- upon resetting
- when the CPU reads the interrupt vector after acceptance of an interrupt
- when the CPU executes an instruction that clears the interrupt from that channel (Writes 0 in <IxxC> of the interrupt priority setting register)

For example, to clear the INT0 interrupt request, after the DI instruction set the register INTE0AD as follows.

The status of the interrupt request flag is detected by reading the corresponding clear bit. This also allows the interrupt to be identified by the software.

The interrupt priority can be set by writing the priority in the interrupt priority setting register (e.g., INTE0AD or INTE43) provided for each interrupt source. Interrupt priority levels to be set range from or 1 to 6. Except for NMIs (Non-maskable interrupts), writing 0 or 7 as the interrupt priority disables the corresponding interrupt request. The priority of non-maskable interrupt sources ( $\overline{\text{NMI}}$  pin, watchdog timer, etc.) is fixed to 7. If interrupt requests with the same interrupt level are generated simultaneously, interrupts are accepted in accordance with the default ranking of priorities.

The interrupt controller selects the interrupt request with the highest priority among the simultaneous interrupts, and sends it and its vector address to the CPU. The CPU compares the priority value <IFF2:0> set in the status register, with the priority value sent by the interrupt request signal; if the latter is higher, the interrupt is accepted. Then the CPU sets in CPU SR<IFF2:0> a value equal to one plus the priority value of the interrupt request just received. Interrupt requests whose priority values equal or are higher than the value set in the register are accepted concurrently with execution of the previous interrupt routine. When interrupt processing is completed (after execution of the RETI instruction), the CPU restores to CPU SR<IFF2:0> the priority value saved in the stack before the interrupt was generated.

The interrupt controller also has four registers used to store the micro DMA start vector. Unlike other micro DMA registers (DMAS, DMAD, DMAM, and DMAC), these are I/O registers. Writing the start vector of the interrupt source for micro DMA processing (See Table 3.4.1), enables the corresponding interrupt to be processed by micro DMA. Please note that appropriate values must be set in the micro DMA parameter registers (e.g., DMAS and DMAD) prior to the beginning of micro DMA processing.



Figure 3.4.4 Block Diagram of Interrupt Controller

# (1) Interrupt priority setting register

| NTEOAD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Symbol                  | Address | 7            | 6             | 5             | 4              | 3          | 2       | 1      | 0       | 1                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------|--------------|---------------|---------------|----------------|------------|---------|--------|---------|-------------------|
| NTE21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                         |         |              | IN            | ITAD          | · ·            |            | IN      | IT0    |         | ←Interrupt source |
| RW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | INITEOAD                | 0070    | IADC         | IADM2         | IADM1         | IADM0          | I0C        | I0M2    | I0M1   | I0M0    | ←Bit symbol       |
| INTE21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | INTEUAD                 | 007011  | R/W          |               | W             |                | R/W        |         | W      |         | ←Read/Write       |
| INTE21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                         |         | 0            | 0             | 0             | 0              | 0          | 0       | 0      | 0       | ←After reset      |
| NTE43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                         |         |              | Į!            | NT2           |                |            | IN      | IT1    |         |                   |
| NTE43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | INTF21                  | 0071H   |              | I2M2          |               | I2M0           |            | I1M2    |        | I1M0    |                   |
| INTE43   O072H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                         | 007111  |              |               |               |                |            |         |        |         |                   |
| INTE43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                         |         | 0            |               |               | 0              | 0          | _       |        | 0       |                   |
| NTESS   NOT2H   R/W   W   R/W   R/W   W   R/W   R/W  |                         |         |              |               |               |                |            |         |        |         |                   |
| INTESS   O73H   O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | INTE43                  | 0072H   | 1            | I4M2          |               | I4M0           |            | I3M2    |        | I3M0    |                   |
| INTESE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                         |         |              |               |               |                |            |         |        |         |                   |
| INTE98                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                         |         | 0            |               | _             | 0              | 0          |         | _      | 0       |                   |
| NTESO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                         |         | 100          |               |               | 1 10110        | 100        |         |        | 10110   |                   |
| INTESA   O074H   IBC   IBM2   IBM1   IBM0   IAC   IAM2   IAM1   IAM0   IAM2   IAM1   IAM0   IAM3   IAM4   IAM4   IAM4   IAM4   IAM4   IAM5   | INTE98                  | 0073H   |              | 19M2          |               | 19M0           |            | 18M2    |        | 18M0    |                   |
| INTEST   NOTEST   N |                         |         |              | 0             |               |                |            | 0       |        | 0       |                   |
| INTEBA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                         |         | U            |               |               | U              | U          |         |        | U       |                   |
| INTEST   NOTSH   R/W   W   R/W   R/W   W   R/W   W   R/W   W   R/W   W   R/W   W   R/W   W   R/W   R/W   W   R/W   R/W   W   R/W   W   R/W   W   R/W   W   R/W   W   R/W   W   R/W   R/W   W   R/W   R/W   W   R/W   R/W   W   R/W   W   R/W   W   R/W   W   R/W   R |                         |         | IPC          |               |               | IDMO           | IAC        |         |        | IAMO    | -                 |
| NTES1   O078H   IT1C   IT1M2   IT1M1   IT1M0   IT0C   IT0M2   IT0M1   IT0M0   IT0M1   IT0M1  | INTEBA                  | 0074H   |              | IDIVIZ        |               | IDIVIU         |            | IAIVIZ  |        | IAIVIU  |                   |
| INTET10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                         |         |              | 0             |               | 0              |            | 0       |        | 0       | 1                 |
| INTET10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                         |         | 0            |               |               | Ü              | U          |         |        | U       | 1                 |
| NTET10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                         |         | IT1C         |               |               | IT1M0          | IT0C       |         |        | ITOMO   | -                 |
| INTERSO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | INTET10                 | 0075H   |              | 1111112       |               | 111110         |            | 1101112 | -      | 1101110 | -                 |
| INTE32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                         |         |              | 0             |               | 0              |            | 0       |        | 0       | 1                 |
| NTET32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                         |         |              |               | (TREG3)       |                | _          |         | TREG2) |         | 1                 |
| NTESS   0076H   R/W   W   R/W   W   NTESS   NOTES   NOTES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | INITETOO                | 007011  | IT3C         |               | <u>`</u>      | IT3M0          | IT2C       |         |        | IT2M0   |                   |
| NTESO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | INTET32                 | 0076H   | 1            |               | W             |                | R/W        |         | W      |         |                   |
| INTESO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                         |         | 0            | 0             | 0             | 0              | 0          | 0       | 0      | 0       |                   |
| NTES1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                         |         | INTTX0       |               |               | •              |            | INT     | RX0    |         |                   |
| NTES1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | INTESO                  | 0077H   | ITX0C        | ITX0M2        | ITX0M1        | ITX0M0         | IRX0C      | IRX0M2  | IRX0M1 | IRX0M0  |                   |
| INTES1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | INTLO                   | 007711  |              |               |               |                |            |         |        |         |                   |
| INTES1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                         |         | 0            | 0             | 0             | 0              | 0          | 0       | 0      | 0       |                   |
| NTES1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                         |         |              |               |               |                |            |         |        |         |                   |
| NTE7S2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | INTES1                  | 0078H   |              | ITX1M2        |               | ITX1M0         |            | IRX1M2  |        | IRX1M0  |                   |
| INTETS2    17C   17M2   17M1   17M0   1S2C   1S2M2   1S2M1   1S2M0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                         |         |              |               |               |                |            |         |        |         |                   |
| Interse                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                         |         | 0            | _             |               | 0              | 0          | 1       |        | 0       |                   |
| IxxM2   IxxM1   IxxM0   Function (Write)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |         | 1=0          |               |               | 1 1-110        | 1000       |         |        | 100140  |                   |
| IxxM2   IxxM1   IxxM0   Function (Write)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | INTE7S2                 | 0079H   |              | 17M2          |               | 17100          |            | 1S2M2   |        | 1521/10 |                   |
| IxxM2   IxxM1   IxxM0   Function (Write)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |         |              | 0             |               | 1 0            |            | 0       |        | 0       | -                 |
| 0 0 0 Prohibits interrupt request. 0 0 1 Sets interrupt request level to 1. 0 1 0 Sets interrupt request level to 2. 0 1 1 Sets interrupt request level to 3. 1 0 0 Sets interrupt request level to 4. 1 0 1 Sets interrupt request level to 5. 1 1 0 Sets interrupt request level to 6. 1 1 1 Prohibits interrupt request.    IxxC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                         |         | U            | U             | U             | U              | U          | U       | U      | U       | <b>]</b>          |
| 0 0 0 Prohibits interrupt request. 0 0 1 Sets interrupt request level to 1. 0 1 0 Sets interrupt request level to 2. 0 1 1 Sets interrupt request level to 3. 1 0 0 Sets interrupt request level to 4. 1 0 1 Sets interrupt request level to 5. 1 1 0 Sets interrupt request level to 6. 1 1 1 Prohibits interrupt request.    IxxC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                         |         |              | 1             |               |                |            | 1       |        |         | J                 |
| 0 0 0 Prohibits interrupt request. 0 0 1 Sets interrupt request level to 1. 0 1 0 Sets interrupt request level to 2. 0 1 1 Sets interrupt request level to 3. 1 0 0 Sets interrupt request level to 4. 1 0 1 Sets interrupt request level to 5. 1 1 0 Sets interrupt request level to 6. 1 1 1 Prohibits interrupt request.    IxxC   Function (Read)   Function (Write)   0   Indicates no interrupt request.   Clears interrupt request flag.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                         |         |              |               |               |                |            |         |        |         |                   |
| 0 0 0 Prohibits interrupt request. 0 0 1 Sets interrupt request level to 1. 0 1 0 Sets interrupt request level to 2. 0 1 1 Sets interrupt request level to 3. 1 0 0 Sets interrupt request level to 4. 1 0 1 Sets interrupt request level to 5. 1 1 0 Sets interrupt request level to 6. 1 1 1 Prohibits interrupt request.    IxxC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ,                       |         | 1            |               |               |                |            |         |        |         |                   |
| 0 0 1 Sets interrupt request level to 1. 0 1 0 Sets interrupt request level to 2. 0 1 1 Sets interrupt request level to 3. 1 0 0 Sets interrupt request level to 4. 1 0 1 Sets interrupt request level to 5. 1 1 1 0 Sets interrupt request level to 6. 1 Prohibits interrupt request.    IxxC   Function (Read)   Function (Write)   0   Indicates no interrupt request.   Clears interrupt request flag.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                       | lxxM2   | lxxM1        | lxxM0         |               |                |            |         |        |         |                   |
| 0 1 0 Sets interrupt request level to 2. 0 1 1 Sets interrupt request level to 3. 1 0 0 Sets interrupt request level to 4. 1 0 1 Sets interrupt request level to 5. 1 1 0 Sets interrupt request level to 6. 1 1 1 Prohibits interrupt request.    IxxC   Function (Read)   Function (Write)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                         |         |              |               |               |                |            |         |        |         |                   |
| 0 1 1 Sets interrupt request level to 3. 1 0 0 Sets interrupt request level to 4. 1 0 1 Sets interrupt request level to 5. 1 1 0 Sets interrupt request level to 6. 1 1 1 Prohibits interrupt request.    IxxC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                         |         |              |               | Sets interr   | upt request le | vel to 1.  |         |        |         |                   |
| 1 0 0 Sets interrupt request level to 4. 1 0 1 Sets interrupt request level to 5. 1 1 0 Sets interrupt request level to 6. 1 1 1 Prohibits interrupt request.  IXXC Function (Read) Function (Write) 0 Indicates no interrupt request. Clears interrupt request flag.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                         |         |              |               |               |                |            |         |        |         |                   |
| 1 1 0 Sets interrupt request level to 6. 1 1 1 Prohibits interrupt request.  IXXC Function (Read) Function (Write) 0 Indicates no interrupt request. Clears interrupt request flag.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                         | 1       | 0            | 0             | Sets interr   | upt request le | vel to 4.  |         |        |         |                   |
| 1 1 1 Prohibits interrupt request.  IXXC Function (Read) Function (Write)  0 Indicates no interrupt request. Clears interrupt request flag.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                         |         |              |               |               |                |            |         |        |         |                   |
| IxxC Function (Read) Function (Write)  0 Indicates no interrupt request. Clears interrupt request flag.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                         |         |              |               |               |                |            |         |        |         |                   |
| 0 Indicates no interrupt request. Clears interrupt request flag.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                         | -       | 1            | <u> </u>      | i ioilibita l | nionapi reque  |            |         |        |         |                   |
| 0 Indicates no interrupt request. Clears interrupt request flag.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $\displaystyle igsqcup$ | IxxC    | Fun          | ction (Rea    | ad)           | Funct          | ion (Write | )       |        |         |                   |
| 1 Indicates interrupt request. Don't care                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ļ                       |         |              | •             | equest.       | Clears interru |            |         |        |         |                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                         | 1       | Indicates in | nterrupt requ | uest.         | Don't care     |            |         |        |         |                   |

Note 1: Read-modify-write is prohibited.

Note 2: This note is about clearing interrupt request flags. The interrupt request flags of INTRX0 and INTRX1 are not cleared by writing 0 to IxxC because they are level-sense interrupts.

These interrupt request flags are cleared by clearing, resetting, or reading of the converted result or the receive buffer.

Figure 3.4.5 Interrupt Priority Setting Register (1)



Note: Read-modify-write is prohibited.

Figure 3.4.6 Interrupt Priority Setting Register (2)

#### (2) External interrupt control

#### Interrupt Input Mode Control Register

IIMC (007BH)

Readmodifywrite is prohibited

|             | Interrupt Input Mode Control Register                   |                                                         |                                                         |                                                         |                                          |                                                         |                                                    |                                         |  |  |  |  |
|-------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|------------------------------------------|---------------------------------------------------------|----------------------------------------------------|-----------------------------------------|--|--|--|--|
|             | 7                                                       | 6                                                       | 5                                                       | 4                                                       | 3                                        | 2                                                       | 1                                                  | 0                                       |  |  |  |  |
| Bit symbol  | I7FE                                                    | I4FE                                                    | I3FE                                                    | I2FE                                                    | I1FE                                     | I0FE                                                    | IOLE                                               | NMIREE                                  |  |  |  |  |
| Read/Write  |                                                         | W                                                       |                                                         |                                                         |                                          |                                                         |                                                    |                                         |  |  |  |  |
| After reset | 0                                                       | 0                                                       | 0                                                       | 0                                                       | 0                                        | 0                                                       | 0                                                  | 0                                       |  |  |  |  |
| Function    | 0: INT7<br>rising<br>edge<br>1: INT7<br>falling<br>edge | 0: INT4<br>rising<br>edge<br>1: INT4<br>falling<br>edge | 0: INT3<br>rising<br>edge<br>1: INT3<br>falling<br>edge | 0: INT2<br>rising<br>edge<br>1: INT2<br>falling<br>edge | 0: INT1 rising edge 1: INT1 falling edge | 0: INT0<br>rising<br>edge<br>1: INT0<br>falling<br>edge | 0: INT0 edge- sense mode 1: INT0 level- sense mode | 1: Can be accept ed in NMI rising edge. |  |  |  |  |

NMI rising edge enable

0 Interrupt request generation at falling edge

1 Interrupt request generation at rising and falling edge

INTO level enable (Note 1)

0 Rising edge detect interrupt

1 High level interrupt

Note 1: This is a case of changing from level-sence to edge-sence for INT0 pin mode. (Changing from 1 to 0 for <IOIE>.)

Execution example:

LD (INTE0AD), XXXX0000B ; INT0 disable, clear the request flag.

LD (IIMC), XXXXX10XB ; Change from level to edge.

LD (INTE0AD), XXXX0nnnB ; Set interrupt level "n" for INT0, clear the request flag.

Note 2: See electrical characteristics in section 4 for external interrupt input pulse.

Figure 3.4.7 Interrupt Input Mode Control Register

Table 3.4.2 Setting of External Interrupt Pin Function

| Interrupt | Pin Name |                | Mode                     | Setting Method                                                   |
|-----------|----------|----------------|--------------------------|------------------------------------------------------------------|
| NMI       | P77      | 7              | Falling edge             | IIMC <nmiree> = 0, P7FC<nmic> = 1</nmic></nmiree>                |
|           |          | 7              | Falling and rising edges | IIMC <nmiree> = 1, P7FC<nmic> = 1</nmic></nmiree>                |
| INT0      | P33      | _1             | Rising edge              | IIMC <i0le> = 0, <i0fe> = 0, P3FC<i0ie> = 1</i0ie></i0fe></i0le> |
|           |          | 7              | Falling edge             | IIMC <i0le> = 0, <i0fe> = 1, P3FC<i0ie> = 1</i0ie></i0fe></i0le> |
|           |          | _/*\_          | Level                    | IIMC <i0le> = 1, P3FC<i0ie> = 1</i0ie></i0le>                    |
| INT1      | P34      |                | Rising edge              | IIMC <i1fe> = 0, P3FC<i1ie> = 1</i1ie></i1fe>                    |
|           |          | 7              | Falling edge             | IIMC <i1fe> = 1, P3FC<i1ie> = 1</i1ie></i1fe>                    |
| INT2      | P35      | _1             | Rising edge              | IIMC <i2fe> = 0, P3FC<i2ie> = 1</i2ie></i2fe>                    |
|           |          | 7              | Falling edge             | IIMC <i2fe> = 1, P3FC<i2ie> = 1</i2ie></i2fe>                    |
| INT3      | P36      |                | Rising edge              | IIMC <i3fe> = 0, P3FC<i3ie> = 1</i3ie></i3fe>                    |
|           |          | 7              | Falling edge             | IIMC <i3fe> = 1, P3FC<i3ie> = 1</i3ie></i3fe>                    |
| INT4      | P37      |                | Rising edge              | IIMC <i4fe> = 0, P3FC<i4ie> = 1</i4ie></i4fe>                    |
|           |          | 7              | Falling edge             | IIMC <i4fe> = 1, P3FC<i4ie> = 1</i4ie></i4fe>                    |
| INT7      | P66/TI0  |                | Rising edge              | IIMC <i7fe> = 0, P6FC<i7ie> = 1</i7ie></i7fe>                    |
|           |          | _ <del>_</del> | Falling edge             | IIMC <i7fe> = 1, P6FC<i7ie> = 1</i7ie></i7fe>                    |
| INT8      | P70      |                | Rising edge              | T8MOD <cap89m1:0> = 0, 0 or 0, 1 or 1, 1</cap89m1:0>             |
|           |          | 7              | Falling edge             | T8MOD <cap89m1:0> = 1, 0</cap89m1:0>                             |
| INT9      | P71      |                | Rising edge              | -                                                                |
| INTA      | P74      |                | Rising edge              | TAMOD <capabm1:0> = 0, 0 or 0, 1 or 1, 1</capabm1:0>             |
|           |          | _ <b>-</b>     | Falling edge             | TAMOD <capabm1:0> = 1, 0</capabm1:0>                             |
| INTB      | P75      |                | Rising edge              | _                                                                |

#### (3) Micro DMA start vector

When the CPU reads the interrupt vector after accepting an interrupt, it simultaneously compares the interrupt vector with each channel's micro DMA start vector (Bits 2 to 6 of the interrupt vector). When the two match, the interrupt from the channel whose value matched is processed in micro DMA mode.

If the interrupt vector matches more than one channel, the channel with the lower channel number has a higher priority.

#### Micro DMA 0 State Vector

DMA0V (007CH)

|             | 7                                                                              | 6 | 5      | 4      | 3      | 2      | 1      | 0      |  |  |
|-------------|--------------------------------------------------------------------------------|---|--------|--------|--------|--------|--------|--------|--|--|
| Bit symbol  |                                                                                |   | DMA0V5 | DMA0V4 | DMA0V3 | DMA0V2 | DMA0V1 | DMA0V0 |  |  |
| Read/Write  |                                                                                |   | W      |        |        |        |        |        |  |  |
| After reset |                                                                                |   | 0      | 0      | 0      | 0      | 0      | 0      |  |  |
| Function    | Micro DMA channel 0 processed by matching bits 2 to 6 of the interrupt vector. |   |        |        |        |        |        |        |  |  |

#### Micro DMA 1 State Vector

DMA1V (007DH)

|             | 7                                                                              | 6 | 5      | 4      | 3      | 2      | 1      | 0      |  |  |
|-------------|--------------------------------------------------------------------------------|---|--------|--------|--------|--------|--------|--------|--|--|
| Bit symbol  |                                                                                |   | DMA1V5 | DMA1V4 | DMA1V3 | DMA1V2 | DMA1V1 | DMA1V0 |  |  |
| Read/Write  |                                                                                |   | W      |        |        |        |        |        |  |  |
| After reset |                                                                                |   | 0      | 0      | 0      | 0      | 0      | 0      |  |  |
| Function    | Micro DMA channel 1 processed by matching bits 2 to 6 of the interrupt vector. |   |        |        |        |        |        |        |  |  |

#### Micro DMA 2 State Vector

DMA2V (007EH)

|   |             | 7                                                                              | 6 | 5                                         | 4 | 3 | 2 | 1 | 0 |  |  |
|---|-------------|--------------------------------------------------------------------------------|---|-------------------------------------------|---|---|---|---|---|--|--|
|   | Bit symbol  |                                                                                |   | DMA2V5 DMA2V4 DMA2V3 DMA2V2 DMA2V1 DMA2V0 |   |   |   |   |   |  |  |
| 1 | Read/Write  |                                                                                |   | W                                         |   |   |   |   |   |  |  |
| 1 | After reset |                                                                                |   | 0 0 0 0 0                                 |   |   |   |   |   |  |  |
| 1 | Function    | Micro DMA channel 2 processed by matching bits 2 to 6 of the interrupt vector. |   |                                           |   |   |   |   |   |  |  |

#### Micro DMA 3 State Vector

DMA3V (007FH)

|             | 7                                                                              | 6 | 5                                         | 4 | 3 | 2 | 1 | 0 |  |  |
|-------------|--------------------------------------------------------------------------------|---|-------------------------------------------|---|---|---|---|---|--|--|
| Bit symbol  |                                                                                |   | DMA3V5 DMA3V4 DMA3V3 DMA3V2 DMA3V1 DMA3V0 |   |   |   |   |   |  |  |
| Read/Write  |                                                                                |   | W                                         |   |   |   |   |   |  |  |
| After reset |                                                                                |   | 0                                         | 0 | 0 | 0 | 0 | 0 |  |  |
| Function    | Micro DMA channel 3 processed by matching bits 2 to 6 of the interrupt vector. |   |                                           |   |   |   |   |   |  |  |

Note: Read-modify-write is not possible for DMA0V to DMA3V.

Figure 3.4.8 Micro DMA State Vector Register

#### (4) Notes

The instruction execution unit and the bus interface unit of this CPU operate independently of each other. Therefore, if the instruction used to clear the interrupt request flag of an interrupt is fetched before the interrupt is generated, it is possible that the CPU might accept the interrupt and execute the fetched instruction to clear the interrupt request flag while reading the interrupt vector. If so, the CPU would start the interrupt processing from the address "FFFF28H".

To avoid this, make sure that the instruction used to clear the interrupt request flag comes after the DI instruction. In the case of setting an interrupt enable again by EI instruction after the execution of clearing instruction, execute EI instruction after clearing instruction and following more than one instruction are executed. When EI instruction is placed immediately after clearing instruction, an interrupt becomes enable before interrupt request flags are cleared.

In the case of changing the value of the interrupt mask register<IFF2:0> by execution of POP SR instruction, disable an interrupt by DI instruction before execution of POP SR instruction.

# 3.5 Functions of Ports

The TMP93CS20 has 88 bits for I/O ports.

These port pins have I/O functions for the built-in CPU and internal I/Os as well as general-purpose I/O port functions. Table 3.5.1 lists the function of each port pin. Table 3.5.2 lists I/O registers and their specifications.

Table 3.5.1 Functions of Ports

|           | Table 5.5.1 Functions of Ports |           |            |    |                   |                       |  |  |  |  |  |  |
|-----------|--------------------------------|-----------|------------|----|-------------------|-----------------------|--|--|--|--|--|--|
| Port No.  | Pin No.                        | Number of | Direction  | R  | Direction Setting | Pin Name for Built-in |  |  |  |  |  |  |
| i oitino. | i iii ino.                     | Pins      | חוופטווטוו | 11 | Unit              | Function              |  |  |  |  |  |  |
| Port 0    | P00 to P07                     | 8         | I/O        | -  | Bit               | AD0 to AD7            |  |  |  |  |  |  |
| Port 1    | P10 to P17                     | 8         | I/O        | -  | Bit               | AD8 to AD15/A8 to A15 |  |  |  |  |  |  |
| Port 2    | P20 to P27                     | 8         | I/O        | PU | Bit               | A0 to A7/A16 to A23   |  |  |  |  |  |  |
| Port 3    | P30                            | 1         | Output     | _  | (Fixed)           | RD                    |  |  |  |  |  |  |
|           | P31                            | 1         | Output     | _  | (Fixed)           | WR                    |  |  |  |  |  |  |
|           | P32                            | 1         | I/O        | PU | Bit               | HWR                   |  |  |  |  |  |  |
|           | P33 to P36                     | 4         | I/O        | PU | Bit               | INT0 to INT3          |  |  |  |  |  |  |
|           | P37                            | 1         | I/O        | PU | Bit               | INT4/ ADTRG           |  |  |  |  |  |  |
| Port 4    | P40                            | 1         | I/O        | PU | Bit               | TI4/KEY0              |  |  |  |  |  |  |
|           | P41                            | 1         | I/O        | PU | Bit               | TO4/KEY1              |  |  |  |  |  |  |
|           | P42                            | 1         | I/O        | PU | Bit               | TI6/KEY2              |  |  |  |  |  |  |
|           | P43                            | 1         | I/O        | PU | Bit               | TO6/KEY3              |  |  |  |  |  |  |
|           | P44                            | 1         | I/O        | PU | Bit               | KEY4                  |  |  |  |  |  |  |
|           | P45                            | 1         | I/O        | PU | Bit               | KEY5                  |  |  |  |  |  |  |
|           | P46                            | 1         | I/O        | PU | Bit               | KEY6                  |  |  |  |  |  |  |
|           | P47                            | 1         | I/O        | PU | Bit               | KEY7                  |  |  |  |  |  |  |
| Port 5    | P50 to P57                     | 8         | Input      | -  | (Fixed)           | AN0 to AN7            |  |  |  |  |  |  |
| Port 6    | P60                            | 1         | I/O        | _  | Bit               | SCK                   |  |  |  |  |  |  |
|           | P61                            | 1         | I/O        | _  | Bit               | SO/SDA                |  |  |  |  |  |  |
|           | P62                            | 1         | I/O        | _  | Bit               | SI/SCL                |  |  |  |  |  |  |
|           | P63                            | 1         | I/O        | _  | Bit               | TXD0                  |  |  |  |  |  |  |
|           | P64                            | 1         | I/O        | _  | Bit               | RXD0                  |  |  |  |  |  |  |
|           | P65                            | 1         | I/O        | _  | Bit               | SCLK0/CTS0            |  |  |  |  |  |  |
|           | P66                            | 1         | I/O        | _  | Bit               | TIO/INT7              |  |  |  |  |  |  |
|           | P67                            | 1         | I/O        | _  | Bit               | TO1                   |  |  |  |  |  |  |
| Port 7    | P70                            | 1         | I/O        | PU | Bit               | TI8/INT8              |  |  |  |  |  |  |
|           | P71                            | 1         | I/O        | PU | Bit               | TI9/INT9              |  |  |  |  |  |  |
|           | P72                            | 1         | I/O        | PU | Bit               | TO8                   |  |  |  |  |  |  |
|           | P73                            | 1         | I/O        | PU | Bit               | SCOUT                 |  |  |  |  |  |  |
|           | P74                            | 1         | I/O        | PU | Bit               | TIA/INTA              |  |  |  |  |  |  |
|           | P75                            | 1         | I/O        | PU | Bit               | TIB/INTB              |  |  |  |  |  |  |
|           | P76                            | 1         | I/O        | PU | Bit               | TOA                   |  |  |  |  |  |  |
|           | P77                            | 1         | I/O        | PU | Bit               | NMI                   |  |  |  |  |  |  |
| Port 8    | P80                            | 1         | I/O        | _  | Bit               | TXD1                  |  |  |  |  |  |  |
|           | P81                            | 1         | I/O        | -  | Bit               | RXD1                  |  |  |  |  |  |  |
|           | P82                            | 1         | I/O        | -  | Bit               | TI2                   |  |  |  |  |  |  |
|           | P83                            | 1         | 1/0        | -  | Bit               | TO3                   |  |  |  |  |  |  |
|           | P84                            | 1         | 1/0        | -  | Bit               | WAIT                  |  |  |  |  |  |  |
|           | P85                            | 1         | I/O        | _  | Bit               |                       |  |  |  |  |  |  |
|           | P86                            | 1         | 1/0        | -  | Bit               | XT1                   |  |  |  |  |  |  |
| _         | P87                            | 1         | I/O        | -  | Bit               | XT2                   |  |  |  |  |  |  |
| Port 9    | P90 to P97                     | 8         | Output     | -  | Bit               | SEG24 to SEG31        |  |  |  |  |  |  |
| Port A    | PA0 to PA7                     | 8         | Output     | -  | Bit               | SEG32 to SEG39        |  |  |  |  |  |  |

 $PU = With \ programmable \ pull-up \ resistor$ 

Table 3.5.2 I/O Registers and Specifications (1/2)

| Port No. | Pin No.    | Function                                      |    | I/O Registe | er   |
|----------|------------|-----------------------------------------------|----|-------------|------|
| FUILING. | FIII NO.   | Function                                      | Pn | PnCR        | PnFC |
| Port 0   | P00 to P07 | Input port                                    | ×  | 0           |      |
|          |            | Output port                                   | ×  | 1           | None |
|          |            | AD0 to AD7 bus                                | ×  | ×           |      |
| Port 1   | P10 to P17 | Input port                                    | ×  | 0           | 0    |
|          |            | Output port                                   | ×  | 1           | 0    |
|          |            | AD8 to AD15 bus                               | ×  | 0           | 1    |
|          |            | A8 to A15 output                              | ×  | 1           | 1    |
| Port 2   | P20 to P27 | Input port (without PU)                       | 0  | 0           | 0    |
|          |            | Input port (with PU)                          | 1  | 0           | 0    |
|          |            | Output port                                   | ×  | 1           | 0    |
|          |            | A0 to A7 output                               | 0  | 0           | 1    |
|          |            | A16 to A23 output                             | 0  | 1           | 1    |
| Port 3   | P30        | Output port                                   | ×  |             | 0    |
|          |            | Outputs RD only when accessing external space | 1  | None        | 1    |
|          |            | Always outputs RD                             | 0  | 1           | 1    |
|          | P31        | Output port                                   | ×  |             | 0    |
|          |            | Outputs WR only when accessing external space | ×  | None        | 1    |
|          | P32 to P37 | Input port (without PU)                       | 0  | 0           | 0    |
|          |            | Input port (with PU)                          | 1  | 0           | 0    |
|          |            | Output port                                   | ×  | 1           | 0    |
|          | P32        | HWR output                                    | ×  | 1           | 1    |
|          | P33 to P36 | INT0 to INT3 input                            | ×  | 0           | 1    |
|          | P37        | INT4 input                                    | ×  | 0           | 1    |
|          |            | ADTRG input                                   | ×  | 0           | ×    |
| Port 4   | P40 to P47 | Input port (without PU)                       | 0  | 0           | 0    |
|          |            | Input port (with PU)                          | 1  | 0           | 0    |
|          |            | Output port                                   | ×  | 1           | 0    |
|          | P40        | TI4 input port (without PU)                   | 0  | 0           |      |
|          |            | TI4 input port (with PU)                      | 1  | 0           | None |
|          |            | KEY0 input (Note 1)                           | ×  | 0           | 1    |
|          | P42        | TI6 input port (without PU)                   | 0  | 0           |      |
|          |            | TI6 input port (with PU)                      | 1  | 0           | None |
|          |            | KEY2 input (Note 1)                           | ×  | 0           | 1    |
|          | P41        | TO4 output                                    | ×  | 1           | 1    |
|          |            | KEY1 input (Note 1)                           | ×  | 0           | ×    |
|          | P43        | TO6 output                                    | ×  | 1           | 1    |
|          |            | KEY3 input (Note 1)                           | ×  | 0           | ×    |
|          | P44 to P47 | KEY4 to KEY7 input (Note 1)                   | ×  | 0           | None |

X: Don't care, n: Corresponding port number

Note 1: When P40 to P47 are used as KEY input, KEY input is enabled by the KEYCR register.

Table 3.5.2 I/O Registers and Specifications (2/2)

| Port No. | Pin No.    | Function                   |        | I/O Registe | er   |
|----------|------------|----------------------------|--------|-------------|------|
| POIL NO. | PIII NO.   | Function                   | Pn     | PnCR        | PnFC |
| Port 5   | P50 to P57 | Input port                 | ×      | Ne          | one  |
|          |            | AN0 to AN7 input (Note 2)  | ×      |             | ле   |
| Port 6   | P60 to P67 | Input port                 | ×      | 0           | 0    |
|          |            | Output port                | ×      | 1           | 0    |
|          | P60        | SCK input                  | ×      | 0           | ×    |
|          |            | SCK output                 | ×      | 1           | 1    |
|          | P61        | SO output/SDA input/output | ×      | 1           | 1    |
|          | P62        | SI input                   | ×      | 0           | ×    |
|          |            | SCL input/output           | ×      | 1           | 1    |
|          | P63        | TXD0 output                | ×      | 1           | 1    |
|          | P64        | RXD0 input                 | ×      | 0           | None |
|          | P65        | SCLK0/CTS0 input           | ×      | 0           | 1    |
|          |            | SCLK0 output               | ×      | 1           | 1    |
|          | P66        | TI0 input                  | ×      | 0           | ×    |
|          |            | INT7 input                 | ×      | 0           | 1    |
|          | P67        | TO1 output                 | ×      | 1           | 1    |
| Port 7   | P70 to P77 | Input port                 | ×      | 0           | 0    |
|          |            | Output port                | ×      | 1           | 0    |
|          | P70        | TI8/INT8 input             | ×      | 0           | Nama |
|          | P71        | TI9/INT9 input             | ×      | 0           | None |
|          | P72        | TO8 output                 | ×      | 1           | 1    |
|          | P73        | SCOUT output (Note 3)      | ×      | 1           |      |
|          | P74        | TIA/INTA input             | ×      | 0           | None |
|          | P75        | TIB/INTB input             | ×      | 0           |      |
|          | P76        | TOA output                 | ×      | 1           | 1    |
|          | P77        | NMI input                  | ×      | ×           | 1    |
| Port8    | P80 to P87 | Input port                 | ×      | 0           | 0    |
|          |            | Output port                | ×      | 1           | 0    |
|          | P80        | TXD1 output                | ×      | 1           | 1    |
|          | P81        | RXD1 input                 | ×      | 0           | Nana |
|          | P82        | TI2 input                  | ×      | 0           | None |
|          | P83        | TO3 output                 | ×      | 1           | 1    |
|          | P84        | WAIT input                 | ×      | 0           |      |
|          | P86, P87   | Input port                 | ×      | 0           | Nan- |
|          |            | Output port (Note 4)       | ×      | 1           | None |
|          |            | XT1, XT2 (Note 5)          | ×      | 0           |      |
| Port9    | P90 to P97 | Output port                | ×      | NI          | 0    |
|          |            | SEG24 to SEG31 output      | × None |             | 1    |
| PortA    | PA0 to PA7 | Output port                | ×      | NI          | 0    |
|          |            | SEG32 to SEG39 output      | ×      | None        | 1    |

X: Don't care, n: Corresponding port number

Note 2: The channnel for AD input is selected by ADMOD1<ADCH2:0> for P50 to P57 pins.

Note 3: When using P73 as SCOUT, the CKOCR must be set to enable it.

Note 4: When using P86 to P87 as output ports, output goes through the open-drain buffer.

Note 5: When using P86 to P87 as XT1 to XT2, the SYSCR0 must be set to enable oscillating.

Resetting makes the port pins listed below function as general-purpose I/O ports.

I/O pins programmable for input or output are then set to function as input ports, except for P86/XT1 and P87/XT2.

A program is needed to set port pins for built-in functions.

# 3.5.1 Port 0 (P00 to P07)

Port 0 is an 8-bit general-purpose I/O port. I/O can be set on a bit basis using the control register P0CR. Resetting resets all bits of P0CR to 0 and sets port 0 to input mode.

In addition to functioning as a general-purpose I/O port, port 0 also functions as an address data bus (AD0 to AD7). To access external memory, port 0 functions as an address data bus (AD0 to AD7), and all bits of the control register P0CR are cleared to 0.



Figure 3.5.1 Port 0

# 3.5.2 Port 1 (P10 to P17)

Port 1 is an 8-bit general-purpose I/O port. I/O can be set on a bit basis using control register P1CR and function register P1FC. Resetting resets all bits of output latch P1, control register P1CR, and function register P1FC to 0, and sets port 1 to input mode.

In addition to functioning as a general-purpose I/O port, port 1 also functions as an address data bus (AD8 to AD15) or an address bus (A8 to A15).



Figure 3.5.2 Port 1



Note: <P1XF> is bit X in register P1FC; <P1XC> is bit X in register P1CR.

Note: Read-modify-write is prohibited for registers P0CR, P1CR, and P1FC.

Figure 3.5.3 Registers for Ports 0 and 1

# 3.5.3 Port 2 (P20 to P27)

Port 2 is an 8-bit general-purpose I/O port. I/O can be set on a bit basis using the control register P2CR and function register P2FC. Resetting resets all bits of output latch P2 to P1, control register P2CR and function register P2FC to 0. It also sets port 2 to input mode and connects a <u>pull-up resistor</u>.

In addition to functioning as a general-purpose I/O port, port 2 also functions as an address bus (A0 to A7) or (A16 to A23). To use port 2 as an address bus, write 0 to the output latches to turn off the programmable pull-up resistors.



Figure 3.5.4 Port 2

# Port 2 Register

P2 (0006H)

|             | 7   | 6                                               | 5   | 4   | 3   | 2   | 1   | 0   |  |
|-------------|-----|-------------------------------------------------|-----|-----|-----|-----|-----|-----|--|
| Bit symbol  | P27 | P26                                             | P25 | P24 | P23 | P22 | P21 | P20 |  |
| Read/Write  | R/W |                                                 |     |     |     |     |     |     |  |
| After reset |     | Input mode (Output latch register is set to 1.) |     |     |     |     |     |     |  |

# Port 2 Control Register

P2CR (0008H)

|   |             | 7                                   | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |
|---|-------------|-------------------------------------|------|------|------|------|------|------|------|--|
|   | Bit symbol  | P27C                                | P26C | P25C | P24C | P23C | P22C | P21C | P20C |  |
| ) | Read/Write  |                                     | W    |      |      |      |      |      |      |  |
|   | After reset | 0                                   | 0    | 0    | 0    | 0    | 0    | 0    | 0    |  |
|   | Function    | < <see below="" table="">&gt;</see> |      |      |      |      |      |      |      |  |

# Port 2 Function Register

P2FC (0009H)

|             | 7                                   | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-------------|-------------------------------------|------|------|------|------|------|------|------|
| Bit symbol  | P27F                                | P26F | P25F | P24F | P23F | P22F | P21F | P20F |
| Read/Write  | W                                   |      |      |      |      |      |      |      |
| After reset | 0                                   | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| Function    | < <see below="" table="">&gt;</see> |      |      |      |      |      |      |      |

P2FC<P2XF>

0

1

P2CR<P2XC>

0

Input port

Address data bus
(A7 to A0)

Address bus

Address bus

Output port

(A23 to A16)

Note: <P2XF> is bit X in register P2FC; <P2XC> is bit X in register P2CR. To set as an address bus A23 to A16, set P2FC after setting P2CR.

Note 1: Read-modify-write is prohibited for registers P2CR and P2FC.

Note 2: When port P2 is used in the input mode, P2 register controls the built-in pull-up resistor. Read-modify-write is prohibited in the input mode or the I/O mode, as it may affect the states of the pull-up resistor.

Figure 3.5.5 Registers for Port 2

# 3.5.4 Port 3 (P30 to P37)

Port 3 is an 8-bit general-purpose I/O port.

I/O can be set on a bit basis, but note that P30 and P31 are used for output only. I/O is set using control register P3CR and function register P3FC. Resetting sets all bits of output latch P3 to 1, and control register P3CR (Bits 0 and 1 are unused) and function register P3FC to 0. Resetting also outputs 1 from P30 and P31, sets P32 to P37 to input mode, and connects a pull-up resistor.

In addition to functioning as a general purpose I/O port, port 3 also functions as an I/O for the CPU's control/status signal, an input for INT0 to INT4 and an analog conversion external trigger input  $\overline{\text{ADTRG}}$ .

When the P30 pin is defined as  $\overline{RD}$  signal output mode (<P30F> = 1), in the external ROM is used, clearing the output latch register <P30> to 0 outputs the  $\overline{RD}$  strobe (Used for the pseudo-static RAM) from the P30 pin even when the internal address area is accessed.

If the output latch register P30 remains 1, the  $\overline{RD}$  strobe signal is output only when the external address area is accessed.

#### (1) $P30(\overline{RD}), P31(\overline{WR})$



Figure 3.5.6 Port 3 (P30 and P31)

#### (2) P32 (<del>HWR</del>)



#### (3) P33 (INT0)



Figure 3.5.7 Port 3 (P32 and P33)

(4) P34 (INT1), P35 (INT2), P36 (INT3), P37 (INT4/ ADTRG)



Figure 3.5.8 Port3 (P34 to P37)



- Note 1: Read-modify-write is prohibited for registers P3CR and P3FC.
- Note 2: When port P3 is used in the input mode, the P3 register controls the built-in pull-up resistor.

  Read-modify-write is prohibited in the input mode or the I/O mode, as it may affect the states of the pull-up resistor.
- Note 3: The INT0 to INT4 pins can be also used to release the standby state. When these pins are not used for releasing the standby, port P3 maintains the port function by setting the P3 register to 0 during standby.

Figure 3.5.9 Registers for Port 3

#### 3.5.5 Port 4 (P40 to P47)

Port 4 is an 8-bit general-purpose I/O port. I/O can be set on a bit basis. Resetting sets port 4 as an input port and connects a pull-up resistor. It also sets all bits of the output latch register P4 to 1. In addition to functioning as a general-purpose I/O port, port 4 also functions a 16-bit timer input clock pin, a 16-bit timer output pin, and a key-on wakeup input signal. Writing 1 in the appropriate bit of the function register P4FC enables a timer output signal. Resetting resets P4CR and P4FC to 0, and all bits to input ports.

#### (1) Port 40, 42 (TI4/KEY0, TI6/KEY2)

In addition to functioning as a general-purpose I/O port, port 40 also functions as an event count input TI4 of the timer 4 and a key-on wakeup input KEY0. Port 42 functions as a general-purpose I/O port, an event count input TI6 of the timer 6, and a key-on wakeup input KEY2.

#### When using key input KEY0, KEY2:

When a general-purpose I/O port or a timer event count input is used during using the key input KEY0 and KEY2, an interrupt request occurs at the falling edge of these I/O signals.

#### When using timer event count input TI4, TI6:

When a general-purpose I/O port or the key-on input KEY0 and KEY2 are used during event count operating due to TI4 and TI6, timer event counting is executed by these I/O signals.



Figure 3.5.10 Port 4 (P40 and P42)

# (2) Port 41, 43 (TO4/KEY1, TO6/KEY3)

Port 41 is a general-purpose I/O port, and is also used as an output TO4 and KEY1 of a 16-bit timer 4. Port 43 is a general-purpose I/O port, and is also used as an output TO6 and KEY3 of a 16-bit timer 6.



Figure 3.5.11 Port 4 (P41 and P43)

# (3) Port 44 to 47 (KEY4 to KEY7)

Port 44 to 47 are general-purpose I/O ports, and are also used as KEY4 to KEY7.



Figure 3.5.12 Port 4 (P44 to P47)

# Port 4 Register

P4 (000CH)

|             | 7                    | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|-------------|----------------------|-----|-----|-----|-----|-----|-----|-----|--|
| Bit symbol  | P47                  | P46 | P45 | P44 | P43 | P42 | P41 | P40 |  |
| Read/Write  |                      | R/W |     |     |     |     |     |     |  |
| After reset | 1                    | 1   | 1   | 1   | 1   | 1   | 1   | 1   |  |
|             | Input mode (Pull up) |     |     |     |     |     |     |     |  |

# Port 4 Control Register

P4CR (000EH)

|             | 7                  | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |
|-------------|--------------------|------|------|------|------|------|------|------|--|
| Bit symbol  | P47C               | P46C | P45C | P44C | P43C | P42C | P41C | P40C |  |
| Read/Write  |                    | W    |      |      |      |      |      |      |  |
| After reset | 0                  | 0    | 0    | 0    | 0    | 0    | 0    | 0    |  |
| Function    | 0: Input 1: Output |      |      |      |      |      |      |      |  |

# Port 4 Function Register

P4FC (0010H)

|             | 7 | 6 | 5 | 4 | 3       | 2 | 1       | 0 |
|-------------|---|---|---|---|---------|---|---------|---|
| Bit symbol  |   |   |   |   | P43F    |   | P41F    |   |
| Read/Write  |   |   |   |   | W       |   | W       |   |
| After reset |   |   |   |   | 0       |   | 0       |   |
| Function    |   |   |   |   | 0: Port |   | 0: Port |   |
|             |   |   |   |   | 1: TO6  |   | 1: TO4  |   |

- Note 1: Read-modify-write is prohibited for registers P4CR and P4FC.
- Note 2: When port P4 is used in the input mode, the P4 register controls the built-in pull-up resistor. Read-modify-write is prohibited in the input mode or the I/O mode, as it may affect the states of the pull-up resistor.
- Note 3: P40/Tl4 and P42/Tl6 pins do not pave a register changing it from port to function. For example, when they are used as input ports, the incoming signal is input to 16-bit timer 4 and 6 as timer input 4 and 6.

Figure 3.5.13 Registers for Port 4

# 3.5.6 Port 5 (P50 to P57)

Port 5 is an 8-bit input port, also used as an analog input pin for the internal AD converter.



Figure 3.5.14 Port 5

#### Port 5 Register 6 5 4 3 2 1 0 P57 P56 P55 P54 P51 Bit symbol P53 P52 P50 (000DH) Read/Write R After reset Input mode

Note: The input channel selection of the AD converter is set by AD converter mode register ADMOD1.

Figure 3.5.15 Registers for Port 5

#### 3.5.7 Port 6 (P60 to P67)

Port 60 to 65 are 8-bit general-purpose I/O ports. I/O can be set on a bit basis.

In addition to functioning as general-purpose I/O ports, port 60 to 65 also function as serial bus interface I/O signals, 8-bit timer I/O signals. and external interrupt INT7 input signals. Setting 1 in the appropriate bit of the port 6 function register P6FC enables each functions.

To use P61 and P62 as serial bus interface I/O pins ( $I^2C$  bus mode), set these ports to open-drain output mode. (P6FC < P61F, P62F > = 11)

Resetting sets all bits of the output latch P6 to 1, initializes all bits of P6CR and P6FC to 0, and sets all bits of the port 6 as an input port.

# (1) Port 60, 65 (SCK, CTSO /SCLKO)

In addition to functioning as an I/O port, port 60 also functions as a SCK I/O pins when the serial bus interface is in the SIO mode. Port 65 is used as a  $\overline{\text{CTS}}$  input pin of the serial channel 0, or a SCLK I/O pin.



Figure 3.5.16 Port 6 (P60 and P65)

### (2) Port 61, 62, and 63 (SO/SDA, SI/SCL, TXD0)

In addition to functioning as a general-purpose I/O port, port 61 also functions as a SO output pin when the serial bus interface is in the SIO mode, and a SDA I/O pin in the I $^2$ C mode. Port 62 is used as a SI input pin when the serial bus interface is in the SIO mode, and SCL I/O pin in the I $^2$ C mode. Port 63 is used as a TXD output pin of the serial channel 0.



Figure 3.5.17 Port 6 (P61 to P63)

#### (3) Port 64 (RXD0)

In addition to functioning as a general-purpose I/O port, port 64 also functions as a RXD input pin of the serial channel 0.



Figure 3.5.18 Port 64

# (4) Port 66, 67 (TI0/INT7, TO1)

In addition to functioning as a general-purpose I/O port, port 66 also functions as an event count input TI0 of the timer 0 and an external interrupt request input INT7. Port 67 is an general-purpose I/O port, and is also used as an output TO1 of the timer 0 and 1.

#### When using INT7 interrupt:

When INT7 interrupt function is used, and a general-purpose I/O port or a timer event count input is used, an interrupt request occurs at the rising and the falling edge of these I/O signals.



Figure 3.5.19 Port 6 (P66 and P67)

#### Port 6 Register

P6 (0012H)

|             | 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|-------------|------------|-----|-----|-----|-----|-----|-----|-----|--|
| Bit symbol  | P67        | P66 | P65 | P64 | P63 | P62 | P61 | P60 |  |
| Read/Write  |            | R/W |     |     |     |     |     |     |  |
| After reset | 1          | 1   | 1   | 1   | 1   | 1   | 1   | 1   |  |
|             | Input mode |     |     |     |     |     |     |     |  |

#### Port 6 Control Register

P6CR (0014H)

|             | 7                  | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |
|-------------|--------------------|------|------|------|------|------|------|------|--|
| Bit symbol  | P67C               | P66C | P65C | P64C | P63C | P62C | P61C | P60C |  |
| Read/Write  |                    | W    |      |      |      |      |      |      |  |
| After reset | 0                  | 0    | 0    | 0    | 0    | 0    | 0    | 0    |  |
| Function    | 0: Input 1: Output |      |      |      |      |      |      |      |  |

#### Port 6 Function Register

P6FC (0016H)



P6FC<P63F> 0 INT7 input disable INT7 input enable P6CR<P63C> Setting P67 as TO1 output Setting P65 as SCLK output P6FC<P67F> P6FC<P65F> P6CR<P67C> 1 P6CR<P65C> 1

Setting P61 as SDA I/O or SO output (Note 2)

P6CR<P60C>

1

1

P6FC<P61F> P6CR<P61C> 1 → P62 function setting (Note 2)

| 7 1 02 1      | anouon setting | (14010 2)   |  |
|---------------|----------------|-------------|--|
| <p62c></p62c> | 0              | 1           |  |
| 0             | Port input     | Port output |  |
| 1             | SI Input       | SCL I/O     |  |

- Note 1: Read-modify-write is prohibited for register P6CR and P6FC.
- Note 2: To use P61 and P62 as serial bus interface I/O pins (I<sup>2</sup>C bus mode), set P60DE<0DE62:61> to 11 and these ports to open-drain output mode.
- Note 3: P64/RXD0 pin does not have a register changing if from port to function. For example, when it is used as an input port, this pin is set to the serial channel 0 as a serial receive data.

Figure 3.5.20 Registers for Port 6

## 3.5.8 Port 7 (P70 to P77)

Port 7 is a 8-bit general-purpose I/O port. I/O can be set on a bit basis. Resetting sets port 7 as an input port and connects a pull-up resistor. In addition to functioning as a general-purpose I/O port, port 7 also functions as an input for 16-bit timer 8 and A clocks, an output for 16-bit timer F/F 8 and A output, internal clock output, and a non-maskable interrupt input. Resetting resets the function register P7CR, P7FC value to 0, and sets all bits to input ports.

(1) P70 (TI8/INT8), P71 (TI9/INT9), P72 (TO8), P74 (TIA/INTA), P75 (TIB/INTB), P76 (TOA)



Figure 3.5.21 Port 7 (P70, P71, P72, P74, P75, and P76)

### When using INT8 to INTB interrupts:

When a general-purpose I/O port or a timer event count input is used during using INT8 to INTB interrupt functions, an interrupt request occurs at the rising and the falling edges of these I/O signals.

## When using Timer event count input TI8 to TIB:

When a general-purpose I/O port or INT8 to INTB interrupts are used during event count operating due to TI8 and TIB, timer event counting is executed by these I/O signals.

In addition to functioning as a general-purpose I/O port, port 73 also functions as an internal clock output. The output clock is fFPH or fSYS, which is selected by the clock output control register CKOCR<SCOSEL>. Writing 1 in P7CR<P73C> and CKOCR<SCOEN> enables the internal clock output function.

#### (2) P73 (SCOUT)



Figure 3.5.22 Port 73

### (3) P77 (NMI)

P77 is a general-purpose I/O port, and is also used as a non-maskable interrupt  $(\overline{\text{NMI}})$  input pin. The  $\overline{\text{NMI}}$  pin is set by the function register P7FC<NMIC>. Writing NMIC to 1 sets  $\overline{\text{NMI}}$  input pin. This bit is prior to the value set in the I/O control register (P7CR). The  $\overline{\text{NMI}}$  in is set one time only. Changing from the  $\overline{\text{NMI}}$  pin to the general-purpose port is disabled. Resetting resets NMIC to 0, and sets to the general-purpose port mode.



Figure 3.5.23 Port 77

## Port 7 Register

P7 (0013H)

|             | 7                    | 6             | 5   | 4   | 3   | 2   | 1   | 0   |  |
|-------------|----------------------|---------------|-----|-----|-----|-----|-----|-----|--|
| Bit symbol  | P77                  | P76           | P75 | P74 | P73 | P72 | P71 | P70 |  |
| Read/Write  |                      | R/W           |     |     |     |     |     |     |  |
| After reset | 1                    | 1 1 1 1 1 1 1 |     |     |     |     |     |     |  |
|             | Input mode (Pull up) |               |     |     |     |     |     |     |  |

### Port 7 Control Register

P7CR (0015H)

|             | 7                  | 6             | 5    | 4    | 3    | 2    | 1    | 0    |
|-------------|--------------------|---------------|------|------|------|------|------|------|
| Bit symbol  | P77C               | P76C          | P75C | P74C | P73C | P72C | P71C | P70C |
| Read/Write  |                    | W             |      |      |      |      |      |      |
| After reset | 0                  | 0 0 0 0 0 0 0 |      |      |      |      |      |      |
| Function    | 0: Input 1: Output |               |      |      |      |      |      |      |

### Port 7 Function Register

P7FC (0017H)



- Note 1: Read-modify-write is prohibited for registers P7CR and P7FC.
- Note 2: When port P7 is used in the input mode, the P7 register controls the built-in pull-up resistor. Read-modify-write is prohibited in the input mode or the I/O mode, as it may affect the states of the pull-up resistors.
- Note 3: The P7x/Tlx pin does not have a register changing it from port to function. For example, when it is used as an input port, the incoming signal is input to 16-bit timer as a timer input.

Figure 3.5.24 Registers for Port 7

## 3.5.9 Port 8 (P80 to P87)

#### Port 80 to 85

Port 80 to 85 are 6-bit general-purpose I/O ports. I/O can be set on a bit basis.

Resetting sets port 80 to 85 as input ports. All bits of the output latch register are set to 1. In addition to functioning as I/O ports, port 80 to 85 also function as I/Os for the serial channel 2 and I/Os for an 8-bit timer. Writing 1 in the corresponding bit of the port 8 function register P8FC enables those functions. Resetting resets P8CR and P8FC to 0 and sets all bits to input ports.

#### • Port 86 to 87

Port 86 to 87 are 2-bit I/O ports. I/O can be set on a bit basis. When using as output ports, port 86 to 87 are set to open-drain outputs.

Resetting sets the output latch register and the control register value to 1, and sets the high impedance output.

In addition to functioning as I/O ports, port 86 to 87 also function as low-frequency oscillator serial pins (XT1 and XT2). These ports are also used as a dual clock mode by setting of the system clock control register SYSCR0 and SYSCR1.

#### (1) Port 80, 83 (TXD1, TO3)

In addition to functioning as I/O ports, port 80 and 83 also function as TXD1 output pin of the serial channel 1 and output TO3 pin of an 8-bit timer.

These ports are also used as the programmable open-drain mode.



Figure 3.5.25 Port 8 (P80 and P83)

## (2) Port 81, 82 (RXD1, TI2)

In addition to functioning as I/O ports, port 81 and 82 also function as RXD1 input pin of the serial channel 1 and input TI2 pin of an 8-bit timer.

These ports are also used as the programmable open-drain mode.



Figure 3.5.26 Port 8 (P81 and P82)

### (3) Port 84, 85

Port 84 and 85 are general-purpose I/O ports. These ports are used as the programmable open-drain mode. Port 84 also functions as a bus wait request pin.



Figure 3.5.27 Port 8 (P84 and P85)

## (4) Port 86 (XT1), 87 (XT2)

In addition to functioning as I/O ports, port 86 and 87 also function as low-frequency oscillator serial pins.



Figure 3.5.28 Port 8 (P86 and P87)

### Port 8 Register

P8 (0018H)

|             | 7                      | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-------------|------------------------|-----|-----|-----|-----|-----|-----|-----|
| Bit symbol  | P87                    | P86 | P85 | P84 | P83 | P82 | P81 | P80 |
| Read/Write  |                        | R/W |     |     |     |     |     |     |
| After reset | 1                      | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
|             | Output mode Input mode |     |     |     |     |     |     |     |

### Port 8 Control Register

P8CR (001AH)

| Bit symbol         P87C         P86C         P85C         P84C         P83C         P82C         P81C         P80           Read/Write         W           After reset         1         1         0         0         0         0         0         0 |             | 7                  | 6               | 5    | 4    | 3    | 2    | 1    | 0    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------|-----------------|------|------|------|------|------|------|
|                                                                                                                                                                                                                                                        | Bit symbol  | P87C               | P86C            | P85C | P84C | P83C | P82C | P81C | P80C |
| After reset 1 1 0 0 0 0 0 0 0                                                                                                                                                                                                                          | Read/Write  |                    | W               |      |      |      |      |      |      |
|                                                                                                                                                                                                                                                        | After reset | 1                  | 1 1 0 0 0 0 0 0 |      |      |      |      |      |      |
| Function 0: Input 1: Output                                                                                                                                                                                                                            | Function    | 0: Input 1: Output |                 |      |      |      |      |      |      |

Port 8 I/O setting

0 Input

1 Output

### Port 8 Function Register

P8FC (001CH)

| _           |   |   |   |   |         |   |   |         |
|-------------|---|---|---|---|---------|---|---|---------|
|             | 7 | 6 | 5 | 4 | 3       | 2 | 1 | 0       |
| Bit symbol  |   |   |   |   | P83F    |   |   | P80F    |
| Read/Write  |   |   |   |   | W       |   |   | W       |
| After reset |   |   |   |   | 0       |   |   | 0       |
| Function    |   |   |   |   | 0: Port |   |   | 0: Port |
|             |   |   |   |   | 1: TO3  |   |   | 1: TXD1 |

- Note 1: Read-modify-write is prohibited for registers P8CR and P8FC.
- Note 2: The P81/RXD1, and P82/T12 pins do not have a register changing them from port to function. For example, when they are used as an input port, the incoming signal is input to the 8-bit timer as timer input.
- Note 3: To set the P80 to P85 to open drain, write 1 in bit0 to 5 of the P80DE register.
- Note 4: Notes on using low-frequency oscillation circuit. To connect a low-frequency resonator to port 86, 87, it is necessary to set the following procedures to reduce the consumption power supply.

(Connecting to a resonator)

Set P8CR<P86C, P87C> = 11, P8<P86:87> = 00

(Connecting to a oscillator)

Set P8CR<P86C, P87C> = 11, P8<P86:87> = 10

- Note 5: If you can enter STOP mode on either of the following conditions, fix port 8 to VCC or GND.
  - When setting the pin control to "I/O off" at STOP mode.
    - When setting the pin control to "keep the condition prior to halt" at STOP mode and also when port 8 is input mode.

Figure 3.5.29 Registers for Port 8

# 3.5.10 Port 9 (P90 to P97), Port A (PA0 to PA7)

Port 9 and port A are 8-bit open-drain output ports. In addition to functioning as output ports, port 9 and port A also function as segment outputs of the LCD driver. Writing 1 in the corresponding bit of the port 9 function register P9FC and port A function register PAFC enable s this function.

Resetting resets all bits of the output latch P9 to 0, initializes all bits of the PA to 1 and all bits of P9FC and PAFC to 0, and sets all bits of P9 and PA ports to output ports.



Figure 3.5.30 Port 9 and A

## Port 9

P9 (0019H)

|             | 7           | 6             | 5   | 4   | 3   | 2   | 1   | 0   |
|-------------|-------------|---------------|-----|-----|-----|-----|-----|-----|
| Bit symbol  | P97         | P96           | P95 | P94 | P93 | P92 | P91 | P90 |
| Read/Write  |             | R/W           |     |     |     |     |     |     |
| After reset | 0           | 0 0 0 0 0 0 0 |     |     |     |     |     |     |
|             | Output mode |               |     |     |     |     |     |     |

# Port A Register

PA (001EH)

|             | 7           | 6             | 5   | 4   | 3   | 2   | 1   | 0   |
|-------------|-------------|---------------|-----|-----|-----|-----|-----|-----|
| Bit symbol  | PA7         | PA6           | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 |
| Read/Write  |             | R/W           |     |     |     |     |     |     |
| After reset | 1           | 1 1 1 1 1 1 1 |     |     |     |     |     |     |
|             | Output mode |               |     |     |     |     |     |     |

## Port 9 Function Register

P9FC (001DH)

|   |             | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|---|-------------|----------|----------|----------|----------|----------|----------|----------|----------|
|   | Bit symbol  | P97F     | P96F     | P95F     | P94F     | P93F     | P92F     | P91F     | P90F     |
| ) | Read/Write  |          |          |          | ٧        | V        |          |          |          |
|   | After reset | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
|   | Function    | 0: Port  |
|   |             | 1: SEG31 | 1: SEG30 | 1: SEG29 | 1: SEG28 | 1: SEG27 | 1: SEG26 | 1: SEG25 | 1: SEG24 |

# Port A Function Register

PAFC (001FH)

|             | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|-------------|----------|----------|----------|----------|----------|----------|----------|----------|
| Bit symbol  | PA7F     | PA6F     | PA5F     | PA4F     | PA3F     | PA2F     | PA1F     | PA0F     |
| Read/Write  |          |          |          | V        | ٧        |          |          |          |
| After reset | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| Function    | 0: Port  |
|             | 1: SEG39 | 1: SEG38 | 1: SEG37 | 1: SEG36 | 1: SEG35 | 1: SEG34 | 1: SEG33 | 1: SEG32 |

Note 1: Read-modify-writes is prohibited for registers P9FC and PAFC.

Note 2: Port 9 and port A are open-drain output pins.

Figure 3.5.31 Registers for Ports 9 and A

### 3.6 Bus Width/Wait Controller

The TMP93CS20 has a built-in bus width/wait controller used to control chip select, wait ( $\overline{\text{WAIT}}$  pin), and data bus size (8 or 16 bits) for any of the three block address areas.

### 3.6.1 Address/Data Bus Pins

Port 0/AD0 to AD7, port 1/AD8 to AD15, and port 2/AD16 to AD23/A0 to A7 function as an address and data bus for connecting the microcontroller to the external memories and I/O peripherals.

|                    |             | 1                                                                                                  | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 3                                                            | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------|-------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of bus pins | address     | Max 24 (to 16 Mbytes)                                                                              | Max 24 (to 16 Mbytes) Max 16 (to 64 Kb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                              | Max 8 (to 256 bytes)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Number of pins     | data bus    | 8                                                                                                  | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 8                                                            | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Number of pins     | multiplexed | 8                                                                                                  | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0                                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Mode pins          | ĒĀ          |                                                                                                    | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | IH                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Dowt               | Port 0      | AD0 to AD7                                                                                         | AD0 to AD7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | AD0 to AD7                                                   | AD0 to AD7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Port function      | Port 1      | A8 to A15                                                                                          | AD8 to AD15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | A8 to A15                                                    | AD8 to AD15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ranouon            | Port 2      | A16 to A23                                                                                         | A16 to A23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | A0 to A7                                                     | A0 to A7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                    |             | A23 to A8 $A23$ to A8 $A23$ to A8 $A23$ to A8 $A23$ to AB $A23$ to AD7 to AD0 $A23$ to $A23$ to AB | A23 to A16 A23 to A16  AD15 to AD0 $\langle A15 \rangle \langle D15 \rangle \langle$ | A15 to A0 A15 to A0 (Note 1)  AD7 to AD0 (A7 to D7 to D0 D0) | A7 to A0 $A7$ to A0 |
| Timing chart       |             | ALE                                                                                                | ALE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ALE ALE                                                      | ALE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                    |             | RD                                                                                                 | ND U                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

Note 1: In the cases of 3. and 4., the data bus signals output the addresses because the signals are also used as the address bus. By writing 0 to bit CKOCR<ALEEN>, the ALE signal can be prevented from outputting.

Note 2: After a reset operation, port 0, port 1, and port 2 of the TMP93CS20 function as input ports.

## 3.6.2 Bus Width/Wait Control Registers

Table 3.6.1 shows control registers.

One block of the address areas is controlled by each of the 1-byte bus width/wait control registers WAITC0, WAITC1, and WAITC2.

#### (1) Data bus size select

Bit4 (B0BUS, B1BUS, and B2BUS) of the control register is used to specify data bus size. Setting this bit to 0 accesses the memory in 16-bit data bus mode; setting it to 1 accesses the memory in 8-bit data bus mode.

Changing data bus size depending on the access address is called dynamic bus sizing. Table 3.6.1 shows the details of the bus operation.

#### (2) Wait control

Control register bits 3 and 2 <80W1:0, B1W1:0, and B2W1:0> are used to specify the number of waits. Setting these bits to 00 inserts a 2-state wait regardless of the  $\overline{\text{WAIT}}$  pin status. Setting them to 01 inserts a 1-state wait regardless of the  $\overline{\text{WAIT}}$  status. Setting them to 10 inserts a 1-state wait and samples the  $\overline{\text{WAIT}}$  pin status. If the pin is low, inserting the wait maintains the bus cycle until the pin goes high. Setting them to 11 completes the bus cycle without a wait, regardless of the  $\overline{\text{WAIT}}$  pin status.

Resetting sets these bits to 00 (2-state wait mode).

#### (3) Address area specification

Control register bits 1 and 0 <B0C1:0, B1C1:0, and B2C1:0> are used to specify the target address area. Setting these bits to 00 enables settings as follows:

- \* The WAITC0 setting is enabled when the address space 7F00H to 7FFFH is accessed.
- \* The WAITC1 setting is enabled when the address space 8A0H to 7FFFH is accessed.
- \* The WAITC2 setting is enabled when the address space 8000H to 3FFFFFH is accessed,

Setting these bits to 01 enables settings for all WAITC's blocks when the address space 400000H to 7FFFFFH is accessed. Setting these bits to 10 enables when the address space 800000H to BFFFFFH to be accessed. Setting these bits to 11 enables when the address space C00000H to FFFFFFH to be accessed.

Table 3.6.1 Bus Width Control Register

6 5 4 2 3 0 WAITC0 Bit symbol **B0BUS** B0W1 B0W0 B0C1 B0C0 (0068H)Read/Write W After reset 0 0 0 0 0 **Function** 0:16-bit bus 00: 2 waits 00: 7F00H to 7FFFH 1:8-bit bus 01: 1 wait 01: 400000H to 10: (1 + N) waits 10: 800000H to 11: 0 waits 11: C00000H to B1W1 WAITC1 Bit symbol **B1BUS** B1W0 B1C1 B1C0 (0069H)Read/Write W After reset 0 0 0 0 0 **Function** 0:16-bit bus 00: 2 waits 00: 8A0H to 7FFFH 01: 1 wait 1:8-bit bus 01: 400000H to 10: 800000H to 10: (1 + N) waits 11: 0 waits 11: C00000H to B2W0 WAITC2 Bit symbol **B2BUS** B2W1 B2C1 B2C0 (006AH) Read/Write W After reset 0 0 0 1 1 Function 0:16-bit bus 00: 2 waits 00: 8000H to 01: 400000H to 1:8-bit bus 01: 1 wait 10: (1 + N) waits 10: 800000H to 11: C00000H to 11: 0 waits

Note: Read-modify-write is prohibited for WAITC0, WAITC1, and WAITC2.

Table 3.6.2 Dynamic Bus Sizing

| Operand   | Operand Start           | Memory    | CPU                                  | CPL                             | J Data                                            |
|-----------|-------------------------|-----------|--------------------------------------|---------------------------------|---------------------------------------------------|
| Data Size | Address                 | Data Size | Address                              | D15 to D8                       | D7 to D0                                          |
|           | 2n + 0                  | 8 bits    | 2n + 0                               | xxxxx                           | b7 to b0                                          |
| 8 bits    | (Even number)           | 16 bits   | 2n + 0                               | xxxxx                           | b7 to b0                                          |
| O Dits    | 2n + 1                  | 8 bits    | 2n + 1                               | XXXXX                           | b7 to b0                                          |
|           | (Odd number)            | 16 bits   | 2n + 1                               | b7 to b0                        | XXXXX                                             |
|           | 2n + 0                  | 8 bits    | 2n + 0<br>2n + 1                     | xxxxx<br>xxxxx                  | b7 to b0<br>b15 to b8                             |
|           | (Even number)           | 16 bits   | 2n + 0                               | b15 to b8                       | b7 to b0                                          |
| 16 bits   | 2n + 1                  | 8 bits    | 2n + 1<br>2n + 2                     | xxxxx<br>xxxxx                  | b7 to b0<br>b15 to b8                             |
|           | (Odd number)            | 16 bits   | 2n + 1<br>2n + 2                     | b7 to b0<br>xxxxx               | xxxxx<br>b15 to b8                                |
|           | 2n + 0<br>(Even number) | 8 bits    | 2n + 0<br>2n + 1<br>2n + 2<br>2n + 3 | XXXXX<br>XXXXX<br>XXXXX         | b7 to b0<br>b15 to b8<br>b23 to b16<br>b31 to b24 |
|           |                         | 16 bits   | 2n + 0<br>2n + 2                     | b15 to b8<br>b31 to b24         | b7 to b0<br>b23 to b16                            |
| 32 bits   | 2n + 1                  | 8 bits    | 2n + 1<br>2n + 2<br>2n + 3<br>2n + 4 | XXXXX<br>XXXXX<br>XXXXX         | b7 to b0<br>b15 to b8<br>b23 to b16<br>b31 to b24 |
|           | (Odd number)            | 16 bits   | 2n + 1<br>2n + 2<br>2n + 4           | b7 to b0<br>b23 to b16<br>xxxxx | xxxxx<br>b15 to b8<br>b31 to b24                  |

xxxxx: During a read, data input to the bus is ignored. While writing, the bus is at high impedance and the write strobe signal remains in active.

### 3.6.3 Bus Width/Wait Control

An image of the actual addresses which can be specified by chip select is shown below. Out of the whole memory area, address areas that can be specified are divided into four parts. Addresses from 000000H to 3FFFFFH are further divided as follows: 7F00H to 7FFFH is specified for WAITCO; 8A0H to 7FFFH, for WAITC1; and 8000H to 3FFFFFH, for WAITC2. The reason is that a device other than ROM (e.g., RAM or I/O) might be connected externally.

7F00H to 7FFFH (256 bytes) designated as WAITC0 are mapped mainly for possible expansions to external I/O.

8A0H to 7FFFH (Approx. 30 Kbytes) designated as WAITC1 are mapped mainly for possible extensions to external RAM.

8000H to 3FFFFFH (Approx. 4 Mbytes) designated as WAITC2 are mapped mainly for possible extensions to external ROM. After resetting, WAITC2 is enabled in a 16-bit bus and 2-wait configuration. With the TMP93CS20, which does have a built-in ROM, addresses from FF0000H to FFFFFFH are used as the internal ROM area; WAITC2 is disabled in this area. After resetting, the CPU reads the program from the built-in ROM in 16-bit bus, 0 WAIT mode.



Note 1: Access priority is highest for built-in I/O, then built-in memory, and lowest for the chip select/wait controller.

Note 2: External areas other than WAITC0 to WAITC2 are accessed in 0 WAIT mode.

When using the chip select/wait controller, do not specify the same address area more than once.

(However, when specifications overlap, only one of them will be utilized. For example, when addresses 7F00H to 7FFFH for WAITC0 are specified at the same time as 8A0H to 7FFFH for WAITC1, only the WAITC0 setting and pin will be active.)

#### Example of Usage

Figure 3.6.1 is an example in which an external memory is connected to the TMP93CS20. In this example, a 128-Kbyte ROM is connected using a 16-bit bus, and a 256 Kbyte RAM is connected using a 16-bit bus.



Figure 3.6.1 Example of External Memory Connection (ROM and RAM = 16 bits)

The TMP93CS20 has built-in ROM and RAM. When ROM and RAM have insufficient capacity, it is possible to connect an external memory following the usage examples for this purpose. In this example, the memory configuration is as follows.

| Mer  | mory     | Memory Size | Address            | Data Bus |
|------|----------|-------------|--------------------|----------|
| ROM  | Internal | 64 Kbytes   | FF0000H to FFFFFFH | 16 bits  |
| KOW  | External | 128 Kbytes  | 400000H to 41FFFFH | 16 bits  |
| SRAM | Internal | 2 Kbytes    | 0000A0H to 00089FH | 16 bits  |
| SKAW | External | 256 Kbytes  | 800000H to 83FFFFH | 16 bits  |

### 3.7 8-Bit Timer

The TMP93CS20 contains four 8-bit timers (timers 0 to 3), each of which can be operated independently. The cascade connection also allows these timers to be used together as two 16-bit timers. The following four operating modes are supported for the 8-bit timers:

- 8-bit interval timer mode (4 timers)
   16-bit interval timer mode (2 timers)
   (8 bits × 2 timers, 16 bits × 1 timer, etc.)
- 8-bit programmable square wave pulse generation (PPG: Variable duty with variable cycle) output mode (2 timers)
- 8-bit pulse width modulation (PWM: Variable duty with constant cycle) output mode (2 timers)

Figure 3.7.1 shows the block diagram of the 8-bit timers (timer 0 and timer 1).

Figure 3.7.2 shows that of the 8-bit timers (timer 2 and timer 3).

Each timer consists of an 8-bit up counter, 8-bit comparator and 8-bit timer register. Besides, one timer flip-flop (TFF1) is provided for the pair consisting of timer 0 and timer 1, and TFF3 is provided for the pair consisting of timer 2 and timer 3.

Among the input clock sources for the timers, the internal clocks of  $\phi T1$ ,  $\phi T4$ ,  $\phi T16$ , and  $\phi T256$  are obtained from the 9-bit prescaler shown in Figure 3.7.3.

The operation modes and timer flip-flops of the 8-bit timers are controlled by the five control registers T10MOD, T32MOD, TFFCR, TRUN, and TRDC.



Figure 3.7.1 Block Diagram of 8-Bit Timers (Timers 0 and 1)



Figure 3.7.2 Block Diagram of 8-Bit Timers (Timers 2 and 3)

#### 1. Prescaler

There are 9-bit prescaler and prescaler clock selection registers to generate input clock signals for the 8-bit timers 0 to 3, the 16-bit timers 4, 6, 8, and A, and the serial interfaces 0 and 1.

Figure 3.7.3 shows the corresponding block diagram, and Table 3.7.1 shows prescaler clock signal resolution into 8- and 16-bit timers.



Figure 3.7.3 Block Diagram of the Prescaler

Table 3.7.1 Prescaler Clock Resolution to 8- and 16-Bit Timers

at fc = 20 MHz, fs = 32.768 kHz

| Select                                                                                                                                   | Select Prescaler               | Gear Value          | Prescaler Clock Resolution  |                                                    |                               |                                 |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------------|-----------------------------|----------------------------------------------------|-------------------------------|---------------------------------|--|--|--|--|
| System Clock Clock <gea< td=""><td><gear2:0></gear2:0></td><td>φ<b>T</b>1</td><td>фТ4</td><td>φT16</td><td colspan="2">φT256</td></gea<> |                                | <gear2:0></gear2:0> | φ <b>T</b> 1                | фТ4                                                | φT16                          | φT256                           |  |  |  |  |
| 1 (fs)                                                                                                                                   |                                | XXX                 | fs/2 <sup>3</sup> (244 μs)  | fs/2 <sup>5</sup> (977 μs)                         | fs/2 <sup>7</sup> ( 3.9 ms)   | fs/2 <sup>11</sup> ( 62.5 ms)   |  |  |  |  |
|                                                                                                                                          |                                | 000 (fc)            | fc/2 <sup>3</sup> ( 0.4 μs) | fc/2 <sup>5</sup> ( 1.6 μs)                        | fc/2 <sup>7</sup> ( 6.4 μs)   | fc/2 <sup>11</sup> (102.4 μs)   |  |  |  |  |
|                                                                                                                                          | 00                             | 001 (fc/2)          | fc/2 <sup>4</sup> ( 0.8 μs) | fc/2 <sup>6</sup> ( 3.2 μs)                        | fc/2 <sup>8</sup> ( 12.8 μs)  | fc/2 <sup>12</sup> (204.8 μs)   |  |  |  |  |
| 0 (fc)                                                                                                                                   | (f <sub>FPH</sub> )            | 010 (fc/4)          | fc/2 <sup>5</sup> ( 1.6 μs) | fc/2 <sup>7</sup> ( 6.4 μs)                        | fc/2 <sup>9</sup> ( 25.6 μs)  | fc/2 <sup>13</sup> (409.6 μs)   |  |  |  |  |
|                                                                                                                                          |                                | 011 (fc/8)          | fc/2 <sup>6</sup> ( 3.2 μs) | fc/2 <sup>8</sup> ( 12.8 μs)                       | fc/2 <sup>10</sup> ( 51.2 μs) | fc/2 <sup>14</sup> (819.2 μs)   |  |  |  |  |
|                                                                                                                                          |                                | 100 (fc/16)         | fc/2 <sup>7</sup> ( 6.4 μs) | fc/2 <sup>9</sup> ( 25.6 μs)                       | fc/2 <sup>11</sup> (102.4 μs) | fc/2 <sup>15</sup> ( 1.6384 ms) |  |  |  |  |
| XXX                                                                                                                                      | 01<br>(Low-frequency<br>clock) | XXX                 | fs/2 <sup>3</sup> (244 μs)  | fs/2 <sup>5</sup> (977 μs)                         | fs/2 <sup>7</sup> ( 3.9 ms)   | fs/2 <sup>11</sup> ( 62.5 ms)   |  |  |  |  |
| XXX                                                                                                                                      | 10 (Note)<br>(fc/16 clock)     | XXX                 | fc/2 <sup>7</sup> ( 6.4 μs) | fc/2 <sup>9</sup> (25.6 μs)                        | fc/2 <sup>11</sup> (102.4 µs) | fc/2 <sup>15</sup> ( 1.6384 ms) |  |  |  |  |
| xxx: Don't care                                                                                                                          |                                |                     | <del>-</del>                | <ul><li>16-bit timer</li><li>8-bit timer</li></ul> |                               | <u> </u>                        |  |  |  |  |

Note: The fc/16 clock cannot be used as a prescaler clock when the fs is used as a system clock.

The timer clock selected among fFPH, fc/16, and fs is divided by 4 and input to this prescaler. The selection is made by system clock control register SYSCR0<PRCK1:0>.

Resetting sets < PRCK1:0> to 00, which selects the fFPH clock input to be divided by 4.

The 8-bit timers 0 and 1 select among 4 clock inputs:  $\phi$ T1,  $\phi$ T4,  $\phi$ T16, and  $\phi$ T256 of the prescaler output.

This prescaler can be run or stopped by the timer control register TRUN<PRRUN>. Counting starts when <PRRUN> is set to 1. The prescaler is cleared to 0 and stops operation when <PRRUN> is set to 0.

Resetting clears <PRRUN> to 0 and stops the prescaler.

When the Idle1 mode (in which only the oscillator operates) is used, set TRUN<PRRUN> to "0" to reduce the power consumption of the prescaler before the "HALT" instruction is executed.

#### 2. Up counter

This is an 8-bit binary counter which counts up by the input clock pulse specified by T10MOD or T32MOD.

The input clocks of timer 0 and timer 2 are selected from among the external clock from the TI0 and TI2 pins, and the three internal clocks  $\phi$ T1,  $\phi$ T4, and  $\phi$ T16, according to the value set in T10MOD<T0CLK1:0> or T32MOD<T2CLK1:0>.

The input clocks used by timer 1 and timer 3 depend on the operation mode. When 16-bit timer mode is set, the overflow outputs of timer 0 and timer 2 are used as the input clock. When any mode other than 16-bit timer mode is set, the input clock is selected from among the internal clocks  $\phi T1$ ,  $\phi T16$ , and  $\phi T256$  as well as the comparator outputs (Match detection signal) of timer 0 and timer 2 according to the set value of the T10MOD and te T32MOD registers.

Example: When T10MOD<T10M1:0> = 01, the overflow output of timer 0 becomes the input clock of timer 1 (16-bit timer mode).

When T10MOD<T10M1:0> = 00 and T10MOD<T1CLK1:0> = 01,  $\phi$ T1 becomes the input of timer 1 (8-bit timer mode).

Similarly, operation mode is also set by the T10MOD and the T32MOD registers. When reset, it is initialized to T10MOD<T10M1:0> = 00 and T32MOD<T32M1:0> = 00 whereby the up counter is placed in the 8-bit timer mode.

The counting and stop and clear of the up counter can be controlled for each interval timer by the timer operation control register TRUN. When reset, all up counters will be cleared to stop the timers.

#### 3. Timer registers

These are 8-bit registers for setting a time interval. When the values of the timer registers match the values of the corresponding up counters, the comparator match detect signal becomes active. If the set value is 00H, this signal becomes active when the up counter overflows.

Timer registers TREG0 and TREG2 have a double buffer. The following describes an example of the TREG2.

The 8-bit timer double buffer control register TRDC<TR2DE> bit controls whether the double buffer structure should be enabled or disabled. It is disabled when <TR2DE> = 0 and enabled when it is set to 1.

In the double buffer enable state, the data set in the register buffer are transferred to the timer register when the  $2^n-1$  overflow occurs in PWM mode, or at the PPG cycle in PPG mode. Therefore, during timer mode, the double buffer cannot be used.

Upon resetting, TRDC<TR2DE> will be initialized to 0, disabling the double buffer. To use the double buffer, write data in the timer register, set <TR2DE> to 1, and write the following data in the register buffer.



Figure 3.7.4 Configuration of Timer Register 2

Note: The timer register and the register buffer are allocated at the same memory address. When <TR2DE> = 0, the same value is written in the register buffer and in the timer register, while when <TR2DE> = 1 the value is written only into the register buffer.

The memory address of each timer register is as follows.

TREG0: 000022H TREG2: 000026H TREG1: 000023H TREG3: 000027H

Both of these registers are write only and cannot be read.

#### 4. Comparator

A comparator compares the value in the up counter with the values to which the timer register is set. When they match, the up counter is cleared to 0 and an interrupt signal (INTT0, INTT1, INTT2, and INTT3) is generated. If the timer flip-flop inversion is enabled, the timer flip-flop is inverted at the same time.

#### 5. Timer flip-flop

The timer flip-flop (TFF1 and TFF3) is a flip-flop inverted by the match detect signal (8-bit comparator output).

Inverting is enabled or disabled by the timer flip-flop control register TFFCR<TFF3IE>, <TFF1IE>.

After a reset operation, the value of TFF1 and TFF3 are undefined. Writing 01 or 10 to TFFCR<TFF3C1:0> <TFF1C1:0> sets 0 or 1 to TFF1 and TFF3. Additionally, writing 00 to this bit inverts the value of TFF1 and TFF3 (Software inversion).

The values in TFF1 and TFF3 can be output to the TO1 pin (also used as P67) and TO3 pin (also used as P83). When using the TFF1 and TFF3 contents as the timer output, the timer flip-flop should be set by the port 6 and 8 function registers P6FC and P8FC beforehand.

## **Timer Operation Control Register**

TRUN (0020H)



PRRUN: Operation of prescaler

T6RUN: Operation of 16-bit timer (Timer 6)

Count

T4RUN: Operation of 16-bit timer (Timer 4)

T3RUN: Operation of 8-bit timer (Timer 3)

T2RUN: Operation of 8-bit timer (Timer 2)

T1RUN: Operation of 8-bit timer (Timer 1)

T0RUN: Operation of 8-bit timer (Timer 0)

Note: TRUN<Bit6> is read as 1.

## System Clock Control Register

SYSCR0 (006EH)

|             | 7                                                                     | 6                                                                    | 5                                                  | 4                                                                                                            | 3                                                                               | 2                                                                                            | 1                                                                | 0     |
|-------------|-----------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------|-------|
| Bit symbol  | XEN                                                                   | XTEN                                                                 | RXEN                                               | RXTEN                                                                                                        | RSYSCK                                                                          | WUEF                                                                                         | PRCK1                                                            | PRCK0 |
| Read/Write  |                                                                       |                                                                      |                                                    | R/                                                                                                           | W                                                                               |                                                                                              |                                                                  |       |
| After reset | 1                                                                     | 0                                                                    | 1                                                  | 0                                                                                                            | 0                                                                               | 0                                                                                            | 0                                                                | 0     |
| Function    | High-<br>frequency<br>oscillator<br>(fc)<br>0: Stop<br>1: Oscillation | Low-<br>frequency<br>oscillator<br>(fs)<br>0: Stop<br>1: Oscillation | oscillator<br>(fc) after<br>release of<br>the STOP | Low-<br>frequency<br>oscillator<br>(fs) after<br>release of<br>the STOP<br>mode<br>0: Stop<br>1: Oscillation | Clock<br>selection<br>after<br>release of<br>the Stop<br>mode<br>0: fc<br>1: fs | Warm-up timer (Write) 0: Don't care 1: Start timer (Read) 0: End warm up 1: Continue warm up | Select presca<br>00: fFPH<br>01: fs<br>10: fc/16<br>11: (Reserve |       |

Select prescaler clock setting

| 00 | f <sub>FPH</sub> | )            |
|----|------------------|--------------|
| 01 | fs               | Clock        |
| 10 | fc/16            | divided by 4 |
| 11 | (Reserved)       |              |

Figure 3.7.5 Registers for 8-Bit Timers (1/5)



Figure 3.7.6 Registers for 8-Bit Timers (2/5)



Figure 3.7.7 Registers for 8-Bit Timers (3/5)



TFFCR<TFF3C1:0>, <TFF1C1:0> are read as 1.

Figure 3.7.8 Registers for 8-Bit Timers (4/5)



Figure 3.7.9 Registers for 8-Bit Timers (5/5)

The operation of 8-bit timers will be described below:

#### (1) 8-bit timer mode

Four interval timers, designated 0 to 3, can be used independently as 8-bit interval timers. When setting functions and count data, stop operation of timer 0 to 3.

1. Generating interrupts in a fixed cycle

The operation of timer 1 will be explained below.

To generate timer 1 interrupts at constant intervals using timer 1 (INTT1), first stop timer 1. Set the operation mode and input clock speed by setting T10MOD, and the cycle time by setting TREG1. Then, enable interrupt INTT1 and start the counting of timer 1.

Example: To generate timer 1 interrupt every 1 second at fs = 32 kHz, set each register in the following manner.



Use Table 3.7.1 for selecting the input clock.

Note: The input clock choices available for timer 0 and timer 1 differ from each other as follows.

Timer 0: TI0 input,  $\phi$ T1,  $\phi$ T4,  $\phi$ T16

2. Generating a 50% duty, square wave pulse

Timer 1 and timer 3 have a timer flip-flop respectively.

The timer flip-flop (TFF1 and TFF3) is inverted at constant intervals, and its status is output to timer output pin (TO1 and TO3).

Example: To output a  $2.4~\mu s$  square wave pulse from the TO3 pin at fc = 20~MHz, set each register by the following procedures. Either timer 2 or timer 3 may be used, but this example uses timer 3.





Figure 3.7.10 Square Wave (50% duty) Output Timing Chart

3. Making timer 1 count up by matching the signal from the timer 0 comparator. (Same function is achieved by using timer 3 and timer 2.)

Set the 8-bit timer mode, and set the comparator output of timer 0 as the input clock to timer 1.



Figure 3.7.11 Timer 1 Count-up Regulated by Timer 0

#### (2) 16-bit timer mode

A 16-bit interval timer is configured by using timer 0 and timer 1 or timer 2 and timer 3 as a pair.

Setting timer mode register T10MOD<T10M1:0> or T32MOD<T32M1:0> of timer 0 and timer 1 to 01 establishes a 16-bit timer mode.

When set in 16-bit timer mode, the overflow outputs of timer 0 and timer 2 will become the input clocks of timer 1 and timer 3, regardless of the set value of T10MOD<T1CLK1:0> or T32MOD<T3CLK1:0>. Table 3.7 (1) shows the selection of timer 0 and timer 2 input clocks.

The lower 8 bits of the timer (Interrupt) cycle are set by the timer registers TREG0 and TREG2, and the upper 8 bits are set by TREG1 and TREG3. Note that TREG0 or TREG2 always must be set first. (Writing data into TREG0 or TREG2 disables the comparator temporarily, and the comparator is restarted by writing data into TREG1 or TREG3.)

Setting example: To generate an interrupt INTT3 every 0.4 seconds at fc = 20 MHz, set the following values for timer registers TREG2 and TREG3.



When counting with the  $\phi T16$  input clock (6.4  $\mu s$  at 20 MHz)  $0.4~s \div 6.4~\mu s = 62500 = F424H$  Therefore, set TREG3 = F4H and TREG2 = 24H, respectively.

> The comparator signal is output from timer 2 each time the up-counter UC2 matches TREG2, when the up counter UC2 is not to be cleared.

> With the timer 3 comparator, the match detect signal is output at each comparator check when the up counter UC3 and TREG3 values are found to match. When the match detect signal is output simultaneously from the comparators of both timer 2 and timer 3, the up counters UC2 and UC3 are cleared to 0, and the interrupt INTT3 is generated. If inversion is enabled, the value of the timer flip-flop TFF3 is inverted.

Example: When TREG3 = 04H and TREG2 = 80H Value of up counter 0000H 0080H 0180H 0280H 0380H 0480H (UC3, UC2) Timer 2 comparator match detect signal Interrupt INTT3 Inversion

Figure 3.7.12 Timer Output by 16-Bit Timer Mode

### (3) 8-bit PPG (Programmable pulse generation) output mode

Timer output TO3

Square wave pulse can be generated at any frequency and duty by timer 0 or timer 2. The output pulse may be either low-active or high-active. In this mode, timer 1 or timer 3 cannot be used.

Timer 0 outputs a pulse to the TO1 pin (also used as P67), or the TO3 pin (also used as P83).

The operation of timer 2 will be explained below.

In this mode, a programmable square wave is generated by inverting the timer output each time the 8-bit up counter (UC2) matches the timer registers TREG2 and TREG3.

However, it is necessary for the set value of TREG2 to be smaller than that of TREG3.

Though the up counter (UC3) of timer 3 is not used in this mode, UC3 should be set for counting by setting TRUN<T3RUN>to 1.

Figure 3.7.14 shows the block diagram for this mode.



Figure 3.7.13 8-Bit PPG Output Waveforms



Figure 3.7.14 Block Diagram of 8-Bit PPG Output Mode

When the double buffer of TREG2 is enabled in this mode, the value of the register buffer will be shifted in TREG2 each time TREG3 matches UC2.

Use of the double buffer makes the handling of low duty waves easy (when duty is varied).



Figure 3.7.15 Operation of Register Buffer



• Calculate the value to be set in the timer register.

To obtain a frequency of 62.5 kHz, the pulse cycle time t should be:

$$t = 1/62.5 \text{ kHz} = 16 \mu s.$$

Given  $\phi T1 = 0.4 \mu s$  (at 20 MHz),

$$16~\mu s \div 0.4~\mu s = 40$$

Consequently, set the timer register 3 (TREG3) to TREG3 = 40 = 28H

and then to obtain a duty of 1/4,  $t \times 1/4 = 16 \mu s \times 1/4 = 4 \mu s$ 

$$4 \mu s \div 0.4 \mu s = 10$$

Therefore, set timer register 2 (TREG2) to TREG2 = 10 = 0AH.

|   |        | 7 6 5 4 3 2 1 0              |                                                              |
|---|--------|------------------------------|--------------------------------------------------------------|
| ٠ | TRUN   | ← - X 0 0                    | Stop timers 2 and 3, and clear then.                         |
|   | T32MOD | $\leftarrow$ 1 0 X X X X 0 1 | Set the 8-bit PPG mode, and select $\phi T1$ as input clock. |
|   | TREG2  | $\leftarrow$ 0 0 0 0 1 0 1 0 | Write 0AH.                                                   |
|   | TREG3  | $\leftarrow$ 0 0 1 0 1 0 0 0 | Write 28H.                                                   |
|   | TFFCR  | ← 0 1 1 X                    | Set TFF3 and enable the inversion.                           |
|   |        |                              | Writing 10 provides negative logic pulse.                    |
|   | P8CR   | ← 1                          | Cat Dog on the TOO nin                                       |
|   | P8FC   | $\leftarrow$ X X X X 1 X X X | Set P83 as the TO3 pin.                                      |
|   | TRUN   | ← 1 X 1 1                    | Start timer 2 and timer 3 counting.                          |
|   |        | X: Don't care, -: No change  |                                                              |

#### (4) 8-bit PWM output mode

This mode is valid only for timer 0 and timer 2. In this mode, the maximum 8-bit resolution of the PWM pulse can be output.

When using timer 0, the PWM pulse is output to the TO1 pin (also used as P67). Timer 1 can also be used as an 8-bit timer. When using timer 2, the PWM pulse is output to the TO3 pin (also used as P83). The operation of timer 2 will be explained below. Timer 3 can also be used as an 8-bit timer.

Timer output is inverted when the up counter (UC2) matches the set value of timer register TREG2, or when  $2^n - 1$  (n = 6, 7, or 8; specified by T32MOD<PWM21:0>) counter overflow occurs. Up counter UC2 is cleared when  $2^n - 1$  counter overflow occurs.

To use this PWM mode, the following conditions must be satisfied.

(Set value of timer register) < (Set value of  $2^n - 1$  counter overflow) (Set value of timer register)  $\neq 0$ 



Figure 3.7.16 8-Bit PWM Waveforms

Figure 3.7.17 shows the block diagram of operations in this mode.



Figure 3.7.17 Block Diagram of Operations in 8-Bit PWM Mode

In this mode, the value of the register buffer will be shifted into TREG2 if a  $2^n-1$  overflow is detected while the double buffer of TREG2 is enabled.

Use of the double buffer makes easy the handling of small-duty waves.



Figure 3.7.18 Operation of Register Buffer

Example: To output the following PWM waves to the TO3 pin at fc = 20 MHz.



\* Clock condition

System clock: High frequency (fc)

Clock gear: 1 (fc)

Prescaler clock: f<sub>FPH</sub>

To realize a PWM cycle of 50.8  $\mu s$  by utilizing  $\phi T1 = 0.4 \ \mu s$  (at fc = 20 MHz),

$$50.8~\mu s \div 0.4~\mu s = 127 = 2^n - 1$$

Consequently, n should be set to 7.

As the period of low level is 28.8  $\mu s,$  for  $\varphi T1=0.4~\mu s,$ 

set the following value for TREG2.

$$28.8~\mu s \div 0.4~\mu s = 72 = 48 H$$

|        | MSB                          | LSB                                                                                                |     |
|--------|------------------------------|----------------------------------------------------------------------------------------------------|-----|
|        | 7 6 5 4 3 2 1 0              | 0                                                                                                  |     |
| TRUN   | ← - X 0                      | <ul> <li>Stop timer 2 and clear it.</li> </ul>                                                     |     |
| T32MOD | ← 1 1 1 0 0 1                | <ol> <li>Set 8-bit PWM mode (cycle: 2<sup>7</sup> – 1) and select φT1 as t input clock.</li> </ol> | the |
| TREG2  | $\leftarrow$ 0 1 0 0 1 0 0 0 | 0 Writes 48H.                                                                                      |     |
| TFFCR  | ← 1 0 1 X                    | <ul> <li>Clear TFF3, enable the inversion and double buffer.</li> </ul>                            |     |
| P8CR   | ← 1                          | - Cot D02 on the TO2 nin                                                                           |     |
| P8FC   | ← X X X X 1 X X -            | Set P83 as the TO3 pin.                                                                            |     |
| TRUN   | ← 1 X 1                      | Start timer 2 counting.                                                                            |     |
|        | X: Don't care, -: No change  |                                                                                                    |     |

Table 3.7.2 PWM Cycle

at fc = 20 MHz, fs = 32.768 kHz

| Select | Select<br>Prescaler Clock      | Gear Value<br><gear2:0></gear2:0> | PWM Cycle          |          |                    |          |          |                    |          |          |          |
|--------|--------------------------------|-----------------------------------|--------------------|----------|--------------------|----------|----------|--------------------|----------|----------|----------|
| Clock  |                                |                                   | 2 <sup>6</sup> – 1 |          | 2 <sup>7</sup> – 1 |          |          | 2 <sup>8</sup> – 1 |          |          |          |
|        | <prck1:0></prck1:0>            |                                   | φΤ1                | φΤ4      | φT16               | φΤ1      | φΤ4      | φT16               | φΤ1      | φΤ4      | φT16     |
| 1 (fs) |                                | XXX                               | 15.4 ms            | 61.5 ms  | 246 ms             | 31.0 ms  | 124 ms   | 496 ms             | 62.3 ms  | 249 ms   | 996 ms   |
|        | 00<br>(f <sub>FPH</sub> )      | 000 (fc)                          | 25.2 μs            | 100.8 μs | 403.2 μs           | 50.8 μs  | 203.2 μs | 812.8 μs           | 102.0 μs | 408.0 μs | 1.63 ms  |
|        |                                | 001 (fc/2)                        | 50.4 μs            | 201.6 μs | 806.4 μs           | 101.6 μs | 406.4 μs | 1.63 ms            | 204.0 μs | 816.0 μs | 3.26 ms  |
| 0 (fc) |                                | 010 (fc/4)                        | 100.8 μs           | 403.2 μs | 1.61 ms            | 203.2 μs | 812.8 μs | 3.26 ms            | 408.0 μs | 1.63ms   | 6.53 ms  |
|        |                                | 011 (fc/8)                        | 201.6 μs           | 806.4 μs | 3.23 ms            | 406.4 μs | 1.63 ms  | 6.52 ms            | 816.0 μs | 3.26ms   | 13.06 ms |
|        |                                | 100 (fc/16)                       | 403.2 μs           | 1.61 ms  | 6.45 ms            | 812.8 μs | 3.25 ms  | 13.04 ms           | 1.63ms   | 6.53ms   | 26.11 ms |
| xxx    | 01<br>(Low-frequency<br>clock) | xxx                               | 15.4 ms            | 61.5 ms  | 246 ms             | 31.0 ms  | 124 ms   | 496 ms             | 62.3 ms  | 249 ms   | 996 ms   |
| XXX    | 10<br>(fc/16 clock)            | xxx                               | 403.2 μs           | 1.61 ms  | 6.45 ms            | 812.8 μs | 3.25 ms  | 13.04 ms           | 1.63ms   | 6.53ms   | 26.11 ms |

XXX: Don't care

(5) Timer mode setting registers

Table 3.7.3 shows the list of 8-bit timer modes.

Table 3.7.3 Timer Mode Setting Registers

| Register Name            |            | TFFCR                                                                   |                                                                             |                                                                            |                                                 |  |
|--------------------------|------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------|--|
| Bit Name                 | T10M/T32M  | PWM2                                                                    | T1CLK/T3CLK                                                                 | T0CLK/T2CLK                                                                | TFF1IS/TFF3IS                                   |  |
| Function                 | Timer Mode | PWM Cycle                                                               | Upper Timer<br>Input Clock                                                  | Lower Timer<br>Input Clock                                                 | Timer F/F Invert<br>Signal Select               |  |
| 16-bit timer mode        | 01         | -                                                                       | -                                                                           | External clock,<br>φT1, φT4, φT16<br>(00, 01, 10, 11)                      | -                                               |  |
| 8-bit timer × 2 channels | 00         | -                                                                       | Lower timer match:<br>\$\phi T1, \$\phi T16, \$\phi T256\$ (00, 01, 10, 11) | External clock,<br>\$\phi\$T1, \$\phi\$T4, \$\phi\$T16<br>(00, 01, 10, 11) | O: Lower timer output     1: Upper timer output |  |
| 8-bit PPG × 1 channel    | 10         | -                                                                       | -                                                                           | External clock,<br>φT1, φT4, φT16<br>(00, 01, 10, 11)                      | -                                               |  |
| 8-bit PWM × 1 channel    | 11         | 2 <sup>6</sup> - 1, 2 <sup>7</sup> - 1, 2 <sup>8</sup> - 1 (01, 10, 11) | -                                                                           | External clock,<br>φT1, φT4, φT16<br>(00, 01, 10, 11)                      | -                                               |  |
| 8-bit timer × 1 channel  | 11         | _                                                                       | φT1, φT16 , φT256<br>(01, 10, 11)                                           | -                                                                          | Output disabled                                 |  |

-: Don't care

## 3.8 16-Bit Timer/Event Counter

The TMP93CS20 contain four multifunctional 16-bit timer/event counters (Timers 4, 6, 8, and A) which support the following operation modes.

- 16-bit interval timer mode
- 16-bit event counter mode
- 16-bit programmable pulse generation (PPG) mode

Timers 8 and A can be used as the following operation modes using the capture function.

- Frequency measurement mode
- Pulse width measurement mode
- Time differential measurement mode

## 3.8.1 Timer/Event Counter 4 and 6

Each timer/event counter consists of a 16-bit up counter, two 16-bit timer registers (One with a double buffer), a 16-bit capture register, two comparators, a timer flip-flop and the control circuit.

Timer/event counters are controlled by 4 control registers: T4MOD/T6MOD, T4FFCR/T6FFCR, TRUN, and T16CR.

Figure 3.8.1, 3.8.2 shows the block diagram of the 16-bit timer/event counters (Timer 4 and timer 6).

Timers 4 and 6 can be used independently.

All timers operate in the same manner except for the following points, and thus only the operation of timer 4 will be explained below.



Figure 3.8.1 Block Diagram of 16-Bit Timer (Timer 4)



Figure 3.8.2 Block Diagram of 16-Bit Timer (Timer 6)



Figure 3.8.3 Registers for 16-Bit Timer/Event Counter (1/6)

T4FFCR

(002FH)

Timer 4 Flip-flop Control Register 6 5 4 2 0 EQ5T4 EQ4T4 TFF4C1 TFF4C0 Bit symbol Read/Write R/W R/W R/W W After reset 0 0 0 0 1 1 TFF4 invert trigger Function Write "0". Write "0". TFF4 control 0: Disable trigger 00: Invert TFF4 1: Enable trigger 01: Set TFF4 Inverted Inverted 10: Clear TFF4 when the when the 11: Don't care UC value UC value \* Always read as 11 matches matches TREG5 TREG4 Timer flip-flop 4 (TFF4) control Inverts the TFF4 value (Software inversion). 00 01 Sets TFF4 to 1. 10 Clear TFF4 to 0. Don't care (Always read as 11) 11 Timer flip-flop 4 (TFF4) invert trigger when up counter matches TREG4

0

0

matches TREG5

Trigger disable (Disable inversion)
Trigger enable (Enable inversion)

Timer flip-flop 4 (TFF4) invert trigger when up counter

Trigger disable (Disable inversion)
Trigger enable (Enable inversion)

Figure 3.8.4 Registers for 16-Bit Timer/Event Counter (2/6)



Figure 3.8.5 Registers for 16-Bit Timer/Event Counter (3/6)

Software capture

Don't care

The up counter 6 value is loaded to CAP6



Figure 3.8.6 Reigsters for 16-Bit Timer/Event Counter (4/6)

# 16-Bit Timer Countrol Register

T16CR (003AH)



Note 1: In case of not using the 7 stage binary counter as a warm-up timer, a stable clock signal must be input from an external circuit.

Note 2: T16CR<Bit6> is always read as 1.

Figure 3.8.7 Registers for 16-Bit Timer/Event Counter (5/6)

# **Timer Operation Control Register**

TRUN (0020H)

|             | 7                                    | 6 | 5     | 4     | 3     | 2     | 1     | 0     |
|-------------|--------------------------------------|---|-------|-------|-------|-------|-------|-------|
| Bit symbol  | PRRUN                                |   | T6RUN | T4RUN | T3RUN | T2RUN | T1RUN | T0RUN |
| Read/Write  | R/W                                  |   |       |       | R     | W     |       |       |
| After reset | 0                                    |   | 0     | 0     | 0     | 0     | 0     | 0     |
| Function    | Prescaler and timer run/stop control |   |       |       |       |       |       |       |
|             | 0: Stop and clear                    |   |       |       |       |       |       |       |
|             | 1: Run (Count up)                    |   |       |       |       |       |       |       |
|             |                                      |   |       |       |       |       |       |       |

O Stop and clear
Count

PRRUN: Operation of prescaler.

T6RUN: Operation of 16-bit timer (Timer 6).

T4RUN: Operation of 16-bit timer (Timer 4).

T3RUN: Operation of 8-bit timer (Timer 3).
T2RUN: Operation of 8-bit timer (Timer 2).

T1RUN: Operation of 8-bit timer (Timer 1).

TORUN: Operation of 8-bit timer (Timer 0).

Note: TRUN<Bit6> is always read as 1.

# System Clock Control Register

SYSCR0 (006EH)

|             | 7                                                                     | 6                                                                    | 5                                                                                                   | 4                                                                                                  | 3                                                                  | 2                                                                                            | 1                                                                                   | 0     |
|-------------|-----------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------|
| Bit symbol  | XEN                                                                   | XTEN                                                                 | RXEN                                                                                                | RXTEN                                                                                              | RSYSCK                                                             | WUEF                                                                                         | PRCK1                                                                               | PRCK0 |
| Read/Write  |                                                                       |                                                                      |                                                                                                     | R/                                                                                                 | W                                                                  |                                                                                              |                                                                                     |       |
| After reset | 1                                                                     | 0                                                                    | 1                                                                                                   | 0                                                                                                  | 0                                                                  | 0                                                                                            | 0                                                                                   | 0     |
| Function    | High-<br>frequency<br>oscillator<br>(fc)<br>0: Stop<br>1: Oscillation | Low-<br>frequency<br>oscillator<br>(fs)<br>0: Stop<br>1: Oscillation | High-<br>frequency<br>oscillator<br>(fc) after<br>release<br>STOP mode<br>0: Stop<br>1: Oscillation | Low-<br>frequency<br>oscillator<br>(fs) after<br>release<br>STOP mode<br>0: Stop<br>1: Oscillation | Select<br>clock after<br>release<br>STOP<br>mode<br>0: fc<br>1: fs | Warm-up timer (Write) 0: Don't care 1: Start timer (Read) 0: End warm up 1: Continue warm up | Select preso<br>input<br>00: f <sub>FPH</sub><br>01: fs<br>10: fc/16<br>11: (Reserv |       |

Select prescaler clock input

|    | •                |               |
|----|------------------|---------------|
| 00 | f <sub>FPH</sub> | )             |
| 01 | fs               | Clock divided |
| 10 | fc/16            | by 4.         |
| 11 | (Reserved)       |               |
|    |                  |               |

Figure 3.8.8 Registers for 16-Bit Timer/Event Counters (6/6)

## (1) Prescaler

There are 9-bit prescaler and prescaler clock-selection registers to generate input clock signals for 8-bit timers 0 to 3, 16-bit timers 4, 6, 8, and A, and serial interfaces 0 and 1.

Figure 3.8.9 shows the block diagram. Table 3.8.1 shows prescaler clock resolution into 8 and 16-bit timers.



Figure 3.8.9 Block Diagram of Prescaler

Table 3.8.1 Prescaler Clock Resolution into 8- and 16-Bit Timers

at fc = 20 MHz, fs = 32.768 kHz

| Select System            | Select                                 | Gear Value          | Prescaler Clock Resolution  |                              |                               |                                 |
|--------------------------|----------------------------------------|---------------------|-----------------------------|------------------------------|-------------------------------|---------------------------------|
| Clock<br><sysck></sysck> | Prescaler Clock<br><prck1:0></prck1:0> | <gear2:0></gear2:0> | φT1                         | фТ4                          | φT16                          | φT256                           |
| 1 (fs)                   |                                        | XXX                 | fs/2 <sup>3</sup> (244 μs)  | fs/2 <sup>5</sup> (977 μs)   | fs/2 <sup>7</sup> ( 3.9 ms)   | fs/2 <sup>11</sup> ( 62.5 ms)   |
|                          |                                        | 000 (fc)            | fc/2 <sup>3</sup> ( 0.4 μs) | fc/2 <sup>5</sup> ( 1.6 μs)  | $fc/2^7$ ( $6.4 \mu s$ )      | fc/2 <sup>11</sup> (102.4 μs)   |
|                          | 00                                     | 001 (fc/2)          | fc/2 <sup>4</sup> ( 0.8 μs) | fc/2 <sup>6</sup> ( 3.2 μs)  | fc/2 <sup>8</sup> ( 12.8 μs)  | fc/2 <sup>12</sup> (204.8 μs)   |
| 0 (fc)                   | (f <sub>FPH</sub> )                    | 010 (fc/4)          | fc/2 <sup>5</sup> ( 1.6 μs) | fc/2 <sup>7</sup> ( 6.4 μs)  | fc/2 <sup>9</sup> ( 25.6 μs)  | fc/2 <sup>13</sup> (409.6 μs)   |
|                          |                                        | 011 (fc/8)          | fc/2 <sup>6</sup> ( 3.2 μs) | fc/2 <sup>8</sup> ( 12.8 μs) | fc/2 <sup>10</sup> ( 51.2 μs) | fc/2 <sup>14</sup> (819.2 μs)   |
|                          |                                        | 100 (fc/16)         | fc/2 <sup>7</sup> ( 6.4 μs) | fc/2 <sup>9</sup> ( 25.6 μs) | fc/2 <sup>11</sup> (102.4 µs) | fc/2 <sup>15</sup> ( 1.6384 ms) |
| XXX                      | 01<br>(low-frequency<br>clock)         | XXX                 | fs/2 <sup>3</sup> (244 μs)  | fs/2 <sup>5</sup> (977 μs)   | fs/2 <sup>7</sup> ( 3.9 ms)   | fs/2 <sup>11</sup> ( 62.5 ms)   |
| XXX                      | 10<br>(fc/16 clock)                    | XXX                 | fc/2 <sup>7</sup> ( 6.4 μs) | fc/2 <sup>9</sup> ( 25.6 μs) | fc/2 <sup>11</sup> (102.4 μs) | fc/2 <sup>15</sup> ( 1.6384 ms) |
| XXX: Don't care          |                                        |                     | <del></del>                 | 16-bit timer -               | <b>*</b>                      | <u> </u>                        |

Note: The fc/16 clock cannot be used as a prescaler clock when the fs is used as a system clock.

The clock selected from among fFPH, fc/16, and fs is divided by 4 and input to this prescaler. This selection is made by prescaler clock selection register SYSCR0 <PRCK1:0>.

Resetting sets <PRCK1:0> to 00, selecting the fFPH clock input divided by 4.

The 16-bit timers 4 and 6 select among 3 clock inputs:  $\phi$ T1,  $\phi$ T4, and  $\phi$ T16 among the prescaler outputs.

This prescaler can be run or stopped by the timer operation control register TRUN<PRRUN>. Counting starts when <PRRUN> is set to 1. The prescaler is cleared to 0 and stops operation when <PRRUN> is set to 0.

Resetting clears <PRRUN> to 0 and stops the prescaler.

When the IDLE1 mode (in which only the oscillator operates) is used, set TRUN<PRRUN> to 0 to reduce the power consumption of the prescaler before the HALT instruction is executed.

### (2) Up counter

The up counter is a 16-bit binary counter which counts up according to the input clock specified by T4MOD<T4CLK1:0> register.

The alternatives for selecting the input clock include any one of the internal clocks  $\phi T1$ ,  $\phi T4$ , and  $\phi T16$  from the 9-bit prescaler (which is also used as an 8-bit timer), as will as the external clock from the TI4 pin (which itself can also be used as the P40 or KEY0 pin). When reset, <T4CLK1:0> will be initialized to 00; this selects TI4 input mode. Counting or stop and clear of the counter are controlled by timer operation control register TRUN<T4RUN>.

When clearing is enabled, up counter UC4 will be cleared each time it matches the timer register TREG5. The "clear enable/disable" setting is made by T4MOD<CLE>.

If clearing is disabled, the counter operates as a free-running counter.

When an overflow of UC4 occurs, the interrupt request INTTO4 occurs.

### (3) Timer registers

These two 16-bit registers are used to set the interval time. When the value of up counter UC4 matches the value set in this timer register, the comparator match detect signal will be activated.

Setting data in the both upper and lower timer registers TREG4 and TREG5 is always needed. For example, either by using a 2-byte data transfer instruction, or by using 1-byte data transfer instructions twice: once for the lower 8 bits and once for the upper 8 bits in that order.



TREG4 to TREG7 can not be read out, because they are write only registers.

The TREG4 timer register is a double buffer structure, which is paired with a register buffer. The timer control register T16CR<DB4EN> controls whether the double buffer structure should be enabled or disabled. It is disabled when  $\langle DB4EN \rangle = 0$ , and enabled when  $\langle DB4EN \rangle = 1$ .

When the double buffer is enabled, the timing of data transfer from the register buffer to the timer register is at the match between the up counter (UC4) and timer register TREG5.

After reset, TREG4 and TREG5 are undefined. When using a 16-bit timer, write the data beforehand.

When reset,  $\langle DB4EN \rangle$  will be initialized to 0; this disables the double buffer. To use the double buffer, write data in the timer register, set  $\langle DB4EN \rangle = 1$ , and then write the data which follows to the register buffer.

TREG4 and the register buffer are allocated to the same memory addresses 00002AH/00002BH. When  $\langle DB4EN \rangle = 0$ , the same value will be written in both the timer register and in the register buffer. When  $\langle DB4EN \rangle = 1$ , the value is written only into the register buffer. Therefore, to write the initial value into the timer register, the register buffer should be disabled.

## (4) Capture registers

These 16-bit registers are used to hold the values of the up counter.

Data in the capture registers should be read all 16 bits. For example, using a 2-byte data load instruction or by two 1-byte data load instructions, starting from the lower 8 bits followed by the upper 8 bits.



CAP4 and CAP6 can not be written by software, because they are read only registers.

## (5) Chapter input control

The value of up counter can be loaded to capture registers by software. Whenever 0 is written in T4MOD<CAP1IN> the current value of up counter will be loaded to capture register CAP4. It is necessary to keep the prescaler in RUN mode (TRUN<PRRUN> to be 1).

## (6) Comparator

There are 16-bit comparators which compare the up counter UC4 value with the values set in TREG4 and TREG5 to detect matches. When a match is detected, these comparators generate interrupts INTTR4 or INTTR5 respectively. The up counter UC4 is cleared only when UC4 matches TREG5. The clearing of up counter UC4 can be disabled by setting T4MOD<CLE> = 0.

## (7) Timer flip-flop (TFF4)

This flip-flop is inverted by the match detect signal from the comparators. Disable or enable of inversion can be set for each element by T4FFCR<EQ5T4 and EQ4T4>. TFF4 is undefined on resetting. TFF4 will be inverted when 00 is written in T4FFCR<TFF4C1:0>. Also it is set to 1 when 01 is written, and cleared when 10 is written. The value of TFF4 can be output to the timer output pin TO4 (which is also used as P41 or KEY1).

When using the TFF4 contents as the timer output, the timer flip-flop should be set by the port 4 function register P4FC beforehand (See registers for port 4).

### 16-bit interval timer mode

Generating interrupts at fixed intervals:

In this example, the interval time is set in the timer register TREG5 to generate the interrupt INTTR5.

```
7 6 5 4 3 2 1 0
TRUN
                  Χ
                        0
                                                  Stop timer 4.
INTET54
                  1
                     0 0 1 0 0 0
                                                  Enable INTTR5 and set interrupt level 4. Disable INTTR4.
T4FFCR
             ← X X 0 0 0 0 1 1
                                                  Disable trigger.
T4MOD
            \leftarrow 0 0 1 0 0 1
                                                  Select internal clock for input and disable the capture
                                                  function.
TREG5
                                                  Set the interval time (16 bits).
                                                  Start timer 4.
TRUN
             ← 1 X
                         1
             X: Don't care, -: No change
```

### b. 16-bit event counter mode

In 16-bit timer mode as described in (a.) above, the timer can be used as an event counter by selecting the external clock (TI4 pin input) as the input clock. The counter counts at the rising edge of the TI4 pin input. To read the value of the counter, first perform "software capture" once and read the captured value.

The TI4 pin can also be used as P40 or KEY0. However these functions can not be selected.

Starting timer 4 sets always event counting operation.

```
7 6 5 4 3 2 1 0
TRUN
                    - 0
                                                Stop timer 4.
P4CR
                                                Set P40 to input mode.
INTET54
                 1 0 0 1 0 0 0
                                                Enable INTTR5 and sets interrupt level 4, while disables
                                                INTTR4.
T4FFCR
            ← X X 0 0 0 0 1 1
                                                Disable trigger.
T4MOD
                    1
                       0 0 1
                                                Select TI4 as the input clock.
TREG5
                                                Set the number of counts (16 bits).
TRUN
              1 X -
                       1
                                                Start timer 4.
```

X: Don't care, -: No change

When using this set up as an event counter, set the prescaler in RUN mode.

(TRUN < PRRUN > = 1)

c. 16-bit programmable pulse generation (PPG) output mode

Square wave pulse can be generated at any frequency and duty by timer 4. The output pulse may be either low-active or high-active.

Timer 4 outputs a pulse to the TO4 pin.

In this mode, a programmable square wave is generated by inverting the timer output each time the 8-bit up counter (UC4) matches the timer registers TREG4 and TREG5. However, the following conditions must be satisfied:

(Set value of TREG4) < (Set value of TREG5)



Figure 3.8.10 Programmable Pulse Generation (PPG) Output Waveforms

When the double buffer of TREG4 is enabled in this mode, the value of register buffer 4 will be shifted into TREG4 on finding a match with TREG5. This feature makes the handling of low duty waves easy.



Figure 3.8.11 Operation of Register Buffer

Figure 3.8.12 shows the block diagram of this mode.



Figure 3.8.12 Block Diagram of 16-Bit PPG Mode

| T16CR       ← 0 X X X X − − − 0       Disable double buffer of TREG4.         TRUN       ← − X − 0 − − − −       Stop timer 4.         TREG4       ← * * * * * * * * * *       Set the duty (16 bits).         TREG5       ← * * * * * * * * * * *       Set the cycle (16 bits).         T16CR       ← 0 X X X X − − − 1       Enable double buffer of TREG4. |       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| TREG4                                                                                                                                                                                                                                                                                                                                                          |       |
| * * * * * * * * *  TREG5 ← * * * * * * * *  ** * * * * * * *  Set the cycle (16 bits).                                                                                                                                                                                                                                                                         |       |
| TREG5                                                                                                                                                                                                                                                                                                                                                          |       |
| * * * * * * *                                                                                                                                                                                                                                                                                                                                                  |       |
|                                                                                                                                                                                                                                                                                                                                                                |       |
| T16CR $\leftarrow$ 0 X X X $ -$ 1 Enable double buffer of TREG4                                                                                                                                                                                                                                                                                                |       |
| (Change the duty and cycle at the interrupt INTTR5.)                                                                                                                                                                                                                                                                                                           |       |
| T4FFCR ← X X 0 0 1 1 1 0 Set the mode to invert TFF4 at the match with TREG4 TREG5, and also set TFF4 to 0.                                                                                                                                                                                                                                                    | or    |
| T4MOD ← 0 0 1 0 0 1 * * Select the internal clock for the input, and disable the ca                                                                                                                                                                                                                                                                            | pture |
| (** = 01, 10, 11) function.                                                                                                                                                                                                                                                                                                                                    |       |
| P4CR ← 1 -                                                                                                                                                                                                                                                                                                                                                     |       |
| P4FC ← X X X X − X 1 X Assign P41 as TO4.                                                                                                                                                                                                                                                                                                                      |       |
| TRUN $\leftarrow$ 1 X - 1 Start timer 4.                                                                                                                                                                                                                                                                                                                       |       |
| X: Don't care, -: No change                                                                                                                                                                                                                                                                                                                                    |       |

## 3.8.2 Timer/Event Counter 8 and A

Each of timer/event counter 8 and A consists of a 16-bit up counter, two 16-bit timer registers (One with a double buffer), two 16-bit capture registers, two comparators, a capture input controller, a timer flip-flop and the control circuit.

Timer/event counters are controlled by 4 control registers: T8MOD/TAMOD, T8FFCR/TAFFCR, TRUN, and T16CR.

Figure 3.8.13 and Figure 3.8.14 show the block diagram of the 16-bit timer/event counters (Timer 8 and timer A).

Timers 8 and A can be used independently.

All timers operate in the same manner, and thus only the operation of timer 8 will be explained below.



Figure 3.8.13 Block Diagram of 16-Bit Timer (Timer 8)



Figure 3.8.14 Block Diagram of 16-Bit Timer (Timer A)



Figure 3.8.15 Registers for 16-Bit Timer/Event Counter (1/4)

0

1

Don't care

The up counter 8 value is loaded to CAP8

T8FFCR

(0039H)

Timer 8 Flip-flop Control Register 6 5 2 0 4 CAP9T8 CAP8T8 TFF8C1 TFF8C0 EQ9T8 EQ8T8 Bit symbol Read/Write R/W After reset 0 0 0 0 1 TFF8 control **Function** TFF8 invert trigger 0: Disable trigger 00: Invert TFF8 1: Enable trigger 01: Set TFF8 10: Clear TFF8 Inverted Inverted Inverted Inverted when the when the when the when the 11: Don't care UC value is UC value is UC value UC value \* Always read as 11 latched to latched to matches matches CAP9 CAP8 TREG9 TREG8 Timer flip-flop 8 (TFF8) control Inverts the TFF8 value (Software inversion). 01 Sets TFF8 to 1. 10 Clear TFF8 to 0. 11 Don't care Timer flip-flop 8 (TFF8) invert trigger when up counter matches TREG8 Trigger disable (Disable inversion)

Trigger enable (Enable inversion)

Timer flip-flop 8 (TFF8) invert trigger when up counter

Trigger disable (Disable inversion)
Trigger enable (Enable inversion)

Timer flip-flop 8 (TFF8) invert trigger when the up

Timer flip-flop 8 (TFF8) invert trigger when the up

Trigger disable (Disable inversion)
Trigger enable (Enable inversion)

Trigger disable (Disable inversion)
Trigger enable (Enable inversion)

counter value is latched to CAP8

counter value is latched to CAP9

matches TREG9

Figure 3.8.16 Registers for 16-Bit Timer/Event Counter (2/4)

**TAMOD** 

(0048H)

#### Timer A Mode Control Register 6 5 2 0 CAPAIN CAPABM1 CAPABM0 TACLK1 TACLK0 CLE Bit symbol Read/Write W R/W After reset 0 1 0 0 0 Control of Capture timing **Function** Control of Timer A source clock software timer A 00: Disable 00: TIA capture INTA occurs at rising 0: Clear 01: <sub>\$\phi\$T1\$</sub> 0:Software edge. disable 10: φT4 capture 01: TIA↑ TIB↑ 1:Clear enable 1: Don't care INTA occurs at rising edge. 10: TIA↑ TIA↓ INTA occurs at falling edge. 11: TFF1↑ TFF1↓ INTA occurs at rising edge. Timer A input clock External clock (TIA) φΤ1 01 10 φ**T**4 11 φT16 Clearing the up counter UCA Clear disable Clear by match with TREGB → Capture timing of timer A

Software capture

0 The up counter A value is loaded to CAPA
1 Don't care

INTA control

Interrupt occurs at the rising edge of

TIA (INTA) input.

Interrupt occurs at

the faling edge of

TIA (INTA) input.

Interrupt occurs at

the rising edge of

TIA (INTA) input.

Capture control

Capture disable

CAPA at TIA rise

CAPB at TIB rise

CAPA at TIA rise

CAPA at TFF1 rise

CAPB at TFF1 fall

CAPB at TIA fall

00

01

10

11

Figure 3.8.17 Registers for 16-Bit Timer/Event Counter (3/4)



Figure 3.8.18 Registers for 16-Bit Timer/Event Counter (4/4)

The 16-bit timer control register, the timer operation control register, and the system clock control registers operate in the same way as that of the timer/event counters 4 and 6 described in section 3.8.1. See figure 3.8.3.

(1) Prescaler and (2) Up counter have the same configuration as that of the timer/event counter 4 and 6 described in section 3.8.1.

### (3) Timer register

These two 16-bit registers are used to set the interval time. When the value of up counter UC8 matches the value set in this timer register, the comparator match detect signal will be activated.

Setting data in the both upper and lower timer registers TREG8 and TREG9 is always needed. For example, either by using a 2-byte data transfer instruction, or by using 1-byte data transfer instructions twice: once for the lower 8 bits and once for the upper 8 bits in that order.



TREG8 to TREGB can not be read out, because they are write-only registers.

The configuration of this timer register is the same as that of the timer/event counters 4 and 6 described in section 3.8.1.

### (4) Capture registers

These 16-bit registers are used to hold the values of the up counter.

Data in the capture registers should be read all 16 bits. For example, using a 2-byte data load instruction or by two 1-byte data load instructions, starting from the lower 8 bits followed by the upper 8 bits.



### (5) Capture input control

This circuit controls the timing of latching the value of up counter UC8 into CAP8 and CAP9. The latch timing of the capture register is controlled by register T8MOD<CAP89M1:0>. There are four possible settings:

• When T8MOD<CAP89M1:0> = 00

Capture function is disabled. Disable is the default on resetting.

• When T8MOD < CAP89M1:0 > = 01

Data are loaded to CAP8 at the rising edge of the TI8 pin (which is also used as P70 or INT8) input, while data are loaded to CAP9 at the rising edge of the TI9 pin (also used as P71 or INT9) input.

• When T8MOD < CAP89M1:0 > = 10

Data are loaded to CAP8 at the rising edge of the TI8 pin input, and to CAP9 at the falling edge. Only in this setting, interrupt INT8 occurs at the falling edge.

• When T8MOD < CAP89M1:0 > = 11

Data are loaded to CAP8 at the rising edge of timer flip-flop TFF1, and to CAP9 at the falling edge.

Besides, the value of the up counter can be loaded to capture registers by software. Whenever 0 is written in T8MOD<CAP8IN>, the current value of the up counter will be loaded to capture register CAP8. It is necessary to keep the prescaler in RUN mode (TRUN<PRRUN> has to be 1).

## (6) Comparator

There are 16-bit comparators which compare the up counter UC8 value with the values set in TREG8 and TREG9 to detect matches. When a match is detected, these comparators generate interrupts INTTR8 or INTTR9 respectively. The up counter UC8 is cleared only when UC8 matches TREG9. The clearing of up counter UC8 can be disabled by setting T8MOD<CLE> = 0.

### (7) Timer flip-flop (TFF8)

This flip-flop is inverted by the match detect signal from the comparators or the latch signals to the capture registers. Disable or enable of inversion can be set for each element by T8FFCR<CAP9T8, CAP8T8, EQ9T8, and EQ8T8>. TFF8 will be inverted when 00 is written in T8FFCR<TFF8C1:0>. Also it is set to 1 when 01 is written, and cleared when 10 is written. The value of TFF8 can be output to the timer output pin TO8 (which is also used as P72). To output to the timer output pin, TFF8 must be set by the Port 7 function register, P7FC beforehand (See "Registers for Port 7").

## a. 16-bit interval timer mode

Generating interrupts at fixed intervals:

In this example, the interval time is set in the timer register TREG9 to generate the interrupt INTTR9.

|   |         | 7 6 5 4 3 2 1 0                         |                                                          |
|---|---------|-----------------------------------------|----------------------------------------------------------|
| Ī | T16RUN  | ← - X - 0                               | Stop timer 8.                                            |
|   | INTET98 | $\leftarrow$ 1 1 0 0 1 0 0 0            | Enable INTTR9 and set interrupt level 4. Disable INTTR8. |
|   | T8FFCR  | ← X X 0 0 0 0 1 1                       | Disable trigger.                                         |
|   | T8MOD   | ← 0 0 1 0 0 1 * *                       | Select internal clock for input and disable the capture  |
|   |         | (** = 01, 10, 11)                       | function.                                                |
|   | TREG9   | ← * * * * * * * * * * * * * * * * * * * | Set the interval time (16 bits).                         |
|   |         | * * * * * * *                           |                                                          |
|   | TRUN    | ← 1 X                                   | Start prescaler.                                         |
|   | T16CR   | ← - X - 1                               | Start timer 8.                                           |
|   |         | X: Don't care, -: No change             |                                                          |

## b. 16-bit event counter mode

In 16-bit timer mode as described in (a.) above, the timer can be used as an event counter by selecting the external clock (TI8 pin input) as the input clock. To read the value of the counter, first perform "software capture" once and read the captured value.

The counter counts at the rising edge of the TI8 pin input.

The TI8 pin can also be used as P70 or INT8.

However these function can not be selected.

Starting timer 8 set always event counter.

```
7 6 5 4 3 2 1 0
T16CR
            ← - X - 0 - - -
                                                Stop timer 8.
P7CR
                       _ _
                                                Set P70 to input mode.
INTET98
                    0 0 1 0 0 0
                                                Enable INTTR9 and sets interrupt level 4, while disables
                                                INTTR8.
T8FFCR
            \leftarrow X X 0 0 0 0 1 1
                                                Disable trigger.
T8MOD
                       0 0 1
                                                Select TI8 as the input clock.
                    1
TREG9
                                                Set the number of counts (16 bits).
TRUN
                                                Start prescaler.
T16CR
            ← - X - 1 - - -
                                                Start timer 8.
            X: Don't care, -: No change
```

When using this set up as an event counter, set the prescaler in RUN mode.

c. 16-bit programmable pulse generation (PPG) output mode

Square wave pulse can be generated at any frequency and duty by timer 8.

The output pulse may be either low-active or high-active.

The PPG mode is obtained by inversion of the timer flip-flop TFF8 that is enabled by the match of the up counter UC8 with either of the timer registers TREG8 or 9. TFF8 is also output to TO8. In this mode, the following conditions must be satisfied:

(Set value of TREG8) < (Set value of TREG9)



Figure 3.8.19 Programmable Pulse Generation (PPG) Output Waveforms

When the double buffer of TREG8 is enabled in this mode, the value of register buffer 8 will be shifted into TREG8 on finding a match with TREG9. This feature makes the handling of low duty waves easy.



Figure 3.8.20 Operation of Register Buffer

Figure 3.8.21 shows the block diagram of this mode.



Figure 3.8.21 Block Diagram of 16-Bit PPG Mode



d. Application examples of the capture function

Used capture function, they can be applied in many ways, for example:

- 1. One-shot pulse output from external trigger pulse
- 2. Frequency measurement
- 3. Pulse width measurement
- 4. Time difference measurement

These four application examples are described in detail below.

## 1. One-shot pulse output from external trigger pulse

To program this application, set the up counter UC8 in free-running mode with the internal input clock, input the external trigger pulse from the TI8 pin, and load the value of the up counter into capture register CAP8 at the rising edge of the TI8 pin.

When the interrupt INT8 is generated at the rising edge of the TI8 input, set the CAP8 value (c) plus a delay time (d) to TREG8 (= c + d), and set the above set value (c + d) plus a one-shot pulse width (p) to TREG9 (= c + d + p). When the interrupt INT8 occurs, the T8FFCR<EQ9T8 and EQ8T8>register should be set to 11 so that the TFF8 inversion is enabled only when the up counter value matches TREG8 or TREG9. When interrupt INTTR9 occurs, this inversion will be disabled.

(c), (d), and (p) are described in Figure 3.8.22 "One-shot Pulse Output (with delay)".



Figure 3.8.22 One-shot Pulse Output (with delay)



When a delay time is unnecessary, invert the timer flip-flop TFF8 by loading the up counter value into capture register 8 (CAP8). Then set TREG9 to the CAP8 value (c) plus the one-shot pulse width (p) when an INT8 interrupt occurs. The TFF8 inversion should be enabled when the up counter (UC8) value matches TREG9, and disabled when generating the interrupt INTTR9.



Figure 3.8.23 One-shot Pulse Output (without delay)

### 2. Frequency measurement

Using the capture function, the frequency of the external clock can be measured in this mode. The frequency is measured by combining the 16-bit event counter mode with the 8-bit timer (Timer 0 and timer 1). (Timer 0 and timer 1 set the measurement time by the TFF1 inversion.)

The TI8 pin input should be selected for the count clock of timer 8. The external clock input starts counting. Timer mode control register, T8MOD<CAP89M1:0> should be set to 11. The value of the 16-bit up counter, UC8 is loaded into the capture register CAP8 at the rising edge of the timer flip-flop TFF1 of the 8-bit timers (Timer 0 and timer 1). Similarly, the up counter value is loaded into CAP9 at the falling edge of the TFF1 flip-flop.

The frequency is calculated by the difference between the values loaded in CAP8 and CAP9, at the moment when an interrupt (INTT0 or INTT1) is generated by either 8-bit timer.



Figure 3.8.24 Frequency Measurement

For example, if the value for the level 1 width of TFF1 of the 8-bit timer is set to 0.5~s and the difference between CAP8 and CAP9 is 100, the frequency will be  $100 \div 0.5~s = 200~Hz$ .

### 3. Pulse width measurement

This mode allows measurement of the H level width of an external pulse. While keeping the 16-bit up counter UC8 counting (Free running) with the internal clock input, the external pulse is input via the TI8 pin. Then the capture function is used to load the UC8 values into CAP8 and CAP9 on the rising edge and falling edge of the external trigger pulse respectively. The interrupt INT8 occurs at the falling edge of TI8.

The pulse width is obtained from the difference between the values of CAP8 and CAP9 and the internal clock cycle.

For example, if the internal clock is  $0.8~\mu s$  and the difference between CAP8 and CAP9 is 100, the pulse width will be  $100 \times 0.8~\mu s = 80~\mu s$ .

When measuring the pulse width which exceeds the maximum counting time of UC8 that is determined with the clock source, execute the process of software.



Figure 3.8.25 Pulse Width Measurement

Note: External interrupt INT8 occurs at the falling edge of the TI8 pin input only in this pulse width measuring mode (T8MOD<CAP89M1:0> = 10). In other modes, it occurs at the rising edge.

The width of the L level can be measured from the difference between the first C2 and the second C1 at the second INT8 interrupt. See "Time Difference Measurement" in Figure 3.8.26.

### 4. Time difference measurement

This mode is used to measure the difference in time between the rising edges of external pulses input.

While keeping the 16-bit up counter UC8 counting (Free running) with the internal clock, the UC8 value is loaded into CAP8 on the rising edge of the input pulse to TI8. Then the interrupt INT8 is generated.

Similarly, the UC8 value is loaded into CAP9 on the rising edge of the input pulse to TI9, generating the interrupt INT9.

The time difference between these pulses can be obtained from the difference between the time counts at which loading the up counter value into CAP8 and CAP9 was performed. (=  $(CAP9 - CAP8) \times the internal clock cycle)$ 



Figure 3.8.26 Time Difference Measurement

## 3.9 Serial Channel

TMP93CS20 contains 2 serial I/O channels. Channel 0 select UART mode (Asynchronous transmission) or I/O interface mode (Synchronous transmission). Channel 1 is used only in UART mode.

The serial channel has the following operation modes.



In mode 1 and mode 2, a parity bit can be added. Mode 3 has a wake up function for making the master controller start slave controllers in a serial link (Multi-controller) system.

Figure 3.9.1 shows the data format in each mode.

Serial channels 0, 1 can be used independently.

All channels have the same operations except the following points, thus only the operation of channel 0 will be explained below.

Channel 0 Channel 1 TXD1 (P80) Pin name TXD0 (P63) RXD0 (P64) RXD1 (P81) CTS0 /SCLK0 (P65) **UART** mode Yes Yes Yes I/O interface mode No Handshake function Yes No (No CTS1 pin)

Different Points among Channel 0, 1

Note: Using the handshake function can transmit in units of one data format. Thus over run error is prevented. See "Handshake function" for details.



Figure 3.9.1 Data Formats

The serial channel has buffer registers for transmitting and receiving operations in order to temporarily store transmitted or received data. This is done so that transmitting and receiving operations can be done independently (Full duplex).

However, in I/O interface mode, the SCLK (Serial clock) pin is used for both transmitting and receiving, the channel becomes half duplex.

The receiving data register is a double buffer structure to prevent the occurrence of an overrun error and it provides one data format of margin before the CPU reads the received data. The receiving data register stores the previously received data while the buffer register receives the next frame data.

By using  $\overline{\text{CTS}}$  and  $\overline{\text{RTS}}$  (There is no  $\overline{\text{RTS}}$  pin, so any single port must be controlled by software.) it is possible to halt data send until the CPU finishes reading receive data every time a frame is received (Handshake function).

In the UART mode, a check function is added to not start the receiving operation by erroneous start bits due to noise. The channel starts receiving data only when the start bit is detected to be normal at least twice in three samplings of the start bit.

When the transmission buffer becomes empty and requests the CPU to send the next transmission data, or when data is stored in the receiving data register and the CPU is requested to read the data, INTTX (Transmit interrupt) or INTRX (Receive interrupt) interrupt occurs. If an overrun error, parity error, or framing error occurs during receiving operation, flag SCOCR<OERR, PERR, FERR> will be set.

The serial channels 0, 1 include a special band rate generator, which can set to any band rate by dividing the frequency of 4 clocks ( $\phi$ T0,  $\phi$ T2,  $\phi$ T8, and  $\phi$ T32) from the 9-bit prescaler shared by the 8-bit/16-bit timers by the value 1, 2 + n/16 to 15 + n/16, 16 (n = 0 to 15).

Not only clocks from the internal baud rate generator but also the external input clock (SCLK0) can set to any baud rate. (Serial channel 0)

In I/O interface mode, it is possible to input synchronous signals as well as to transmit or receive data by using an external clock.

## 3.9.1 Control Registers

The serial channels are controlled by 4 control registers SC0CR, SC0MOD, BR0CR, and BRADD0. Transmitted and received data are stored in register SC0BUF.

Note: The number of the control register name is equaled to the channel number.



Figure 3.9.2 Serial Mode Control Register (Channel 0, SC0MOD)

SC0CR (0051H)



Note 1: To use baud rate generator, set TRUN<PRRUN> to 1, putting the prescaler in RUN mode.

Note 2: As all error flags are cleared after reading, do not test only a single bit with a bit-testing instruction.

Figure 3.9.3 Serial Control Register (Channel 0, SC0CR)



- Note 1: Set TRUN<PRRUN> to 1 when the baud rate generator is used.
- Note 2: Set BR0CE<BR0ADD> to 1 after setting K (K = 1 to 15) to BRADD0<BR0K3:0> when + (16 K)/16 division function is used. However, don't use + (16 K)/16 division function when you set <BR0K3:0> to 0000 or 0001.
- Note 3: + (16 K)/16 division function is possible to use in only UART mode. Set BR0CR<BR0ADD> to 0 and disable + (16 - K)/16 division function in I/O interface mode.
- Note 4: BRADD0<Bit7:4> is always read as 1.
- Note 5: Don't read from or write to BR0CR and BRADD0 register during sending or receiving.

Figure 3.9.4 Baud Rate Generator Control (Channel 0, BR0CR, BRADD0)



Note: Prohibit read-modify-write for SC0BUF.

Figure 3.9.5 Serial Transmission/Receiving Buffer Registers (Channel 0, BR0CR)



Figure 3.9.6 Serial Mode Control Register (Channel 1, SC1MOD)

SC1CR (0055H)



Note: As all error flags are cleared after reading, do not test only a single bit with a bit-testing instruction.

Figure 3.9.7 Serial Control Register (Channel 1, SC1CR)



Note 1: Set TRUN<PRRUN> to 1 when the baud rate generator is used.

Note 2: Set BR1CR<BR1ADD> to 1 after setting K (K = 1 to 15) to BRADD1<BR1K3:0> when + (16 - K)/16 division function is used. However, don't use + (16 - K)/16 division function when <BR1K3:0> set to 0000 or 0001.

Note 3: Channel 1 is used only in UART mode, I/O interface mode is not possible to use.

Note 4: BRADD1<Bit7:4> is always read as 1.

Note 5: Don't read from or write to BR1CR and BRADD1 register during sending or receiving.

Figure 3.9.8 Baud Rate Generator Control (Channel 1, BR1CR, BRADD1)



Figure 3.9.9 Serial Transmission/Receiving Buffer Registers (Channel 1, SC1BUF)



Figure 3.9.10 Port 6 Function Register (P6FC)



Note. POODECDIT.42 and Collo2 are read as 1.

Figure 3.9.11 Port 6 Open-drain Enable Register (P6ODE)



Figure 3.9.12 Port 8 Function Register (P8FC)



Note: P8ODE<Bit7:6> is read as 1.

Figure 3.9.13 Port 8 Open-drain Enable Register (P8ODE)

# 3.9.2 Configuration

Figure 3.9.14 shows the block diagram of the serial channel 0.



Figure 3.9.14 Block Diagram of the Serial Channel 0

-- Serial clock generation circuit BR1CR<BR1CK1:0> BR1CR BRADD1 TO0TRG <BR1S3:0> <BR1K3:0> (Timer 0 comparator output) φΤ0 Prescaler φΤ2 **UART** Selector SIOCLK φΤ8 mode φT32 Selector <BR1ADD> SC1MOD Baud rate generator <SC1:0> System clock f<sub>SYS</sub> (\$1) SC1MOD <SM1:0> INTTX1 INTRX1 Transmission Serial channel Receive counter SC1MOD counter interrupt control  $(\div 16)$ <WU> (÷ 16) TXDCLK RXDCLK \ Transmission SC1MOD<RXE> -Receive control control SC1CR <PE> <EVEN> RXD1 □ Receive buffer 1 (Shift register) Parity control (Shared by P81) RB8 Receive buffer 2 (SC1BUF) Error flag TB8 Transmission buffer (SC1BUF) →□ TXD1 (Shared by P80) SC1CR <OERR> <PERR>

Figure 3.9.15 shows the block diagram of the serial channel 1.

Note 1: No I/O interface mode in Channel 1.

Note 2: No handshake function in Channel 1.

Figure 3.9.15 Block Diagram of the Serial Channel 1

# (1) Prescaler, prescaler clock select

There are 9-bit prescaler and prescaler clock selection registers to generate input clock for 8-bit timers 0 to 3, 16-bit timer/event counters 4, 6, 8, and A and serial interfaces 0, 1.

Figure 3.9.16 shows the block diagram. Table 3.9.1 shows prescaler clock resolution into the baud rate generator.



Figure 3.9.16 Block Diagram of Prescaler

Table 3.9.1 Prescaler Clock Resolution to Baud Rate Generator

at fc = 20 MHz, fs = 32.768 KHz

|                                    |                                |             |                             |                              | at 10 – 20 Mi                | 12, 18 = 32.768  KHZ          |
|------------------------------------|--------------------------------|-------------|-----------------------------|------------------------------|------------------------------|-------------------------------|
| Select                             | Select<br>Prescaler            | Gear Value  | Pi                          | escaler Output               | Clock Resolution             | on                            |
| System<br>Clock<br><sysck></sysck> | Člock Clock                    |             | φТО                         | фТ2                          | φТ8                          | фТ32                          |
| 1 (fs)                             |                                | XXX         | fs/2 <sup>2</sup> (122 μs)  | fs/2 <sup>4</sup> (488 μs)   | fs/2 <sup>6</sup> ( 1.95 ms) | fs/2 <sup>8</sup> ( 7.81 ms)  |
|                                    |                                | 000 (fc)    | fc/2 <sup>2</sup> ( 0.2 μs) | fc/2 <sup>4</sup> ( 0.8 μs)  | fc/2 <sup>6</sup> ( 3.2 μs)  | fc/2 <sup>8</sup> ( 12.8 μs)  |
|                                    | 00                             | 001 (fc/2)  | fc/2 <sup>3</sup> ( 0.4 μs) | fc/2 <sup>5</sup> ( 1.6 μs)  | fc/2 <sup>7</sup> ( 6.4 μs)  | fc/2 <sup>9</sup> ( 25.6 μs)  |
| 0 (fc)                             | (f <sub>FPH</sub> )            | 010 (fc/4)  | fc/2 <sup>4</sup> ( 0.8 μs) | fc/2 <sup>6</sup> ( 3.2 μs)  | fc/2 <sup>8</sup> (12.8 μs)  | fc/2 <sup>10</sup> (51.2 μs)  |
|                                    |                                | 011 (fc/8)  | fc/2 <sup>5</sup> ( 1.6 μs) | fc/2 <sup>7</sup> ( 6.4 μs)  | fc/2 <sup>9</sup> (25.6 μs)  | fc/2 <sup>11</sup> (102.4 μs) |
|                                    |                                | 100 (fc/16) | fc/2 <sup>6</sup> ( 3.2 μs) | fc/2 <sup>8</sup> ( 12.8 μs) | fc/2 <sup>10</sup> (51.2 μs) | fc/2 <sup>12</sup> (204.8 μs) |
| xxx                                | 01<br>(Low-frequency<br>clock) | XXX         | -                           | fs/2 <sup>4</sup> (488 μs)   | fs/2 <sup>6</sup> ( 1.95 ms) | fs/2 <sup>8</sup> ( 7.81 ms)  |
| XXX                                | 10<br>(fc/16 clock)            | XXX         | -                           | fc/2 <sup>8</sup> ( 12.8 μs) | fc/2 <sup>10</sup> (51.2 μs) | fc/2 <sup>12</sup> (204.8 μs) |

XXX: Don't care, -: Can not use

Note: The fc/16 clock cannot be used as a prescaler clock when the fs is used as a system clock.

The clock selected among fFPH clock, fc/16 clock, and fs clock is divided by 4 and input to this prescaler. This is selected by prescaler clock selection register SYSCR0<PRCK1:0>.

Resetting sets <PRCK1:0> to 00 and selects the fFPH clock input divided by 4.

The baud rate generator selects between 4 clock inputs:  $\phi T0$ ,  $\phi T2$ ,  $\phi T8$ , and  $\phi T32$  among the prescaler outputs.

The prescaler can be run or stopped by the timer operation control register TRUN<PRRUN>. Counting starts when <PRRUN> is set to 1. The prescaler is cleared to 0 and stops operation when <PRRUN> is set to 0.

When the IDLE1 mode (Only the oscillator operates) is used, set TRUN<PRRUN> to 0 to stop this prescaler before the HALT instruction is executed.

### (2) Baud rate generator

The baud rate generator is a circuit that generates transmission and receiving clocks to determine the transfer rate of the serial channel.

The input clock to the baud rate generator,  $\phi T0$ ,  $\phi T2$ ,  $\phi T8$ , or  $\phi T32$ , is generated by the 9-bit prescaler which is shared by the timers. One of these input clocks is selected by the baud rate generator control register BR0CK<BR0CK1:0>.

The baud rate generator includes a frequency divider, which divides frequency by 1, n + m/16 (n = 2 to 15, m = 0 to 15) to 16 values to determine the transfer rate.

The transfer rate is determined by setting BR0CR<BR0ADD, BR0S3:0> and BRADD0<BR0K3:0>.

#### UART mode

#### (1) BR0CR < BR0ADD > = 0

Setting BRADD0<BR0K3:0> is ignored. The baud rate generator divides the selected prescaler clock by N which is set to BR0CK<BR0S3:0> (N = 1, 2, 3...16).

#### (2) BR0CR < BR0ADD > = 1

N + (16 - K)/16 division function is enabled. The baud rate generator divides the selected prescaler clock by N + (16 - K)/16 according to N set to BR0CR<BR0S3:0> (N = 2, 3...15) and K set to BRADD0<BR0K3:0> (K = 1, 2, 3...15).

Note: At N = 1 or 16, N + (16 - K)/16 division function is disabled. Set BR0CR<BR0ADD> to 0.

## • I/O interface mode

N + (16 - K)/16 division function is not available in I/O interface mode. Set BK0CR<BR0ADD> to 0 before dividing by N.

How to calculate a transfer rate when the baud rate generator is used is explained below.

• UART mode

Baud rate = 
$$\frac{\text{Input clock of baud rate generator}}{\text{Frequency divisor of baud rate generator}} \div 16$$

• I/O interface mode

Baud rate = 
$$\frac{\text{Input clock of baud rate generator}}{\text{Frequency divisor of baud rate generator}} \div 2$$

## Integer divisor (N divisor)

For example, when the source clock (fc) is 12.288 MHz, the input clock is  $\phi$ T2 (fc/16), and frequency divisor is N(BR0CR<BR0S3:0>) = 5 BR0CR<BRADD0> = 0, the baud rate in UART mode becomes as follows:

\* Clock condition System clock: High frequency (fc) Clock gear: 1 (fc) Prescaler clock: System clock

Baud rate = 
$$\frac{fc/16}{5} \div 16$$
= 12.288 × 10<sup>6</sup> ÷ 16 ÷ 5 ÷ 16 = 9600 (bps)

Note: + (16 - K)/16 division function is disabled, and setting BRADD0<BR0K3:0> is invalid.

• N + (16 - K)/16 divisor (only in UART mode)

Accordingly, when source clock (fc) is 4.8 MHz, the input clock is  $\phi$ T0, and frequency divisor is N (BR0CR<BR0S3:0>) = 7, "K" (BRADD0<BR0K3:0>) = 3, BR0CR<BRADD0> = 1, the baud rate in UART mode becomes as follows.

Table 3.9.2, Table 3.9.3 show an example of the transfer rate in UART mode.

Additionally, the external clock input is available in the serial clock. (Serial channel 0 to 3.) How to calculate a baud rate is explained below.

• UART mode

Baud rate = External clock input  $\div$  16 It is necessary to satisfy (External clock input cycle)  $\ge$  4/fc + 20 [ns]

• I/O interface mode

 $\label{eq:baud} \textbf{Baud rate} = \textbf{External clock input}$ 

It is necessary to satisfy (External clock input cycle)  $\geq$  16/fc [ns].

Table 3.9.2 Selection of Transfer Rate (when baud rate generator is used)

|           |                               |        |        |       | Unit (Kbps) |
|-----------|-------------------------------|--------|--------|-------|-------------|
| fc [MHz]  | Input Clock Frequency Divisor | φТО    | фТ2    | фТ8   | φТ32        |
|           | 2                             | 76.800 | 19.200 | 4.800 | 1.200       |
| 9.830400  | 4                             | 38.400 | 9.600  | 2.400 | 0.600       |
| 3.030400  | 8                             | 19.200 | 4.800  | 1.200 | 0.300       |
|           | 0                             | 9.600  | 2.400  | 0.600 | 0.150       |
| 12.288000 | 5                             | 38.400 | 9.600  | 2.400 | 0.600       |
| 12.288000 | Α                             | 19.200 | 4.800  | 1.200 | 0.300       |
|           | 3                             | 76.800 | 19.200 | 4.800 | 1.200       |
| 14.745600 | 6                             | 38.400 | 9.600  | 2.400 | 0.600       |
|           | С                             | 19.200 | 4.800  | 1.200 | 0.300       |

Note 1: Transfer rates in I/O interface mode are 8 times faster than the values given in the above table.

Note 2: This table is calculated when fc is selected as a system clock, the clock gear is set for fc, and the system clock as the prescaler clock input.

Table 3.9.3 Selection of Transfer Rate (when timer 0 with input clock ∮T1 is used)

Unit (Kbps)

|             |            |        |            |       | ( 1 /     |
|-------------|------------|--------|------------|-------|-----------|
| fc<br>TREG0 | 12.288 MHz | 12 MHz | 9.8304 MHz | 8 MHz | 6.144 MHz |
| 1H          | 96         |        | 76.8       | 62.5  | 48        |
| 2H          | 48         |        | 38.4       | 31.25 | 24        |
| 3H          | 32         | 31.25  |            |       | 16        |
| 4H          | 24         |        | 19.2       |       | 12        |
| 5H          | 19.2       |        |            |       | 9.6       |
| 8H          | 12         |        | 9.6        |       | 6         |
| AH          | 9.6        |        |            |       | 4.8       |
| 10H         | 6          |        | 4.8        |       | 3         |
| 14H         | 4.8        | •      |            | •     | 2.4       |

How to calculate the transfer rate (when timer 0 is used):

Transfer rate = 
$$\frac{\text{The clock frequency selected by the register SYSCR0}}{\text{TREG0} \times \underbrace{8}_{\text{$N$}} \times 16}$$
(when Timer 0 (input clock  $\phi$ T1) is used)

Note 1: Timer 0 match detect signal cannot be used as the transfer clock in I/O interface mode.

Note 2: This table is calculated when fc is selected as a system clock, the clock gear is set for fc, and system clock as the prescaler clock input.

### (3) Serial clock generation circuit

This circuit generates the basic clock for transmitting and receiving data.

#### • I/O interface mode

When in SCLK output mode with the setting of SCOCR<IOC> = 0, the basic clock will be generated by dividing the output of the baud rate generator by 2 as described before. When in SCLK input mode with the setting of SCOCR<IOC> = 1, the rising edge or falling edge will be detected according to the setting of the SCOCR<SCLKS> register to generate the basic clock.

### • UART mode

The setting of SC0MOD<SC1:0> will select between the baud rate generator clock, internal clock  $\phi 1$  (Max 625 kbps at fc = 20 MHz), or the match detect signal from timer 0 or the external clock (Channel 0) to generate the basic clock SIOCLK.

### (4) Receiving counter

The receiving counter is a 4-bit binary counter used in UART mode and counts up according to the SIOCLK clock. 16 pulses of SIOCLK are used for receiving 1 bit of data, and the data bit is sampled three times at the 7th, 8th, and 9th clock.

With these three samples, the received data bit is evaluated by the majority rule.

For example, if the sampled data bit is 1, 0, and 1 at 7th, 8th, and 9th clock respectively, the received data is evaluated as 1. The sampled data 0, 0, and 1 is evaluated such that the received data bit is determined to be 0.

### (5) Receiving control

#### I/O interface mode

When in SCLK output mode with the setting of SCOCR<IOC> = 0, the RXD0 signal will be sampled at the rising edge of the shift clock which is output to the SCLK0 pin.

When in SCLK input mode with the setting SC0CR<IOC> = 1, the RXD0 signal will be sampled at the rising edge or falling edge of the SCLK0 input according to the setting of the SC0CR<SCLKS> register.

### • UART mode

The receiving control block has a circuit for detecting the start bit by the rule of majority. When two or more 0 are detected during the 3 samples, it is recognized as start bit and the receiving operation is started.

The data being received is also evaluated by the majority rule.

### (6) Receiving buffer

To prevent an overrun error, the receiving buffer has a double buffer structure.

Received data is stored bit by bit in receiving buffer 1 (Shift register type). When 7 bits or 8 bits of data are stored in receiving buffer 1, the stored data is transferred to receiving buffer 2 (SC0BUF) generating an interrupt INTRX0. The CPU reads only receiving buffer 2 (SC0BUF). Even before the CPU reads receiving buffer 2 (SC0BUF), the received data can be stored in receiving buffer 1. However, unless receiving buffer 2 (SC0BUF) is read before all bits of the next data are received by receiving buffer 1, an overrun error occurs. If an overrun error occurs, the contents of receiving buffer 1 will be lost, although the contents of the receiving buffer 2 and SC0CR<RB8> are still preserved.

The parity bit added in 8-bit UART mode and the most significant bit (MSB) in 9-bit UART mode are stored in SC0CR<RB8>.

When in 9-bit UART mode, the wake-up function of the slave controller is enabled by setting SC0MOD<WU> to 1, and interrupt INTRX0 occurs only when SC0CR<RB8> is set to 1.

#### (7) Transmission counter

The transmission counter is a 4-bit binary counter which is used in UART mode and, like a receiving counter, counts by the SIOCLK clock which generates TXDCLK every 16 clock pulses.



Figure 3.9.17 Generation of Transmission Clock

### (8) Transmission controller

#### • I/O interface mode

In SCLK output mode with the setting of SCOCR<IOC> = 0, the data in the transmission buffer is output bit by bit to TXD0 pin at the rising edge of the shift clock which is output from the SCLK0 pin.

In SCLK input mode with the setting of SCOCR<IOC> = 1, the data in the transmission buffer is output bit by bit to the TXD0 pin at the rising edge or falling edge of the SCLK0 input according to the setting of the SCOCR<SCLKS> register.

#### • UART mode

When transmission data is written to the transmission buffer sent from the CPU, transmission starts at the rising edge of the next TXDCLK, generating a transmission shift clock TXDSFT.

### Handshake function

Serial channel 0 has a  $\overline{\text{CTS}}$  pin. Using this pin, data can be sent in units of one frame, thus, overrun errors can be avoided. The handshake function is enabled/disabled by SC0MOD<CTSE>.

When the  $\overline{\text{CTS0}}$  pin goes high, after completion of the current data send, data send is halted until the  $\overline{\text{CTS0}}$  pin goes low again. However the INTTX0 interrupt is generated, it requests the next data send to the CPU. The next data is written in the transmission buffer and data send is halted.

Though there is no  $\overline{\text{RTS}}$  pin, a handshake function can be easily configured by setting any port assigned to be the  $\overline{\text{RTS}}$  function. The  $\overline{\text{RTS}}$  should be output "High" to request send data halt after data receive is completed by software in the RXD interrupt routine.



Figure 3.9.18 Handshake Function



Note 1: If the  $\overline{\mathtt{CTS}}$  signal rises during transmission, the next data is not sent after the completion of the current transmission.

Note 2: Transmission starts at the first TXDCLK clock falling edge after the  $\overline{\text{CTS}}$  signal falls.

Figure 3.9.19 Timing of CTS (Clear to send)

#### (9) Transmission buffer

The transmission buffer (SC0BUF) shifts out and sends the transmission data written from the CPU from the least significant bit (LSB) in order. When all bits are shifted out, the transmission buffer becomes empty and generates INTTX0 interrupt.

### (10) Parity control circuit

When the serial channel control register SCOCR<PE> is set to 1, it is possible to transmit and receive data with parity. However, parity can be added only in 7-bit UART or 8-bit UART modes. With SCOCR<EVEN> register, even or odd parity can be selected.

For transmission, parity is automatically generated according to the data written in the transmission buffer SC0BUF. The data is transmitted after the parity bit is stored in SC0BUF<TB7> when in 7-bit UART mode or in SC0MOD<TB8> when in 8-bit UART mode. <PE> and <EVEN> must be set before the transmission data is written to the transmission buffer.

For receiving, data are shifted in the receiving buffer 1, the parity is added after the data is transferred to receiving buffer 2 (SC0BUF), and then compared with SC0BUF<RB7> when in 7-bit UART mode and with SC0MOD<RB8> when in 8-bit UART mode. If they are not equal, a parity error occurs and SC0CR<PERR> flag is set.

## (11) Error flag

Three error flags are provided to increase the reliability of receiving data.

#### 1. Overrun error <OERR>

If all bits of the next data are received in receiving buffer 1 while valid data is stored in receiving buffer 2 (SC0BUF), an overrun error will occur.

## 2. Parity error <PERR>

The parity generated for the data shifted in receiving buffer 2 (SC0BUF) is compared with the parity bit received from RXD pin. If they are not equal, a parity error occurs.

### 3. Framing error <FERR>

The stop bit of received data is sampled three times around the center. If the majority is 0, a framing error occurs.

# (12) Generating timing

# 1) UART mode

# Receiving

| Mode                 | 9 Bits (Note)             | 8 Bits + Parity (Note)          | 8 Bits, 7 Bits + parity,<br>7 Bits |
|----------------------|---------------------------|---------------------------------|------------------------------------|
| Interrupt timing     | Center of last bit (Bit8) | Center of last bit (Parity bit) | Center of stop bit                 |
| Framing error timing | Center of stop bit        | Center of stop bit              | Center of stop bit                 |
| Parity error timing  | -                         | Center of last bit (Parity bit) | Center of stop bit                 |
| Overrun error timing | Center of last bit (Bit8) | Center of last bit (Parity bit) | Center of stop bit                 |

Note: In 9-bit and 8-bit + party modes, interrupts coincide with the ninth bit pulse.

Thus, when servicing the interrupt, it is necessary to wait for a 1-bit period (to allow the stop bit to be transferred) to allow checking for a framing error.

# Transmitting

| Mode             | 9 Bits                               | 8 Bits + parity | 8 Bits, 7 Bits + parity,<br>7 Bits |
|------------------|--------------------------------------|-----------------|------------------------------------|
| Interrupt timing | Just before stop bit is transmitted. | <b>+</b>        | <b>+</b>                           |

# 2) I/O interface

| Transmission interrupt timing | SCLK output mode | Immediately after rise of last SCLK signal. (See figure 3.9.22)                                                                     |
|-------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------|
|                               | SCLK input mode  | Immediately after rise of last SCLK signal (Rising mode), or immediately after fall in falling mode. (See figure 3.9.23)            |
| Receiving interrupt timing    | SCLK output mode | Timing used to transfer received data to data receive buffer 2 (SC0BUF) (that is, immediately after last SCLK). (See figure 3.9.24) |
|                               | SCLK input mode  | Timing used to transfer received data to data receive buffer 2 (SC0BUF) (that is, immediately after last SCLK). (See figure 3.9.25) |

# 3.9.3 Operational Description

### (1) Mode 0 (I/O interface mode)

This mode is used to increase the number I/O pins for transmitting or receiving data to or from an external shifter register.

This mode includes the SCLK output mode to output synchronous clock SCLK and SCLK input mode to input external synchronous clock SCLK.



Figure 3.9.20 Example of SCLK Output Mode Connection



Figure 3.9.21 Example of SCLK Input Mode Connection

Note: Serial channel 1 has no I/O interface mode.

### a. Transmission

In SCLK output mode, 8-bit data and synchronous clock are output from TXD0 pin and SCLK0 pin respectively, each time the CPU writes data to the transmission buffer. When all data is output, INTESO<ITX0C> will be set to generate the INTTX0 interrupt.



Figure 3.9.22 Transmitting Operation in I/O Interface Mode (SCLK0 output mode) (Channel 0)

In SCLK input mode, 8-bit data is output from TXD0 pin when SCLK0 input becomes active after data are written to the transmission buffer by CPU.

When all data is output, INTES0<ITX0C> will be set to generate INTTX0 interrupt.



Figure 3.9.23 Transmitting Operation in I/O Interface Mode (SCLK0 input mode) (Channel 0)

### b. Receiving

In SCLK output mode, the synchronous clock is outputted from SCLK0 pin and the data is shifted to receiving buffer 1. This starts when the receive interrupt flag INTES0<IRX0C> is cleared by reading the received data. When 8-bit data are received, the data will be transferred to receiving buffer 2 (SC0BUF according to the timing shown below) and INTES0<IRX0C> will be set again to generate INTRX0 interrupt.



Figure 3.9.24 Receiving Operation in I/O Interface Mode (SCLK0 output mode) (Channel 0)

In SCLK input mode, the data is shifted to receiving buffer 1 when the SCLK input becomes active after the receive interrupt flag INTESO<IRX0C> is cleared by reading the received data. When 8-bit data is received, the data will be shifted to receiving buffer 2 (SC0BUF according to the timing shown below) and INTESO<IRX0C> will be set again to generate INTRX0 interrupt.



Figure 3.9.25 Receiving Operation in I/O Interface Mode (SCLK0 input mode) (Channel 0)

Note: For data receiving, the system must be placed in the receive enable state (SC0MOD < RXE > = 1)

### (2) Mode 1 (7-bit UART mode)

The 7-bit mode can be set by setting serial channel mode register SC0MOD<SM1:0> to 01.

In this mode, a parity bit can be added, and the addition of the parity bit can be enabled or disabled by serial channel control register SCOCR<PE>, and even parity or odd parity is selected by SCOCR<EVEN> when <PE> is set to 1 (Enable).

Setting example: When transmitting data with the following format, the control registers should be set as described below. Channel 0 is explained here.



## (3) Mode 2 (8-bit UART mode)

The 8-bit UART mode can be specified by setting SC0MOD<SM1:0> to 10. In this mode, the parity bit can be added (the addition of a parity bit is enabled or disabled by SC0CR<PE>) and even parity or odd parity is selected by SC0CR<EVEN> when <PE> is set to 1 (Enable).

Setting example: When receiving data with the following format, the control register should be set as described below.



| Main setting   |              |    |     |     |    |     |      |     |   |                                                    |
|----------------|--------------|----|-----|-----|----|-----|------|-----|---|----------------------------------------------------|
|                |              | 7  | 6   | 5   | 4  | 3   | 2    | 1   | 0 |                                                    |
| P6CR           | ←            | _  | _   | _   | 0  | -   | _    | _   | _ | Select P64 (RXD0) as the input pin.                |
| SC0MOD         | ←            | _  | 0   | 1   | Χ  | 1   | 0    | 0   | 1 | Enable receiving in 8-bit UART mode.               |
| SC0CR          | ← .          | Χ  | 0   | 1   | Χ  | Χ   | Χ    | 0   | 0 | Add odd parity.                                    |
| BR0CR          | $\leftarrow$ | 0  | 0   | 0   | 1  | 0   | 1    | 0   | 1 | Set transfer rate at 9600 bps.                     |
| TRUN           | $\leftarrow$ | 1  | Χ   | _   | _  | _   | _    | _   | _ | Start the prescaler for the baud rate generator.   |
| INTES0         | ←            | _  | -   | -   | -  | 1   | 1    | 0   | 0 | Enable INTRX0 interrupt and set interrupt level 4. |
|                |              |    |     |     |    |     |      |     |   |                                                    |
| Interrupt proc | essi         | ng |     |     |    |     |      |     |   |                                                    |
| Acc            | $\leftarrow$ | SC | OC. | R A | ND | 000 | )11° | 100 |   | Check for error.                                   |
| if Acc ≠ 0 the | n ER         | R  | ЭR  |     |    |     |      |     |   | Check for error.                                   |
| Acc            | $\leftarrow$ | SC | OB  | UF  |    |     |      |     |   | Read the received data.                            |
| X: Don't care  | , –: N       | Ю  | cha | nge | )  |     |      |     |   |                                                    |

#### (4) Mode 3 (9-bit UART mode)

9-bit UART mode can be specified by setting SC0MOD<SM1:0> to 11. In this mode, parity bit cannot be added.

For transmission, the MSB (9th bit) is written in SC0MOD<TB8>. For receiving it is stored in SC0CR<RB8>. For writing and reading of the buffer, the MSB is read or written first then the rest of the data from SC0BUF.

### Wakeup function

In 9-bit UART mode, the wakeup function of slave controllers is enabled by setting SC0MOD < WU > to 1. The interrupt INTRX0 occurs only when < RB8 > = 1.



Note: TXD pin of the slave controllers must be in open-drain output mode.

Figure 3.9.26 Serial Link Using Wakeup Function

## Protocol

- 1. Select the 9-bit UART mode for the master and slave controllers.
- 2. Set SC0MOD<WU> bit of each slave controller to 1 to enable data receiving.
- 3. The master controller transmits one-frame data including the 8-bit select code for the slave controllers. The MSB (Bit8)<TB8> is set to 1.



- 4. Each slave controller receives the above frame, and clears WU bit to 0 if the above select code matches its own select code.
- 5. The master controller transmits data to the specified slave controller whose SC0MOD<WU> bit is cleared to 0. The MSB (Bit8)<TB8> is cleared to 0.



- 6. The other slave controllers (with the <WU> bit remaining at 1) ignore the receiving data because their MSBs (Bit8 or <RB8>) are set to 0 to disable the interrupt INTRX0.
  - The slave controllers (WU=0) can transmit data to the master controller, and it is possible to indicate the end of data receiving to the master controller by this transmission.

Setting example: To link two slave controllers serially with the master controller, and use the internal clock  $\phi 1$  as the transfer clock.



Since serial channels 0 and 1 operate in exactly the same way, channel 0 is used for the purposes of explanation.

Setting the master controller

- Select P63 as TXD0 pin and P64 as RXD0 pin.

Enable INTTX0 and set the interrupt level 4. Enable INTRX0 and set the interrupt level 5. Set  $\phi 1$  as the transmission clock in 9-bit UART mode. Set the select code for slave controller 1.

INTTX0 interrupt

Sets TB8 to 0.

Set data for transmission.

• Setting the slave controller



Select P64 as RXD0 pin and P63 as TXD0 pin (Open-drain output).

Enable INTRX0 and INTTX0.

Set <WU> to 1 in the 9-bit UART transmission mode with transfer clock  $\phi 1.$ 

INTRX0 interrupt

Clear <WU> to 0.

# 3.10 Serial Bus Interface (SBI)

The TMP93CS20 has a 1-channel serial bus interface which employs a clocked-synchronous 8-bit serial bus interface and an  $I^2C$  bus.

The serial bus interface is connected to an external device through P61 (SDA) and P62 (SCL) in the I<sup>2</sup>C bus mode; and through P60 (SCK), P61 (SO), and P62 (SI) in the clocked-synchronous 8-bit SIO mode.

TMP93CS20 has no an arbitration function which is necessary when two or more master devices scramble for the bus control. In master mode, other devices which are connected on the same bus need be slave devices (Single master).

Setting of every pins are as follows.

|                           | ODE <ode62:61></ode62:61> | P6CR <p62c, p60c="" p61c,=""></p62c,> | P6FC <p62f, p60f="" p61f,=""></p62f,> |  |
|---------------------------|---------------------------|---------------------------------------|---------------------------------------|--|
| I <sup>2</sup> C bus mode | 11                        | 11X                                   | 110                                   |  |
| Clock synchronous         | XX                        | 011                                   | 111                                   |  |
| 8-bit SIO mode            | ^^                        | 010                                   | '''                                   |  |

X: Don't care

# 3.10.1 Configuration



Figure 3.10.1 Serial Bus Interface (SBI)

# 3.10.2 Serial Bus Interface (SBI) Control

The following reginsters are used for control and operation status monitoring when using the serial bus interface (SBI).

- Serial bus interface control register 1 (SBICR1)
- Serial bus interface control register 2 (SBICR2)
- Serial bus interface control register 3 (SBICR3)
- Serial bus interface data buffer register (SBIDBR)
- I<sup>2</sup>C bus address register (I2CAR)
- Serial bus interface status register (SBISR)

The above registers differ depending on a mode to be used.

Refer to section  $3.10.4~{}^{\circ}\text{I}^{2}\text{C}$  Bus Mode Control" and  $3.10.6~{}^{\circ}\text{Clocked-synchronous}$  8-Bit SIO Mode Control".

# 3.10.3 The Data Formats in the I<sup>2</sup>C Bus Mode

The data formats when using the TMP93CS20 in the I2C bus mode are shown below.

(a) Addressing format



(b) Addressing format (with restart)



(c) Free data format



S: Start condition  $R/\overline{W}$ : Direction bit ACK: Acknowledge bit P: Stop condition

Figure 3.10.2 Data Format in the I<sup>2</sup>C Bus Mode

# 3.10.4 I2C Bus Mode Control

The following registers are used for control and operation status monitoring when using the serial bus interface (SBI) in the I<sup>2</sup>C bus mode.

Serial Bus Interface Control Register 1

4 2 0 BC2 BC1 BC0 **ACK** SCK2 SCK1 SCK0 SBICR1 Bit symbol Read/Write W R/W W (004BH) After reset 0 0 0 0 0 0 0 Function Number of transferred bits Acknowl Serial clock selection Prohibit edge read-(Note 1) (Note 2) modifymode write specification Serial clock selection 000 N = 4kHz 001 N = 5kHz System clock: fc 010 N = 6kHz Clock gear: fc/1 011 N = 774.6 kHz fc = 20 MHz100 N = 838.2 kHz (Output on SCL pin) 101 N = 919.3 kHz 110 N = 109.71 kHz 111 (Reserved) Acknowledge mode specification 0 Not generate clock pulse for acknowledge signal Generate clock pulse for acknowledge signal Number of transferred bits <ACK> = 0 <ACK> = 1 <BC2:0> Number of Number of Bits Bits Clock Clock 000 8 8 001 1 2 1 2 2 010 3 2

Note 1: Set <BC2:0> to 000 before switching to a clock-synchronous 8-bit SIO mode.

Note 2: Refer to the sentence of 3.10.4 (3) "Serial clock".

Note 3: This I<sup>2</sup>C bus circuit does not support high-speed mode. It supports standard mode only.

Figure 3.10.3 Register for I<sup>2</sup>C Bus Mode (1/4)

011

100

101

110

111

3

4

5

6

3

4

5

6

4

5

6

7

8

3

4

5

6

7

# Serial Bus Interface Control Register 2

SBICR2 (004EH) Prohibit readmodifywrite



Note 1: This register functions as the SBISR by reading.

Note 2: Switch a mode to the port mode after confirming that the bus is free.

Switch a mode to the I<sup>2</sup>C bus mode and the clocked-synchronous 8-bit SIO mode after confirming that input signals via port are high level.

Figure 3.10.4 Register for I<sup>2</sup>C Bus Mode (2/4)



Note: Bits 7 to 2 of this register function as the SBICR2 by writing.

Figure 3.10.5 Register for I<sup>2</sup>C Bus Mode (3/4)

# Serial Bus Interface Control Register 3

SBICR3 (004FH)

| Bit symbol Read/Write After reset | 6 | 5 | 4 | 3 | 2 | 1 | 0<br>SWRTS                                                    |
|-----------------------------------|---|---|---|---|---|---|---------------------------------------------------------------|
| Read/Write                        |   |   |   |   |   |   | SWRTS                                                         |
|                                   |   | / | / |   |   |   | OVVICIO                                                       |
| After reset                       |   |   |   |   |   |   | R/W                                                           |
| 7 11101 10001                     |   |   |   |   |   |   | 0                                                             |
| Function                          |   |   |   |   |   |   | Software<br>reset<br>0: Don't<br>care<br>1: Initialize<br>SBI |

→ Software reset

| 0 | Don't care                                                                    |
|---|-------------------------------------------------------------------------------|
| 1 | Initialize SBI (after initializing SBI, SWRST is automatically cleared to 0). |

# Serial Bus Interface Data Buffer Register

SBIDBR (004CH) Prohibit readmodifywrite

|             | 7   | 6                    | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |  |  |
|-------------|-----|----------------------|-----|-----|-----|-----|-----|-----|--|--|--|--|--|
| Bit symbol  | DB7 | DB6                  | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |  |  |  |  |  |
| Read/Write  |     | R (Receive)/W (Send) |     |     |     |     |     |     |  |  |  |  |  |
| After reset |     | Undefined            |     |     |     |     |     |     |  |  |  |  |  |

Note 1: When writing the send data, start from the MSB (Bit7). Redeiving data is placed from LSB (Bit0).

Note 2: SBIDBR can't be read the written data. Therefore read-modify-write instruction (e.g., "BIT" instruction) is prohibitted.

Note 3: Written data in SBIDBR is cleared by INTS2 signal.

# I<sup>2</sup>C Bus Address Register

I2CAR (004DH)

Prohibit readmodifywrite

|            | i C bus Address Register |     |       |              |         |     |     |                                                 |  |  |  |  |  |
|------------|--------------------------|-----|-------|--------------|---------|-----|-----|-------------------------------------------------|--|--|--|--|--|
|            | 7                        | 6   | 5     | 4            | 3       | 2   | 1   | 0                                               |  |  |  |  |  |
| Bit symbol | SA6                      | SA5 | SA4   | SA3          | SA2     | SA1 | SA0 | ALS                                             |  |  |  |  |  |
| Read/Write |                          | W   |       |              |         |     |     |                                                 |  |  |  |  |  |
| Read/Write | 0                        | 0   | 0     | 0            | 0       | 0   | 0   | 0                                               |  |  |  |  |  |
| Function   |                          |     | Slave | address sele | ection. |     |     | Address<br>recognition<br>mode<br>specification |  |  |  |  |  |

Address recognition mode specification

| 0 | Slave address recognition     |
|---|-------------------------------|
| 1 | Non slave address recognition |

Figure 3.10.6 Registers for I<sup>2</sup>C Bus Mode (4/4)

# (1) Acknowledge mode specification

Set SBICR1<ACK> to 1 for operation in the acknowledge mode. The TMP93CS20 generates an additional clock pulse for an acknowledge signal when operating in the master mode. In the transmitter mode during the clock pulse cycle, the SDA pin is released in order to receive the acknowledge signal from the receiver. In the receiver mode during the clock pulse cycle, the SDA pin is set to the low level in order to generate the acknowledge signal.

Set <ACK> to 0 for operation in the non-acknowledge mode. The TMP93CS20 does not generate a clock pulse for the acknowledge signal when operating in the master mode.

In the acknowledgment mode, when the TMP93CS20 is the slave mode, clocks are counted for the acknowledge signal. During the clock for the acknowledge signal, when a received slave address matches to a slave address set to the I2CAR or a "GENERAL CALL" is received, the SDA pin is set to low level generating an acknowledge signal.

After a received slave address matches to a slave address set to the I2CAR and a "GENERAL CALL" is received, in the transmitter mode during the clock for the acknowledge signal, the SDA pin is released in order to receive the acknowledge signal from the receiver. In the receiver mode, the SDA pin is set to low level generating an acknowledge signal.

In the non-acknowledgment mode, when the TMP93CS20 is the slave mode, clocks for the acknowledge signal are not counter.

#### (2) Number of transfer bits

SBICR1<BC2:0> are used to select a number of bits for transmitting and receiving data.

Since <BC2:0> are cleared to 000 as a start condition, a slave address and direction bit transmissions are executed in 8 bits. Other than these <BC2:0> retain a specified value.

## (3) Serial clock

#### Clock source

SBICR1<SCK2:0> are used to select a maximum transfer frequency output on the SCL pin in the master mode. Set the baud rates, which have been calculated according to the formula below, to meet the specifications of the I<sup>2</sup>C bus, such as the smallest pulse width of tLOW.



Figure 3.10.7 Clock Source

#### b. Clock synchronization

The I<sup>2</sup>C bus has a clock synchronization function to meet the transfer speed to a slow processing device when a transfer is performed between devices which have different process speed.

The clock synchronization functions when the SCL pin is high level and the SCL line of the bus is low level in the serial bus interface circuit. The serial bus interface circuit waits counting a clock pulse in high level until the SCL line of the bus is high level. When the SCL line of the bus is high level, the serial bus interface circuit starts counting during high level. The clock synchronization function holds clocks which are output from the serial interface circuit to be high level.

The slave device can stop the clock output of the master device on one word or one bit basis.

Additionally, the transfer speed by the master device matches to the process speed of the slave device.



Figure 3.10.8 Clock Synchronization

### (4) Slave address and address recognition mode specification

To operate the TMP93CS20 in the addressing format which recognizes the slave address, set I2CAR<ALS> to 0 and set the slave address to the I2CAR<SA6:0>.

To operate the serial bus interface circuit in the free data format which does not recognize the slave address, set <ALS> to 1. When the TMP93CS20 used in the free data format, the slave address and the direction bit are not recognized. They are handled as data just after generation of start conditions.

### (5) Master/slave selection

Set SBICR2<MST> to 1 for operating the TMP93CS20 as a master device. <MST> is cleared to 0 by the hardware after a stop condition on a bus is detected or arbitration is lost.

#### (6) Transmitter/receiver selection

Set SBICR2<TRX> to 1 for operating the TMP93CS20 as a transmitter. Set <TRX> to 0 for operation as a receiver. When data with an addressing format is transferred in the slave mode, when a slave address with the same value that an I2CAR or the GENERAL CALL is received (All 8-bit data are 0 after the start condition), <TRX> is set to 1 by the hardware if the direction bit (R/W) sent from the master device is 1, and is set to 0 by the hardware if the bit is 0. In the master mode, after the acknowledge signal is returned from the slave device, <TRX> is set to 0 by the hardware if a transmitted direction bit is 1, and set to 1 by the hardware if it is 0. When the acknowledge signal is not returned, the current condition is maintained.

<TRX> is cleared to 0 by the hardware after the stop condition on the I<sup>2</sup>C bus is detected or arbitration is lost.

The following shows <TRX> change conditions in each mode and <TRX> after changing.

| Mode        | Direction Bit | Change Condition                                              | <trx> After<br/>Changing</trx> |
|-------------|---------------|---------------------------------------------------------------|--------------------------------|
| Slave mode  | 0             | A received slave address is the same as a value set to I2CAR. | 0                              |
|             | 1             |                                                               | 1                              |
| Master mode | 0             | ACK signal is returned.                                       | 1                              |
| Master mode | 1             |                                                               | 0                              |

When the TMP93CS20 operates in the free data format, the slave address and the direction bit are not recognized. They are handled as data just after generating a start condition. The TRX was not changed by the hardware.

### (7) Start/stop condition generation

When SBISR<BB> is 0, the start condition and slave address and direction bit are output by writing 1 to SBICR2<MST, TRX, BB, PIN>. It is necessary to set 1 to SBICR1<ACK> beforehand.



Figure 3.10.9 Start Condition Generation and Slave Address Generation

When SBISR<BB> is 1, a sequence of generating the stop condition is started by writing 1 to <MST, TRX, PIN> and 0 to <BB>. Do not modify the contents of <MST, TRX, BB, PIN> until the stop condition is generated on a bus.

When a stop condition is generated and the SCL line on the bus is set to low level by another device, a stop condition is generated after releasing the SCL line.



Figure 3.10.10 Stop Condition Generation

The bus condition can be indicated by reading the contents of <BB>. <BB> is set to 1 when the start condition on a bus is detected, and is set to 0 when the stop condition is detected.

### (8) Cancel interrupt service request

When the TMP93CS20 is the master mode and transferring a number of clocks set by the SBICR1<BC2:0> and the SBICR1<ACK> is complete, a serial bus interface interrupt request (INTS2) is generated.

In the slave mode, the INTS2 is generated when the received slave address is the same as the value set to the I2CAR and an acknowledge signal is output, when a "GENERAL CALL" is received and an acknowledge signal is output, or when transferring/receiving data is complete after the received slave address is the same as the value set to the I2CAR and a "GENERAL CALL" is received.

When the serial bus interface interrupt request occurs, the SBISR<PIN> is cleared to 0. During the time that the PIN is 0, the SCL pin is set to low level.

Either writing or reading data to or from the SBIDBR sets the <PIN> to 1.

The time from the <PIN> being set to 1 until the SCL pin is released takes tLOW.

Although the <PIN> can be set to 1 by the program, the <PIN> is not cleared to 0 when it is written 0.

## (9) Serial bus interface operation mode selection

SBICR2<SBIM1:0> is used to specify the serial bus interface operation mode. Set <SBIM1:0> to 10 when used in the I<sup>2</sup>C bus mode after confirming that input signal via port is high level.

Switch a mode to port after making sure that a bus is free.

#### (10) Noise detection monitor

The I<sup>2</sup>C bus is easy to be affected by noise, because the bus is driven by the open drain and the pull-up resistor.

With the TMP93CS20, the SDA pin output and the SDA line level are compared at a rise of the SCL line on the bus, and whether data are output correctly on the bus is detected only in the master transmitter mode.

When the SDA pin output differs from the SDA line level, the SBISR<AL> is set to 1.

When the AL is set to 1, the SDA pin is released and the MST and the TRX are cleared to 0 by the hardware. The TMP93CS20 changes to the slave receiver mode, and continues outputting clocks unit transferring data when the AL was set to 1 is completed.

Either writing or reading data to or from the SBIDBR, or writing data to the SBICR2 clears to the AL to 0.



Figure 3.10.11 Noise Detection Monitor

#### (11) Slave address match detection monitor

SBISR<AAS> is set to 1 in the slave mode, in the address recognition mode (I2CAR<ALS> = 0) when receiving the GENERAL CALL or the slave address with the same value that is set to the I2CAR. When <ALS> is 1, <AAS> is set to 1 after receiving the first one-word of data. <AAS> is set to 0 by writing/reading data to/from a data buffer register.

#### (12) GENERAL CALL detection monitor

SBISR<AD0> is set to 1 in the slave mode, when the GENERAL CALL is received (All 8-bit data are 0 after the start condition). <AD0> is set to 0 when the start or stop condition is detected on a bus.

### (13) Last received bit monitor

The SDA line value stored at the rising edge of the SCL line is sent to SBISR<LRB>. In the acknowledge mode, immediately after the INTS2 interrupt request is generated, the acknowledge signal is read by reading the contents of <LRB>.

#### (14) Software reset function

Software reset function is used to initialize the SBI which is rocked by external noise, etc. When SBICR3<SWRST> is set to 1, the internal reset signal pulse is generated and inputted into the SBI circuit.

All command registers and state registers are initialized to initial values. <SWRST> is automatically set to 0 after the SBI circuit is initialized.

#### (15) Serial bus interface data buffer register (SBIDBR)

The SBIDBR register can read out the receiving data and write the sending data.

After the start condition generated in the master mode, set the slave address and the direction bit in this register.

### (16) I<sup>2</sup>C bus address register (I2CAR)

I2CAR<SA6:0> sets the slave address when the TMP93CS20 are operated as the slave devices. Setting I2CAR<ALS> = 0, the slave address output from master device is recognized, and the data format is changed to the addressing format. Setting I2CAR<ALS> = 1, the slave address is not recognized, and the data format is changed to the free data format.

# 3.10.5 Data Transfer in I<sup>2</sup>C Bus Mode

(1) Device initialization

First, set SBICR1<ACK, SCK2:0>. Specify 0 to bits 7 to 5 and 3 in the SBICR1.

Set the slave address <SA6:0> and <ALS> to I2CAR (<ALS> = 0 when the addressing format).

Subsequently, set 0 to <MST, TRX, BB>; 1 to <PIN>; 10 to <SBIM1:0>; and 0 to bits 0 and 1 in the SBICR2. The slave receiver mode is set.

Note: The initialization of the serial bus interface circuit must be complete within the time from all devices which are connected to the bus have initialized to any device does not generate a start condition. If not, there is a possibility that another device starts transferring before an end of the initialization of the serial bus interface circuit. Data can not be received correctly.

(2) Start condition and slave address generation

Confirm a bus free status (when SIBSR<BB> = 0).

Set the SBICR1<ACK> to 1 and specify a slave address and a direction bit to be transmitted to the SBIDBR.

When the SBISR<BB> is 0, the start condition are generated and the slave address and the direction bit which are set to the SBIDBR are output on a bus by wiring 1 to the SBICR2<MST, TRX, BB> and PIN. An INTS2 interrupt request occurs at the 9th falling edge of the SCL clock cycle, and the <PIN> is cleared to 0. The SCL pin is pulled down to the low-level while the <PIN> is 0. When an interrupt request occurs, the <TRX> changes by the hardware according to the direction bit only when an acknowledge signal is returned from the slave device.

Note 1: Do not write a slave address to be output to the SBIDBR while data are transferred. If data is written to the SBIDBR, data to been outputting may be destroyed.

Note 2: Do not start transferring due to another master from writing a slave address to be output to the SBIDBR to writing a start condition generation command to the SBICR2. The serial bus interface circuit malfunctions because it has not an arbitration function.



Figure 3.10.12 Start Condition Generation and Slave Address Transfer

### (3) One-word data transfer

Test SBISR<MST> by the INTS2 interrupt process after a one-word data transfer is completed, and determine whether the mode is a master or slave.

#### a. When <MST> is 1 (Master mode)

Test SBISR<TRX> and determine whether the mode is a transmitter or receiver.

When <TRX> is 1 (Transmitter mode)

Check SBISR<LRB>. When <LRB> is 1, a receiver does not request data. Implement the process to generate the stop condition (described later) and terminate data transfer.

When <LRB> is 0, the receiver requests new data. When the next transmitted data is 8-bits, write it to the SBIDBR. When the next transmitted data is other than 8 bits, set SBICR1<BC2:0>, set SBICR1<ACK> to 1, and write the transmitted data to the SBIDBR. After writing the data, SBISR<PIN> becomes 1, the serial clock pulse is generated for transferring a new one-word of data from the SCL pin, and then the one-word data is transmitted. After the data is transmitted, the INTS2 interrupt request occurs. <PIN> becomes 0 and the SCL pin is set to the low level. If the data to be transferred is more than one word in length, repeat the procedures from <LRB> test mentioned above.



Figure 3.10.13 Example of when <BC2:0> = 000, <ACK> = 1 (Transmitter mode)

#### When <TRX> is 0 (Receiver mode)

When the next transmitted data is other than 8 bits, set SBICR1<BC2:0> again. Set <ACK> to 1 and read the received data from the SBIDBR to release the SCL line. The read data is undefined immediately after the slave address is set.) After the data is read, <PIN> becomes 1. Serial clock pulse for transferring new 1 word of data is defined SCL and outputs "L" level from SDA pin with acknowledge timing.

The INTS2 interrupt request then occurs and <PIN> becomes 0. The SCL pin is set to the low level. The TMP93CS20 outputs a clock pulse for one-word of data transfer and the acknowledge signal each time that received data is read from the SBIDBR.



Figure 3.10.14 Example of when <BC2:0> = 000, <ACK> = 1 (Receiver mode)

In order to terminate the transmitting data to the transmitter, set <ACK> to 0 before reading data which is one-word before the last data to be received. The last data does not generate a clock pulse for the acknowledge signal. After the data is transmitted and an interrupt request has occurred, set <BC2:0> to 001 and read the data. The TMP93CS20 generates a clock pulse for a 1-bit data transfer. Since the master device is a receiver, the SDA line of the bus keeps the high level. The transmitter receives the high-level signal as the ACK signal. The receiver indicates to the transmitter that data transfer is complete.

After 1-bit data is received and the interrupt request has occurred, the TMP93CS20 generates the stop condition and terminates data transfer.



Figure 3.10.15 Termination of Data Transfer in Master Receiver Mode

### b. When < MST> is 0 (Slave mode)

In the slave mode, the TMP93CS20 operates either in normal slave mode or in recovery process after a noise detection.

In the slave mode, an INTS2 interrupt request occurs when the serial bus interface circuit receives a slave address or a "GENERAL CALL" from the master device, or when a "GENERAL CALL" is received and data transfer is complete after matching a received slave address. In the master mode, the TMP93CS20 operates in a slave mode if a noise is detected. An INTS2 interrupt request occurs when word data transfer terminates after a noise detection. When an INTS2 interrupt request occurs, the SBISR<PIN> is reset, and the SCL pin is set to low level. Either reading or writing from or to the SBIDBR or setting the <PIN> to 1 releases the SCL pin after taking tLOW time.

The TMP93CS20 tests the SBISR<AL>, the SBISR<TRX>, the <AAS>, and the <AD0> and implements processes according to conditions listed in the next table.

Table 3.10.1 Operation in the Slave Mode

| <trx></trx> | <al></al> | <aas></aas> | <ad0></ad0> | Conditions                                                                                                                                 | Process                                                                                                                                                                                                                                                                                                                                  |
|-------------|-----------|-------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |           | 1           | 0           | In the slave receiver mode, the TMP93CS20 receives a slave address of which the direction bit sent from the master is "1".                 | Set the number of bits in one word to <bc2:0> and write transmitted data to the SBIDBR.</bc2:0>                                                                                                                                                                                                                                          |
| 1           | 0         | 0           | 0           | In the slave transmitter mode, one-word data is transmitted.                                                                               | Check <lrb>. If <lrb> is set to "1", set <pin> to "1" since the receiver does not request next data. Then, clear <trx> to "0" release the bus. If <lrb> is set to "0", set the number of bits in a word to <bc2:0> and write transmitted data to the SBIDBR since the receiver requests next data.</bc2:0></lrb></trx></pin></lrb></lrb> |
| 0           | 0         | 1           | 1/0         | In the slave receiver mode, the TMP93CS20 receives a slave address or GENERAL CALL of which the direction bit sent from the master is "0". | <pin> to 1 (Reading dummy data)</pin>                                                                                                                                                                                                                                                                                                    |
|             |           | 0           | 1/0         | In the slave receiver mode, the TMP93CS20 terminates receiving of one-word data.                                                           |                                                                                                                                                                                                                                                                                                                                          |

# (4) Stop condition generation

When SBISR<BB> is 1, a sequence of generating a stop condition is started by writing 1 to SBICR2<MST, TRX, PIN>, and 0 to <BB>. Do not modify the contents of <MST, TRX, BB, PIN> until the stop condition is generated on the bus. When SBICR2<MST, TRX, PIN> are written "1" and <BB> is written "0" (generate stop condition in master mode), <BB> changes to "0" by internal SCL changes to "1", without waiting stop condition. To check whether SCL and SDA pin are "1" by sensing their ports is needed to detect bus free condition.



Figure 3.10.16 Stop Condition Generation

### (5) Restart

Restart is used to change the direction of data transfer between a master device and a slave device during transferring data. The following explains how to restart the TMP93CS20.

Clear 0 to the <MST>, <TRX>, and <BB> and set 1 to the <PIN>. The SDA pin retains the high level and the SCL pin is released. Since a stop condition is not generated on the bus, the bus is assumed to be in a busy state from other devices. And confirm SCL pin, that SCL pin is released and become bus-free state by SBISR<BB> = "0" or signal level "1" of SCL pin in port mode. Test the <LRB> until it becomes 1 to check that the SCL line of the bus is not set to low level by other devices. After confirming that the bus stays in a free state, generate a start condition with procedure (2).

In order to meet setup time when restarting, take at least  $4.7 \mu s$  of waiting time by software from the time of restarting to confirm that the bus is free until the time to generate the start condition.



Figure 3.10.17 Timing Diagram when Restarting the TMP93CS20

#### 3.10.6 Clock-synchronous 8-Bit SIO Mode Control

The following registers are used for control and operation status monitoring when using the serial bus interface (SBI) in the clock-synchronous 8-bit SIO mode.

### Serial Bus Interface Control Register 1

SBICR1 (004BH) Prohibit modifywrite



Set <SIO> to 0 and <SIOINH> to 1 when setting the transfer mode and the serial clock.

#### Serial Bus Interface Data Buffer Register

SBIDBR (004CH) Prohibit readmodifywrite

| _           |     |                      |     |      |       |     |     |     |
|-------------|-----|----------------------|-----|------|-------|-----|-----|-----|
|             | 7   | 6                    | 5   | 4    | 3     | 2   | 1   | 0   |
| Bit symbol  | DB7 | DB6                  | DB5 | DB4  | DB3   | DB2 | DB1 | DB0 |
| Read/Write  |     | R (Receive)/W (Send) |     |      |       |     |     |     |
| After reset |     |                      |     | Unde | fined |     |     |     |

Figure 3.10.18 Registers for SIO Mode (1/2)



Note 1: Switch a mode to port after data transfer is complete.

Note 2: Switch a mode to SIO mode after confirming that input signals via port are high level.

#### Serial Bus Interface Status Register 6 5 2 0 SIOF SEF SBISR Bit symbol (004EH) Read/Write R After reset 0 0 Function Serial Shift Prohibit transfer operating readoperating status modifystatus monitor write monitor Sift operating status monitor Shift operation terminated

Figure 3.10.19 Registers for SIO Mode (2/2)

Shift operation in process

Serial transfer operating status monitor

Transfer terminated Transfer in process

0

#### (1) Serial clock

#### a. Clock source

SBICR1<SCK2:0> are used to select the following functions.

#### Internal clock

In the internal clock mode, any of seven frequencies can be selected. The serial clock is output to the outside on the SCK pin. The SCK pin becomes a high level when data transfer starts. When writing (in the transmit mode) or reading (in the receive mode) data cannot follow the serial clock rate, an automatic wait function is executed to stop the serial clock automatically and hold the next shift operation until reading or writing is complete.



Figure 3.10.20 Automatic Wait Function

# External clock (<SCK2:0> = 111)

An external clock supplied to the SCK pin is used as the serial clock. In order to ensure shift operation, a pulse width of at least 4 machine cycles is required for both high and low levels in the serial clock. The maximum data transfer frequency is  $625 \, \mathrm{kHz}$  (at fc =  $20 \, \mathrm{MHz}$ ).



Figure 3.10.21 External Clock

### b. Shift edge

The leading edge is used to transmit data, and the trailing edge is used to receive data.

Leading edge shift:

Data is shifted on the leading edge of the serial clock (at the falling edge of the SCK pin input/output).

Trailing edge shift:

Data is shifted on the trailing edge of the serial clock (at the rising edge of the SCK pin input/output).



Figure 3.10.22 Shift Edge

#### (2) Transfer mode

SBICR1<SIOM1:0> are used to select a transmit, receive, or transmit/receive mode.

#### a. 8-bit transmit mode

Set a control register to a transmit mode and write data to the SBIDBR.

After the data is written, set SBICR1<SIOS> to 1 to start data transfer. The transmitted data is transferred from the SBIDBR to the shift register and output to the SO pin in synchronous with the serial clock, starting from the least significant bit (LSB). When the data is transferred to the shift register, the SBIDBR becomes empty. The INTS2 (Buffer empty) interrupt request is generated to request new data.

When the internal clock is used, the serial clock will stop and automatic wait function will be initiated if new data is not loaded to the data buffer register after the specified 8-bit data is transmitted. When new data is written, automatic-wait function is canceled.

When the external clock is used, data should be written to the SBIDBR before new data is shifted. The transfer speed is determined by the maximum delay time between the time when an interrupt request is generated and the time when data is written to the SBIDBR by the interrupt service program.

When the transmit is started, after SBISR<SIOF> goes 1 the same value as the final bit of the last data is output until the falling edge of the SCK.

Transmitting data is ended by clearing <SIOS> to 0 with the buffer empty interrupt service program or setting SBICR1<SIOINH> to 1. When <SIOS> is cleared, the transmitted mode ends when all data is output. In order to confirm if data is surely transmitted by the program, set <SIOF> to be sensed. <SIOF> is cleared to 0 when transmitting is complete. When <SIOINH> is set to 1, transmitting data stops. <SIOF> turns 0.

When the external clock is used, it is also necessary to clear <SIOS> to 0 before new data is shifted, otherwise, dummy data is transmitted and operation ends.



Figure 3.10.23 Transfer Mode



Figure 3.10.24 Transmitted Data Hold Time at End of Transmit

### b. 8-bit receive mode

Set the control register to a receive mode and SBICR1<SIOS> to 1 for switching to the receive mode. Data is received from the SI pin to the shift register in synchronous with the serial clock, starting from the least significant bit (LSB). When the 8-bit data is received, the data is transferred from the shift register to the SBIDBR. The INTS2 (Buffer full) interrupt request is generated to request to read the received data. The data is then read from the SBIDBR by the interrupt service program.

When the internal clock is used, the serial clock will stop and automatic wait function will be initiated until the received data is read from the SBIDBR.

When the external clock is used, since shift operation is synchronized with the clock pulse provided externally, the received data should be read from the SBIDBR before next serial clock input. If the received data is not read, further data to be received is canceled. The maximum transfer speed when the external clock is used is determined by the delay time between the time when an interrupt request is generated and the time when received data is read.

Receiving data is ended by clearing <SIOS> to 0 with the buffer full interrupt service program or setting SBICR1<SIOINH> to 1. When <SIOS> is cleared, received data is transferred to the SBIDBR in complete blocks. The received mode ends when the transfer is complete. In order to confirm if data is surely received by the program, set SBISR<SIOF> to be sensed. <SIOF> is cleared to 0 when receiving is complete. After confirming that receiving has ended, the last data is read. When <SIOINH> is set to 1, receiving data stops, <SIOF> turns 0. (The received data becomes invalid, therefore no need to read it.)

Note: When the transfer mode is switched, the SBIDBR contents are lost. In case that the mode needs to be switched, receiving data is concluded by clearing <SIOS> to 0, read the last data, and then switch the mode.



Figure 3.10.25 Receive Mode (Example: Internal clock)

### c. 8-bit transmit/receive mode

Set a control register to a transmit/receive mode and write data to the SBIDBR. After the data is written, set SBICR1<SIOS> to 1 to start transmitting/receiving. When transmitting, the data is output from the SO pin on the leading edges in synchronous with the serial clock, starting from the least significant bit (LSB). When receiving, the data is input to the SI pin on the trailing edges of the serial clock. The 8-bit data is transferred from the shift register to the SBIDBR, and the INTS2 interrupt request occurs. The interrupt service program reads the received data from the data buffer register and writes data to be transmitted. The SBIDBR is used for both transmitting and receiving. Transmitted data should always be written after received data is read.

When the internal clock is used, automatic wait function is initiated until received data is read and next data is written.

When the external clock is used, since the shift operation is synchronized with the external clock, received data is read and transmitted data is written before new shift operation is executed. The maximum transfer speed when the external clock is used is determined by the delay time between the time when an interrupt request is generated and the time when received data is read and transmitted data is written.

When the transmit is started, after SBISR<SIOF> 1 output from the SO pin holds final bit of last data until falling edge of the SCK.

Transmitting/receiving data is ended by clearing <SIOS> to 0 by the INTS2 interrupt service program or setting SBICR1<SIOINH> to 1. When <SIOS> is cleared, received data is transferred to the SBIDBR in complete blocks. The transmit/receive mode ends when the transfer is complete. In order to confirm if data is surely transmitted/received by the program, set SBISR<SIOF> to be sensed. <SIOF> becomes 0 after transmitting/receiving is complete. When <SIOINH> is set, transmitting/receiving data stops, <SIOF> turns 0.

Note: When the transfer mode is switched, the SBIDBR contents are lost. In case that the mode needs to be switched, transmitting/receiving data is concluded by clearing <SIOS> to 0, read the last data, and then switch the transfer mode.



Figure 3.10.26 Transmit/Receive Mode (Example: Internal clock)



Figure 3.10.27 Transmitted Data Hold Time at End of Transmit/Receive

# 3.11 Analog/Digital Converter

TMP93CS20 incorporate a high-speed, high-precision 10-bit analog/digital converter (AD converter) with 8-channel analog input.

Figure 3.11.1 is a block diagram of the AD converter. The 8-channel analog input pins (AN0 to AN7) are also used as input only port 5 and can be also used as input ports.



Figure 3.11.1 Block Diagram of AD Converter

- Note 1: When the power supply current is reduced in IDLE2, IDLE1, STOP mode, there is possible to set a standby enabling the internal comparator due to a timing. Stop operation of AD converter before execution of HALT instruction.
- Note 2: In regard to the lowest operation frequency  $\text{The operation of AD converter is guaranteed with clock of } f_{\text{FPH}} \geq 4 \text{ MHz (Used fc clock), but not } guaranteed \text{ with fs clock.}$

# 3.11.1 Analog/Digital Converter Registers

AD converter is controlled by two AD mode control registers (ADMOD0 and ADMOD1). AD conversion result is stored in eight AD conversion result registers (ADREG04H/L, ADREG15H/L, ADREG26H/L, ADREG37H/L).



Figure 3.11.2 Register for AD Converter (1/4)



Note: Set the <VREFON> bit to 1 before starting conversion (before writing 1 to ADMOD0<ADS>).

Figure 3.11.3 Register for AD Converter (2/4)

# AD Conversion Result Register 0/4 Low

ADREG04L (0060H)

|             | 7     | 6                            | 5 | 4 | 3 | 2 | 1 | 0                                                         |
|-------------|-------|------------------------------|---|---|---|---|---|-----------------------------------------------------------|
| Bit symbol  | ADR01 | ADR00                        |   |   |   |   |   | ADR0RF                                                    |
| Read/Write  | ı     | R                            |   |   |   |   |   | R                                                         |
| After reset | Unde  | efined                       |   |   |   |   |   | 0                                                         |
| Function    |       | ver 2 bits of resion result. |   |   |   |   |   | Conversion<br>result<br>stored flag<br>1: Exist<br>result |

# AD Conversion Result Register 0/4 High

ADREG04H (0061H)

|             | 7     | 6                                            | 5     | 4     | 3      | 2     | 1     | 0     |  |  |
|-------------|-------|----------------------------------------------|-------|-------|--------|-------|-------|-------|--|--|
| Bit symbol  | ADR09 | ADR08                                        | ADR07 | ADR06 | ADR05  | ADR04 | ADR03 | ADR02 |  |  |
| Read/Write  |       | R                                            |       |       |        |       |       |       |  |  |
| After reset |       |                                              |       | Unde  | efined |       |       |       |  |  |
| Function    |       | Stores upper 8 bits of AD conversion result. |       |       |        |       |       |       |  |  |

# AD Conversion Result Register 1/5 Low

ADREG15L (0062H)

|             | 7     | 6                         | 5 | 4 | 3 | 2 | 1 | 0                                                         |
|-------------|-------|---------------------------|---|---|---|---|---|-----------------------------------------------------------|
| Bit symbol  | ADR11 | ADR10                     |   |   |   |   |   | ADR1RF                                                    |
| Read/Write  | ı     | ₹                         |   |   |   |   |   | R                                                         |
| After reset | Unde  | efined                    |   |   |   |   |   | 0                                                         |
| Function    |       | er 2 bits of sion result. |   |   |   |   |   | Conversion<br>result<br>stored flag<br>1: Exist<br>result |

# AD Conversion Result Register 1/5 High

ADREG15H (0063H)

|             | 7     | 6         | 5        | 4              | 3          | 2           | 1     | 0     |  |  |
|-------------|-------|-----------|----------|----------------|------------|-------------|-------|-------|--|--|
| Bit symbol  | ADR19 | ADR18     | ADR17    | ADR16          | ADR15      | ADR14       | ADR13 | ADR12 |  |  |
| Read/Write  |       | R         |          |                |            |             |       |       |  |  |
| After reset |       | Undefined |          |                |            |             |       |       |  |  |
| Function    |       |           | Stores u | pper 8 bits of | AD convers | ion result. |       |       |  |  |



- Bits 5 to 1 are always read as 1.
- Bit0 is conversion result stored flag bit <ADRxRF>.
   <ADRxRF> is set to 1 when the AD conversion result is stored.
   Reading either the ADREGxH or the ADREGxL registers clears <ADRxRF> to 0.

Figure 3.11.4 Registers for AD Converter (3/4)

# AD Conversion Result Register 2/6 Low

ADREG26L (0064H)

|             | 7     | 6                         | 5 | 4 | 3 | 2 | 1 | 0                                                         |
|-------------|-------|---------------------------|---|---|---|---|---|-----------------------------------------------------------|
| Bit symbol  | ADR21 | ADR20                     |   |   |   |   |   | ADR2RF                                                    |
| Read/Write  | F     | ₹                         |   |   |   |   |   | R                                                         |
| After reset | Unde  | fined                     |   |   |   |   |   | 0                                                         |
| Function    |       | er 2 bits of sion result. |   |   |   |   |   | Conversion<br>result<br>stored flag<br>1: Exist<br>result |

# AD Conversion Result Register 2/6 High

ADREG26H (0065H)

|             | 7     | 6         | 5        | 4              | 3          | 2           | 1     | 0     |  |
|-------------|-------|-----------|----------|----------------|------------|-------------|-------|-------|--|
| Bit symbol  | ADR29 | ADR28     | ADR27    | ADR26          | ADR25      | ADR24       | ADR23 | ADR22 |  |
| Read/Write  |       | R         |          |                |            |             |       |       |  |
| After reset |       | Undefined |          |                |            |             |       |       |  |
| Function    |       |           | Stores u | oper 8 bits of | AD convers | ion result. |       |       |  |

# AD Conversion Result Register 3/7 Low

ADREG37L (0066H)

|             | 7     | 6                         | 5 | 4 | 3 | 2 | 1 | 0                                                         |
|-------------|-------|---------------------------|---|---|---|---|---|-----------------------------------------------------------|
| Bit symbol  | ADR31 | ADR30                     |   |   |   |   |   | ADR3RF                                                    |
| Read/Write  | ı     | ₹                         |   |   |   |   |   | R                                                         |
| After reset | Unde  | efined                    |   |   |   |   |   | 0                                                         |
| Function    |       | er 2 bits of sion result. |   |   |   |   |   | Conversion<br>result<br>stored flag<br>1: Exist<br>result |

# AD Conversion Result Register 3/7 High

ADREG37H (0067H)

|             | 7     | 6         | 5         | 4              | 3          | 2           | 1     | 0     |  |  |
|-------------|-------|-----------|-----------|----------------|------------|-------------|-------|-------|--|--|
| Bit symbol  | ADR39 | ADR38     | ADR37     | ADR36          | ADR35      | ADR34       | ADR33 | ADR32 |  |  |
| Read/Write  |       | R         |           |                |            |             |       |       |  |  |
| After reset |       | Undefined |           |                |            |             |       |       |  |  |
| Function    |       |           | Stores up | pper 8 bits of | AD convers | ion result. |       |       |  |  |



- Bits 5 to 1 are always read as 1.
- Bit0 is conversion result stored flag bit <ADRxRF>.
   <ADRxRF> is set to 1 when the AD conversion result is stored.
   Reading either the ADREGxH or the ADREGxL registers clears <ADRxRF> to 0.

Figure 3.11.5 Registers for AD Converter (4/4)

# 3.11.2 Operation

### (1) Analog reference voltage

High analog reference voltage is applied to the VREFH pin, and low analog reference voltage is applied to the VREFL pin. The voltage between VREFH and VREFL is divided into 1024 increments using a string resistor. AD conversion is based on comparing the analog input voltage with these reference voltage increments.

To turn the switch between VREFH and VREFL off, write 0 to the ADMOD1<VREFON> bit.

To start AD conversion when the switch is off, first write 1 to <VREFON>. After that, wait at 3 µs long enough to get the stabilized oscillation, write 1 to ADMODO<ADS>.

### (2) Selecting analog input channels

The procedure for selecting analog input channels depends on the operating mode of the AD converter.

- When analog input channel is used to fix (ADMOD0<SCAN> = 0)
   To set ADMOD1<ADCH2:0>, selecting one channel from analog input pins AN0 to AN7.
- When analog input channel is used to scan (ADMOD0<SCAN> = 1)
   To set ADMOD1<ADCH2:0>, selecting one channel from 8 scan mode.

Table 3.11.1 shows the analog input channel selection each operating mode.

A reset initializes ADMOD0<SCAN> to 0 and ADMOD1<ADCH2:0> to 000, selecting pin AN0 for the AD converter input.

The pins not used as analog input channels can be used as general-purpose input ports (P5).

| <adch2:0></adch2:0> | Fixed Channel<br><scan> = 0</scan> | Channel Scan<br><scan> = 1</scan>                     |
|---------------------|------------------------------------|-------------------------------------------------------|
| 000                 | AN0                                | AN0                                                   |
| 001                 | AN1                                | $AN0 \rightarrow AN1$                                 |
| 010                 | AN2                                | $AN0 \rightarrow AN1 \rightarrow AN2$                 |
| 011                 | AN3                                | $AN0 \rightarrow AN1 \rightarrow AN2 \rightarrow AN3$ |
| 100                 | AN4                                | AN4                                                   |
| 101                 | AN5                                | $AN4 \rightarrow AN5$                                 |
| 110                 | AN6                                | $AN4 \rightarrow AN5 \rightarrow AN6$                 |
| 111                 | AN7                                | $AN4 \rightarrow AN5 \rightarrow AN6 \rightarrow AN7$ |

Table 3.11.1 Analog Input Channel Selection

#### (3) Starting AD conversion

AD conversion starts when ADMOD0<ADS> to 1, or ADMOD1<ADTRGE> is set to 1 and the falling edge is input through  $\overline{ADTRG}$  pin.

When AD conversion starts, AD conversion busy flag ADMOD0<ADBF> is set to 1, indicating AD conversion is in progress.

Writing 1 to <ADS> while conversion is in progress restarts the conversion. Check the conversion result stored flag ADREGxxL<ADRxRF> to determine whether the AD conversion data are valid at this time.

Inputting the falling edge to the ADTRG pin while conversion is in progress is invalid.

(4) AD conversion modes and completion interrupt

Follow the four AD conversion modes are supported.

- Fixed channel single conversion mode
- Channel scan single conversion mode
- Fixed channel repeat conversion mode
- Channel scan repeat conversion mode

AD conversion mode can selected by setting AD mode control register ADMOD0<REPET, SCAN>.

When AD conversion end, AD conversion completion interrupt INTAD request occurs. And the ADMOD0<EOCF> flag is set to 1 to indicate that AD conversion has completed.

#### a. Fixed channel single conversion mode

Fixed channel single conversion mode can be specified by setting ADMOD0<REPET, SCAN> to 00.

In this mode, conversion of the specified single channel is executed once only. After conversion is completed, ADMOD0<EOCF> is set to 1, ADMOD0<ADBF> is cleared to 0 and occurs INTAD interrupt request.

### b. Channel scan single conversion mode

Channel scan single conversion mode can be specified by setting ADMOD0<REPET, SCAN> to 01.

In this mode, conversion of the specified channel are executed once only. After conversion is completed, ADMOD0<EOCF> is set to 1, ADMOD0<ADBF> is cleared to 0 and occurs INTAD interrupt request.

### c. Fixed channel repeat conversion mode

Fixed channel repeat conversion mode can be specified by setting ADMOD0<REPET, SCAN> to 10.

In this mode, conversion of the specified single channel is executed repeatedly. After conversion is completed, ADMOD0<EOCF> is set to 1, ADMOD0<ADBF> remains 1 not changed to 0. The timing of INTAD interrupt request can selected by setting of ADMOD0<ITM0>.

When <ITM0> is set to 0, interrupt request occurs after every conversion.

When <ITM0> is set to 1, interrupt request occurs after every fourth conversion.

# d. Channel scan repeat conversion mode

Channel scan repeat conversion mode can be specified by setting ADMOD0<REPET, SCAN> to 11.

In this mode, specified channels are converted repeatedly. After every scan convert completion, ADMOD0<EOCF> is set to 1 and INTAD interrupt request occurs. ADMOD0<ADBF> remains 1, not changed to 0.

To stop the repeat conversion mode (modes c. and d.), write 0 to ADMODO<REPET>. After the current conversion is completed, repeat conversion mode is terminated, and ADMODO<ADBF> is cleared to 0.

If the device enters the IDLE2, IDLE1, or STOP modes during AD conversion, the conversion halt immediately. After the halt mode is released, AD conversion restarts from the beginning in repeat conversion mode (c. and d.), it does not restart in single conversion mode (a. and b.).

Table 3.11.2 shows the relations between AD conversion modes and interrupt request.

Table 3.11.2 Relation between AD Conversion Modes and Interrupt Request

| Mode                                                           | Interrupt Request             | ADMOD0        |                 |               |  |
|----------------------------------------------------------------|-------------------------------|---------------|-----------------|---------------|--|
| iviode                                                         | Timing                        | <itm0></itm0> | <repet></repet> | <scan></scan> |  |
| Fixed channel single conversion mode                           | After conversion              | Χ             | 0               | 0             |  |
| Channel scan single conversion mode                            | After conversion              | X             | 0               | 1             |  |
| Fixed channel repeat conversion mode (Every conversion)        | After every conversion        | 0             | 1               | 0             |  |
| Fixed channel repeat conversion mode (Every fourth conversion) | After every fourth conversion | 1             | ] '             | 0             |  |
| Channel scan repeat conversion mode                            | After every scan conversion   | Х             | 1               | 1             |  |

X: Don't Care

### (5) AD conversion time

80 states (8.0  $\mu$ s at fc = 20 MHz) are required for AD conversion of one channel.

# (6) Storing and reading the AD conversion result

AD conversion results are stored in AD conversion result registers high/low (ADREG04H/L to ADREG37H/L). These registers are read only.

In fixed channel repeat conversion mode, AD conversion results are stored in order from ADREG04H/L to ADREG37H/L. Except in this mode, AD conversion results for channel AN0 and AN4, AN1 and AN5, AN2 and AN6, AN3 and AN7 are stored severally ADREG04H/L, ADREG15H/L, ADREG26H/L, ADREG37H/L.

Figure 3.11.3 shows correspondence between analog input channels and AD conversion result registers.

Table 3.11.3 Correspondence between Analog Input Channels and AD Conversion Result Registers

|                                  | •                                |                                                                      |  |  |
|----------------------------------|----------------------------------|----------------------------------------------------------------------|--|--|
|                                  | AD Conversion Result Registers   |                                                                      |  |  |
| Analog Input Channel<br>(Port 5) | Conversion Modes<br>Except Right | Fixed Channel Repeat<br>Conversion Mode<br>(Every fourth conversion) |  |  |
| AN0                              | ADREG04H/L                       | ADREG04H/L ←                                                         |  |  |
| AN1                              | ADREG15H/L                       | ADREGU4H/L                                                           |  |  |
| AN2                              | ADREG26H/L                       | <b>∀</b><br>ADREG15H/L                                               |  |  |
| AN3                              | ADREG37H/L                       | ADREGISH/E                                                           |  |  |
| AN4                              | ADREG04H/L                       | ₩<br>ADREG26H/L                                                      |  |  |
| AN5                              | ADREG15H/L                       | ADREG26H/L                                                           |  |  |
| AN6                              | ADREG26H/L                       | ADREG37H/L                                                           |  |  |
| AN7                              | ADREG37H/L                       | ADICEO/IT/E                                                          |  |  |

AD conversion result registers bit 0 is AD conversion result stored flag <ADRxRF>. The flag shows that whether those registers are read or not. When AD conversion results are stored in those registers (ADREGxH or ADREGxL), this flag is set to 1. When each register is read, this flag is cleared to 0, and AD conversion end flag ADMOD0<EOCF> is also cleared to 0.

#### Setting example:

 a. This example converts the analog input voltage at the AN3 pin. The INTAD interrupt routine writes the result to memory address 0800H.

### Main routine setting:

```
      7
      6
      5
      4
      3
      2
      1
      0

      INTE0AD
      ← 0
      0
      0
      1
      1
      0
      0
      Enables INTAD and sets level 4.

      ADMOD1
      ← 1
      X
      X
      X
      0
      0
      1
      1
      Sets analog input channel to AN3.

      ADMOD0
      ← X
      X
      0
      0
      0
      0
      1
      Starts AD conversion in fixed channel single conversion mode
```

### Example of interrupt routine processing:

| WA      | ← ADREG37       | Reads ADREG37L and ADREG37H values and writes them to WA (16 bits). |
|---------|-----------------|---------------------------------------------------------------------|
| WA      | >> 6            | Shifts right WA six times and zero-fills the upper bits.            |
| (0800H) | $\leftarrow$ WA | Writes contents of WA to memory address 0800H.                      |

b. This example repeatedly converts the analog input voltages at pins AN0 to AN2, using channel scan repeat conversion mode.

```
      INTE0AD
      ← 0 0 0 0 1 0 0 0
      Disables INTAD.

      ADMOD1
      ← 1 X X X X 0 0 1 0
      Sets AN0 to AN2 as analog input channels.

      ADMOD0
      ← X X 0 0 0 1 1 1 1
      Starts AD conversion in channel scan repeat conversion mode.
```

X: Don't care, -: No change

# 3.12 Watchdog Timer (Runaway detection timer) and Warm-up Timer

The TMP93CS20 contains a watchdog timer for runaway detection.

The watchdog timer (WDT) is used to return the CPU to a normal state when it detects that the CPU has started to malfunction (Runaway) due to causes such as noise. When the watchdog timer detects a malfunction, it generates a INTWD interrupt (Non-maskable) to notify the CPU of the malfunction.

Using the malfunction detected result forces a reset.

The watchdog timer consists of 7-stage and 15-stage binary counters.

These binary counters are also used as a warm-up timer for internal oscillator stabilization.

This is used for releasing stop and also before changing the system clock.

# 3.12.1 Configuration

Figure 3.12.1 shows the block diagram for the watchdog timer (WDT) and warm-up timer.



Figure 3.12.1 Block Diagram for Watchdog Timer/Warm-up Timer

The watchdog timer consists of 7-stage and 15-stage binary counters which use system clock (fsys) as the input clock. The 15-stage binary counter has fsys/2<sup>15</sup>, fsys/2<sup>17</sup>, fsys/2<sup>19</sup>, and fsys/2<sup>21</sup> output. Selecting one of the outputs with the WDMOD<WDTP1:0> register generates a watchdog interrupt and outputs watchdog timer out when an overflow occurs. The binary counter for the watchdog timer should be cleared to 0 with runaway detecting result software (Instruction) before an interrupt occurs.

LDW (WDMOD), B100H ; Disable.

LD (WDCR), 4EH ; Write clear code.

SET 7, (WDMOD) ; Enable again.

The runaway detecting result can also be connected to the reset pin internally. In this case, the watchdog timer resets itself.



Figure 3.12.2 Normal Mode



Figure 3.12.3 Reset Mode

For the warm-up counter, either a  $2^7$  or a  $2^9$  output from the 15-stage binary counter can be selected using the WDMOD<WARM> register. When a stable-external oscillator is used, a shorter warm-up time is available using the T16CR<QCU> register. When <QCU> = 1, a counting value  $2^7$  is selected.

When the watchdog timer is in operation, this shorter warm-up time function cannot be selected. The warm-up counter function can be made available by setting QCU > 0.

# 3.12.2 Control Registers

The watchdog timer WDT is controlled by two control registers WDMOD and WDCR.

- (1) Watchdog timer mode register (WDMOD)
  - a. Setting the detection time for the watchdog timer <WDTP>

This 2-bit register is used to set the watchdog timer interrupt time for detecting runaway. This register is initialized to WDMOD<WDTP1:0> = 00 when reset.

The detection time for WDT is shown in Table 3.12.1.

b. Watchdog timer enable/disable control <WDTE>

When reset, WDMOD<WDTE> is initialized to 1 to enable the watchdog timer.

To disable the timer, it is necessary to clear this bit to 0 and write the disable code (B1H) into the watchdog timer control register WDCR. This makes it difficult for the watchdog timer to be disabled by runaway.

However, it is possible to return from the disabled state to the enabled state simply by setting <WDTE> to 1.

c. Watchdog timer out reset connection<RESCR>

This bit is used to connect the output of the watchdog timer with RESET internally. Since WDMOD<RESCR> is initialized to 0 at reset, a watchdog timer reset is not performed.

(2) Watchdog timer control register (WDCR)

This register is used to disable and clear of binary counter the watchdog timer function.

• Disable control

The watchdog timer can be disabled by writing the disable code (B1H) to the WDCR register after clearing WDMOD<WDTE> to 0.

• Enable control

This sets WDMOD<WDTE> to 1.

Watchdog timer clear control

The binary counter can be cleared and made to resume counting by writing the clear code (4EH) into the WDCR register.

WDCR  $\leftarrow$  0 1 0 0 1 1 1 0 Write the clear code (4EH).



Selection of warm-up time when returning from the STOP mode at fc = 20 MHz, fs = 32.768 kHz

| System Clock Selection | Gear Value          | T45CR<0           | T45CR <qcu> = 1</qcu> |                 |
|------------------------|---------------------|-------------------|-----------------------|-----------------|
| <sysck></sysck>        | <gear2:0></gear2:0> | <warm> = 0</warm> | <warm> = 1</warm>     | <WARM $>$ $=$ X |
| 1 (fs)                 | XXX<br>(Don't care) | 0.500 s           | 2.000 s               | 3.9 ms          |
| 0 (fc)                 | 000 (fc)            | 0.8192 ms         | 3.277 ms              | 6.4 μs          |
|                        | 001 (fc/2)          | 1.638 ms          | 6.554 ms              | 12.8 μs         |
|                        | 010 (fc/4)          | 3.277 ms          | 13.107 ms             | 25.6 μs         |
|                        | 011 (fc/8)          | 6.554 ms          | 26.214 ms             | 51.2 μs         |
|                        | 100 (fc/16)         | 13.107 ms         | 52.429 ms             | 102.4 μs        |

Note: When using the register as a watchdog timer, write 0 to T16CR<QCU> bit.

Figure 3.12.4 Registers for Watchdog Timer (1/2)

WDCR (005DH)



Note: When using the register as the watchdog timer, write 0 to the T16CR<QCU> bit.

Figure 3.12.5 Registers for Watchdog Timer (2/2)

Table 3.12.1 Watchdog Timer Detection Time

at fc = 20 MHz, fs = 32.768 kHz

| System Clock    | 0 1/-                             | Watchdog Timer Detecting Time |            |            |            |  |
|-----------------|-----------------------------------|-------------------------------|------------|------------|------------|--|
| Selection       | Gear Value<br><gear2:0></gear2:0> | WDMOD <wdtp1:0></wdtp1:0>     |            |            |            |  |
| <sysck></sysck> |                                   | 00                            | 01         | 10         | 11         |  |
| 1 (fs)          | XXX                               | 2.000 s                       | 8.000 s    | 32.000 s   | 128.000 s  |  |
| 0 (fc)          | 000 (fc)                          | 3.277 ms                      | 13.107 ms  | 52.429 ms  | 209.715 ms |  |
|                 | 001 (fc/2)                        | 6.554 ms                      | 26.214 ms  | 104.858 ms | 419.430 ms |  |
|                 | 010 (fc/4)                        | 13.107 ms                     | 53.429 ms  | 209.715 ms | 838.861 ms |  |
|                 | 011 (fc/8)                        | 26.214 ms                     | 104.858 ms | 419.430 ms | 1.678 s    |  |
|                 | 100 (fc/16)                       | 52.429 ms                     | 209.715 ms | 838.861 ms | 3.355 s    |  |

# 3.12.3 Operation

The watchdog timer generates interrupt INTWD after the detection time set in the WDMOD<WDTP1:0>. The watchdog timer must be cleared to 0 by software before an INTWD interrupt is generated. If the CPU malfunctions (Undergoes runaway) due to causes such as noise, but does not execute the instruction used to clear the binary counter, the binary counter overflows and an INTWD interrupt is generated. The CPU detects malfunction (Runaway) from the INTWD interrupt and it is possible to return to normal operation using a recovery program. By connecting the watchdog timer out pin to peripheral devices resets, a CPU malfunction can also be acknowledged to other devices.

The watchdog timer restarts operation immediately after reset is released.

The watchdog timer does not operate in IDLE1 or STOP mode.

The watchdog timer is enabled in RUN or IDLE2 mode. In IDLE2 mode, disable the watchdog timer before entering the halt state to prevent a watchdog timer interrupt.

```
Example:
    Clear the binary counter.
a.
WDCR
             \leftarrow 0 1 0 0 1 1 1 0
                                                    Write clear code (4EH).
     Set the watchdog timer detecting time to 2<sup>17</sup>/f<sub>SYS</sub>.
             \leftarrow 1 0 1 - - - X X
     Disable the watchdog timer.
                                                    Clear WDTE to 0.
WDMOD
             \leftarrow 0 - - - - X X
WDCR
             \leftarrow 1 0 1 1 0 0 0 1
                                                    Write disable code (B1H).
     Set IDLE1 mode.
WDMOD
                                                    Disable WDT and set IDLE1 mode.
WDCR
             \leftarrow 1 0 1 1 0 0 0 1
Executes Halt command
                                                    Set HALT mode.
e. Set the STOP mode (warm-up time: 216/fSYS)
                                                    Set the STOP mode.
WDMOD
             \leftarrow - - 1 0 1 X X
Executes Halt command
                                                    Set HALT mode.
X: Don't care, -: No change
```

# 3.13 Timer for Real Time Clock

The TMP93CS20 includes a timer which is used for a clock operation.

An interrupt (INTRTC) can be generated each  $0.25~{\rm s}$  or  $0.50~{\rm s}$  by using a low-frequency clock of  $32.768~{\rm kHz}$ . A clock function can be easily used.

A timer for real time clock can operate in all mode in which a low-frequency oscillation is operated.

In addition, INTRTC can return from each standby mode except STOP mode.



Figure 3.13.1 Block Diagram for Timer for Real Time Clock

The timer for real time clock is controlled by a timer for real time clock control register (RTCCR).

Figure 3.13.2 shows the timer for real time clock control register.



Figure 3.13.2 Timer for Real Time Clock Control Register

# 3.14 LCD Driver

The TMP93CS20 includes a driver which drives a liquid crystal display (LCD) directly and the control circuit.

The pins to be connected to the LCD are as follows:

a. Segment output pin

24 pins (SEG23 to SEG0)

b. Segment output/P9 and PA I/O port pin 16 pins (SEG39 to SEG24)

c. Common output pin

4 pins (COM3 to COM0)

Additionally, the TMP93CS20 includes C0, C1, V1, V2, and V3 pins which are used for the LCD drive constant voltage boosting circuit.

The following LCDs can drive directly.

- a. 1/4 duty (1/3 bias) LCD ...... maximum 160 pixels (8 segments × 20 digits)
- b. 1/3 duty (1/3 bias) LCD ...... maximum 120 pixels (8 segments × 15 digits)
- c. 1/2 duty (1/3 bias) LCD ...... maximum 80 pixels (8 segments × 10 digits)
- d. Static LCD ...... maximum 40 pixels (8 segments × 5 digits)

# 3.14.1 Configuration

LCD driver control register



Figure 3.14.1 LCD Driver

### 3.14.2 LCD Driver Control

The LCD driver is controlled by a LCD control register (LCDCR) and a LCD boosting circuit control register (CHPCR). The LCD driver display is enabled by the CHPCR<EDSP>.



Figure 3.14.2 LCD Driver Control Registers



Figure 3.14.3 LCD Boosting Circuit Control Register

# (1) LCD drive

V<sub>LCD3</sub>: LCD drive voltage

There are four types to drive the LCD, which are selected by the LCDCR<DUTY1:0>. The driving method is initialized according to the LCD to be used in the initial program.



Figure 3.14.4 LCD Drive Pulse (Electrical difference between COM and SEG)

# (2) Frame frequency

The frame frequency (fF) is specified according to a driving method and a base frequency, which is shown in Table 3.14.1.

The base frequency is selected by the LCDCR<SLF1:0>. It depends on the reference clock frequencies (fc and fs) to be used.

Table 3.14.1 Frame Frequency (1/2) at  $\langle SBF \rangle = 0$ 

| <slf1:0></slf1:0> | Base Frequency     | Frame Frequency [Hz] |                                         |                                                |                    |
|-------------------|--------------------|----------------------|-----------------------------------------|------------------------------------------------|--------------------|
| COLI 1.02         | [Hz]               | 1/4 Duty             | 1/3 Duty                                | 1/2 Duty                                       | Static             |
| 00                | fc 2 <sup>18</sup> | fc 2 <sup>18</sup>   | $\frac{4}{3} \bullet \frac{fc}{2^{18}}$ | $\frac{4}{2} \bullet \frac{fc}{2^{18}}$        | fc 2 <sup>18</sup> |
|                   | (at fc = 20 MHz)   | 76                   | 101                                     | 152                                            | 76                 |
| 01                | fc 2 <sup>17</sup> | fc 2 <sup>17</sup>   | $\frac{4}{3} \bullet \frac{fc}{2^{17}}$ | $\frac{4}{2} \bullet \frac{\text{fc}}{2^{17}}$ | fc 2 <sup>17</sup> |
|                   | (at fc = 16 MHz)   | 122                  | 162                                     | 244                                            | 122                |
| 10                | fc 2 <sup>16</sup> | fc 2 <sup>16</sup>   | $\frac{4}{3} \bullet \frac{fc}{2^{16}}$ | $\frac{4}{2} \bullet \frac{fc}{2^{16}}$        | fc 2 <sup>16</sup> |
|                   | (at fc = 8 MHz)    | 122                  | 162                                     | 244                                            | 122                |
| 11                | fc 2 <sup>15</sup> | fc 2 <sup>15</sup>   | $\frac{4}{3} \bullet \frac{fc}{2^{15}}$ | $\frac{4}{2} \bullet \frac{\text{fc}}{2^{15}}$ | fc 2 <sup>15</sup> |
|                   | (at fc = 4 MHz)    | 122                  | 162                                     | 244                                            | 122                |

fc: High frequency clock [Hz]

Table 3.14.2 Frame Frequency (2/2) at  $\langle SBF \rangle = 1$ 

| <slf1:0></slf1:0> | Base Frequency            | Frame Frequency [Hz]      |                                      |                                           |                           |
|-------------------|---------------------------|---------------------------|--------------------------------------|-------------------------------------------|---------------------------|
| COLI 1.02         | [Hz]                      | 1/4 Duty                  | 1/3 Duty                             | 1/2 Duty                                  | Static                    |
| 00                | $\frac{fs}{2^9}$          | $\frac{fs}{2^9}$          | $\frac{4}{3} \cdot \frac{fs}{2^9}$   | $\frac{4}{2} \cdot \frac{fs}{2^9}$        | fs 29                     |
|                   | (at fs = 32.768 kHz)      | 64                        | 85                                   | 128                                       | 64                        |
| 01                | $\frac{\mathrm{fs}}{2^8}$ | $\frac{fs}{2^8}$          | $\frac{4}{3} \bullet \frac{fs}{2^8}$ | $\frac{4}{2} \bullet \frac{fs}{2^8}$      | fs 28                     |
|                   | (at fs = 32.768 kHz)      | 128                       | 171                                  | 256                                       | 128                       |
| 10                | $\frac{\mathrm{fs}}{2^7}$ | $\frac{\mathrm{fs}}{2^7}$ | $\frac{4}{3} \bullet \frac{fs}{2^7}$ | $\frac{4}{2} \cdot \frac{\text{fs}}{2^7}$ | $\frac{\mathrm{fs}}{2^7}$ |
|                   | (at fs = 32.768 kHz)      | 256                       | 341                                  | 512                                       | 256                       |
| 11                | $\frac{fs}{2^6}$          | $\frac{fs}{2^6}$          | $\frac{4}{3} \bullet \frac{fs}{2^6}$ | $\frac{4}{2} \bullet \frac{fs}{2^6}$      | $\frac{\mathrm{fs}}{2^6}$ |
|                   | (at fs = 32.768 kHz)      | 512                       | 683                                  | 1024                                      | 512                       |

fs: Low frequency clock [Hz]

# (3) LCD drive constant voltage boosting circuit

The TMP93CS20 includes a LCD drive boosting circuit ( $V_{LCD1} \times 3$ ) to prevent a flicker on the LCD display when the power supply voltage changes.

The boosting circuit increased an input voltage of a reference voltage input pin by 2 times ( $V_{LCD2}$ ) and 3 times ( $V_{LCD3}$ ), and generates an output voltage for segment and common signals.

An example of the LCD drive boosting circuit is shown in Figure 3.14.5.

The reference frequency of the boosting circuit is fc/2<sup>14</sup> initially. The reference frequency is selected by the LCDCR<SLFR1:0> to increase a driving ability of the segment and common. The reference frequency of the boosting circuit is shown in Table 3.14.2.



Figure 3.14.5 An Example of Constant Voltage Boosting Circuit

| <slfr1:0></slfr1:0> | Frequency                               | fc = 20 MHz<br>( <sbf> = 0)</sbf> | fs = 32.768 kHz<br>( <sbf> = 1)</sbf> |
|---------------------|-----------------------------------------|-----------------------------------|---------------------------------------|
| 00                  | fc/2 <sup>14</sup> or fs/2 <sup>5</sup> | 1.22 kHz                          | 1.02 kHz                              |
| 01                  | fc/2 <sup>12</sup> or fs/2 <sup>3</sup> | 4.88 kHz                          | 4.09 kHz                              |
| 10                  | fc/2 <sup>11</sup> or fs/2 <sup>2</sup> | 9.76 kHz                          | 8.19 kHz                              |
| 11                  | fc/2 <sup>10</sup> or fs/2              | 19.53 kHz                         | 16.38 kHz                             |

Table 3.14.3 Boosting Frequency

#### 3.14.3 LCD Display

#### (1) Setting of display data

A display data is stored in a display data area which is allocated in 20 bytes address area between addresses 000080H to 000093H.

The display data stored in the display data area is automatically read by hardware, and transferred to the LCD driver. The LCD driver generates a segment signal and a common signal according to the display data and the driving method. The display pattern can be changed by changing data stored in the display data area in the program.

Figure 3.14.6 shows SEG and COM pins in the display data areas. These pins turn on when a display data is 1. They turn off when a display data is 0.

In addition to a number of pixels, a number of bits in the display data area depend on the LCD driving methods.

| Addre | ess   | Bit7 | Bit6 | Bit5 | Bit4 | Bit3    | Bit2 | Bit1 | Bit0 |  |  |
|-------|-------|------|------|------|------|---------|------|------|------|--|--|
| DBR00 | H0800 | '    | si   | EG1  | l    |         | SE   | G0   | '    |  |  |
| DBR01 | 0081H |      | SE   | EG3  |      |         | SE   | G2   |      |  |  |
| DBR02 | 0082H |      | SE   | EG5  |      |         | SE   | G4   |      |  |  |
| DBR03 | 0083H |      | SE   | EG7  |      |         | SE   | G6   |      |  |  |
| DBR04 | 0084H |      | SE   | EG9  |      |         | SE   | G8   |      |  |  |
| DBR05 | 0085H |      | SE   | G11  |      |         | SE   | G10  |      |  |  |
| DBR06 | 0086H |      | SE   | G13  |      |         | SE   | G12  |      |  |  |
| DBR07 | 0087H |      | SE   | G15  |      |         | SE   | G14  |      |  |  |
| DBR08 | H8800 |      | SE   | G17  |      |         | SE   | G16  |      |  |  |
| DBR09 | 0089H |      | SE   | G19  |      |         | SE   | G18  |      |  |  |
| DBR0A | HA800 |      | SE   | G21  |      |         | SE   | G20  |      |  |  |
| DBR0B | 008BH |      | SE   | G23  |      |         | SE   | G22  |      |  |  |
| DBR0C | 008CH |      | SE   | G25  |      |         | SE   | G24  |      |  |  |
| DBR0D | 008DH |      | SE   | G27  |      |         | SE   | G26  |      |  |  |
| DBR0E | 008EH |      | SE   | G29  |      |         | SE   | G28  |      |  |  |
| DBR0F | 008FH |      | SE   | G31  |      |         | SE   | G30  |      |  |  |
| DBR10 | 0090H |      | SE   | G33  |      |         | SE   | G32  |      |  |  |
| DBR11 | 0091H |      | SE   | G35  |      |         | SE   | G34  |      |  |  |
| DBR12 | 0092H |      |      | G37  |      |         |      | G36  |      |  |  |
| DBR13 | 0093H |      | SE   | G39  | 1    | , SEG38 |      |      |      |  |  |
|       |       | COM3 | COM2 | COM1 | COM0 | COM3    | COM2 | COM1 | COM0 |  |  |

SEG0 to SEG39 can be read and written.

Figure 3.14.6 LCD Display Data Area

**Driving Method** Bit 7/3 Bit 6/2 Bit 5/1 Bit 4/0 COM3 COM<sub>0</sub> 1/4 duty COM2 COM<sub>1</sub> COM2 COM<sub>0</sub> 1/3 duty COM<sub>1</sub> 1/2 duty COM1 COM<sub>0</sub> Static COM<sub>0</sub>

Table 3.14.4 A Number of Bits in the Display Data Area

#### (2) Blanking

When the CHPCR<EDSP> is cleared to 0, a blanking occurs. The GND level is output to the COM and SEG pins, and the LCD turns off.

Note: Although a pin output only for segments (SEG0 to SEG23), common output, and output port/segment combination pin (P9 port) output serves as GND level at the time of reset, an output port/segment combination pin (PA port) will benefit an open-drain output in a high impedance state. Therefore, when port A is used as a segment and the reset input from the exterior becomes remarkably long, there is a possibility of doing the influence to which the display of LCD spreads etc.

<sup>-:</sup> Bits not to be used in the display data area

#### 3.14.4 LCD Driver Control Method

#### (1) Initialization

A flow chart of an initialization is shown in Figure 3.14.7.

Example: When 40 segments × 4 commons and 1/4 duty LCD is operated at the frame frequency fs/2<sup>9</sup>

[Hz] and the boosting frequency fs/2<sup>3</sup> [Hz].

LD (LCDCR), 00110000B ; Sets a LCD driving method, a frame frequency, and

a boosting frequency.

SET 6, (CHPCR) ; Starts boosting.

LD (P9FC), 0FFH ; Sets P9 and PA port as segment outputs.

LD (PAFC), 0FFH ; Sets an initial value of a display data. Waits for

boosting.

SET 7, (CHPCR) ; Display enable.



Figure 3.14.7 Initialization of the LCD Driver

#### (2) Storing of display data

Usually, the display data is provided as a constant data in a program memory (ROM). It is stored by the load instruction in the display data area.

Example 1: To display the BCD data by the 1/4 duty LCD which is connected to the COM and SEG pins as Figure 3.14.8, the display data is shown in Table 3.14.4.



Figure 3.14.8 An Example of Connecting of COM and SEG Pins

Table 3.14.5 An Example of Display Data (1/4 Duty)

| Number | Display | Display Data | Number | Display | Display Data |
|--------|---------|--------------|--------|---------|--------------|
| 0      |         | 11011111     | 5      |         | 10110101     |
| 1      |         | 00000110     | 6      |         | 11110101     |
| 2      |         | 11100011     | 7      |         | 00000111     |
| 3      |         | 10100111     | 8      |         | 11110111     |
| 4      |         | 00110110     | 9      |         | 10110111     |

Example 2: To display the BCD data by the 1/2 duty LCD which is connected to the COM and SEG pins as Figure 3.14.9, the display data is shown in Table 3.14.5.



Figure 3.14.9 An Example of Connection of COM and SEG Pins

Table 3.14.6 An Example of Display Data (1/2 duty)

|        | Displa           | y Data          |   | Displa           | y Data           |
|--------|------------------|-----------------|---|------------------|------------------|
| Number | Upper<br>Address | Address Address |   | Upper<br>Address | Lower<br>Address |
| 0      | **01**11         | **01**11        | 5 | **11**10         | **01**01         |
| 1      | **00**10         | **00**10        | 6 | **11**11         | **01**01         |
| 2      | **10**01         | **01**11        | 7 | **01**10         | **00**11         |
| 3      | **10**10         | **01**11        | 8 | **11**11         | **01**11         |
| 4      | **11**10         | **00**10        | 9 | **11**10         | **01**11         |

<sup>\*:</sup> Don't care

#### (3) Example of LCD driving



Figure 3.14.10 1/4 Duty Drive (1/3 bias)



Figure 3.14.11 1/3 Duty Drive (1/3 bias)



Figure 3.14.12 1/2 Duty Drive (1/3 bias)



Figure 3.14.13 Static Drive

# 3.15 Key-on Wakeup (Key input interrupt)

The TMP93CS20 has eight key-on wakeup pins.

A key input interrupt (INTKEY) is generated at the falling edge of a key-on wakeup pin.

A key input interrupt can return from each standby mode and execute an interrupt process.

Note: The key-on wakeup pins are also used as P40 to P47. The pins which are not used as a key-on wakeup pin must be disabled.



Figure 3.15.1 Block Diagram of Key-on Wakeup

The key-on wakeup control register (KEYCR) controls the key-on wakeup pins each 1 bit.

|             | 7           | 6                      | 5     | 4     | 3     | 2     | 1     | 0     |  |  |  |  |
|-------------|-------------|------------------------|-------|-------|-------|-------|-------|-------|--|--|--|--|
| Bit symbol  | KEY7C       | KEY6C                  | KEY5C | KEY4C | KEY3C | KEY2C | KEY1C | KEY0C |  |  |  |  |
| Read/Write  |             |                        |       | R/    | W     |       |       |       |  |  |  |  |
| After reset | 0           | 0 0 0 0 0 0 0 0        |       |       |       |       |       |       |  |  |  |  |
| Function    | 0: Key-on v | Key-on wakeup disable  |       |       |       |       |       |       |  |  |  |  |
|             | 1: Key-on v | : Key-on wakeup enable |       |       |       |       |       |       |  |  |  |  |

Figure 3.15.2 Key-on Wakeup Control Register

## 4. Electrical Characteristics

# 4.1 Maximum Ratings (TMP93CS20F)

"X" used in an expression shows a frequency for the clock  $f_{FPH}$  selected by SYSCR1<SYSCK>. The value of X changes according to whether a clock gear or a low speed oscillator is selected. An example value is calculated for fc, with gear = fc/1 (SYSCR1<SYSCK, GEAR2:0> = 0000).

| Parameter                                        | Symbol              | Rating                        | Unit |
|--------------------------------------------------|---------------------|-------------------------------|------|
| Power supply voltage                             | V <sub>CC</sub>     | −0.5 to 6.5                   | V    |
| Input voltage                                    | V <sub>IN</sub>     | −0.5 to V <sub>CC</sub> + 0.5 | V    |
| Output current (Per one pin), large current port | I <sub>OL1</sub>    | 20                            |      |
| Output current (Per one pin)                     | I <sub>OL2</sub>    | 2                             |      |
| Output current (Total of large current port)     | ΣI <sub>OL1</sub>   | 80                            | mA   |
| Output current (Total)                           | ΣI <sub>OL</sub>    | 120                           |      |
| Output current (Total)                           | ΣI <sub>OH</sub>    | -80                           |      |
| Power dissipation (Ta = 85°C)                    | P <sub>D</sub>      | 600                           | mW   |
| Soldering temperature (10 s)                     | T <sub>SOLDER</sub> | 260                           |      |
| Storage temperature                              | T <sub>STG</sub>    | −65 to 150                    | °C   |
| Operating temperature                            | T <sub>OPR</sub>    | -40 to 85                     |      |

Note: The maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no maximum rating value will ever be exceeded.

# 4.2 DC Characteristics (1/2)

 $Ta = -40 \text{ to } 85^{\circ}C$ 

|            | Parameter                                          | Symbol           | Condition                                | n                   | Min                   | Typ.<br>(Note) | Max                  | Unit |
|------------|----------------------------------------------------|------------------|------------------------------------------|---------------------|-----------------------|----------------|----------------------|------|
| Pow        | er supply ( AV <sub>CC</sub> = V <sub>CC</sub> )   | V <sub>CC</sub>  | fc = 4 to 20 MHz                         | fs = 30 to          | 4.5                   |                | 5.5                  | V    |
| volta      | $Ige \qquad \left( AV_{SS} = V_{SS} = 0 V \right)$ | VCC              | fc = 4 to 12.5 MHz                       | 34 kHz              | 2.7                   |                | 5.5                  | •    |
|            | AD0 to AD15                                        | $V_{IL}$         | $V_{CC} \ge 4.5 \text{ V}$               |                     |                       |                | 0.8                  |      |
| ge         | AD0 t0 AD 15                                       | V <sub>IL1</sub> | V <sub>CC</sub> < 4.5 V                  |                     |                       |                | 0.6                  |      |
| voltage    | Port                                               | V <sub>IL1</sub> |                                          |                     |                       |                | 0.3 V <sub>CC</sub>  |      |
| <u> </u>   | KEY0 to KEY7, NMI, INTO to INT4                    | V <sub>IL2</sub> |                                          |                     | -0.3                  |                | 0.25 V <sub>CC</sub> |      |
| Input low  | EA                                                 | V <sub>IL3</sub> | $V_{CC} = 2.7 \text{ to } 5.5 \text{ V}$ |                     |                       | 0.3            |                      |      |
| du         | X1                                                 | V <sub>IL4</sub> |                                          |                     |                       |                | 0.2 V <sub>CC</sub>  |      |
|            | RESET                                              | V <sub>IL5</sub> |                                          |                     |                       |                | 0.1 V <sub>CC</sub>  | V    |
|            | AD0 to AD15                                        | $V_{IH}$         | $V_{CC} \ge 4.5 \text{ V}$               |                     | 2.2                   |                |                      | V    |
| voltage    | ADO to AD 15                                       | $V_{IH}$         | $V_{CC} \ge 4.5 \text{ V}$               |                     | 2.0                   |                |                      |      |
| Volt       | Port                                               | V <sub>IH1</sub> |                                          |                     | 0.7 V <sub>CC</sub>   |                |                      |      |
|            | KEY0 to KEY7, NMI, INTO to INT4                    | V <sub>IH2</sub> | V <sub>CC</sub> = 2.7 to 5.5 V           |                     | 0.75 V <sub>CC</sub>  |                | $V_{CC} + 0.3$       |      |
| Input high | EA                                                 | V <sub>IH3</sub> |                                          |                     | V <sub>CC</sub> – 0.3 |                |                      |      |
| Inpu       | X1                                                 | V <sub>IH4</sub> |                                          | 0.8 V <sub>CC</sub> |                       |                |                      |      |
|            | RESET                                              | V <sub>IH5</sub> |                                          |                     | 0.6 V <sub>CC</sub>   |                |                      |      |

Note: Typical values are for  $Ta = 25^{\circ}C$  and  $V_{CC} = 5$  V unless otherwise noted.

# 4.2 DC Characteristics (2/2)

| Parameter                                    | Symbol                    | Condition                                                                                                | Min  | Typ.(Note 1) | Max  | Unit |
|----------------------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------|------|--------------|------|------|
| Output low voltage                           | V <sub>OL</sub>           | I <sub>OL</sub> = 1.6 mA                                                                                 |      |              | 0.45 | V    |
| Output low voltage                           | VOL                       | $(V_{CC} = 2.7 \text{ to } 5.5 \text{ V})$                                                               |      |              | 0.43 | ٧    |
| Output low current (PA0 to PA7)              | I <sub>OLA</sub>          | $V_{OL} = (V_{CC} = 5 V \pm 10\%)$                                                                       | 16   |              |      | mA   |
| Output low current (1 Ao to 1 A7)            | IOLA                      | 1.0 V $(V_{CC} = 3 V \pm 10\%)$                                                                          | 7    |              |      | ША   |
| Output high valtage                          | V <sub>OH1</sub>          | $I_{OH} = -400 \mu A$<br>(V <sub>CC</sub> = 3 V ± 10%)                                                   | 2.4  |              |      | V    |
| Output high voltage                          | V <sub>OH2</sub>          | $I_{OH} = -400 \mu A$<br>(V <sub>CC</sub> = 5 V ± 10%)                                                   | 4.2  |              |      | V    |
| Darlington drive current (8 output pins max) | I <sub>DAR</sub> (Note 2) | $V_{EXT} = 1.5 \text{ V}$ $R_{EXT} = 1.1 \text{ k}\Omega$ $(V_{CC} = 5 \text{ V} \pm 10\% \text{ only})$ | -1.0 |              | -3.5 | mA   |
| Input leakage current                        | ILI                       | $0.0 \le V_{IN} \le V_{CC}$                                                                              |      | 0.02         | ±5   | μА   |
| Output leakage current                       | I <sub>LO</sub>           | $0.2 \leq V_{IN} \leq V_{CC} - 0.2$                                                                      |      | 0.05         | ±10  | μΑ   |
| Power down voltage<br>(at Stop, RAM backup)  | V <sub>STOP</sub>         | $V_{IL2} = 0.2 \ V_{CC},$<br>$V_{IH2} = 0.8 \ V_{CC}$                                                    | 2.0  |              | 6.0  | V    |
| Pin capacitance                              | C <sub>IO</sub>           | fc = 1 MHz                                                                                               |      |              | 10   | pF   |
| Schmitt width KEYx, NMI, INTO to INT4, RESET | V <sub>TH</sub>           |                                                                                                          | 0.4  | 1.0          |      | V    |
|                                              | _                         | V <sub>CC</sub> = 5 V ± 10%                                                                              | 50   |              | 150  |      |
| Programmable pull-up resistance              | R <sub>KH</sub>           | V <sub>CC</sub> = 3 V ± 10%                                                                              | 100  |              | 300  | kΩ   |
| NORMAL                                       |                           |                                                                                                          |      | 25           | 28   |      |
| RUN                                          |                           | $V_{CC} = 5 V \pm 10\%$                                                                                  |      | 20           | 25   | 4    |
| IDLE2                                        |                           | fc = 20 MHz                                                                                              |      | 14           | 17   | mA   |
| IDLE1                                        |                           |                                                                                                          |      | 3.5          | 5    |      |
| NORMAL                                       |                           | N                                                                                                        |      | 11           | 14   |      |
| RUN                                          |                           | $V_{CC} = 3 V \pm 10\%$                                                                                  |      | 9            | 12   | ^    |
| IDLE2                                        |                           | fc = 12.5 MHz                                                                                            |      | 6            | 7.5  | mA   |
| IDLE1                                        | Icc                       | (Typ. Vcc = 3.0 V)                                                                                       |      | 1.5          | 2.0  |      |
| SLOW                                         |                           | V <sub>CC</sub> = 3 V ± 10%                                                                              |      | 28           | 37   |      |
| RUN                                          |                           | fs = 32.768 kHz                                                                                          |      | 21           | 27   |      |
| IDLE2                                        |                           | (Typ. V <sub>CC</sub> = 3.0 V)                                                                           |      | 14           | 19   | μΑ   |
| IDLE1                                        |                           | at boosting frequency = 1 kHz                                                                            |      | 7            | 9    |      |
|                                              |                           | Ta ≤ 50°C                                                                                                |      |              | 10   |      |
| STOP                                         |                           | Ta ≤ 70°C                                                                                                |      | 0.2          | 20   | μΑ   |
|                                              |                           | Ta ≤ 85°C                                                                                                |      | 1            | 50   |      |

- Note 1: Typical values are for Ta = 25°C and  $V_{\mbox{\footnotesize{CC}}}$  = 5 V unless otherwise noted.
- Note 2:  $I_{\mbox{\footnotesize DAR}}$  is guaranteed for up to eight ports.
- Note 3: Segment or common output is not loaded.
- Note 4:  $I_{CC}$  measurement conditions (NORMAL, SLOW). Only CPU is operational; output pins are open and input pins are fixed.



# 4.3 AC Electrical Characteristics

(1)  $V_{CC} = 5 V \pm 10\%$ 

| No.  | Parameter                                                                                                                                             | Symbol            | Vari      | able       | 16 [ | ИНz | 20 1 | ИНz | Unit |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------|------------|------|-----|------|-----|------|
| INO. | Falametei                                                                                                                                             | Symbol            | Min       | Max        | Min  | Max | Min  | Max | Unit |
| 1    | Osc. period (= x)                                                                                                                                     | tosc              | 50        | 31250      | 62.5 |     | 50   |     | ns   |
| 2    | CLK width                                                                                                                                             | t <sub>CLK</sub>  | 2x - 40   |            | 85   |     | 60   |     | ns   |
| 3    | A0 to A23 valid $\rightarrow$ CLK hold                                                                                                                | t <sub>AK</sub>   | 0.5x - 20 |            | 11   |     | 5    |     | ns   |
| 4    | CLK valid $\rightarrow$ A0 to A23 hold                                                                                                                | t <sub>KA</sub>   | 1.5x - 70 |            | 24   |     | 5    |     | ns   |
| 5    | A0 to A15 valid $\rightarrow$ ALE fall                                                                                                                | $t_{AL}$          | 0.5x - 15 |            | 16   |     | 10   |     | ns   |
| 6    | ALE fall $\rightarrow$ A0 to A15 hold                                                                                                                 | $t_{LA}$          | 0.5x - 20 |            | 11   |     | 5    |     | ns   |
| 7    | ALE high width                                                                                                                                        | t <sub>LL</sub>   | x – 40    |            | 23   |     | 10   |     | ns   |
| 8    | ALE fall $\rightarrow \overline{RD} / \overline{WR}$ fall                                                                                             | t <sub>LC</sub>   | 0.5x - 25 |            | 6    |     | 0    |     | ns   |
| 9    | $\overline{RD}  /  \overline{WR}  rise \to ALE  rise$                                                                                                 | t <sub>CL</sub>   | 0.5x - 20 |            | 11   |     | 5    |     | ns   |
| 10   | A0 to A15 valid $\rightarrow \overline{RD} / \overline{WR}$ fall                                                                                      | t <sub>ACL</sub>  | x – 25    |            | 38   |     | 25   |     | ns   |
| 11   | A0 to A23 valid $\rightarrow \overline{RD}$ / $\overline{WR}$ fall                                                                                    | t <sub>ACH</sub>  | 1.5x - 50 |            | 44   |     | 25   |     | ns   |
| 12   | $\overline{RD}$ / $\overline{WR}$ rise $\rightarrow$ A0 to A23 hold                                                                                   | t <sub>CA</sub>   | 0.5x - 25 |            | 6    |     | 0    |     | ns   |
| 13   | A0 to A15 valid $\rightarrow$ D0 to D15 input                                                                                                         | t <sub>ADL</sub>  |           | 3.0x - 55  |      | 133 |      | 95  | ns   |
| 14   | A0 to A23 valid $\rightarrow$ D0 to D15 input                                                                                                         | t <sub>ADH</sub>  |           | 3.5x - 65  |      | 154 |      | 110 | ns   |
| 15   | $\overline{RD}$ fall $\rightarrow$ D0 to D15 input                                                                                                    | t <sub>RD</sub>   |           | 2.0x - 60  |      | 65  |      | 40  | ns   |
| 16   | RD low pulse width                                                                                                                                    | t <sub>RR</sub>   | 2.0x - 40 |            | 85   |     | 60   |     | ns   |
| 17   | $\overline{RD}$ rise $\rightarrow$ D0 to D15 hold                                                                                                     | t <sub>HR</sub>   | 0         |            | 0    |     | 0    |     | ns   |
| 18   | $\overline{RD}$ rise $\rightarrow$ A0 to A15 output                                                                                                   | t <sub>RAE</sub>  | x – 15    |            | 48   |     | 35   |     | ns   |
| 19   | WR low pulse width                                                                                                                                    | t <sub>WW</sub>   | 2.0x - 40 |            | 85   |     | 60   |     | ns   |
| 20   | D0 to D15 valid $\rightarrow \overline{\text{WR}}$ rise                                                                                               | $t_{DW}$          | 2.0x - 55 |            | 70   |     | 45   |     | ns   |
| 21   | $\overline{\text{WR}}$ rise $\rightarrow$ D0 to D15 hold                                                                                              | $t_{WD}$          | 0.5x - 15 |            | 16   |     | 10   |     | ns   |
| 22   | A0 to A23 valid $\rightarrow \overline{\text{WAIT}}$ input $\begin{pmatrix} (1+N) \\ \text{WAIT mode} \end{pmatrix}$                                  | t <sub>AWH</sub>  |           | 3.5x - 90  |      | 129 |      | 85  | ns   |
| 23   | A0 to A15 valid $\rightarrow \overline{\text{WAIT}}$ input $\begin{pmatrix} (1+N) \\ \text{WAIT mode} \end{pmatrix}$                                  | t <sub>AWL</sub>  |           | 3.0x - 80  |      | 108 |      | 70  | ns   |
| 24   | $\overline{RD} / \overline{WR} \text{ fall} \rightarrow \overline{WAIT} \text{ hold} \qquad \begin{pmatrix} (1+N) \\ WAIT \text{ mode} \end{pmatrix}$ | t <sub>CW</sub>   | 2.0x + 0  |            | 125  |     | 100  |     | ns   |
| 25   | A0 to A23 valid → Port input                                                                                                                          | t <sub>APH</sub>  |           | 2.5x - 120 |      | 36  |      | 5   | ns   |
| 26   | A0 to A23 valid → Port hold                                                                                                                           | t <sub>APH2</sub> | 2.5x + 50 |            | 206  |     | 175  |     | ns   |
| 27   | WR rise → Port valid                                                                                                                                  | t <sub>CP</sub>   |           | 200        |      | 200 |      | 200 | ns   |

#### AC measuring conditions

• Output level: High 2.2 V/Low 0.8 V, CL = 50 pF

(However, CL = 100 pF for AD0 to AD15, A0 to A23, ALE,  $\overline{RD}$ ,  $\overline{WR}$ ,  $\overline{HWR}$ , CLK)

• Input level: High 2.4 V/Low 0.45 V (AD0 to AD15)

High  $0.8 \times V_{CC}/Low~0.2 \times V_{CC}$  (except for AD0 to AD15)

(2)  $V_{CC} = 3 V \pm 10\%$ 

| No.  | Parameter                                                                                                                                             | Cumbal            | Vari       | able       | 12.5 | MHz | Unit |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------|------------|------|-----|------|
| INO. | Parameter                                                                                                                                             | Symbol            | Min        | Max        | Min  | Max | Unit |
| 1    | Osc. period (= x)                                                                                                                                     | tosc              | 80         | 31250      | 80   |     | ns   |
| 2    | CLK width                                                                                                                                             | t <sub>CLK</sub>  | 2x - 40    |            | 120  |     | ns   |
| 3    | A0 to A23 valid $\rightarrow$ CLK hold                                                                                                                | t <sub>AK</sub>   | 0.5x - 30  |            | 10   |     | ns   |
| 4    | CLK valid $\rightarrow$ A0 to A23 hold                                                                                                                | t <sub>KA</sub>   | 1.5x - 80  |            | 40   |     | ns   |
| 5    | A0 to A15 valid $\rightarrow$ ALE fall                                                                                                                | t <sub>AL</sub>   | 0.5x - 35  |            | 5    |     | ns   |
| 6    | ALE fall $\rightarrow$ A0 to A15 hold                                                                                                                 | $t_{LA}$          | 0.5x - 35  |            | 5    |     | ns   |
| 7    | ALE high width                                                                                                                                        | t <sub>LL</sub>   | x - 60     |            | 20   |     | ns   |
| 8    | ALE fall $\rightarrow \overline{RD} / \overline{WR}$ fall                                                                                             | t <sub>LC</sub>   | 0.5x - 35  |            | 5    |     | ns   |
| 9    | $\overline{RD}$ / $\overline{WR}$ rise $\rightarrow$ ALE Rise                                                                                         | $t_{CL}$          | 0.5x - 40  |            | 0    |     | ns   |
| 10   | A0 to A15 valid $\rightarrow \overline{RD} / \overline{WR}$ fall                                                                                      | t <sub>ACL</sub>  | x - 50     |            | 30   |     | ns   |
| 11   | A0 to A23 valid $\rightarrow \overline{RD} / \overline{WR}$ fall                                                                                      | t <sub>ACH</sub>  | 1.5x - 50  |            | 70   |     | ns   |
| 12   | $\overline{RD}$ / $\overline{WR}$ rise $\rightarrow$ A0 to A23 hold                                                                                   | $t_{CA}$          | 0.5x - 40  |            | 0    |     | ns   |
| 13   | A0 to A15 valid $\rightarrow$ D0 to D15 input                                                                                                         | t <sub>ADL</sub>  |            | 3.0x - 110 |      | 130 | ns   |
| 14   | A0 to A23 valid $\rightarrow$ D0 to D15 input                                                                                                         | t <sub>ADH</sub>  |            | 3.5x – 125 |      | 155 | ns   |
| 15   | $\overline{RD}$ fall $\rightarrow$ D0 to D15 input                                                                                                    | t <sub>RD</sub>   |            | 2.0x - 115 |      | 45  | ns   |
| 16   | RD low pulse width                                                                                                                                    | t <sub>RR</sub>   | 2.0x - 40  |            | 120  |     | ns   |
| 17   | $\overline{RD}$ rise $\rightarrow$ D0 to D15 hold                                                                                                     | t <sub>HR</sub>   | 0          |            | 0    |     | ns   |
| 18   | $\overline{RD}$ rise $\rightarrow$ A0 to A15 output                                                                                                   | t <sub>RAE</sub>  | x - 25     |            | 55   |     | ns   |
| 19   | WR low pulse width                                                                                                                                    | t <sub>WW</sub>   | 2.0x - 40  |            | 120  |     | ns   |
| 20   | D0 to D15 valid $\rightarrow \overline{\text{WR}}$ rise                                                                                               | $t_{DW}$          | 2.0x - 120 |            | 40   |     | ns   |
| 21   | $\overline{\text{WR}} \text{ rise} \rightarrow \text{D0 to D15 hold}$                                                                                 | t <sub>WD</sub>   | 0.5x - 40  |            | 0    |     | ns   |
| 22   | A0 to A23 valid $\rightarrow \overline{\text{WAIT}}$ input $\begin{pmatrix} (1+N) \\ \text{WAIT mode} \end{pmatrix}$                                  | t <sub>AWH</sub>  |            | 3.5x - 130 |      | 150 | ns   |
| 23   | A0 to A15 valid $\rightarrow \overline{\text{WAIT}}$ input $\begin{pmatrix} (1+N) \\ \text{WAIT mode} \end{pmatrix}$                                  | t <sub>AWL</sub>  |            | 3.0x - 100 |      | 140 | ns   |
| 24   | $\overline{RD} / \overline{WR} \text{ fall} \rightarrow \overline{WAIT} \text{ hold} \qquad \begin{pmatrix} (1+N) \\ WAIT \text{ mode} \end{pmatrix}$ | t <sub>CW</sub>   | 2.0x + 0   |            | 160  |     | ns   |
| 25   | A0 to A23 valid → Port input                                                                                                                          | t <sub>APH</sub>  |            | 2.5x - 120 |      | 80  | ns   |
| 26   | A0 to A23 valid → Port hold                                                                                                                           | t <sub>APH2</sub> | 2.5x + 50  |            | 250  |     | ns   |
| 27   | WR rise → Port valid                                                                                                                                  | t <sub>CP</sub>   |            | 200        |      | 200 | ns   |

# AC measuring conditions

• Output level: High  $0.7 \times V_{CC}/Low \ 0.3 \times V_{CC}$ ,  $CL = 50 \ pF$ 

 $\bullet \quad \text{Input level:} \quad \text{High } 0.9 \times V_{CC} \text{/Low } 0.1 \times V_{CC}$ 

#### (1) Read cycle



Note: Since the CPU accesses the internal area to read data from a port, the control signals of external pins such as  $\overline{\text{RD}}$  and  $\overline{\text{CS}}$  are not enabled. Therefore, the above waveform diagram should be regarded as depicting internal operation. Please also note that the timing and AC characteristics of port input/output shown above are typical representation. For details, contact your local Toshiba sales representative.





Note: Since the CPU accesses the internal area to write data to a port, the control signals of external pins such as  $\overline{\text{WR}}$  and  $\overline{\text{CS}}$  are not enabled. Therefore, the above waveform diagram should be regarded as depicting internal operation. Please also note that the timing and AC characteristics of port input/output shown above are typical representation. For details, contact your local Toshiba sales representative.

# 4.4 Serial Channel Timing

#### (1) I/O interface mode

#### a. SCLK input mode

| Parameter                                                | Symbol | Vari                        | able                        | -       | 8 MHz<br>ote) | 12.5 | MHz | 20 N | ИНz | Unit |
|----------------------------------------------------------|--------|-----------------------------|-----------------------------|---------|---------------|------|-----|------|-----|------|
|                                                          | ,      | Min                         | Max                         | Min     | Max           | Min  | Max | Min  | Max |      |
| SCLK cycle                                               | tSCY   | 16x                         |                             | 488 μs  |               | 1.28 |     | 0.8  |     | μs   |
| Output data →                                            |        |                             |                             |         |               |      |     |      |     |      |
| Rising edge or falling edge* of SCLK                     | toss   | t <sub>SCY</sub> /2-5x - 50 |                             | 91.5 μs |               | 190  |     | 100  |     | ns   |
| SCLK rising edge or falling edge* → Output data hold     | tons   | 5x – 100                    |                             | 152 μs  |               | 300  |     | 150  |     | ns   |
| SCLK rising edge or falling edge* → Input data hold      | tHSR   | 0                           |                             | 0       |               | 0    |     | 0    |     | ns   |
| SCLK rising edge or falling edge* → Effective data input | tSRD   |                             | t <sub>SCY</sub> - 5x - 100 |         | 336 μs        |      | 780 |      | 450 | ns   |

Note: System clock is fs, or input clock to prescaler is divisor clock of fs.

\*) The rising edge is used in SCLK rising mode.

The falling edge is used SCLK falling mode.

b. SCLK output mode

| Parameter                               | Symbol           | Vari                           | able                           |        | 8 MHz<br>ote) | 12.5 | MHz    | 20 [ | ИНz   | Unit |
|-----------------------------------------|------------------|--------------------------------|--------------------------------|--------|---------------|------|--------|------|-------|------|
|                                         |                  | Min                            | Max                            | Min    | Max           | Min  | Max    | Min  | Max   |      |
| SCLK cycle (Programmable)               | tscy             | 16X                            | 8192X                          | 488 μs | 250 ms        | 1.28 | 655.36 | 0.8  | 409.6 | μS   |
| Output data → SCLK rising edge          | toss             | t <sub>SCY</sub> – 2X –<br>150 |                                | 427 μs |               | 970  |        | 550  |       | ns   |
| SCLK rising edge → Output data hold     | tons             | 2X - 80                        |                                | 60 μs  |               | 80   |        | 20   |       | ns   |
| SCLK rising edge → Input data hold      | t <sub>HSR</sub> | 0                              |                                | 0      |               | 0    |        | 0    |       | ns   |
| SCLK rising edge → Effective data input | t <sub>SRD</sub> |                                | t <sub>SCY</sub> – 2X –<br>150 |        | 428 μs        |      | 970    |      | 550   | ns   |

Note: System clock is fs, or input clock to prescaler is divisor clock of fs.



(2) UART mode (SCLK0, SCLK1 external input)

| Parameter                   | Symbol | Variable |     | 32.768 kHz<br>(Note) |     | 12.5 MHz |     | 20 MHz |     | Unit |
|-----------------------------|--------|----------|-----|----------------------|-----|----------|-----|--------|-----|------|
|                             |        | Min      | Max | Min                  | Max | Min      | Max | Min    | Max |      |
| SCLK cycle                  | tscy   | 4x + 20  |     | 122 μs               |     | 340      |     | 220    |     | ns   |
| SCLK low level pulse width  | tSCYL  | 2x + 5   |     | 6 μs                 |     | 165      |     | 105    |     | ns   |
| SCLK high level pulse width | tscyh  | 2x + 5   |     | 6 μs                 | ·   | 165      |     | 105    |     | ns   |

Note: System clock is fs, or input clock to prescaler is divisor clock of fs.

#### 4.5 AD Conversion Characteristics

$$(V_{SS} = 0 \text{ V}, \text{AV}_{CC} = V_{CC}, \text{AV}_{SS} = V_{SS}, \text{Ta} = -40 \text{ to } 85^{\circ}\text{C})$$

 $\mathsf{AVcc} = \mathsf{Vcc},\, \mathsf{AV}_{SS} = \mathsf{V}_{SS}$ 

| Parameter                                   | Symbol                    | Condition                                | Min                    | Тур.            | Max             | Unit |  |
|---------------------------------------------|---------------------------|------------------------------------------|------------------------|-----------------|-----------------|------|--|
| Analog reference voltage (+)                | V <sub>REFH</sub>         | $V_{CC} = 5 V \pm 10 \%$                 | V <sub>CC</sub> -1.5 V | V <sub>CC</sub> | V <sub>CC</sub> |      |  |
| Analog reference voltage (+)                | VREFH                     | $V_{CC}=3~V\pm10\%$                      | V <sub>CC</sub> -0.2 V | V <sub>CC</sub> | V <sub>CC</sub> |      |  |
| Analog reference voltage (–)                | \/                        | $V_{CC}=5~V\pm10\%$                      | 10% V <sub>SS</sub>    |                 |                 |      |  |
| Allalog reference voltage (-)               | V <sub>REFL</sub>         | $V_{CC}=3~V\pm10\%$                      |                        | V <sub>SS</sub> |                 |      |  |
| Analog input voltage range                  | V <sub>AIN</sub>          |                                          | $V_{REFL}$             |                 | $V_{REFH}$      |      |  |
| Analog current for analog reference voltage | I <sub>REF</sub>          | $V_{CC}=5~V\pm10\%$                      |                        | 1.6             | 2.0             | mA   |  |
| <vrefon> = 1</vrefon>                       | (V <sub>REFL</sub> = 0 V) | $V_{CC}=3~V\pm10\%$                      |                        | 1.0             | 1.5             |      |  |
| <vrefon>=0</vrefon>                         |                           | $V_{CC} = 2.7 \text{ to } 5.5 \text{ V}$ |                        | 0.02            | 5.0             | μА   |  |
| Error                                       |                           | $V_{CC}=5~V\pm10\%$                      |                        | ±1.0            | ±3.0            | LSB  |  |
| (Not including quantizing errors)           | _                         | $V_{CC}=3~V\pm10\%$                      |                        | ±1.0            | ±5.0            | LOD  |  |

Note 1:  $1LSB = (V_{REFH} - V_{REFL})/2^{10} [V]$ 

#### Note 2: Minimum operation frequency

The operation of the AD converter is guaranteed only when fc (High-frequency oscillator) is used. (It is not guaranteed when fs is used.) Additionally, it is guaranteed when the clock frequency which is selected by the clock gear is 4 MHz or more.

Note 3: The value  $I_{CC}$  includes the current which flows through the  $AV_{CC}$  pin.

#### 4.6 LCD Driver Characteristics

| Charge and Pu           | ımp Characteristics     | Symbol           | Min | Тур.              | Max  | Unit |
|-------------------------|-------------------------|------------------|-----|-------------------|------|------|
| Reference input voltage | Reference input voltage |                  |     |                   | 1.83 |      |
| Output voltage          | . 0                     |                  |     | 2×V <sub>L1</sub> |      | V    |
|                         | V3 pin                  | V <sub>L3</sub>  |     | 3×V <sub>L1</sub> |      |      |
| External capacity       | C0, C1                  | C <sub>PMP</sub> | 0.1 |                   | 1.0  |      |
|                         | V1 pin                  | C <sub>VL1</sub> | 0.1 |                   | 1.0  | μF   |
|                         | V2 pin                  | C <sub>VL2</sub> | 0.1 |                   | 1.0  | μг   |
|                         | V3 pin                  | C <sub>VL3</sub> | 0.1 |                   | 1.0  |      |

Note: Output voltage and external capacity are not loaded.

# 4.7 Event Counter (TI0, TI2, TI4, TI6, TI8 to TIB)

| Parameter                    | Symbol            | Vari     | able | 12.5 | MHz | 20 1 | ИНz | Unit  |
|------------------------------|-------------------|----------|------|------|-----|------|-----|-------|
| Farameter                    | Syllibol          | Min      | Max  | Min  | Max | Min  | Max | Offic |
| Clock cycle                  | t <sub>VCK</sub>  | 8X + 100 |      | 740  |     | 500  |     | ns    |
| Low level clock pulse width  | t <sub>VCKL</sub> | 4X + 40  |      | 360  |     | 240  |     | ns    |
| High level clock pulse width | tvckh             | 4X + 40  |      | 360  |     | 240  |     | ns    |

# 4.8 Interrupt and Capture

# (1) $\overline{\text{NMI}}$ , INT0 to INT4 interrupts, INTKEY interrupt

| Parameter              | Symbol             | Vari | able | 12.5 | MHz | 20 N | ИHz | Unit  |
|------------------------|--------------------|------|------|------|-----|------|-----|-------|
| Farameter              | Symbol             | Min  | Max  | Min  | Max | Min  | Max | Offic |
| Low level pulse width  | t <sub>INTAL</sub> | 4X   |      | 320  |     | 200  |     | ns    |
| High level pulse width | tINTAH             | 4X   |      | 320  |     | 200  |     | ns    |

# (2) INT7 to INTB interrupts, capture

| Parameter              | Svmbol             | Vari     | able | 12.5 | MHz | 20 N | ИHz | Unit   |  |
|------------------------|--------------------|----------|------|------|-----|------|-----|--------|--|
| Farameter              | Symbol             | Min      | Max  | Min  | Max | Min  | Max | - Unit |  |
| Low level pulse width  | t <sub>INTBL</sub> | 4X+100   |      | 420  |     | 300  |     | ns     |  |
| High level pulse width | t <sub>INTBH</sub> | 4X + 100 |      | 420  |     | 300  |     | ns     |  |

#### 4.9 SCOUT Pin AC Characteristics

| Parameter                                                     | Symbol           | Variable  |     | 12.5 MHz |     | 20 MHz |     | Unit  |
|---------------------------------------------------------------|------------------|-----------|-----|----------|-----|--------|-----|-------|
| i didilietei                                                  | Symbol           | Min       | Max | Min      | Max | Min    | Max | Offic |
| High level pulse width $V_{CC} = 5 \text{ V} \pm 10\%$        | t                | 0.5X – 10 |     | 30       |     | 15     |     | ns    |
| High level pulse width $\label{eq:VCC} V_{CC} = 3~V \pm 10\%$ | t <sub>SCH</sub> | 0.5X - 20 |     | 20       |     | ı      | ı   | 115   |
| Low level pulse width $\label{eq:VCC} V_{CC} = 5~V \pm 10\%$  | <b>t</b> o 0:    | 0.5X – 10 |     | 30       |     | 15     |     | ns    |
| Low level pulse width $\label{eq:VCC} V_{CC} = 3~V \pm 10\%$  | tscl             | 0.5X - 20 |     | 20       |     | ı      | ı   | 115   |

#### Measurement condition

• Output level: High 2.2 V/Low 0.8 V, CL = 10 pF



# 4.10 Timing Chart for Serial Bus Interface

#### (1) I2C bus mode

| Parameter                                        | Symbol               |                        | Variable                                |     | Unit  |
|--------------------------------------------------|----------------------|------------------------|-----------------------------------------|-----|-------|
| Farameter                                        | Symbol               | Min                    | Тур.                                    | Max | Offic |
| START instruction $\rightarrow$ SDA falling edge | t <sub>GSTA</sub>    | 3X                     |                                         |     | s     |
| Start condition hold time                        | t <sub>HD:STA</sub>  | 2 <sup>n</sup> X       |                                         |     | S     |
| SCL low level pulse width                        | t <sub>LOW</sub>     | 2 <sup>n</sup> X       |                                         |     | s     |
| SCL high level pulse width                       | t <sub>HIGH</sub>    | 2 <sup>n</sup> X + 12X |                                         |     | S     |
| Data hold time (Input)                           | t <sub>HD:IDAT</sub> | 0                      |                                         |     | ns    |
| Data setup time (Input)                          | t <sub>SU:IDAT</sub> | 250                    |                                         |     | ns    |
| Data hold time (Output)                          | t <sub>HD:ODAT</sub> | 7X                     |                                         | 11X | s     |
| Data valid → SCL rising edge                     | t <sub>ODAT</sub>    |                        | 2 <sup>n</sup> X – t <sub>HD:ODAT</sub> |     | s     |
| STOP instruction $\rightarrow$ SDA falling edge  | t <sub>FSDA</sub>    | 3X                     |                                         |     | s     |
| SDA falling edge → SCL rising edge               | t <sub>FDRC</sub>    | 2 <sup>n</sup> X       |                                         |     | S     |
| Stop condition hold time                         | tsu:sto              | 2 <sup>n</sup> X + 16X |                                         |     | S     |

SBICR1<SCK2:0> sets n.



**TOSHIBA** 

# (2) Clock-synchronous 8-bit SIO mode (Serial bus interface)

# a. SCK input mode

| Parameter                                      | Symbol            | Varia                  | Unit |       |
|------------------------------------------------|-------------------|------------------------|------|-------|
| Farameter                                      | Symbol            | Min                    | Max  | Offic |
| SCK cycle                                      | t <sub>SCY2</sub> | 2 <sup>5</sup> X       |      | s     |
| SCK falling edge → Output data hold            | t <sub>OHS2</sub> | 6X                     |      | S     |
| Output data valid → SCK rising edge            | t <sub>OSS2</sub> | t <sub>SCY2</sub> - 6X |      | S     |
| SCK rising edge → Input data hold              | t <sub>HSR2</sub> | 6X                     |      | ns    |
| Input data valid $\rightarrow$ SCK rising edge | t <sub>ISS2</sub> | 0                      |      | ns    |

# b. SCK output mode

| Parameter                                     | Symbol            | Varia                  | Unit              |       |
|-----------------------------------------------|-------------------|------------------------|-------------------|-------|
| Farameter                                     | Syllibol          | Min                    | Max               | Offic |
| SCK cycle                                     | t <sub>SCY2</sub> | 2 <sup>5</sup> X       | 2 <sup>11</sup> X | S     |
| SCK falling edge → Output data hold           | t <sub>OHS2</sub> | 2X                     |                   | S     |
| Output data valid → SCK rising edge           | t <sub>OSS2</sub> | t <sub>SCY2</sub> – 2X |                   | S     |
| SCK rising edge $\rightarrow$ Input data hold | t <sub>HSR2</sub> | 2X                     |                   | S     |
| Input data valid → SCK rising edge            | t <sub>ISS2</sub> | 0                      |                   | ns    |



# 5. Table of Special Function Registers (SFRs)

The special function registers (SFRs) include the I/O ports and peripheral control registers allocated to the 160 bytes whose addresses run from 000000H to 00009FH.

- (1) I/O ports
- (2) I/O port control
- (3) Clock control
- (4) Interrupt control
- (5) Wait control
- (6) Timer control
- (7) Serial channel control
- (8) Serial bus interface control
- (9) Watchdog timer control
- (10) AD converter control
- (11) Timer for real time clock control
- (12) LCD driver control
- (13) Key-on wakeup control

### Configuration of the table



Note: "Prohibit RMW" in the table means that you cannot use RMW instructions on these registers.

(Example) When setting only bit0 of register P0CR, "SET 0, (0002H)" cannot be used. The LD (transfer) instruction must be used to write all 8 bits.

Table 5 I/O Register Address Map

| Address | Name       | Address | Name         | Address | Name         | Address | Name     | Address | Name        |
|---------|------------|---------|--------------|---------|--------------|---------|----------|---------|-------------|
| 000000H | P0         | 20H     | TRUN         | 40H     | TREGAL/CAPAL | 60H     | ADREG04L | 80H     | DBR00       |
| 1H      | P1         | 21H     | P8ODE        | 41H     | TREGAH/CAPAH | 61H     | ADREG04H | 81H     | DBR01       |
| 2H      | P0CR       | 22H     | TREG0        | 42H     | TREGBL/CAPBL | 62H     | ADREG15L | 82H     | DBR02       |
| 3H      | (Reserved) | 23H     | TREG1        | 43H     | TREGBH/CAPBH | 63H     | ADREG15H | 83H     | DBR03       |
| 4H      | P1CR       | 24H     | T10MOD       | 44H     | INTET76      | 64H     | ADREG26L | 84H     | DBR04       |
| 5H      | P1FC       | 25H     | TFFCR        | 45H     | INTET98      | 65H     | ADREG26H | 85H     | DBR05       |
| 6H      | P2         | 26H     | TREG2        | 46H     | INTETBA      | 66H     | ADREG37L | 86H     | DBR06       |
| 7H      | P3         | 27H     | TREG3        | 47H     | INTEO64      | 67H     | ADREG37H | 87H     | DBR07       |
| 8H      | P2CR       | 28H     | T32MOD       | 48H     | TAMOD        | 68H     | WAITC0   | 88H     | DBR08       |
| 9H      | P2FC       | 29H     | TRDC         | 49H     | TAFFCR       | 69H     | WAITC1   | 89H     | DBR09       |
| AH      | P3CR       | 2AH     | TREG4L/CAP4L | 4AH     | KEYCR        | 6AH     | WAITC2   | 8AH     | DBR0A       |
| BH      | P3FC       | 2BH     | TREG4H/CAP4H | 4BH     | SBICR1       | 6BH     | BRADD0   | 8BH     | DBR0B       |
| CH      | P4         | 2CH     | TREG5L       | 4CH     | SBIDBR       | 6CH     | BRADD1   | 8CH     | DBR0C       |
| DH      | P5         | 2DH     | TREG5H       | 4DH     | I2CAR        | 6DH     | CKOCR    | 8DH     | DBR0D       |
| EH      | P4CR       | 2EH     | T4MOD        | 4EH     | SBICR2       | 6EH     | SYSCR0   | 8EH     | DBR0E       |
| FH      | (Reserved) | 2FH     | T4FFCR       | 4FH     | SBICR3       | 6FH     | SYSCR1   | 8FH     | DBR0F       |
| 10H     | P4FC       | 30H     | TREG8L/CAP8L | 50H     | SC0BUF       | 70H     | INTE0AD  | 90H     | DBR10       |
| 11H     | (Reserved) | 31H     | TREG8H/CAP8H | 51H     | SC0CR        | 71H     | INTE21   | 91H     | DBR11       |
| 12H     | P6         | 32H     | TREG9L/CAP9L | 52H     | SC0MOD       | 72H     | INTE43   | 92H     | DBR12       |
| 13H     | P7         | 33H     | TREG9H/CAP9H | 53H     | BR0CR        | 73H     | INTE98   | 93H     | DBR13       |
| 14H     | P6CR       | 34H     | (Reserved)   | 54H     | SC1BUF       | 74H     | INTEBA   | 94H     | LCDCR       |
| 15H     | P7CR       | 35H     | (ixeserved)  | 55H     | SC1CR        | 75H     | INTET10  | 95H     | CHPCR       |
| 16H     | P6FC       | 36H     | T6MOD        | 56H     | SC1MOD       | 76H     | INTET32  | 96H     | )           |
| 17H     | P7FC       | 37H     | T6FFCR       | 57H     | BR1CR        | 77H     | INTES0   | 97H     |             |
| 18H     | P8         | 38H     | T8MOD        | 58H     | P6ODE        | 78H     | INTES1   | 98H     |             |
| 19H     | P9         | 39H     | T8FFCR       | 59H     | RTCCR        | 79H     | INTE7S2  | 99H     |             |
| 1AH     | P8CR       | 3AH     | T16CR        | 5AH     | INTEOA8      | 7AH     | INTET54  | 9AH     | (Reserved)  |
| 1BH     | (Reserved) | 3ВН     | TREG6L/CAP6L | 5BH     | INTEKR       | 7BH     | IIMC     | 9BH     | (ixeserved) |
| 1CH     | P8FC       | 3CH     | TREG6H/CAP6H | 5CH     | WDMOD        | 7CH     | DMA0V    | 9CH     |             |
| 1DH     | P9FC       | 3DH     | TREG7L       | 5DH     | WDCR         | 7DH     | DMA1V    | 9DH     |             |
| 1EH     | PA         | 3EH     | TREG7H       | 5EH     | ADMOD0       | 7EH     | DMA2V    | 9EH     |             |
| 1FH     | PAFC       | 3FH     | (Reserved)   | 5FH     | ADMOD1       | 7FH     | DMA3V    | 9FH     | J           |

Note: Do not access addresses which do not have register names allocated.

(1) I/O port

| Symbol | Name      | Address   | 7     | 6      | 5    | 4     | 3         | 2      | 1   | 0            |
|--------|-----------|-----------|-------|--------|------|-------|-----------|--------|-----|--------------|
|        |           |           | P07   | P06    | P05  | P04   | P03       | P02    | P01 | P00          |
| P0     | Port 0    | 00H       |       |        |      | R     | /W        |        |     | •            |
| 10     | FOILO     | 0011      |       |        |      | Unde  | efined    |        |     |              |
|        |           |           |       |        |      | Input | mode      |        | _   |              |
|        |           |           | P17   | P16    | P15  | P14   | P13       | P12    | P11 | P10          |
| P1     | Port 1    | 01H       |       |        |      |       | W         |        |     |              |
|        |           | 0         | 0     | 0      | 0    | 0     | 0         | 0      | 0   | 0            |
|        |           |           |       | _      | ,    |       | mode      |        |     |              |
|        |           | 06H       | P27   | P26    | P25  | P24   | P23       | P22    | P21 | P20          |
| P2     | Port 2    | (Prohibit |       |        | ı    |       | /W        |        | 1   |              |
|        |           | RMW*)     | 1     | 1      | 1    | 1     | 1         | 1      | 1   | 1            |
|        |           |           |       |        | T    |       | mode      | 1      |     |              |
|        |           | 07H       | P37   | P36    | P35  | P34   | P33       | P32    | P31 | P30 (Note 1) |
| P3     | Port 3    | (Prohibit |       |        |      |       | /W        | T .    |     |              |
|        |           | `RMW*)    | 1     | 1      | 1    | 1     | 1         | 1      | 1   | 1            |
|        |           |           | D.47  | D40    |      | mode  | D40       | D40    |     | ut mode      |
|        |           | 0CH       | P47   | P46    | P45  | P44   | P43       | P42    | P41 | P40          |
| P4     | Port 4    | (Prohibit | 1     | 1      | 1    | 1 1   | /W<br>T 1 | 1 1    | 1 1 | 1 1          |
|        |           | RMW*)     | 1     | ı      | l    | l .   | mode      | 1      | 1   | 1            |
|        |           |           | P57   | P56    | P55  | P54   | P53       | P52    | P51 | P50          |
| P5     | Port 5    | 0DH       | F31   | F30    | F35  | _     | F33<br>R  | F32    | FSI | F30          |
| 13     | 1 011 3   | ODIT      |       |        |      |       | mode      |        |     |              |
|        |           |           | P67   | P66    | P65  | P64   | P63       | P62    | P61 | P60          |
|        |           |           | 1 07  | 1 00   | 1 00 | -     | /W        | 1 02   | 101 | 1 100        |
| P6     | Port 6    | 12H       | 1     | 1      | 1    | 1     | 1         | 1      | 1   | 1            |
|        |           |           |       |        |      |       | mode      |        |     | · ·          |
|        |           |           | P77   | P76    | P75  | P74   | P73       | P72    | P71 | P70          |
| _      |           | 13H       |       |        | 1    |       | /W        | 1      | 1   |              |
| P7     | Port 7    | (Prohibit | 1     | 1      | 1    | 1     | 1         | 1      | 1   | 1            |
|        |           | RMW*)     |       | ı      | 1    | Input | mode      |        |     |              |
|        |           |           | P87   | P86    | P85  | P84   | P83       | P82    | P81 | P80          |
| Do     | D = = 4 0 | 4011      |       | ı      | 1    | R     | W         |        |     |              |
| P8     | Port 8    | 18H       | 1     | 1      | 1    | 1     | 1         | 1      | 1   | 1            |
|        |           |           | Outpu | t mode |      |       | Input     | t mode |     | •            |
|        |           |           | P97   | P96    | P95  | P94   | P93       | P92    | P91 | P90          |
| P9     | Port 9    | 19H       |       |        |      | R     | W         | •      |     | •            |
| P9     | Poit 9    | 190       | 0     | 0      | 0    | 0     | 0         | 0      | 0   | 0            |
|        |           |           |       |        |      | Outpu | t mode    |        |     |              |
|        |           |           | PA7   | PA6    | PA5  | PA4   | PA3       | PA2    | PA1 | PA0          |
| PA     | Port A    | 1EH       |       |        |      | R     | /W        |        |     |              |
| i-M    | FUILA     | IEN       | 1     | 1      | 1    | 1     | 1         | 1      | 1   | 1            |
|        |           |           |       |        |      | Outpu | t mode    |        |     |              |

Note 1: When P30 pin is defined as  $\overline{RD}$  signal output mode (P30F = 1), clearing the output latch register P30 to 0 outputs the  $\overline{RD}$  strobe from P30 pin for PSRAM, even when the internal address is accessed. If the output latch register P30 remains 1, the  $\overline{RD}$  strobe is output only when the external address is accessed.

Note 2: Port 86, 87 are also used as XT1, XT2. Therefore these pins are open drain output type. Read/Write

R/W: Either read or write is possible

R: Only read is possible W: Only write is possible

Prohibit RMW: Prohibit read-modify-write.

(Prohibit RES/SET/TSET/CHG/STCF/ANDCF/ORCF/XORCF instruction)

Prohibit RMW\*:Read-modify-write is prohibited when controlling the PU resistors.

# (2) I/O port control (1/2)

| Symbol | Name     | Address                  | 7       | 6                                                                              | 5             | 4                                                                                   | 3             | 2             | 1         | 0       |  |  |
|--------|----------|--------------------------|---------|--------------------------------------------------------------------------------|---------------|-------------------------------------------------------------------------------------|---------------|---------------|-----------|---------|--|--|
|        |          | 2011                     | P07C    | P06C                                                                           | P05C          | P04C                                                                                | P03C          | P02C          | P01C      | P00C    |  |  |
| P0CR   | Port 0   | 02H<br>(Prohibit         |         | •                                                                              |               | •                                                                                   | W             | •             | •         | •       |  |  |
| FUCK   | control  | RMW)                     | 0       | 0                                                                              | 0             | 0                                                                                   | 0             | 0             | 0         | 0       |  |  |
|        |          | '''                      | 0:      | 0: Input 1: Output (When external access, set as AD7 to AD0 and cleared to 0.) |               |                                                                                     |               |               |           |         |  |  |
|        |          | 0.41.1                   | P17C    | P16C                                                                           | P15C          | P14C                                                                                | P13C          | P12C          | P11C      | P10C    |  |  |
| P1CR   | Port 1   | 04H<br>(Prohibit         |         |                                                                                |               | ,                                                                                   | W             |               |           |         |  |  |
| 1 TOIX | control  | RMW)                     | 0       | 0                                                                              | 0             | 0                                                                                   | 0             | 0             | 0         | 0       |  |  |
|        |          | , , ,                    |         |                                                                                |               | < <refer td="" to<=""><td>the P1FC&gt;&gt;</td><td>•</td><td></td><td></td></refer> | the P1FC>>    | •             |           |         |  |  |
|        |          | 05H                      | P17F    | P16F                                                                           | P15F          | P14F                                                                                | P13F          | P12F          | P11F      | P10F    |  |  |
| P1FC   | Port 1   | (Prohibit                |         |                                                                                |               |                                                                                     | W             |               |           |         |  |  |
| 0      | function | RMW)                     | 0       | 0                                                                              | 0             | 0                                                                                   | 0             | 0             | 0         | 0       |  |  |
|        |          | ,                        |         | P1FC/P                                                                         | 1CR = 00: Inj | out, 01: Outp                                                                       | out, 10: AD15 | to AD8, 11:   | A15 to A8 |         |  |  |
|        |          | 08H                      | P27C    | P26C                                                                           | P25C          | P24C                                                                                | P23C          | P22C          | P21C      | P20C    |  |  |
| P2CR   | Port 2   | (Prohibit                |         |                                                                                |               |                                                                                     | W             |               |           |         |  |  |
| . 2010 | control  | RMW)                     | 0       | 0                                                                              | 0             | 0                                                                                   | 0             | 0             | 0         | 0       |  |  |
|        |          | ,                        |         |                                                                                |               | < <refer td="" to<=""><td>the P2FC&gt;&gt;</td><td></td><td></td><td>_</td></refer> | the P2FC>>    |               |           | _       |  |  |
|        |          | 09H                      | P27F    | P26F                                                                           | P25F          | P24F                                                                                | P23F          | P22F          | P21F      | P20F    |  |  |
| P2FC   | Port 2   | (Prohibit                |         |                                                                                | 1             |                                                                                     | W             |               | _         |         |  |  |
| 0      | function | nction (Prohibit<br>RMW) | 0       | 0                                                                              | 0             | 0                                                                                   | 0             | 0             | 0         | 0       |  |  |
|        |          | ,                        |         |                                                                                |               |                                                                                     | -i            | to A0, 11: A2 | 3 to A16  | _       |  |  |
|        |          | 0AH                      | P37C    | P36C                                                                           | P35C          | P34C                                                                                | P33C          | P32C          |           |         |  |  |
| P3CR   | Port 3   | (Prohibit                |         |                                                                                |               | W                                                                                   | 1             | 1             |           |         |  |  |
|        | control  | RMW)                     | 0       | 0                                                                              | 0             | 0                                                                                   | 0             | 0             |           |         |  |  |
|        |          |                          |         |                                                                                |               | 1: Output                                                                           |               | 1             |           |         |  |  |
|        |          |                          | I4IE    | I3IE                                                                           | I2IE          | I1IE                                                                                | IOIE          | P32F          | P31F      | P30F    |  |  |
|        | Port 3   | 0BH                      |         |                                                                                |               | W                                                                                   |               | 1             |           |         |  |  |
| P3FC   | function | (Prohibit                | 0       | 0                                                                              | 0             | 0                                                                                   | 0             | 0             | 0         | 0       |  |  |
|        |          | RMW)                     | 0: Port | 0: Port                                                                        | 0: Port       | 0: Port                                                                             | 0: Port       | 0: Port       | 0: Port   | 0: Port |  |  |
|        |          |                          | 1: INT4 | 1: INT3                                                                        | 1: INT2       | 1: INT1                                                                             | 1: INT0       | 1: HWR        | 1: WR     | 1: RD   |  |  |
|        |          | 0511                     | P47C    | P46C                                                                           | P45C          | P44C                                                                                | P43C          | P42C          | P41C      | P40C    |  |  |
| P4CR   | Port 4   | 0EH<br>(Prohibit         |         |                                                                                |               | ,                                                                                   | W             |               |           |         |  |  |
| F 4010 | control  | RMW)                     | 0       | 0                                                                              | 0             | 0                                                                                   | 0             | 0             | 0         | 0       |  |  |
|        |          | , , ,                    |         |                                                                                |               | 0: Input                                                                            | 1: Output     |               |           |         |  |  |
|        |          |                          |         |                                                                                |               |                                                                                     | P43F          |               | P41F      |         |  |  |
|        | David 4  | 10H                      |         |                                                                                |               |                                                                                     | W             |               | W         |         |  |  |
| P4FC   | Port 4   | (Prohibit                |         |                                                                                |               |                                                                                     | 0             |               | 0         |         |  |  |
|        | function | RMW)                     |         |                                                                                |               |                                                                                     | 0: Port       |               | 0: Port   |         |  |  |
|        |          |                          |         |                                                                                |               |                                                                                     | 1: TO6        |               | 1: TO4    |         |  |  |

I/O port control (2/2)

| Symbol  | Name      | Address           | 7        | 6            | 5        | 4        | 3              | 2         | 1         | 0               |
|---------|-----------|-------------------|----------|--------------|----------|----------|----------------|-----------|-----------|-----------------|
|         |           |                   | P67C     | P66C         | P65C     | P64C     | P63C           | P62C      | P61       | P60C            |
| P6CR    | Port 6    | 14H               |          | •            | •        | \        | N              | •         | •         |                 |
| POCK    | control   | (Prohibit<br>RMW) | 0        | 0            | 0        | 0        | 0              | 0         | 0         | 0               |
|         |           | TXIVIVV)          |          | •            | •        | 0: Input | 1: Output      | •         | •         |                 |
|         |           | 4=11              | P77C     | P76C         | P75C     | P74C     | P73C           | P72C      | P71C      | P70C            |
| P7CR    | Port 7    | 15H               |          |              |          | ١        | N              |           |           |                 |
| FICK    | control   | (Prohibit<br>RMW) | 0        | 0            | 0        | 0        | 0              | 0         | 0         | 0               |
|         |           | 1 (1111)          |          |              |          | 0: Input | 1: Output      |           |           |                 |
|         |           |                   | P67F     | I7IE         | P65F     |          | P63F           | P62F      | P61F      | P60F            |
|         | Port 8    | 16H               |          | W            |          |          |                | V         | N         |                 |
| P6FC    | function  | (Prohibit         | 0        | 0            | 0        |          | 0              | 0         | 0         | 0               |
|         | Turiction | RMW)              | 0: Port  | 0: Port      | 0: Port  |          | 0: Port        | 0: Port   | 0: Port   | 0: Port         |
|         |           |                   | 1: TO1   | 1: INT7      | 1: SCLK0 |          | 1: TXD0        | 1: SCL/SI | 1: SDA/SO | 1: SCK          |
|         |           |                   | NMIC     | P76F         |          |          |                | P72W      |           |                 |
|         |           | 17H               | R/W      | W            |          |          |                | W         |           |                 |
| P7FC    | Port 7    | (Prohibit         | 0        | 0            |          |          |                | 0         |           |                 |
|         | function  | RMW)              | 0: Port  | 0: Port      |          |          |                | 0: Port   |           |                 |
|         |           |                   | 1: NMI   | 1: TOA       |          |          |                | 1: TO8    |           |                 |
|         |           |                   | input    | Dooo         | Doco     | D0.40    | Booo           | Doog      | D040      | Booo            |
|         |           | 1AH               | P87C     | P86C         | P85C     | P84C     | P83C           | P82C      | P81C      | P80C            |
| P8CR    | Port 8    | (Prohibit         |          | 1 4          |          |          | N o            |           |           | •               |
| control | control   | RMW)              | 1        | 1            | 0        | 0        | 0              | 0         | 0         | 0               |
|         |           |                   |          |              |          | 0: Input | 1: Output      | _         | _         | Book            |
|         |           |                   |          |              |          |          | P83F           |           |           | P80F            |
| P8FC    | Port 8    | 1CH               |          |              |          |          | W              |           |           | W               |
| POFC    | function  | (Prohibit<br>RMW) |          |              |          |          | 0              |           |           | 0               |
|         |           | TXIVIVV)          |          |              |          |          | 0: Port        |           |           | 0: Port         |
|         |           |                   | P97F     | P96F         | P95F     | P94F     | 1: TO3<br>P93F | P92F      | P91F      | 1: TXD1<br>P90F |
|         |           | 1DH               | P9/F     | P90F         | P95F     |          | N 593E         | P9ZF      | Pair      | P90F            |
| P9FC    | Port 9    | (Prohibit         | 0        |              | 0        | 0        | 0              | 0         | 0         | 0               |
| 1 51 0  | function  | RMW)              | 0: Port  | 0<br>0: Port | 0: Port  | 0: Port  | 0: Port        | 0: Port   | 0: Port   | 0: Port         |
|         |           | ,                 | 1: SEG31 | 1: SEG30     | 1: SEG29 | 1: SEG28 | 1: SEG27       | 1: SEG26  | 1: SEG25  | 1: SEG24        |
|         |           |                   | PA7F     | PA6F         | PA5F     | PA4F     | PA3F           | PA2F      | PA1F      | PA0F            |
|         |           | 1FH               |          | 1            | 1        |          | N              | 1         | 1         |                 |
| PAFC    | Port A    | (Prohibit         | 0        | 0            | 0        | 0        | 0              | 0         | 0         | 0               |
|         | function  | RMW)              | 0: Port  | 0: Port      | 0: Port  | 0: Port  | 0: Port        | 0: Port   | 0: Port   | 0: Port         |
|         |           |                   | 1: SEG39 | 1: SEG38     | 1: SEG37 | 1: SEG36 | 1: SEG35       | 1: SEG34  | 1: SEG33  | 1: SEG32        |
|         |           |                   |          |              | ODE85    | ODE84    | ODE83          | ODE82     | ODE81     | ODE80           |
|         | Port 8    |                   |          |              |          | •        | R              | W         |           |                 |
| P8ODE   | open-     | 21H               |          |              | 0        | 0        | 0              | 0         | 0         | 0               |
| TOODL   | drain     | 2111              |          |              | 1: P85   | 1: P84   | 1: P83         | 1:P82     | 1: P81    | 1: P80          |
|         | enable    |                   |          |              | Open     | Open     | Open           | Open      | Open      | Open            |
|         |           |                   |          |              | drain    | drain    | drain          | drain     | drain     | drain           |
|         |           |                   |          |              |          |          | ODE63          | ODE62     | ODE61     |                 |
|         | Port 6    |                   |          |              |          |          |                | R/W       |           |                 |
| P6ODE   | open-     | 58H               |          |              |          |          | 0              | 0         | 0         |                 |
|         | drain     |                   |          |              |          |          | 1: P63         | 1: P62    | 1: P61    |                 |
|         | enable    |                   |          |              |          |          | Open           | Open      | Open      |                 |
|         |           |                   |          |              |          |          | drain          | drain     | drain     |                 |

#### (3) Clock control

| Symbol | Name                                     | Address | 7                                                                     | 6                                                                    | 5                                                                                                      | 4                                                                                                        | 3                                                                    | 2                                                                                                                       | 1                                                                          | 0                                                             |
|--------|------------------------------------------|---------|-----------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------|
|        |                                          |         |                                                                       |                                                                      |                                                                                                        |                                                                                                          | SCOSEL                                                               | SCOEN                                                                                                                   | ALEEN                                                                      | CLKEN                                                         |
|        |                                          |         |                                                                       |                                                                      |                                                                                                        |                                                                                                          |                                                                      | R/                                                                                                                      | W                                                                          |                                                               |
|        | Clock                                    |         |                                                                       |                                                                      |                                                                                                        |                                                                                                          | 0                                                                    | 0                                                                                                                       | 0                                                                          | 0                                                             |
| CKOCR  | output<br>control<br>register            | 006DH   |                                                                       |                                                                      |                                                                                                        |                                                                                                          | SCOUT<br>0:f <sub>FPH</sub><br>1:f <sub>SYS</sub>                    | SCOUT<br>output<br>control<br>0: I/O port<br>1: SCOUT                                                                   | ALE pin<br>control<br>0: High-Z<br>output<br>1: ALE<br>output              | CLK pin<br>control<br>0: High-Z<br>output<br>1: CLK<br>output |
|        |                                          |         | XEN                                                                   | XTEN                                                                 | RXEN                                                                                                   | RXTEN                                                                                                    | RSYSCK                                                               | WUEF                                                                                                                    | PRCK1                                                                      | PRCK0                                                         |
|        |                                          |         |                                                                       |                                                                      |                                                                                                        | R                                                                                                        | W                                                                    |                                                                                                                         |                                                                            |                                                               |
|        |                                          |         | 1                                                                     | 0                                                                    | 1                                                                                                      | 0                                                                                                        | 0                                                                    | 0                                                                                                                       | 0                                                                          | 0                                                             |
| SYSCRO | System<br>clock<br>control<br>register 0 | 006EH   | High-<br>frequency<br>oscillator<br>(fc)<br>0: Stop<br>1: Oscillation | Low-<br>frequency<br>oscillator<br>(fs)<br>0: Stop<br>1: Oscillation | High-<br>frequency<br>oscillator<br>(fc) after<br>release of<br>STOP mode<br>0: Stop<br>1: Oscillation | Low-<br>frequency<br>oscillator<br>(fs)<br>after release<br>of STOP<br>mode<br>0: Stop<br>1: Oscillation | Selected<br>clock after<br>release of<br>STOP mode<br>0: fc<br>1: fs | Warm-up<br>timer<br>(Write)<br>0: Don't care<br>1: Start timer<br>(Read)<br>0: End<br>warm up<br>1: Continue<br>warm up | Select presc<br>00: f <sub>FPH</sub><br>01: fs<br>10: fc/16<br>11: (Reserv | ved)                                                          |
|        |                                          |         |                                                                       |                                                                      |                                                                                                        |                                                                                                          | SYSCK                                                                | GEAR2                                                                                                                   | GEAR1                                                                      | GEAR0                                                         |
|        |                                          |         |                                                                       |                                                                      |                                                                                                        |                                                                                                          |                                                                      |                                                                                                                         | W                                                                          | 0                                                             |
| SYSCR1 | System<br>clock<br>control<br>register 1 | 006FH   |                                                                       |                                                                      |                                                                                                        |                                                                                                          | 0<br>Select<br>system<br>clock<br>0: fc<br>1: fs<br>(Note)           | 1<br>Select gear<br>(fc)<br>000: fc<br>001: fc/2<br>010: fc/4<br>011: fc/8<br>100: fc/16<br>101: (Rese<br>110: (Rese    | erved)                                                                     | 0<br>n frequency                                              |

Note: The high frequency oscillator will be enabled when SYSCR1<SYSCK> is set to 0 regardless of the value of SYSCR0<XEN>.

The low frequency oscillator will be enabled when SYSCR1<SYSCK> is set to 1 regardless of the value of SYSCR0<XTEN>.

# (4) Interrupt control (1/3)

| Symbol      | Name               | Address            | 7       | 6       | 5      | 4      | 3       | 2               | 1       | 0      |
|-------------|--------------------|--------------------|---------|---------|--------|--------|---------|-----------------|---------|--------|
|             |                    |                    |         | INT     | TAD .  |        |         | IN              | IT0     |        |
| INTE0AD     | INT 0/AD<br>enable | 0070H<br>(Prohibit | IADC    | IADM2   | IADM1  | IADM0  | IOC     | I0M2            | I0M1    | IOMO   |
| INTLUAD     | register           | RMW)               | R/W     |         | W      |        | R/W     |                 | W       |        |
|             | ŏ                  | ,                  | 0       | 0       | 0      | 0      | 0       | 0               | 0       | 0      |
|             |                    |                    |         | IN      | T2     |        |         | IN              | IT1     |        |
| INTE21      | INT 2/1<br>enable  | 0071H<br>(Prohibit | I2C     | I2M2    | I2M1   | I2M0   | I1C     | I1M2            | I1M1    | I1M0   |
| INTEZI      | register           | (FIOHIDIL<br>RMW)  | R/W     |         | W      |        | R/W     |                 | W       |        |
|             | 3                  | ,                  | 0       | 0       | 0      | 0      | 0       | 0               | 0       | 0      |
|             |                    |                    |         | IN      | T4     |        |         | IN              | IT3     |        |
| INTE43      | INT 4/3<br>enable  | 0072H<br>(Prohibit | I4C     | I4M2    | I4M1   | I4M0   | I3C     | 13M2            | I3M1    | I3M0   |
| IIVI E43    | register           | (FIOHIDIL<br>RMW)  | R/W     |         | W      |        | R/W     |                 | W       |        |
|             | 3                  | ,                  | 0       | 0       | 0      | 0      | 0       | 0               | 0       | 0      |
|             | N. T. C 'S         |                    |         | IN      | T9     |        |         | IN              | IT8     |        |
| INTE98      | INT 9/8<br>enable  | 0073H<br>(Prohibit | I9C     | I9M2    | I9M1   | 19M0   | I8C     | 18M2            | I8M1    | 18M0   |
| INTESO      | register           | (FIOHIDIL<br>RMW)  | R/W     |         | W      |        | R/W     |                 | W       |        |
|             | 3                  | ,                  | 0       | 0       | 0      | 0      | 0       | 0               | 0       | 0      |
|             |                    |                    |         | IN      | ТВ     |        |         | IN              | ITA     |        |
| INTEBA      | INT B/A<br>enable  | 0074H<br>(Prohibit | IBC     | IBM2    | IBM1   | IBM0   | IAC     | IAM2            | IAM1    | IAM0   |
| INTEDA      | register           | (FIOHIDIL<br>RMW)  | R/W     |         | W      |        | R/W     |                 | W       |        |
|             | 3                  | ,                  | 0       | 0       | 0      | 0      | 0       | 0               | 0       | 0      |
|             | 00754              |                    | INTT1 ( | TREG1)  |        |        | INTTO ( | (TREG0)         |         |        |
| INTET10     | INTT 1/0 enable    | 0075H<br>(Prohibit | IT1C    | IT1M2   | IT1M1  | IT1M0  | IT0C    | IT0M2           | IT0M1   | IT0M0  |
| INTETIO     | register           | (FIOHIDIL<br>RMW)  | R/W     |         | W      |        | R/W     |                 | W       |        |
|             | 3                  | ,                  | 0       | 0       | 0      | 0      | 0       | 0               | 0       | 0      |
|             |                    |                    |         | INTT3 ( | TREG3) |        |         | INTT2 (         | (TREG2) |        |
| INTET32     | INTT 3/2<br>enable | 0076H<br>(Prohibit | IT3C    | IT3M2   | IT3M1  | IT3M0  | IT2C    | IT2M2           | IT2M1   | IT2M0  |
| INTETSZ     | register           | (FIOHIDIL<br>RMW)  | R/W     |         | W      |        | R/W     |                 | W       |        |
|             |                    | ,                  | 0       | 0       | 0      | 0      | 0       | 0               | 0       | 0      |
|             | INT                |                    |         | INT     | TX0    |        |         | INT             | RX0     |        |
| INTES0      | TX0/RX0            | 0077H<br>(Prohibit | ITX0C   | ITX0M2  | ITX0M1 | ITX0M0 | IRX0C   | IRX0M2          | IRX0M1  | IRX0M0 |
| INTLO       | enable             | RMW)               | R/W     |         | W      |        | R/W     |                 | W       |        |
|             | register           | ,                  | 0       | 0       | 0      | 0      | 0       | 0               | 0       | 0      |
|             | INT                |                    |         | INT     | TX1    |        |         | INT             | RX1     |        |
| INTES1      | TX1/RX1            | 0078H<br>(Prohibit | ITX1C   | ITX1M2  | ITX1M1 | ITX1M0 | IRX1C   | IRX1M2          | IRX1M1  | IRX1M0 |
| INTEST      | enable             | (Profibit<br>RMW)  | R/W     |         | W      |        | R/W     |                 | W       |        |
|             | register           | ,                  | 0       | 0       | 0      | 0      | 0       | 0               | 0       | 0      |
|             |                    |                    |         | IN      | T7     |        |         | IN <sup>-</sup> | TS2     |        |
| INTE7S2     | INT 7/S2           | 0079H              | I7C     | I7M2    | I7M1   | I7M0   | IS2C    | IS2M2           | IS2M1   | IS2M0  |
| IN 1 E / 52 |                    | enable (Prohibit   | R/W     |         | W      |        | R/W     |                 | W       |        |
|             | rogiotoi           | i siviv v j        | 0       | 0       | 0      | 0      | 0       | 0               | 0       | 0      |
|             |                    |                    |         |         |        |        |         |                 |         |        |

| <b>→</b> [ | lxxM2 | lxxM1 | IxxM0 | Function (Write)                  |  |  |  |  |  |  |  |  |
|------------|-------|-------|-------|-----------------------------------|--|--|--|--|--|--|--|--|
|            | 0     | 0     | 0     | Prohibit interrupt request.       |  |  |  |  |  |  |  |  |
|            | 0     | 0     | 1     | Set interrupt request level to 1. |  |  |  |  |  |  |  |  |
|            | 0     | 1     | 0     | Set interrupt request level to 2. |  |  |  |  |  |  |  |  |
|            | 0     | 1     | 1     | Set interrupt request level to 3. |  |  |  |  |  |  |  |  |
|            | 1     | 0     | 0     | Set interrupt request level to 4. |  |  |  |  |  |  |  |  |
|            | 1     | 0     | 1     | Set interrupt request level to 5. |  |  |  |  |  |  |  |  |
|            | 1     | 1     | 0     | Set interrupt request level to 6. |  |  |  |  |  |  |  |  |
|            | 1     | 1     | 1     | Prohibit interrupt request.       |  |  |  |  |  |  |  |  |

| IxxC | Function (Read)                | Function (Write)              |
|------|--------------------------------|-------------------------------|
| 0    | Indicate no interrupt request. | Clear interrupt request flag. |
| 1    | Indicate interrupt request.    | Don't care                    |

# Interrupt control (2/3)

| Symbol    | Name                           | Address            | 7              | 6      | 5       | 4      | 3      | 2              | 1       | 0      |  |
|-----------|--------------------------------|--------------------|----------------|--------|---------|--------|--------|----------------|---------|--------|--|
|           |                                | 00=411             |                | INTTR5 | (TREG5) |        |        | INTTR4         | (TREG4) |        |  |
| INTET54   | INTT 5/4<br>enable             | 007AH<br>(Prohibit | IT5C           | IT5M2  | IT5M1   | IT5M0  | IT4C   | IT4M2          | IT4M1   | IT4M0  |  |
| INTET34   | register                       | RMW)               | R/W            |        | W       |        | R/W    |                | W       |        |  |
|           |                                | '''                | 0              | 0      | 0       | 0      | 0      | 0              | 0       | 0      |  |
|           |                                | 004411             |                | INTTR7 | (TREG7) |        |        | INTTR6 (TREG6) |         |        |  |
| INTET76   | INTT 7/6<br>enable             | 0044H              | IT7C           | IT7M2  | IT7M1   | IT7M0  | IT6C   | IT6M2          | IT6M1   | IT6M0  |  |
| INTETTO   | register                       | (Prohibit<br>RMW)  | R/W            |        | W       |        | R/W    |                | W       |        |  |
|           |                                | T ((V) V)          | 0              | 0      | 0       | 0      | 0      | 0              | 0       | 0      |  |
|           |                                | 004511             | INTTR9 (TREG9) |        |         |        |        | INTTR8         | (TREG8) |        |  |
| INTET98   | INTT 9/8<br>enable             | 0045H              | IT9C           | IT9M2  | IT9M1   | IT9M0  | IT8C   | IT8M2          | IT8M1   | IT8M0  |  |
| IINTE 190 | register                       | (Prohibit<br>RMW)  | R/W            |        | W       |        | R/W    |                | W       |        |  |
|           | 3                              |                    | 0              | 0      | 0       | 0      | 0      | 0              | 0       | 0      |  |
|           |                                |                    | INTTRB (TREGB) |        |         |        | INTTRA | (TREGA)        |         |        |  |
| INTETBA   | INTT B/A<br>enable             | 0046H              | ITBC           | ITBM2  | ITBM1   | ITBM0  | ITAC   | ITAM2          | ITAM1   | ITAM0  |  |
| INTETDA   | enable (Prohibit register RMW) |                    | R/W            |        | W       |        | R/W    |                | W       |        |  |
|           | 3                              | 14,000             | 0              | 0      | 0       | 0      | 0      | 0              | 0       | 0      |  |
|           |                                | 00.4711            |                | INT    | TO6     |        | INTTO4 |                |         |        |  |
| INTEO64   | INTO 6/4<br>enable             | 0047H              | ITO6C          | ITO6M2 | ITO6M1  | ITO6M0 | ITO4C  | ITO4M2         | ITO4M1  | ITO4M0 |  |
| INTEO04   | register                       | (Prohibit<br>RMW)  | R/W            |        | W       |        | R/W    |                | W       |        |  |
|           | 3 - 11                         | 14,111             | 0              | 0      | 0       | 0      | 0      | 0              | 0       | 0      |  |
|           | INTT OA/                       |                    |                | INT    | TOA     |        |        | INT            | TO8     |        |  |
| INTEOA8   | 8                              | 005AH              | ITOAC          | ITOAM2 | ITOAM1  | ITOAM0 | ITO8C  | ITO8M2         | ITO8M1  | 0M8OTI |  |
| INTEGA    | enable                         | (Prohibit<br>RMW)  | R/W            |        | W       |        | R/W    |                | W       |        |  |
|           | register                       | ''''''             | 0              | 0      | 0       | 0      | 0      | 0              | 0       | 0      |  |
|           | INT KEY/                       |                    |                | INT    | KEY     |        |        | INT            | RTC     |        |  |
| INTEKR    | RTC                            | 005BH              | IKEYC          | IKEYM2 | IKEYM1  | IKEYM0 | IRTCC  | IRTCM2         | IRTCM1  | IRTCM0 |  |
| IIVIENK   | enable                         | (Prohibit<br>RMW)  | R/W            |        | W       |        | R/W    |                | W       |        |  |
|           | register                       | ,                  | 0              | 0      | 0       | 0      | 0      | 0              | 0       | 0      |  |
|           |                                |                    |                |        |         |        |        |                |         |        |  |

| $\rightarrow$ | lxxM2 | IxxM1 | IxxM0 | Function (Write)                  |
|---------------|-------|-------|-------|-----------------------------------|
|               | 0 0 0 |       |       | Prohibit interrupt request.       |
|               | 0     | 0     | 1     | Set interrupt request level to 1. |
|               | 0     | 1     | 0     | Set interrupt request level to 2. |
|               | 0     | 1     | 1     | Set interrupt request level to 3. |
|               | 1     | 0     | 0     | Set interrupt request level to 4. |
|               | 1     | 0     | 1     | Set interrupt request level to 5. |
|               | 1 1 0 |       | 0     | Set interrupt request level to 6. |
|               | 1     | 1     | 1     | Prohibit interrupt request.       |

| IxxC | Function (Read)                | Function (Write)              |
|------|--------------------------------|-------------------------------|
| 0    | Indicate no interrupt request. | Clear interrupt request flag. |
| 1    | Indicate interrupt request.    | Don't care                    |

# Interrupt control (3/3)

| Symbol  | Name      | Address           | 7       | 6       | 5       | 4       | 3          | 2              | 1       | 0              |
|---------|-----------|-------------------|---------|---------|---------|---------|------------|----------------|---------|----------------|
|         | Micro     |                   |         |         | DMA0V5  | DMA0V4  | DMA0V3     | DMA0V2         | DMA0V1  | DMA0V0         |
| DMA0V   | DMA 0     | 7CH<br>(Prohibit  |         |         |         |         | V          | V              |         |                |
| DIVIAUV | request   | RMW)              |         |         | 0       | 0       | 0          | 0              | 0       | 0              |
|         | vector    |                   |         |         |         |         | Micro DMA0 | ) start vector |         |                |
|         | Micro     | 7011              |         |         | DMA1V5  | DMA1V4  | DMA1V3     | DMA1V2         | DMA1V1  | DMA1V0         |
| DMA1V   | DMA 1     | 7DH               |         |         |         |         | V          | ٧              |         |                |
| DIVIATV | request   | (Prohibit<br>RMW) |         |         | 0       | 0       | 0          | 0              | 0       | 0              |
|         | vector    |                   |         |         |         |         | Micro DMA1 | start vector   |         |                |
|         | Micro     | 7511              |         |         | DMA2V5  | DMA2V4  | DMA2V3     | DMA2V2         | DMA2V1  | DMA2V0         |
| DMA2V   | DMA 2     | 7EH               |         |         |         |         | V          | ٧              |         |                |
| DIVIAZV | request   | (Prohibit<br>RMW) |         |         | 0       | 0       | 0          | 0              | 0       | 0              |
|         | vector    | ,                 |         |         |         |         | Micro DMA2 | start vector   |         |                |
|         | Micro     | 7511              |         |         | DMA3V5  | DMA3V4  | DMA3V3     | DMA3V2         | DMA3V1  | DMA3V0         |
| DMA3V   | DMA 3     | 7FH               |         |         | W       |         |            |                |         |                |
| DIVIASV | request   | (Prohibit<br>RMW) |         |         | 0       | 0       | 0          | 0              | 0       | 0              |
|         | vector    | raviv)            |         |         |         |         | Micro DMA3 | 3 start vector |         |                |
|         |           |                   | I7FE    | I4FE    | I3FE    | I2FE    | I1FE       | IOFE           | IOLE    | NMIREE         |
|         |           |                   |         |         |         | \       | V          |                |         |                |
|         | Interrupt |                   | 0       | 0       | 0       | 0       | 0          | 0              | 0       | 0              |
| 111.40  | input     | 7BH               | 0: INT7 | 0: INT4 | 0: INT3 | 0: INT2 | 0: INT1    | 0: INT0        | 0: INT0 | 1: Opera-      |
| IIMC    | mode      | (Prohibit         | rising  | rising  | rising  | rising  | rising     | rising         | edge    | tion           |
|         | control   | RMW)              | edge    | edge    | edge    | edge    | edge       | edge           | mode    | even at        |
|         |           |                   | 1: INT7 | 1: INT4 | 1: INT3 | 1: INT2 | 1: INT1    | 1: INT0        | 1: INT0 | NMI            |
|         |           |                   | falling | falling | falling | falling | falling    | falling        | level   | rising<br>edae |
|         |           |                   | edge    | edge    | edge    | edge    | edge       | edge           | mode    | edge           |

# (5) Wait controller

| Symbol                       | Name              | Address          | 7 | 6 | 5         | 4           | 3           | 2         | 1           | 0        |
|------------------------------|-------------------|------------------|---|---|-----------|-------------|-------------|-----------|-------------|----------|
|                              |                   |                  |   |   |           | B0BUS       | B0W1        | B0W0      | B0C1        | B0C0     |
|                              |                   |                  |   |   |           |             |             | W         |             |          |
|                              | Block 0<br>wait   | 68H              |   |   |           | 0           | 0           | 0         | 0           | 0        |
| WAITC0                       | control (Prohibit |                  |   |   |           | 0: 16-bit   | 00: 2 waits |           | 00: 7F00H   | to 7FFFH |
|                              | register          | RMW)             |   |   |           | bus         | 01: 1 wait  |           | 01: 400000  | )H to    |
|                              |                   |                  |   |   |           | 1: 8-bit    | 10: (1 + N) | waits     | 10: 800000  | )H to    |
|                              |                   |                  |   |   |           | bus         | 11: 0 waits |           | 11: C00000  | OH to    |
|                              |                   |                  |   |   |           | B1BUS       | B1W1        | B1W0      | B1C1        | B1C0     |
|                              |                   | 69H<br>(Prohibit |   |   |           |             |             | W         |             |          |
|                              | Block 1           |                  |   |   |           | 0           | 0           | 0         | 0           | 0        |
| WAITC1                       | wait<br>control   |                  |   |   |           | 0: 16-bit   | 00: 2 waits |           | 00: 8A0H to | o 7FFFH  |
|                              | register          | RMW)             |   |   |           | bus         | 01: 1 wait  |           | 01: 400000  | )H to    |
|                              |                   |                  |   |   |           | 1: 8-bit    | 10: (1 + N) | waits     | 10: 800000  | )H to    |
|                              |                   |                  |   |   |           | bus         | 11: 0 waits |           | 11: C00000  | OH to    |
|                              |                   |                  |   |   |           | B2BUS       | B2W1        | B2W0      | B2C1        | B2C0     |
|                              |                   |                  |   |   |           |             |             | W         |             |          |
|                              | Block 2           | 6AH              |   |   |           | 0           | 0           | 0         | 1           | 1        |
| WAITC2 wait control register | (Prohibit         |                  |   |   | 0: 16-bit | 00: 2 waits |             | 00: 8000H | to          |          |
|                              |                   | RMW)             |   |   |           | bus         | 01: 1 wait  |           | 01: 400000  | )H to    |
|                              |                   | iter ,           |   |   |           | 1: 8-bit    | 10: (1 + N) | waits     | 10: 800000  | )H to    |
|                              |                   |                  |   |   |           | bus         | 11: 0 waits |           | 11: C00000  | OH to    |

#### (6) Timer control (1/5)

| (6)     | I IIII CI C         | ontroi (1/5)      |                               | ı         | 1                                   | ı             | 1                                | 1       | ı                                          | ı                |  |  |
|---------|---------------------|-------------------|-------------------------------|-----------|-------------------------------------|---------------|----------------------------------|---------|--------------------------------------------|------------------|--|--|
| Symbol  | Name                | Address           | 7                             | 6         | 5                                   | 4             | 3                                | 2       | 1                                          | 0                |  |  |
|         |                     |                   | PRRUN                         |           | T6RUN                               | T4RUN         | T3RUN                            | T2RUN   | T1RUN                                      | T0RUN            |  |  |
|         |                     |                   | R/W                           |           |                                     |               | R                                | W       |                                            |                  |  |  |
| TRUN    | Timer               | 20H               | 0                             |           | 0                                   | 0             | 0                                | 0       | 0                                          | 0                |  |  |
| 111011  | control             | 2011              |                               |           | Preso                               | caler and tim | er run/stop o                    | control |                                            |                  |  |  |
|         |                     |                   |                               |           |                                     | 0: Stop and   | clear                            |         |                                            |                  |  |  |
|         |                     |                   |                               |           |                                     | 1: Run (Cou   | int up)                          |         |                                            |                  |  |  |
|         | 8-bit               | 22H               |                               |           |                                     |               |                                  |         |                                            |                  |  |  |
| TREG0   | timer<br>register 0 | (Prohibit         | W<br>Undefined                |           |                                     |               |                                  |         |                                            |                  |  |  |
|         | register 0          | RMW)              |                               | Underined |                                     |               |                                  |         |                                            |                  |  |  |
|         | 8-bit               | 23H               |                               |           |                                     |               |                                  |         |                                            |                  |  |  |
| TREG1   | timer<br>register 1 | (Prohibit<br>RMW) |                               |           |                                     |               |                                  |         |                                            |                  |  |  |
|         | register i          | KIVIVV)           |                               |           |                                     |               | efined                           | I =     |                                            |                  |  |  |
|         |                     |                   | T01M1                         | T01M0     | PWM01                               | PWM00         | T1CLK1                           | T1CLK0  | T0CLK1                                     | T0CLK0           |  |  |
|         | 8-bit               |                   | -                             |           |                                     |               | W                                |         |                                            | _                |  |  |
| T10MOD  | timer 0,1<br>source | 24H               | 0                             | 0         | 0                                   | 0             | 0                                | 0       | 0                                          | 0                |  |  |
| I IUWUU | CLK and             | ∠4⊓               | 00: 8-bit tir<br>01: 16-bit t |           | 00: –<br>01: 2 <sup>6</sup> – 1P    | \\/\ <i>I</i> | 00: TO0TR<br>01: <sub>φ</sub> T1 | (6      | 00: TI0 Inp                                | ut               |  |  |
|         | mode                |                   | 10: 8-bit P                   |           | 10: 2 <sup>7</sup> – 1P             | VVIVI         | 10: <sub>φ</sub> T16             |         | 01: <sub>φ</sub> T1<br>10: <sub>φ</sub> T4 |                  |  |  |
|         |                     |                   | 11: 8-bit P                   |           | 10. 2 – 1<br>11: 2 <sup>8</sup> – 1 |               | 10. φ110<br>11: φT256            |         | 10. φ14<br>11: φT16                        |                  |  |  |
|         |                     |                   | TFF3C1                        | TFF3C0    | TFF3IE                              | TFF3IS        | TFF1C1                           | TFF1C0  | TFF1IE                                     | TFF1IS           |  |  |
|         | 8-bit               |                   | ١٠٥٠١                         | l .       |                                     | W             |                                  | V       |                                            | W                |  |  |
|         |                     | 1                 | 1                             | 0         | 0                                   | 1             | 1                                | 0       | 0                                          |                  |  |  |
| TFFCR   | timer               | flop 25H          | 00: Invert                    | l         | 1:TFF3                              | 1: Timer 3    | 00: Invert                       |         | 1: TFF1                                    | 1: Timer 1       |  |  |
|         | control             |                   | 01: Set TF                    |           | invert                              | invert        | 01: Set Ti                       |         | invert                                     | invert           |  |  |
|         | COLITO              |                   | 10: Clear T                   | FF3       | enable                              | enable        | 10: Clear                        | TFF1    | enable                                     | enable           |  |  |
|         |                     |                   | 11: Don't o                   | are       |                                     |               | 11: Don't                        | care    |                                            |                  |  |  |
|         | 8-bit               | 26H               |                               |           |                                     |               | _                                |         |                                            |                  |  |  |
| TREG2   | timer               | (Prohibit         |                               | W         |                                     |               |                                  |         |                                            |                  |  |  |
|         | register 2          | RMW)              |                               |           |                                     | Unde          | efined                           |         |                                            |                  |  |  |
|         | 8-bit               | 27H               |                               |           |                                     |               | -                                |         |                                            |                  |  |  |
| TREG3   | timer               | (Prohibit         |                               |           |                                     | V             | ٧                                |         |                                            |                  |  |  |
|         | register 3          | RMW)              |                               |           |                                     | Unde          | efined                           |         |                                            |                  |  |  |
|         |                     |                   | T23M1                         | T23M0     | PWM21                               | PWM20         | T3CLK1                           | T3CLK0  | T2CLK1                                     | T2CLK0           |  |  |
|         | 8-bit               |                   |                               | T         | 1                                   | R             | W                                | 1       | 1                                          | T                |  |  |
|         | timer 2,3           |                   | 0                             | 0         | 0                                   | 0             | 0                                | 0       | 0                                          | 0                |  |  |
| T32MOD  | source<br>CLK and   | 28H               | 00: 8-bit tir                 |           | 00: –                               |               | 00: TO2TR                        | RG      | 00: TI2 inp                                | ut               |  |  |
|         | mode                |                   | 01: 16-bit t                  |           | 01: 2 <sup>6</sup> – 1 F            | PWM           | 01: <sub>φ</sub> T1              |         | 01: φT1                                    |                  |  |  |
|         |                     |                   | 10: 8-bit P                   |           | 10: 2 <sup>7</sup> – 1              |               | 10: φT16                         |         | 10: <sub>φ</sub> T4                        |                  |  |  |
|         |                     |                   | 11: 8-bit P                   | /VM       | 11: 28 – 1                          |               | 11:    T256                      |         | 11: φT16                                   | TDCDE            |  |  |
|         |                     |                   |                               |           |                                     |               |                                  |         | TR2DE                                      | TR0DE            |  |  |
|         | Timer               |                   |                               |           |                                     |               |                                  |         |                                            | W                |  |  |
|         | register            |                   |                               |           |                                     |               |                                  |         | 0                                          | 0                |  |  |
| TRDC    | double<br>buffer    | 29H               |                               |           |                                     |               |                                  |         | 0: Double buffer                           | 0: Double buffer |  |  |
| Ì       | control             |                   |                               |           |                                     |               |                                  |         | disable                                    | disable          |  |  |
| Ì       | register            |                   |                               |           |                                     |               |                                  |         | 1: Double                                  | 1: Double        |  |  |
|         |                     |                   |                               |           |                                     |               |                                  |         | buffer                                     | buffer           |  |  |
|         |                     |                   |                               |           |                                     |               |                                  |         | enable                                     | enable           |  |  |

#### Timer control (2/5)

| Symbol | Name                                           | Address                  | 7              | 6                   | 5                                        | 4           | 3                                                                                                       | 2                             | 1                                                                                  | 0                   |  |
|--------|------------------------------------------------|--------------------------|----------------|---------------------|------------------------------------------|-------------|---------------------------------------------------------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------------|---------------------|--|
| TREG4L | 16-bit<br>timer<br>register 4<br>low           | 2AH<br>(Prohibit<br>RMW) |                |                     |                                          | V           | -<br>N<br>efined                                                                                        |                               |                                                                                    |                     |  |
| TREG4H | 16-bit<br>timer<br>register 4<br>high          | 2BH<br>(Prohibit<br>RMW) |                |                     |                                          | V           | -<br>N<br>efined                                                                                        |                               |                                                                                    |                     |  |
| TREG5L | 16-bit<br>timer<br>register 5<br>low           | 2CH<br>(Prohibit<br>RMW) |                | –<br>W<br>Undefined |                                          |             |                                                                                                         |                               |                                                                                    |                     |  |
| TREG5H | 16-bit<br>timer<br>register 5<br>high          | 2DH<br>(Prohibit<br>RMW) |                | –<br>W<br>Undefined |                                          |             |                                                                                                         |                               |                                                                                    |                     |  |
| CAP4L  | Capture<br>register 4<br>low                   | 2AH                      |                | –<br>R<br>Undefined |                                          |             |                                                                                                         |                               |                                                                                    |                     |  |
| CAP4H  | Capture<br>register 4<br>high                  | 2BH                      | R<br>Undefined |                     |                                          |             |                                                                                                         |                               |                                                                                    |                     |  |
| T4MOD  | 16-bit<br>timer 4<br>source<br>CLK and<br>mode | 2EH                      |                |                     | CAP4IN W 1 0: Soft-capture 1: Don't care | O<br>Write  | 0<br>e "0".                                                                                             | CLE R/W 0 1: UC4 clear enable | 0<br>Source cld<br>00: Tl4 inp<br>01: \phiT1<br>10: \phiT4                         |                     |  |
|        |                                                |                          |                |                     | -<br>R/W                                 | -<br>R/W    | EQ5T4<br>R/                                                                                             | EQ4T4<br>W                    |                                                                                    | TFF4C0              |  |
| T4FFCR | 16-bit<br>timer 4<br>flip-flop<br>control      | 2FH                      |                |                     | O<br>Write                               | 0<br>e "0". | TFF4 invert trigger 0: Trigger disable 1: Trigger enable Inverted when the UC value matches TREG5 TREG4 |                               | 1<br>TFF4 cont<br>00: Invert<br>01: Set TF<br>10: Clear<br>11: Don't<br>* Always I | TFF4<br>FF4<br>TFF4 |  |

Timer control (3/5)

| Symbol | Name                 | Address   | 7                 | 6         | 5           | 4                            | 3                            | 2                            | 1                            | 0        |  |  |
|--------|----------------------|-----------|-------------------|-----------|-------------|------------------------------|------------------------------|------------------------------|------------------------------|----------|--|--|
|        |                      |           | QCU               |           | TARUN       | T8RUN                        | DBAEN                        | DB8EN                        | DB6EN                        | DB4EN    |  |  |
|        |                      |           | R/W               |           |             |                              | R                            | W                            |                              |          |  |  |
|        |                      |           | 0                 |           | 0           | 0                            | 0                            | 0                            | 0                            | 0        |  |  |
| T400D  | 16-bit               | 0411      | Warm-up           |           |             |                              | Double buffer                |                              |                              |          |  |  |
| T16CR  | timer<br>control     | 3AH       | timer<br>control  |           | Prescaler a |                              | 0: Disable                   |                              |                              |          |  |  |
|        |                      |           | Control           |           | run/stop co |                              |                              | 1: Ena                       |                              | 1        |  |  |
|        |                      |           | 1: Run (Count up) |           |             | Double<br>buffer of<br>TREGA | Double<br>buffer of<br>TREG8 | Double<br>buffer of<br>TREG6 | Double<br>buffer of<br>TREG4 |          |  |  |
|        | 16-bit               | 3BH       |                   |           |             |                              | -                            |                              |                              |          |  |  |
| TREG6L | timer<br>register 6  | (Prohibit |                   |           |             | V                            | ٧                            |                              |                              |          |  |  |
|        | low                  | RMW)      |                   | Undefined |             |                              |                              |                              |                              |          |  |  |
|        | 16-bit               | 3CH       |                   | -         |             |                              |                              |                              |                              |          |  |  |
| TREG6H | timer<br>register 6  | (Prohibit |                   |           |             | V                            | ٧                            |                              |                              |          |  |  |
|        | high                 | RMW)      |                   |           |             | Unde                         | efined                       |                              |                              |          |  |  |
|        | 16-bit               | 3DH       |                   |           |             |                              | _                            |                              |                              |          |  |  |
| TREG7L | timer<br>register 7  | (Prohibit |                   |           |             | V                            | ٧                            |                              |                              |          |  |  |
|        | low                  | RMW)      |                   |           |             | Unde                         | efined                       |                              |                              |          |  |  |
|        | 16-bit               | 3EH       |                   |           |             |                              | _                            |                              |                              |          |  |  |
| TREG7H | timer<br>register 7  | (Prohibit |                   |           |             | W                            |                              |                              |                              |          |  |  |
|        | high                 | RMW)      |                   |           |             | Unde                         | efined                       |                              |                              |          |  |  |
|        | Capture              |           |                   |           |             |                              | _                            |                              |                              |          |  |  |
| CAP6L  | register 6<br>low    | 3BH       | R                 |           |             |                              |                              |                              |                              |          |  |  |
|        |                      |           | Undefined         |           |             |                              |                              |                              |                              |          |  |  |
| CAP6H  | Capture register 6   | 3CH       |                   |           |             |                              | <br>R                        |                              |                              |          |  |  |
| CAPOIT | high                 | 3011      |                   |           |             |                              | efined                       |                              |                              |          |  |  |
|        |                      |           |                   |           | CAP6IN      | _                            | _                            | CLE                          | T6CLK1                       | T6CLK0   |  |  |
|        |                      |           |                   |           | W           |                              |                              | R/W                          |                              | .002.10  |  |  |
|        | 16-bit               |           |                   |           | 1           | 0                            | 0                            | 0                            | 0                            | 0        |  |  |
| T6MOD  | timer 6<br>source    | 36H       |                   |           | 0: Soft-    | Write                        | e "0".                       | 1: UC6                       | Source clo                   | ock      |  |  |
| TOMOD  | CLK and              | 3011      |                   |           | capture     |                              |                              | clear                        | 00: TI6 inp                  | out      |  |  |
|        | mode                 |           |                   |           | 1: Don't    |                              |                              | enable                       | 01: φT1                      |          |  |  |
|        |                      |           |                   |           | care        |                              |                              |                              | 10: φT4                      |          |  |  |
|        |                      |           |                   |           |             |                              | F0-T0                        | FOSTS                        | 11: φT16                     | TEE      |  |  |
|        |                      |           |                   |           | _           |                              | EQ7T6                        | EQ6T6                        | TFF6C1                       | TFF6C0   |  |  |
|        |                      |           |                   |           | 0           | 0 8/                         | W<br>0                       | 0                            | 1 V                          | V<br>1 1 |  |  |
|        |                      |           |                   |           |             | e "0".                       | TFF6 inver                   |                              | 00: Invert                   |          |  |  |
|        | 16-bit               |           |                   |           | VVIII       | · · · ·                      | 0: Trigger                   |                              | 00: Invent                   |          |  |  |
| T6FFCR | timer 6<br>flip-flop | 37H       |                   |           |             |                              | 1: Trigger 6                 |                              | 10: Clear                    |          |  |  |
|        | control              |           |                   |           |             |                              | Inverted                     | Inverted                     | 11: Don't                    |          |  |  |
|        |                      |           |                   |           |             |                              | when the                     | when the                     |                              |          |  |  |
|        |                      |           |                   |           |             |                              | UC value                     | UC value                     |                              |          |  |  |
|        |                      |           |                   |           |             |                              | matches<br>TREG7             | matches                      |                              |          |  |  |
|        |                      |           |                   |           | 1           |                              | IKEG/                        | TREG6                        |                              |          |  |  |

Timer control (4/5)

| Symbol  | Name                 | Address   | 7              | 6         | 5                    | 4                    | 3                 | 2                 | 1                          | 0      |  |  |  |
|---------|----------------------|-----------|----------------|-----------|----------------------|----------------------|-------------------|-------------------|----------------------------|--------|--|--|--|
|         | 16-bit               | 30H       |                |           |                      | -                    | _                 |                   |                            |        |  |  |  |
| TREG8L  | timer<br>register 8  | (Prohibit |                |           |                      | V                    | ٧                 |                   |                            |        |  |  |  |
|         | low                  | RMW)      |                |           |                      | Unde                 | efined            |                   |                            |        |  |  |  |
|         | 16-bit<br>timer      | 31H       |                |           |                      | -                    | -                 |                   |                            |        |  |  |  |
| TREG8H  | register 8           | (Prohibit |                |           |                      | V                    | V                 |                   |                            |        |  |  |  |
|         | high                 | RMW)      |                |           |                      | Unde                 | efined            |                   |                            |        |  |  |  |
|         | 16-bit<br>timer      | 32H       |                |           |                      | -                    |                   |                   |                            |        |  |  |  |
| TREG9L  | register 9           | (Prohibit |                |           |                      |                      | V                 |                   |                            |        |  |  |  |
|         | low                  | RMW)      |                |           |                      | Unde                 | efined            |                   |                            |        |  |  |  |
|         | 16 -bit<br>timer     | 33H       |                |           |                      | -                    | -                 |                   |                            |        |  |  |  |
| TREG9H  | register 9           | (Prohibit |                |           |                      |                      | ٧                 |                   |                            |        |  |  |  |
|         | high                 | RMW)      |                |           |                      | Unde                 | efined            |                   |                            |        |  |  |  |
| 0.4.004 | Capture              | 2011      |                |           |                      |                      |                   |                   |                            |        |  |  |  |
| CAP8L   | register 8<br>low    | 30H       |                |           |                      |                      |                   |                   |                            |        |  |  |  |
|         |                      |           |                | Undefined |                      |                      |                   |                   |                            |        |  |  |  |
| CAP8H   | Capture              | 24⊔       |                |           |                      |                      |                   |                   |                            |        |  |  |  |
| САРОП   | register 8<br>high   | 31H       | R<br>Undefined |           |                      |                      |                   |                   |                            |        |  |  |  |
|         | -                    |           |                |           |                      | Unde                 | eimea             |                   |                            |        |  |  |  |
| CAP9L   | Capture register 9   | 32H       |                |           |                      |                      | <br>२             |                   |                            |        |  |  |  |
| OAF 3L  | low                  | 3211      |                |           |                      |                      | efined            |                   |                            |        |  |  |  |
|         | Contino              |           |                |           |                      | - Office             |                   |                   |                            |        |  |  |  |
| CAP9H   | Capture register 9   | 33H       |                |           |                      |                      | ₹                 |                   |                            |        |  |  |  |
|         | high                 |           |                |           |                      |                      | efined            |                   |                            |        |  |  |  |
|         |                      |           |                |           | CAP8IN               | CAP89M1              | CAP89M0           | CLE               | T8CLK1                     | T8CLK0 |  |  |  |
|         |                      |           |                |           | W                    |                      | l .               | R/W               | u e                        |        |  |  |  |
|         | 16-bit               |           |                |           | 1                    | 0                    | 0                 | 0                 | 0                          | 0      |  |  |  |
| T8MOD   | timer 8<br>source    | 38H       |                |           | 0: Soft-             | Capture tin          | ning              | 1: UC8            | Source clo                 | ck     |  |  |  |
| TOWOD   | CLK and              | 3011      |                |           | capture              | 00: Disable          | )                 | clear             | 00: TI8 inp                | ut     |  |  |  |
|         | mode                 |           |                |           | 1: Don't             | 01: TI8 ↑            | TI9 ↑             | enable            | 01: φT1                    |        |  |  |  |
|         |                      |           |                |           | care                 | 10: TI8 ↑            | TI8↓              |                   | 10: φT4                    |        |  |  |  |
|         |                      |           |                |           |                      | 11: TFF1 ↑           |                   |                   | 11: φT16                   | Γ      |  |  |  |
|         |                      |           |                |           | CAP9T8               | CAP8T8               | EQ9T8             | EQ8T8             | TFF8C1                     | TFF8C0 |  |  |  |
|         |                      |           |                |           |                      | R/                   |                   | 1 .               |                            | V      |  |  |  |
|         |                      |           |                |           | 0                    | 0                    | 0                 | 0                 | 1                          | 1      |  |  |  |
|         | 16-bit               |           |                |           |                      |                      | ert trigger       |                   | 00: Invert                 |        |  |  |  |
| T8FFCR  | timer 8              | 39H       |                |           |                      |                      | er disable        |                   | 01: Set TF                 |        |  |  |  |
|         | flip-flop<br>control |           |                |           |                      | 1: Trigge            | 1                 | 1                 | 10: Clear T<br>11: Don't c |        |  |  |  |
|         | CONTROL              |           |                |           | Inverted             | Inverted             | Inverted          | Inverted          | טוונטם . וו                | ait    |  |  |  |
| 1       |                      |           |                |           | when the<br>UC value | when the<br>UC value | when the UC value | when the UC value |                            |        |  |  |  |
|         |                      |           |                |           | is latched           | is latched           | matches           | matches           |                            |        |  |  |  |
|         |                      |           |                |           | to CAP9              | to CAP8              | TREG9             | TREG8             | ]                          |        |  |  |  |

#### Timer control (5/5)

| Symbol  | Name                       | Address           | 7             | 6         | 5                   | 4                        | 3                | 2                | 1                      | 0      |  |  |  |
|---------|----------------------------|-------------------|---------------|-----------|---------------------|--------------------------|------------------|------------------|------------------------|--------|--|--|--|
| Symbol  |                            |                   | - 1           | 0         | 3                   | 4                        | <u>ა</u>         |                  | ı                      | U      |  |  |  |
| TREGAL  | 16-bit timer register A    | 40H               |               |           |                     |                          |                  |                  |                        |        |  |  |  |
| IREGAL  | low                        | (Prohibit<br>RMW) |               |           |                     |                          | <i>N</i>         |                  |                        |        |  |  |  |
|         |                            |                   |               |           |                     | Unde                     | efined           |                  |                        |        |  |  |  |
| TDEOALL | 16-bit timer               | 41H               |               |           |                     |                          | _                |                  |                        |        |  |  |  |
| TREGAH  | register A<br>high         | (Prohibit<br>RMW) |               |           |                     |                          | <i>N</i>         |                  |                        |        |  |  |  |
|         | -                          |                   |               |           |                     | Unde                     | efined           |                  |                        |        |  |  |  |
| TREGBL  | 16-bit timer<br>Register B | 42H<br>(Prohibit  |               |           |                     |                          | <br>N            |                  |                        |        |  |  |  |
| INCODE  | low                        | RMW)              |               |           |                     |                          | efined           |                  |                        |        |  |  |  |
|         | 40 hit time on             | 43H               |               |           |                     | Ond                      | _                |                  |                        |        |  |  |  |
| TREGBH  | 16-bit timer register B    | (Prohibit         |               |           |                     |                          | N                |                  |                        |        |  |  |  |
| INLODIT | high                       | RMW)              |               |           |                     |                          | efined           |                  |                        |        |  |  |  |
|         | Capture                    |                   |               |           |                     | 0.10                     | _                |                  |                        |        |  |  |  |
| CAPAL   | register A                 | 40H               |               |           |                     |                          | R                |                  |                        |        |  |  |  |
|         | low                        |                   |               | Undefined |                     |                          |                  |                  |                        |        |  |  |  |
|         | Capture                    |                   |               |           |                     |                          | _                |                  |                        |        |  |  |  |
| CAPAH   | register A                 | 41H               |               |           |                     |                          | R                |                  |                        |        |  |  |  |
|         | high                       |                   |               |           |                     | Unde                     | efined           |                  |                        |        |  |  |  |
|         | Capture                    |                   |               |           |                     |                          | _                |                  |                        |        |  |  |  |
| CAPBL   | register B                 | 42H               |               |           |                     |                          | R                |                  |                        |        |  |  |  |
|         | low                        |                   |               |           |                     | Unde                     | efined           |                  |                        |        |  |  |  |
|         | Capture                    |                   |               |           |                     |                          | _                |                  |                        |        |  |  |  |
| CAPBH   | register B                 | 43H               |               |           |                     | R                        |                  |                  |                        |        |  |  |  |
|         | high                       |                   |               | _         |                     |                          | efined           | ı                | ı                      | ı      |  |  |  |
|         |                            |                   | $\overline{}$ |           | CAPAIN              | CAPABM1                  | CAPABM0          | CLE              | TACLK1                 | TACLK0 |  |  |  |
|         | 16-bit                     | ,                 | $\overline{}$ |           | W                   | _                        |                  | R/W              | T -                    | T -    |  |  |  |
|         | timer A                    | ,                 |               |           | 1                   | 0                        | 0                | 0                | 0                      | . 0    |  |  |  |
| TAMOD   | source                     | 48H               |               |           | 0: Soft-<br>capture | Capture tin              | •                | 1: UC5<br>clear  | Source clo             |        |  |  |  |
|         | CLK and                    |                   |               |           | 1: Don't            | 00: Disable<br>01: TIA ↑ | tiB ↑            | enable           | 00: TIA inp<br>01: φT1 | out    |  |  |  |
|         | mode                       |                   |               |           | care                | 10: TIA ↑                | TIA ↓            |                  | 10: φT1                |        |  |  |  |
|         |                            |                   |               |           |                     | 10. TIA ↑                |                  |                  | 10. φ14<br>11: φT16    |        |  |  |  |
|         |                            |                   |               |           | CAPBTA              | CAPATA                   | EQBTA            | EQATA            | TFFAC1                 | TFFAC0 |  |  |  |
|         |                            |                   |               |           |                     | R/                       |                  |                  |                        | V      |  |  |  |
|         |                            |                   |               |           | 0                   | 0                        | 0                | 0                | 1                      | 1      |  |  |  |
|         | 16 hit                     |                   |               | 1         |                     |                          | ert trigger      |                  | 00: Invert             |        |  |  |  |
|         | 16-bit<br>timer A          |                   |               |           |                     | 0: Trigge                | er disable       |                  | 01: Set TF             | FA     |  |  |  |
| TAFFCR  | flip-flop                  | 49H               |               |           |                     | 1: Trigge                |                  |                  | 10: Clear T            |        |  |  |  |
|         | control                    |                   |               |           | Inverted            | Inverted                 | Inverted         | Inverted         | 11: Don't d            | are    |  |  |  |
|         |                            |                   |               |           | when the            | when the                 | when the         | when the         |                        |        |  |  |  |
|         |                            |                   |               |           | UC value            | UC value                 | UC value         | UC value         |                        |        |  |  |  |
|         |                            |                   |               |           | is latched to CAPB  | is latched to CAPA       | matches<br>TREGB | matches<br>TREGA |                        |        |  |  |  |
|         |                            |                   |               | 1         |                     |                          |                  | 0,.              |                        |        |  |  |  |

# (7) Serial channel control (1/2)

| Symbol  | Name                      | Address          | 7                    | 6                              | 5                | 4             | 3                               | 2             | 1                     | 0                 |  |  |
|---------|---------------------------|------------------|----------------------|--------------------------------|------------------|---------------|---------------------------------|---------------|-----------------------|-------------------|--|--|
|         |                           | 5011             | RB7                  | RB6                            | RB5              | RB4           | RB3                             | RB2           | RB1                   | RB0               |  |  |
| SC0BUF  | Serial channel            | 50H<br>(Prohibit | TB7                  | TB6                            | TB5              | TB4           | TB3                             | TB2           | TB1                   | TB0               |  |  |
| SCOBOL  | 0 buffer                  | RMW)             |                      | R (Receiving) W (Transmission) |                  |               |                                 |               |                       |                   |  |  |
|         |                           | ,                |                      |                                |                  | Undefir       |                                 |               |                       |                   |  |  |
|         |                           |                  | RB8                  | EVEN                           | PE               | OERR          | PERR                            | FERR          | SCLKS                 | IOC               |  |  |
|         |                           |                  | R                    |                                | W                | `             | red to "0" by                   |               |                       | W                 |  |  |
|         | Serial                    | 5411             | Undefined            | 0                              | 0                | 0             | 0                               | 0             | 0                     | 0                 |  |  |
| SC0CR   | channel<br>0 control      | 51H              | Receiving data bit8  | Parity                         | 1: Parity enable | _             | 1: Error                        | I             | 0: SCLK0              | 1: Input<br>SCLK0 |  |  |
|         | 0 00111101                |                  | uala bilo            | 0: Odd<br>1: Even              | enable           | Overrun       | Parity                          | Framing       |                       | pin               |  |  |
|         |                           |                  |                      | i. Even                        |                  |               |                                 |               | 1: SCLK0              | ·                 |  |  |
|         |                           |                  | TB8                  | CTSE0                          | RXE              | WU            | SM1                             | SM0           | SC1                   | SC0               |  |  |
|         |                           |                  |                      |                                | •                | R/W           |                                 | •             | •                     |                   |  |  |
|         | Serial                    |                  | Undefined            | 0                              | 0                | 0             | 0                               | 0             | 0                     | 0                 |  |  |
| SC0MOD  | channel                   | 52H              | Transmisson          | 1: CTS                         | 1: Receive       | 1: Wake-up    | 00: I/O Inte                    | rface         | 00: TO0 trigg         | er                |  |  |
|         | 0 Mode                    |                  | data bit8            | enable                         | enable           | enable        | 01: UART 7                      |               | 01: Baud rate         | generator         |  |  |
|         |                           |                  |                      |                                |                  |               | 10: UART 8                      |               | 10: Internal cl       |                   |  |  |
|         |                           |                  |                      | 22422                          | DD00144          | DD00140       | 11: UART 9                      |               | 11: External o        |                   |  |  |
|         |                           |                  |                      | BR0ADD                         | BR0CK1           | BR0CK0        | BR0S3                           | BR0S2         | BR0S1                 | BR0S0             |  |  |
|         |                           |                  | R/W                  |                                | , <u> </u>       | _             | R/W                             | T -           | _                     |                   |  |  |
| BR0CR   | Baud<br>rate 0<br>control | 53H              | 0                    | 0                              | 0                | 0             | 0                               | 0             | 0                     | 0                 |  |  |
| DIVOCIX |                           |                  | Always fixed to "0". | 1: + (16 – K)                  | 00: φ            |               |                                 | 0             |                       |                   |  |  |
|         |                           |                  | lixed to 0.          | /16 divisor<br>enable          | 01: φ<br>10: φ   |               |                                 |               | ncy divisor<br>o F    |                   |  |  |
|         |                           |                  |                      |                                | 10. φ<br>11: φ   |               |                                 | 0.1           | 01                    |                   |  |  |
|         |                           |                  |                      |                                |                  |               | BR0K3                           | BR0K2         | BR0K1                 | BR0K0             |  |  |
|         | Baud                      |                  |                      |                                |                  |               |                                 | R/            | W                     |                   |  |  |
| BRADD0  | rate                      | 68H              |                      |                                |                  |               | 0                               | 0             | 0                     | 0                 |  |  |
|         | control                   |                  |                      |                                |                  |               |                                 | Set N + (16 - | - K)/16 diviso        | r                 |  |  |
|         |                           |                  |                      |                                |                  |               |                                 | 1 to F (0 p   | orohibited)           |                   |  |  |
|         | Carial                    | 54H              | RB7                  | RB6                            | RB5              | RB4           | RB3                             | RB2           | RB1                   | RB0               |  |  |
| SC1BUF  | Serial channel            | (Prohibit        | TB7                  | TB6                            | TB5              | TB4           | TB3                             | TB2           | TB1                   | TB0               |  |  |
|         | 1 buffer                  | RMW)             |                      |                                | R (R             | eceiving)/W ( |                                 | n)            |                       |                   |  |  |
|         |                           |                  | DDC                  | E)/E):                         | DE               | Undefir       |                                 | FEDD          | 1                     |                   |  |  |
|         |                           |                  | RB8                  | EVEN                           | PE               | OERR          | PERR                            | FERR          | -<br>D                | -                 |  |  |
|         | Serial                    |                  | R<br>Undefined       | 0 R                            | /W<br>I o        | R (Clea       | red to 0 by r                   | eading)<br>0  | 0 R/                  | W                 |  |  |
| SC1CR   | channel                   | 55H              | Receiving            | Parity                         | 0<br>1: Parity   | U             | 0<br>1: Error                   | U             | Always fixed          | 0<br>1 to "0"     |  |  |
|         | 1 control                 |                  | data bit8            | 0: Odd                         | enable           | Overrun       | Parity                          | Framing       | Always lixe           | J 10 U .          |  |  |
|         |                           |                  |                      | 1: Even                        |                  | Overium       | i anty                          | i iaiiiiiy    |                       |                   |  |  |
|         |                           |                  | TB8                  | -                              | RXE              | WU            | SM1                             | SM0           | SC1                   | SC0               |  |  |
|         |                           |                  |                      | 1                              | ı                | R/W           |                                 |               | ı                     |                   |  |  |
|         | Serial                    |                  | Undefined            | 0                              | 0                | 0             | 0                               | 0             | 0                     | 0                 |  |  |
| SC1MOD  | channel                   | 56H              | Transmisson          | Always                         | 1: Receive       | 1: Wakeup     | 00: Reserve                     | ed            | 00: TO0 trigg         | er                |  |  |
|         | 1 mode                    |                  | data bit8            | fixed to "0".                  | enable           | enable        | 01: UART 7 bits 01: Baud rate g |               | generator             |                   |  |  |
|         |                           |                  |                      |                                |                  |               | 10: UART 8                      |               | 10: Internal clock φ1 |                   |  |  |
|         |                           |                  |                      |                                |                  |               | 11: UART 9                      | ) bits        | 11: Don't care        | 9                 |  |  |

#### Serial channel control (2/2)

| Symbol | Name                   | Address | 7                    | 6                                      | 5                                         | 4      | 3                               | 2                            | 1                             | 0     |  |
|--------|------------------------|---------|----------------------|----------------------------------------|-------------------------------------------|--------|---------------------------------|------------------------------|-------------------------------|-------|--|
|        |                        |         | =                    | BR1ADD                                 | BR1CK1                                    | BR1CK0 | BR1S3                           | BR1S2                        | BR1S1                         | BR1S0 |  |
|        | Baud rate<br>1 control |         |                      | R/W                                    |                                           |        |                                 |                              |                               |       |  |
|        |                        |         | 0                    | 0                                      | 0                                         | 0      | 0                               | 0                            | 0                             | 0     |  |
| BR1CR  |                        | 57H     | Always fixed to "0". | 1: + (16 - K)/<br>16 divisor<br>enable | 00: φT0<br>01: φT2<br>10: φT8<br>11: φT32 |        | Set frequency divisor<br>0 to F |                              |                               |       |  |
|        |                        |         |                      |                                        |                                           |        | BR1K3                           | BR1K2                        | BR1K1                         | BR1K0 |  |
|        |                        |         |                      |                                        |                                           |        |                                 |                              | R/                            | W     |  |
| BRADD1 | Baud rate control      | 6CH     |                      |                                        |                                           |        | 0                               | 0                            | 0                             | 0     |  |
|        | 3301                   | TOI     |                      |                                        |                                           |        |                                 | Set N + (16 -<br>1 to F ("0" | - K)/16 diviso<br>prohibited) | r     |  |

# (8) Serial bus interface control (1/2)

| Symbol | Name                                             | Address                                             | 7                                                         | 6                                                               | 5                                                                                     | 4                                                                                    | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2                                                                                                                                                                                 | 1                                             | 0                         |
|--------|--------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------------------------|
|        |                                                  |                                                     | BC2                                                       | BC1                                                             | BC0                                                                                   | ACK                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SCK2                                                                                                                                                                              | SCK1                                          | SCK0                      |
|        |                                                  | .=                                                  |                                                           | W                                                               | •                                                                                     | R/W                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                   | W                                             |                           |
|        |                                                  | 4BH                                                 | 0                                                         | 0                                                               | 0                                                                                     | 0                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                 | 0                                             | 0                         |
|        |                                                  | (I <sup>2</sup> C bus<br>mode)<br>(Prohibit<br>RMW) | 000: 8 10<br>001: 1 10                                    | per of bits to b<br>00: 4<br>01: 5<br>10: 6                     | e transferred                                                                         | Set<br>acknowledge<br>mode<br>0: Disable                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 000: 4<br>001: 5                                                                                                                                                                  | al clock frequ<br>100: 8<br>101: 9<br>110: 10 | ency                      |
|        | Serial bus                                       |                                                     |                                                           | 11: 7                                                           |                                                                                       | 1: Enable                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                   | 111: (Reserve                                 | ed)                       |
| SBICR1 | interface<br>control                             |                                                     | SIOS                                                      | SIOINH                                                          | SIONH                                                                                 | SIOM0                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SCK2                                                                                                                                                                              | SCK1                                          | SCK0                      |
|        | register 1                                       |                                                     |                                                           | V                                                               | V                                                                                     | 1                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                   | W                                             |                           |
|        |                                                  | 4BH                                                 | 0                                                         | 0                                                               | 0                                                                                     | 0                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                 | 0                                             | 0                         |
|        |                                                  | (SIO<br>mode)<br>(Prohibit<br>RMW)                  | Indicate<br>transfer<br>start/stop<br>0: Stop<br>1: Start | Continue/<br>abort<br>transfer<br>0: Continue<br>1: Abort       | Transfer mod<br>00: 8-bit trans<br>01: (Reserved<br>10: 8-bit trans<br>11: 8-bit rece | sfer<br>d)<br>smit/receive<br>ive                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Select serial<br>000: f <sub>FPH</sub> /2 <sup>5</sup><br>001: f <sub>FPH</sub> /2 <sup>6</sup><br>010: f <sub>FPH</sub> /2 <sup>7</sup><br>011: f <sub>FPH</sub> /2 <sup>8</sup> | 101: f <sub>FPH</sub> /2                      | 9<br>10<br>11<br>al clock |
|        |                                                  | e                                                   | MST                                                       | TRX                                                             | BB                                                                                    | PIN                                                                                  | SBIM1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SBIM0                                                                                                                                                                             |                                               |                           |
|        |                                                  |                                                     |                                                           |                                                                 | W                                                                                     |                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                   |                                               |                           |
|        |                                                  |                                                     | 0                                                         | 0                                                               | 0                                                                                     | 1                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                 |                                               |                           |
| SBICR2 | Serial bus<br>interface<br>control<br>register 2 |                                                     | Select<br>slave/<br>master<br>0: Slave<br>1: Master       | Select<br>Transmit/<br>receive<br>0: Receiver<br>1: Transmitter | Generate<br>start stop<br>condition<br>0: Stop<br>1: Start                            | Release<br>INT2<br>interrupt<br>service<br>request<br>0: Don't<br>care<br>1: Release | Select serial interface monormone on the control of | ode<br>de<br>de<br>mode<br>ed)                                                                                                                                                    |                                               |                           |
|        | register 2                                       |                                                     |                                                           |                                                                 |                                                                                       |                                                                                      | SBIM1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SBIM0                                                                                                                                                                             |                                               |                           |
|        |                                                  | 4.511                                               |                                                           |                                                                 |                                                                                       |                                                                                      | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | N .                                                                                                                                                                               |                                               |                           |
|        |                                                  | 4 EH<br>(SIO<br>mode)<br>(Prohibit<br>RMW)          |                                                           |                                                                 |                                                                                       |                                                                                      | Select serial interface modern port modern on the serial of the serial o | ode<br>de<br>de<br>mode                                                                                                                                                           |                                               |                           |

Serial bus interface control (2/2)

| Symbol | Name                                            | Address                                                    | 7                                                    | 6                                                         | 5                                                   | 4                                                                       | 3                                                                     | 2                                                           | 1                                              | 0                                                                                                                                  |
|--------|-------------------------------------------------|------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
|        |                                                 |                                                            | MST                                                  | TRX                                                       | BB                                                  | PIN                                                                     | AL                                                                    | AAS                                                         | AD0                                            | LRB                                                                                                                                |
|        |                                                 |                                                            |                                                      | •                                                         | •                                                   | R                                                                       | ·                                                                     | •                                                           |                                                | •                                                                                                                                  |
| SBISR  |                                                 |                                                            | 0                                                    | 0                                                         | 0                                                   | 1                                                                       | 0                                                                     | 0                                                           | 0                                              | 0                                                                                                                                  |
|        | Serial bus interface status                     | 4EH<br>(I <sup>2</sup> C bus<br>mode)<br>(Prohibit<br>RMW) | Monitor<br>select<br>status<br>0: Slave<br>1: Master | Monitor<br>select status<br>0: Receiver<br>1: Transmitter | Monitor bus<br>status<br>0: Bus free<br>1: Bus busy | Monitor INTS2 interrumt service request status 0: Requesting 1: Release | Monitor<br>arbitration<br>lost detect<br>1: Detect                    | Monitor<br>slave<br>address<br>match<br>detect<br>1: Detect | Monitor<br>general<br>call detect<br>1: Detect | Monitor<br>last<br>receive bit<br>0: 0<br>1: 1                                                                                     |
|        | register                                        |                                                            |                                                      |                                                           |                                                     |                                                                         | SIOF                                                                  | SEF                                                         |                                                |                                                                                                                                    |
|        |                                                 | 4EH                                                        |                                                      |                                                           |                                                     |                                                                         | ı                                                                     | R                                                           |                                                |                                                                                                                                    |
|        |                                                 | (SIO                                                       |                                                      |                                                           |                                                     |                                                                         | 0                                                                     | 0                                                           |                                                |                                                                                                                                    |
|        |                                                 | mode)<br>(Prohibit<br>RMW)                                 |                                                      |                                                           |                                                     |                                                                         | Monitor serial<br>transferring<br>status<br>0: End<br>1: Transferring | Monitor<br>shift<br>operation<br>0: End<br>1: Setting       |                                                |                                                                                                                                    |
|        |                                                 |                                                            |                                                      |                                                           |                                                     |                                                                         |                                                                       |                                                             |                                                | SWRST                                                                                                                              |
|        | Serial bus<br>interface<br>status<br>register 3 | 4FH                                                        |                                                      |                                                           |                                                     |                                                                         |                                                                       |                                                             |                                                | R/W                                                                                                                                |
|        |                                                 |                                                            |                                                      |                                                           |                                                     |                                                                         |                                                                       |                                                             |                                                | 0                                                                                                                                  |
| SBICR3 |                                                 |                                                            |                                                      |                                                           |                                                     |                                                                         |                                                                       |                                                             |                                                | Initialize<br>SBI<br>internally<br>0: –<br>1: Initializa-<br>tion                                                                  |
|        | Serial bus                                      | 4CH                                                        | DB7                                                  | DB6                                                       | DB5                                                 | DB4                                                                     | DB3                                                                   | DB2                                                         | DB1                                            | DB0                                                                                                                                |
| SBIDBR | interface<br>data buffer                        | (Prohibit                                                  |                                                      |                                                           | R (R                                                | eceiving)/W (                                                           | Transmission                                                          | n)                                                          |                                                |                                                                                                                                    |
|        | register                                        | RMW)                                                       |                                                      |                                                           |                                                     | Undefi                                                                  | ned                                                                   |                                                             |                                                |                                                                                                                                    |
|        |                                                 |                                                            | SA6                                                  | SA5                                                       | SA4                                                 | SA3                                                                     | SA2                                                                   | SA1                                                         | SA0                                            | ALS                                                                                                                                |
|        |                                                 |                                                            |                                                      |                                                           |                                                     | W                                                                       |                                                                       |                                                             |                                                |                                                                                                                                    |
|        |                                                 |                                                            | 0                                                    | 0                                                         | 0                                                   | 0                                                                       | 0                                                                     | 0                                                           | 0                                              | 0                                                                                                                                  |
| I2CAR  | I <sup>2</sup> C bus<br>address<br>register     | 4DH<br>(Prohibit<br>RMW)                                   |                                                      |                                                           | Set                                                 | slave addres:                                                           | S                                                                     |                                                             |                                                | Speify<br>address<br>recogntion<br>mode<br>0: Acknowl-<br>edges<br>slave<br>address<br>1: Not<br>acknowl-<br>edge slave<br>address |

# (9) Watchdog timer control

| Symbol | Name                      | Address    | 7                | 6                                                                                                                | 5          | 4                                                                                                   | 3                                        | 2         | 1     | 0                                      |  |  |  |
|--------|---------------------------|------------|------------------|------------------------------------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------|------------------------------------------|-----------|-------|----------------------------------------|--|--|--|
|        |                           |            | WDTE             | WDTP1                                                                                                            | WDTP0      | WARM                                                                                                | HALTM1                                   | HALTM0    | RESCR | DRVE                                   |  |  |  |
|        |                           |            |                  | RW                                                                                                               |            |                                                                                                     |                                          |           |       |                                        |  |  |  |
|        |                           |            | 1                | 0                                                                                                                | 0          | 0                                                                                                   | 0                                        | 0         | 0     | 0                                      |  |  |  |
| WDMOD  | Watchdog<br>timer<br>mode | 5CH        | 1: WDT<br>enable | 00: 2 <sup>15</sup> /fsys<br>01: 2 <sup>17</sup> /fsys<br>10: 2 <sup>19</sup> /fsys<br>11: 2 <sup>21</sup> /fsys |            | Warm-up<br>time<br>0: 2 <sup>14</sup> /input<br>frequency<br>1: 2 <sup>16</sup> /input<br>frequency | 01: STOP m<br>10: IDLE1 m<br>11: IDLE2 m | HALT mode |       | 1: Drive the<br>pin in<br>STOP<br>mode |  |  |  |
| WDCR   | Watchdog<br>timer         | log<br>5DH |                  | —<br>W                                                                                                           |            |                                                                                                     |                                          |           |       |                                        |  |  |  |
| WDCK   | control<br>register       | 0511       |                  |                                                                                                                  | B1H: WDT o | disable code                                                                                        | 4EH: WDT c                               | lear code |       |                                        |  |  |  |

(10) AD converter control

| Symbol       | Name                                | Address | 7                                        | 6                                                                      | 5                    | 4                    | 3                                                                   | 2                                                        | 1                                                    | 0                                                                  |  |  |
|--------------|-------------------------------------|---------|------------------------------------------|------------------------------------------------------------------------|----------------------|----------------------|---------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------|--|--|
|              |                                     |         | EOCF                                     | ADBF                                                                   | _                    | _                    | ITM0                                                                | REPET                                                    | SCAN                                                 | ADS                                                                |  |  |
|              |                                     |         | F                                        |                                                                        |                      |                      |                                                                     | W                                                        |                                                      |                                                                    |  |  |
|              |                                     |         | 0                                        | 0                                                                      | 0                    | 0                    | 0                                                                   | 0                                                        | 0                                                    | 0                                                                  |  |  |
| ADMOD0       | AD<br>mode<br>control<br>register 0 | 5EH     | AD<br>conversion<br>0: Not end<br>1: End | AD<br>conversion<br>busy flag<br>0: Not busy<br>1: Busy                | Always fixed to "0". | Always fixed to "0". | AD conversion interrupt in fixed channel repeat mode 0: Each 1 time | Repeat<br>mode<br>0: Single<br>mode<br>1: Repeat<br>mode | Scan mode 0: Fixed channel mode 1: Channel scan mode | AD conversion start 0: Don't Care 1: Start Always "0" when data is |  |  |
|              |                                     |         |                                          |                                                                        |                      |                      | 1: Each 4<br>times                                                  |                                                          |                                                      | read.                                                              |  |  |
|              |                                     |         | VREFON                                   |                                                                        |                      |                      | ADTRGE                                                              | ADCH2                                                    | ADCH1                                                | ADCH0                                                              |  |  |
|              |                                     | ,       | R/W                                      |                                                                        |                      |                      |                                                                     | R/                                                       | W                                                    |                                                                    |  |  |
|              | AD                                  |         | 1                                        | $\left  \cdot \right $                                                 |                      |                      | 0                                                                   | 0                                                        | 0                                                    | 0                                                                  |  |  |
| ADMOD1       | mode<br>control<br>register 1       | 5FH     | VREF control<br>0: OFF<br>1: ON          |                                                                        |                      |                      | External trigger start control 0: Disable 1: Enable                 |                                                          | nput channel                                         |                                                                    |  |  |
|              | AD                                  |         | ADR01                                    | ADR00                                                                  |                      |                      |                                                                     |                                                          |                                                      | ADR0RF                                                             |  |  |
| AD           | conversion                          |         | F                                        | ?                                                                      |                      |                      |                                                                     |                                                          |                                                      | R                                                                  |  |  |
| REG04L       | result                              | 60H     | Unde                                     | fined                                                                  |                      |                      |                                                                     |                                                          |                                                      | 0                                                                  |  |  |
|              | register<br>0/4 low                 |         |                                          | Lower 2 bits of AD result are stored  AD conversion result storag flag |                      |                      |                                                                     |                                                          |                                                      |                                                                    |  |  |
|              | AD                                  |         | ADR09                                    | ADR08                                                                  | ADR07                | ADR06                | ADR05                                                               | ADR04                                                    | ADR03                                                | ADR02                                                              |  |  |
| AD           | conversion<br>result<br>register    | 61H     |                                          |                                                                        |                      | F                    | ₹                                                                   |                                                          |                                                      |                                                                    |  |  |
| REG04H       |                                     |         |                                          |                                                                        |                      |                      | efined                                                              |                                                          |                                                      |                                                                    |  |  |
|              | 0/4 high                            |         |                                          |                                                                        | Upp                  | er 8 bits of Al      | oresult are st                                                      | ored                                                     |                                                      |                                                                    |  |  |
|              | AD                                  |         | ADR11                                    | ADR10                                                                  |                      |                      |                                                                     |                                                          |                                                      | ADR1RF                                                             |  |  |
| AD           | conversion                          | 0011    | F                                        |                                                                        |                      |                      |                                                                     |                                                          |                                                      | R                                                                  |  |  |
| REG15L       | result<br>register<br>1/5 Low       | 62H     | Unde                                     | fined                                                                  | Lower 2 bit          | s of AD resul        | t are stored                                                        |                                                          |                                                      | O<br>AD conversion<br>result storage                               |  |  |
|              | AD                                  |         | ADR19                                    | ADR18                                                                  | ADR17                | ADR16                | ADR15                                                               | ADR14                                                    | ADR13                                                | flag<br>ADR12                                                      |  |  |
| AD           | conversion                          |         | ADICIO                                   | ADICIO                                                                 | ADICIT               |                      | R ADICIO                                                            | ADITIT                                                   | ADICIO                                               | ADITIZ                                                             |  |  |
| REG15H       | result                              | 63H     |                                          |                                                                        |                      |                      | efined                                                              |                                                          |                                                      |                                                                    |  |  |
|              | register                            |         |                                          |                                                                        | Llone                |                      | oresult are st                                                      | ored                                                     |                                                      |                                                                    |  |  |
|              | 1/5 high                            |         | ADR21                                    | ADR20                                                                  | Орр                  | 5. 0 513 01 AL       | 100011 016 31                                                       | .5.50                                                    |                                                      | ADR2RF                                                             |  |  |
|              | AD conversion                       |         | F                                        |                                                                        |                      |                      |                                                                     |                                                          |                                                      | R                                                                  |  |  |
| AD<br>REG26L | result                              | 64H     | Unde                                     |                                                                        |                      |                      |                                                                     |                                                          |                                                      | 0                                                                  |  |  |
| REG20L       | register<br>2/6 Low                 | •       |                                          |                                                                        | Lower 2 bit          | s of AD resul        | t are stored                                                        |                                                          |                                                      | AD conversion<br>result storage<br>flag                            |  |  |
|              | AD                                  |         | ADR29                                    | ADR28                                                                  | ADR27                | ADR26                | ADR25                                                               | ADR24                                                    | ADR23                                                | ADR22                                                              |  |  |
| AD           | conversion                          | CELL    |                                          |                                                                        |                      |                      | ₹                                                                   |                                                          |                                                      |                                                                    |  |  |
| REG26H       | result<br>register                  | 65H     |                                          |                                                                        |                      | Unde                 | efined                                                              |                                                          |                                                      |                                                                    |  |  |
|              | 2/6 high                            | ]       |                                          |                                                                        | Upp                  | er 8 bits of Al      | O result are st                                                     | ored                                                     |                                                      |                                                                    |  |  |
|              | AD                                  |         | ADR31                                    | ADR30                                                                  |                      |                      |                                                                     |                                                          |                                                      | ADR3RF                                                             |  |  |
| AD           | conversion                          | ] .     | F                                        |                                                                        |                      |                      |                                                                     |                                                          |                                                      | R                                                                  |  |  |
| REG37L       | result                              | 66H     | Unde                                     | fined                                                                  |                      |                      |                                                                     |                                                          |                                                      | 0                                                                  |  |  |
|              | register<br>3/7 low                 |         |                                          |                                                                        | Lower 2 bit          | s of AD resul        | t are stored                                                        |                                                          |                                                      | AD conversion<br>result storage<br>flag                            |  |  |
|              | AD                                  |         | ADR39                                    | ADR38                                                                  | ADR37                | ADR36                | ADR35                                                               | ADR34                                                    | ADR33                                                | ADR32                                                              |  |  |
| AD           | conversion result                   | 67H     |                                          | R                                                                      |                      |                      |                                                                     |                                                          |                                                      |                                                                    |  |  |
| REG37H       | register                            | 0711    |                                          |                                                                        |                      | Unde                 |                                                                     |                                                          |                                                      |                                                                    |  |  |
|              | 3/7 high                            | 1       |                                          |                                                                        | Upp                  | er 8 bits of Al      | O result are st                                                     | ored                                                     |                                                      |                                                                    |  |  |

Converted data for channel X 9 8 7 6 5 4 3 2 1 0

Bits 5 to 1 are always read as 1.
 Bit0 is the AD conversion result storage flag <ADRxRF>. Bit0 is set to 1 when the conversion result is stored, and it is cleared by reading either ADREGxH or ADREGxL.



### (11) Timer for real time clock control

| Symbol | Name                                        | Address   | 7                    | 6 | 5 | 4 | 3 | 2 | 1                                              | 0                    |
|--------|---------------------------------------------|-----------|----------------------|---|---|---|---|---|------------------------------------------------|----------------------|
| RTCCR  | Real time<br>counter<br>control<br>register | er<br>59H | =                    |   |   |   |   |   | RTCSEL                                         | RTCRUN               |
|        |                                             |           | R/W                  |   |   |   |   |   | R/W                                            |                      |
|        |                                             |           | 0                    |   |   |   |   |   | 0                                              | 0                    |
|        |                                             |           | Always fixed to "0". |   |   |   |   |   | Interrupt<br>cycle                             | Counting 0: Stop and |
|        |                                             |           |                      |   |   |   |   |   | 0: fs/2 <sup>14</sup><br>1: fs/2 <sup>13</sup> | clear<br>1: Count    |

### (12) LCD driver control

| Symbol | Name                                  | Address | 7                                 | 6                                                                                                                                                                                                 | 5     | 4                                    | 3                                                                                                                                                                                                                              | 2     | 1                                                        | 0    |  |
|--------|---------------------------------------|---------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------------|------|--|
| LCDCR  | LCD<br>control<br>register            | 94H     |                                   | SLFR1                                                                                                                                                                                             | SLFR0 | SBF                                  | DUTY1                                                                                                                                                                                                                          | DUTY0 | SLF1                                                     | SLF0 |  |
|        |                                       |         |                                   | W                                                                                                                                                                                                 |       |                                      |                                                                                                                                                                                                                                |       |                                                          |      |  |
|        |                                       |         |                                   | 0                                                                                                                                                                                                 | 0     | 0                                    | 0                                                                                                                                                                                                                              | 0     | 0                                                        | 0    |  |
|        |                                       |         |                                   | Boosting frequency<br>00: fc/2 <sup>14</sup> or fs/2 <sup>5</sup><br>01: fc/2 <sup>12</sup> or fs/2 <sup>3</sup><br>10: fc/2 <sup>11</sup> or fs/2 <sup>2</sup><br>11: fc/2 <sup>10</sup> or fs/2 |       | Reference<br>clock<br>0: fc<br>1: fs | LCD drive     Base frequence       00: 1/4 duty     00: fc/2 <sup>18</sup> or       01: 1/3 duty     01: fc/2 <sup>17</sup> or       10: 1/2 duty     10: fc/2 <sup>16</sup> or       11: Static     11: fc/2 <sup>15</sup> or |       | s/2 <sup>9</sup><br>s/2 <sup>8</sup><br>s/2 <sup>7</sup> |      |  |
|        | Charge<br>pump<br>control<br>register | ol 95H  | EDSP                              | EDCP                                                                                                                                                                                              |       |                                      |                                                                                                                                                                                                                                |       |                                                          |      |  |
| CHPCR  |                                       |         | R/                                | W                                                                                                                                                                                                 |       |                                      |                                                                                                                                                                                                                                |       |                                                          |      |  |
|        |                                       |         | 0                                 | 0                                                                                                                                                                                                 |       |                                      |                                                                                                                                                                                                                                |       |                                                          |      |  |
|        |                                       |         | LCD display 0: Blanking 1: Enable | Boosting 0: Disable 1: Enable                                                                                                                                                                     |       |                                      |                                                                                                                                                                                                                                |       |                                                          |      |  |

## (13) Key-on wakeup control

| Symbol | Name                                    | Address | 7                        | 6     | 5     | 4     | 3     | 2     | 1     | 0     |  |
|--------|-----------------------------------------|---------|--------------------------|-------|-------|-------|-------|-------|-------|-------|--|
|        | KEY on<br>wakeup<br>control<br>register | AAH     | KEY7C                    | KEY6C | KEY5C | KEY4C | KEY3C | KEY2C | KEY1C | KEY0C |  |
|        |                                         |         | R/W                      |       |       |       |       |       |       |       |  |
| KEYCR  |                                         |         | 0                        | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |
|        |                                         |         | 0: Key-on wakeup disable |       |       |       |       |       |       |       |  |
|        |                                         |         | 1: Key-on wakeup enable  |       |       |       |       |       |       |       |  |

## 6. Port Section Equivalent Circuit Diagram

Reading the circuit diagram

Basically, the gate symbols written are the same as those used for the standard CMOS logic IC [74HCXX] series.

The dedicated signal is described below.

Stop: This signal becomes active 1 when the HALT mode setting register is set to the Stop mode and the CPU executes the HALT instruction. When the drive enable bit [DRVE] is set to 1, however, stop remains at 0.

- The input protection resistance ranges from several tens of ohms to several hundreds of ohms.
- P0 (AD0 to AD7), P1 (AD8 to AD15, A8 to A15), P67 (TO1)



■ P30 (RD), P31 (WR)



■ P2 (A16 to A23, A0 to A7), P32 (\overline{HWR}), P72 (TO8), P73 (SCOUT), P76 (TOA)



■ P70 (TI8/INT8), P71 (TI9/INT9), P74 (TIA/INTA), P75 (TIB/INTB)



■ P33 to P36 (INT0 to INT3)



■ P4 (TIx, TOx, KEYx), P77 (NMI)



### ■ P37 (INT4/ <del>ADTRG</del> )



### ■ P5 (AN0 to AN7)



### ■ P63 (TXD0), P80 (TXD1), P83 (TO3), P85



P60 (SCK), P64 (RXD0), P65 (SCLK0), P66 (TI0/INT7)



■ P61 (SO/SDA), P62 (SI/SCL), P81 (RXD1), P82 (TI2), P84 (WAIT)



■ P86 (XT1), P87 (XT2)



■ P90 to P97 (SEG24 to SEG31), PA0 to PA7 (SEG32 to SEG39)



■ CLK



■ VREFH, VREFL



 $\blacksquare$   $\overline{EA}$ 



■ ALE



■ RESET



■ X1, X2



#### 7. Points to Note and Restrictions

#### (1) Notation

a. How a built-in I/O register is denoted: Register Symbol <Bit symbol>

Example: TRUN<TORUN> ... Bit TORUN of register TRUN

Read-modify-write instruction

An instruction in which the CPU reads data from memory and writes the data to the same memory location in one instruction.

```
3, (TRUN) ··· Set bit3 of TRUN
Example 1: SET
                  1, (100H) ····· Increment the data at 100H
Example 2: INC
```

A sample read-modify-write instructions using the TLCS-900

Exchange instruction

fc, fs, fFPH, fSYS, one state

The clock frequency input from pins X1 and X2 is called fc, the clock frequency input from pins XT1 and XT2 is called fs, the clock selected by SYSCR<SYSCK and GEAR2:0> is called fFPH, and the clock frequency given by fFPH divided by 2 is called fSYS. One cycle of fSYS is called one state.

#### (2) Points to note

#### a. $\overline{EA}$

Fix these pins to VCC unless changing voltage.

#### b. TEST1, TEST2 pin

Connect the TEST1 pin with the TEST2 pin. Do not connect to any other pins.

#### c. HALT mode (IDLE1)

When IDLE1 mode (Oscillator operation only) is used, set TRUN<PRRUN> to 0 to stop the prescaler before the HALT instruction is executed.

#### d. Warm-up counter

The warm-up counter operates when STOP mode is released even if the system is using an external oscillator. As a result, a time equivalent warm-up time elapses from input of the release request to output of the system clock.

#### e. Programmable pull-up resistor

The programmable pull up resistor can be turned ON/OFF by the program when the ports are used as input ports. When the ports are used as outputs, they cannot be turned ON/OFF by the program.

The data registers (e.g., P6) are used for the pull-up/down resistors ON/OFF. Consequently read-modify-write instructions are prohibited.

#### f. Watchdog timer

The watchdog timer starts operation immediately after the reset is released. When the watch dog timer will not be used, disable it.

#### g. AD converter

The string resistor between the VREFH and VREFL pins can be cut by a program to reduce power consumption. When standby mode is used, disable the resistor using the program before the HALT instruction is executed.

#### h. CPU (Micro DMA)

Only the "LDC cr, r" and "LDC r, cr" instructions can be used to access the control registers in the CPU (Like the transfer source address register (DMASn)).

#### i. POP SR instruction

Please execute POP SR instruction during DI condition.

### j. HALT mode (STOP)

If you can enter STOP mode on either of the following conditions, fix port 8 to VCC or GND.

- When setting the pin control to "I/O off" at STOP mode.
- When setting the pin control to "keep the condition prior to halt" at STOP mode and also when port 8 is input mode.

### k. Supply of reference voltage to V1 pin

Do not supply the reference voltage to V1 pin during STOP mode.

l. Releasing the HALT mode by requesting an interruption.

Usually, interrupt can release all halt status. However, the interrupts ( $\overline{\text{NMI}}$ , INTO to INT4, INTKEY, and INTRTC) which can release the HALT mode may not be able to do so if they are input during the period CPU is shifting to the HALT mode (for about 3 clocks of fFPH) with IDLE1 or STOP mode (RUN and IDLE2 are not applicable to this case). In this case, an interrupt request is kept on hold internally.

If another interruption is generated after it has shifted to HALT mode completely, halt status can be released without difficulty. The priority of this interrupt is compared with that of the interrupt kept on hold internally, and the interrupt with higher priority is handled first followed by the other interrupt.

# 8. Package Dimensions

## P-LQFP144-1616-0.40

Unit: mm





