

# High Accuracy, Ultralow I<sub>Q</sub>, 1 A, any CAP<sup>®</sup> Low Dropout Regulator

# ADP3338

#### FEATURES

High accuracy over line and load: ±0.8% @ 25°C, ±1.4% over temperature Ultralow dropout voltage: 190 mV (typ) @ 1 A Requires only C<sub>0</sub> = 1.0 μF for stability anyCAP is stable with any type of capacitor (including MLCC) Current and thermal limiting Low noise 2.7 V to 8 V supply range -40°C to +85°C ambient temperature range SOT-223 package

#### **APPLICATIONS**

Notebook, palmtop computers SCSI terminators Battery-powered systems Bar code scanners Camcorders, cameras Home entertainment systems Networking systems DSP/ASIC supplies

#### FUNCTIONAL BLOCK DIAGRAM



#### **GENERAL DESCRIPTION**

The ADP3338 is a member of the ADP33xx family of precision, low dropout (LDO), anyCAP voltage regulators. The ADP3338 operates with an input voltage range of 2.7 V to 8 V and delivers a load current up to 1 A. The ADP3338 stands out from conventional LDOs with a novel architecture and an enhanced process that offers performance advantages and higher output current than its competition. Its patented design requires only a 1  $\mu$ F output capacitor for stability. This device is insensitive to output capacitor equivalent series resistance (ESR), and is stable with any good quality capacitor, including ceramic (MLCC) types for space-restricted applications. The ADP3338 achieves exceptional accuracy of  $\pm 0.8\%$  at room temperature and  $\pm 1.4\%$  over temperature, line, and load variations. The dropout voltage of the ADP3338 is only 190 mV (typical) at 1 A. The device also includes a safety current limit and thermal overload protection. The ADP3338 has ultralow quiescent current: 110  $\mu$ A (typical) in light load situations.

#### Rev. B

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

 One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

 Tel: 781.329.4700
 www.analog.com

 Fax: 781.461.3113
 ©2005 Analog Devices, Inc. All rights reserved.

### **TABLE OF CONTENTS**

| Specifications                              | . 3 |
|---------------------------------------------|-----|
| Absolute Maximum Ratings                    | . 4 |
| ESD Caution                                 | . 4 |
| Pin Configuration and Function Descriptions | . 5 |
| Typical Performance Characteristics         | . 6 |
| Theory of Operation                         | . 9 |
| Application Information                     | 10  |

### 

#### **REVISION HISTORY**

#### 

#### 6/04—Data Sheet Changed from Rev. 0 to Rev. A

| Updated Format                           | Universal |
|------------------------------------------|-----------|
| Changes to Figures 5, 11, 12, 13, 14, 15 | 6         |
| Updated Outline Dimensions               | 12        |
| Changes to Ordering Guide                | 12        |

#### 6/01—Rev. 0: Initial Version

### **SPECIFICATIONS**

 $V_{\rm IN}$  = 6.0 V,  $C_{\rm IN}$  =  $C_{\rm OUT}$  = 1  $\mu F,$   $T_J$  =  $-40^{\circ}C$  to +125°C, unless otherwise noted.

#### Table 1.

| Parameter <sup>1, 2, 3</sup> | Symbol             | Conditions                                                                                                                 | Min  | Тур   | Max  | Unit   |
|------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------|------|-------|------|--------|
| OUTPUT                       |                    |                                                                                                                            |      |       |      |        |
| Voltage Accuracy             | VOUT               | $V_{IN} = V_{OUTNOM} + 0.4 V$ to 8 V, $I_L = 0.1 \text{ mA}$ to 1 A, $T_J = 25^{\circ}\text{C}$                            | -0.8 |       | +0.8 | %      |
|                              |                    | $V_{IN} = V_{OUTNOM} + 0.4 V$ to 8 V, $I_L = 0.1 \text{ mA}$ to 1 A, $T_J = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ | -1.4 |       | +1.4 | %      |
|                              |                    | $V_{IN} = V_{OUTNOM} + 0.4 V$ to 8 V, $I_L = 50 \text{ mA}$ to 1 A, $T_J = 150^{\circ}\text{C}$                            | -1.6 |       | +1.6 | %      |
| Line Regulation              |                    | $V_{IN} = V_{OUTNOM} + 0.4 V \text{ to } 8 V, T_J = 25^{\circ}\text{C}$                                                    |      | 0.04  |      | mV/V   |
| Load Regulation              |                    | $I_L = 0.1 \text{ mA to } 1 \text{ A}, T_J = 25^{\circ}\text{C}$                                                           |      | 0.006 |      | mV/mA  |
| Dropout Voltage              | VDROP              | V <sub>OUT</sub> = 98% of V <sub>OUTNOM</sub>                                                                              |      |       |      |        |
|                              |                    | $I_L = 1 A$                                                                                                                |      | 190   | 400  | mV     |
|                              |                    | I∟ = 500 mA                                                                                                                |      | 125   | 200  | mV     |
|                              |                    | I <sub>L</sub> = 100 mA                                                                                                    |      | 70    | 150  | mV     |
| Peak Load Current            | <b>I</b> LDPK      | $V_{IN} = V_{OUTNOM} + 1 V$                                                                                                |      | 1.6   |      | А      |
| Output Noise                 | V <sub>NOISE</sub> | f = 10 Hz to 100 kHz, $C_L$ = 10 $\mu$ F, $I_L$ = 1 A                                                                      |      | 95    |      | μV rms |
| GROUND CURRENT               |                    |                                                                                                                            |      |       |      |        |
| In Regulation                | I <sub>GND</sub>   | $I_L = 1 A$                                                                                                                |      | 9     | 30   | mA     |
|                              |                    | I <sub>L</sub> = 500 mA                                                                                                    |      | 4.5   | 15   | mA     |
|                              |                    | I <sub>L</sub> = 100 mA                                                                                                    |      | 0.9   | 3    | mA     |
|                              |                    | I∟ = 0.1 mA                                                                                                                |      | 110   | 190  | μA     |
| In Dropout                   | I <sub>GND</sub>   | $V_{IN} = V_{OUTNOM} - 100 \text{ mV}, I_L = 0.1 \text{ mA}$                                                               |      | 190   | 600  | μA     |

<sup>1</sup> All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC) methods. <sup>2</sup> Application stable with no load. <sup>3</sup>  $V_{IN} = 2.7$  V for models with  $V_{OUTNOM} \le 2.2$  V.

### **ABSOLUTE MAXIMUM RATINGS**

Unless otherwise specified, all voltages are referenced to GND.

#### Table 2.

| 1.0010 20                            |                    |
|--------------------------------------|--------------------|
| Parameter                            | Rating             |
| Input Supply Voltage                 | –0.3 V to +8.5 V   |
| Power Dissipation                    | Internally limited |
| Operating Ambient Temperature Range  | -40°C to +85°C     |
| Operating Junction Temperature Range | -40°C to +150°C    |
| θ <sub>JA</sub>                      | 62.3°C/W           |
| θ <sub>JC</sub>                      | 26.8°C/W           |
| Storage Temperature Range            | –65°C to +150°C    |
| Lead Temperature (Soldering 10 sec)  | 300°C              |
| Vapor Phase (60 sec)                 | 215°C              |
| Infrared (15 sec)                    | 220°C              |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Only one absolute maximum rating may be applied at any one time.

#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



### **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



NOTE: PIN 2 AND TAB ARE INTERNALLY CONNECTED

Figure 3. Pin Configuration

#### **Table 3. Pin Function Descriptions**

| Pin No. | Mnemonic | Description                                                              |
|---------|----------|--------------------------------------------------------------------------|
| 1       | GND      | Ground Pin.                                                              |
| 2       | OUT      | Regulator Output. Bypass to ground with a 1 $\mu$ F or larger capacitor. |
| 3       | IN       | Regulator Input. Bypass to ground with a 1 $\mu$ F or larger capacitor.  |

### **TYPICAL PERFORMANCE CHARACTERISTICS**

 $T_A = 25^{\circ}C$ , unless otherwise noted.



Figure 4. Line Regulation Output Voltage vs. Input Voltage



Figure 5. Output Voltage vs. Load Current



Figure 6. Ground Current vs. Supply Voltage



Figure 7. Ground Current vs. Load Current



Figure 8. Output Voltage Variation % vs. Junction Temperature



Figure 9. Ground Current vs. Junction Temperature

Rev. B | Page 6 of 16





Figure 16. Short-Circuit Current



Figure 17. Power Supply Ripple Rejection







Figure 19. Output Noise Density (10 Hz to 100 kHz)

#### **THEORY OF OPERATION**

The ADP3338 anyCAP LDO uses a single control loop for regulation and reference functions. The output voltage is sensed by a resistive voltage divider, consisting of R1 and R2, which is varied to provide the available output voltage option. Feedback is taken from this network by way of a series diode (D1) and a second resistor divider (R3 and R4) to the input of an amplifier.

A very high gain error amplifier is used to control this loop. The amplifier is constructed in such a way that equilibrium produces a large, temperature-proportional input offset voltage that is repeatable and very well controlled. The temperature-proportional offset voltage is combined with the complementary diode voltage to form a virtual band gap voltage that is implicit in the network, although it never appears explicitly in the circuit. Ultimately, this patented design makes it possible to control the loop with only one amplifier. This technique also improves the noise characteristics of the amplifier by providing more flexibility on the trade off of noise sources that leads to a low noise design.

The R1, R2 divider is chosen in the same ratio as the band gap voltage to the output voltage. Although the R1, R2 resistor divider is loaded by Diode D1 and a second divider consisting of R3 and R4, the values can be chosen to produce a temperature-stable output. This unique arrangement specifically corrects for the loading of the divider, thus avoiding the error resulting from base current loading in conventional circuits.

The patented amplifier controls a new and unique noninverting driver that drives the pass transistor, Q1. The use of this special noninverting driver enables the frequency compensation to include the load capacitor in a pole-splitting arrangement to achieve reduced sensitivity to the value, type, and ESR of the load capacitance.

Most LDOs place very strict requirements on the range of ESR values for the output capacitor because they are difficult to stabilize due to the uncertainty of load capacitance and resistance. Moreover, the ESR value required to keep conventional LDOs stable changes depending on load and temperature. These ESR limitations make designing with LDOs more difficult because of their unclear specifications and extreme variations over temperature.

With the ADP3338 anyCAP LDO, this is no longer true. It can be used with virtually any good quality capacitor, with no constraint on the minimum ESR. This innovative design provides circuit stability with just a small 1  $\mu$ F capacitor on the output. Additional advantages of the pole-splitting scheme include superior line noise rejection and very high regulator gain to achieve excellent line and load regulation. An impressive ±1.4% accuracy is guaranteed over line, load, and temperature.

Additional features of the circuit include current limit and thermal shutdown.



Figure 20. Typical Application Circuit



Figure 21. Functional Block Diagram

### APPLICATION INFORMATION CAPACITOR SELECTION

#### **Output Capacitor**

The stability and transient response of the LDO is a function of the output capacitor. The ADP3338 is stable with a wide range of capacitor values, types, and ESR (anyCAP). A capacitor as low as 1  $\mu$ F is the only requirement for stability. A higher capacitance may be necessary if high output current surges are anticipated, or if the output capacitor cannot be located near the output and ground pins. The ADP3338 is stable with extremely low ESR capacitors (ESR  $\approx$  0) such as multilayer ceramic capacitors (MLCC) or OSCON. Note that the effective capacitance of some capacitor types falls below the minimum over temperature or with dc voltage.

#### Input Capacitor

An input bypass capacitor is not strictly required, but is recommended in any application involving long input wires or high source impedance. Connecting a 1  $\mu$ F capacitor from the input to ground reduces the sensitivity of the circuit to PC board layout and input transients. If a larger output capacitor is necessary, a larger value input capacitor is recommended.

#### **OUTPUT CURRENT LIMIT**

The ADP3338 is short-circuit protected by limiting the pass transistor's base drive current. The maximum output current is limited to approximately 2 A (see Figure 16).

#### THERMAL OVERLOAD PROTECTION

The ADP3338 is protected against damage due to excessive power dissipation by its thermal overload protection circuit. Thermal protection limits the die temperature to a maximum of 160°C. Under extreme conditions, such as high ambient temperature and power dissipation where the die temperature starts to rise above 160°C, the output current is reduced until the die temperature has dropped to a safe level.

Current and thermal limit protections are intended to protect the device against accidental overload conditions. For normal operation, externally limit the power dissipation of the device so the junction temperature does not exceed 150°C.

#### **CALCULATING POWER DISSIPATION**

Device power dissipation is calculated as

 $P_D = (V_{IN} - V_{OUT}) \times I_{LOAD} + (V_{IN} \times I_{GND})$ 

Where  $I_{LOAD}$  and  $I_{GND}$  are load current and ground current, and  $V_{IN}$  and  $V_{OUT}$  are the input and output voltages, respectively. Assuming the worst-case operating conditions are  $I_{LOAD} = 1.0$  A,  $I_{GND} = 10$  mA,  $V_{IN} = 3.3$  V, and  $V_{OUT} = 2.5$  V, the device power dissipation is

$$P_D = (3.3 \text{ V} - 2.5 \text{ V}) \times 1000 \text{ mA} + (3.3 \text{ V} \times 10 \text{ mA}) = 833 \text{ mW}$$

So, for a junction temperature of 125°C and a maximum ambient temperature of 85°C, the required thermal resistance from junction to ambient is

$$\theta_{JA} = \frac{125^{\circ}\text{C} - 85^{\circ}\text{C}}{0.833 \text{ W}} = 48^{\circ}\text{C/W}$$

## PRINTED CIRCUIT BOARD LAYOUT CONSIDERATIONS

The thermal resistance,  $\theta_{IA}$ , of the SOT-223 is determined by the sum of the junction-to-case and the case-to-ambient thermal resistances. The junction-to-case thermal resistance,  $\theta_{IC}$ , is determined by the package design and is specified at 26.8°C/W. However, the case-to-ambient thermal resistance is determined by the printed circuit board design.

As shown in Figure 22, the amount of copper to which the ADP3338 is mounted affects thermal performance. When mounted to the minimal pads of 2 oz. copper, as shown in Figure 22 (a),  $\theta_{JA}$  is 126.6°C/W. Adding a small copper pad under the ADP3338, as shown in Figure 22 (b), reduces the  $\theta_{JA}$  to 102.9°C/W. Increasing the copper pad to one square inch, as shown in Figure 22 (c), reduces the  $\theta_{JA}$  even further to 52.8°C/W.



Figure 22. PCB Layouts

Use the following general guidelines when designing printed circuit boards:

- Keep the output capacitor as close as possible to the output and ground pins.
- Keep the input capacitor as close as possible to the input and ground pins.
- Specify thick copper and use wide traces for optimum heat transfer. PC board traces with larger cross sectional areas remove more heat from the ADP3338.
- Decrease thermal resistance by adding a copper pad under the ADP3338, as shown in Figure 22 (b).

- Use the adjacent area to the ADP3338 to add more copper around it. Connecting the copper area to the output of the ADP3338, as shown in Figure 22 (c), is best, but thermal performance will be improved even if it is connected to other signals.
- Use additional copper layers or planes to reduce the thermal resistance. Again, connecting the other layers to the output of the ADP3338 is best, but is not necessary. When connecting the output pad to other layers, use multiple vias.

### **OUTLINE DIMENSIONS**



#### **ORDERING GUIDE**

| Model                            | Temperature Range | Output Voltage (V) | Package Option | Package Description |
|----------------------------------|-------------------|--------------------|----------------|---------------------|
| ADP3338AKC-1.5-RL                | -40°C to +85°C    | 1.5                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKC-1.5-RL7               | –40°C to +85°C    | 1.5                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKCZ-1.5-RL <sup>1</sup>  | –40°C to +85°C    | 1.5                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKCZ-1.5-RL7 <sup>1</sup> | –40°C to +85°C    | 1.5                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKC-1.8-RL                | –40°C to +85°C    | 1.8                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKC-1.8-RL7               | –40°C to +85°C    | 1.8                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKCZ-1.8-RL <sup>1</sup>  | –40°C to +85°C    | 1.8                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKCZ-1.8-R71              | –40°C to +85°C    | 1.8                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKC-2.5-RL                | –40°C to +85°C    | 2.5                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKC-2.5-RL7               | –40°C to +85°C    | 2.5                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKCZ-2.5-RL <sup>1</sup>  | –40°C to +85°C    | 2.5                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKCZ-2.5RL71              | –40°C to +85°C    | 2.5                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKC-2.85-RL               | –40°C to +85°C    | 2.85               | KC-3           | 3-Lead SOT-223      |
| ADP3338AKC-2.85-RL7              | –40°C to +85°C    | 2.85               | KC-3           | 3-Lead SOT-223      |
| ADP3338AKCZ-2.85R71              | –40°C to +85°C    | 2.85               | KC-3           | 3-Lead SOT-223      |
| ADP3338AKC-3-RL                  | –40°C to +85°C    | 3.0                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKC-3-RL7                 | –40°C to +85°C    | 3.0                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKCZ-3-RL71               | –40°C to +85°C    | 3.0                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKC-3.3-RL                | -40°C to +85°C    | 3.3                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKC-3.3-RL7               | –40°C to +85°C    | 3.3                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKCZ-3.3-RL <sup>1</sup>  | –40°C to +85°C    | 3.3                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKCZ-3.3RL71              | –40°C to +85°C    | 3.3                | KC-3           | 3-Lead SOT-223      |
| ADP3338AKC-5-REEL                | –40°C to +85°C    | 5                  | KC-3           | 3-Lead SOT-223      |
| ADP3338AKC-5-REEL7               | –40°C to +85°C    | 5                  | KC-3           | 3-Lead SOT-223      |
| ADP3338AKCZ-5-REEL <sup>1</sup>  | –40°C to +85°C    | 5                  | KC-3           | 3-Lead SOT-223      |
| ADP3338AKCZ-5-R71                | –40°C to +85°C    | 5                  | KC-3           | 3-Lead SOT-223      |

 $^{1}$  Z = Pb-free part.

### NOTES

### NOTES

### NOTES

© 2005 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. C02050–0–6/05(B)



www.analog.com

Rev. B | Page 16 of 16