# 76V, APD, Bias Output Stage with Current Monitoring

### **General Description**

The DS1842 integrates the discrete high-voltage components necessary for avalanche photodiode (APD) bias and monitor applications. A switch FET is used in conjunction with an external DC-DC controller to create a boost DC-DC converter. A current clamp limits current through the APD and also features an external shutdown. The device also includes a dual current mirror to monitor the APD current.

#### **Applications**

APD Biasing

GPON Optical Network Unit and Optical Line Transmission

#### Pin Configuration appears at end of data sheet.

#### **Features**

- ♦ 76V Maximum Boost Voltage
- Switch FET
- Current Monitor with a Wide 1µA to 2mA Range, Fast 50ns Time Constant, and 10:1 and 5:1 Ratio
- 2mA Current Clamp with External Shutdown
- Multiple External Filtering Options
- 3mm x 3mm, 14-Pin TDFN Package with Exposed Pad

### **Ordering Information**

| PART        | TEMP RANGE     | PIN-PACKAGE |
|-------------|----------------|-------------|
| DS1842N+    | -40°C to +85°C | 14 TDFN-EP* |
| DS1842N+T&R | -40°C to +85°C | 14 TDFN-EP* |

+Denotes a lead(Pb)-free/RoHS-compliant package. T&R = Tape and reel. \*EP = Exposed pad.

### **Typical Application Circuit**



Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

# 76V, APD, Bias Output Stage with Current Monitoring

### **ABSOLUTE MAXIMUM RATINGS**

Voltage Range on GATE and CLAMP

| Relative to GND                     | 0.3V to +12V |
|-------------------------------------|--------------|
| Voltage Range on MIRIN, MIROUT,     |              |
| MIR1, and MIR2 Relative to GND      | 0.3V to +80V |
| Voltage Range on LX Relative to GND | 0.3V to +85V |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### PACKAGE THERMAL CHARACTERISTICS (Note 1)

TDFN

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <u>www.maxim-ic.com/thermal-tutorial</u>.

### **ELECTRICAL CHARACTERISTICS**

| PARAMETER                      | SYMBOL              | CONDITIONS                                 | MIN   | TYP   | MAX   | UNITS |  |
|--------------------------------|---------------------|--------------------------------------------|-------|-------|-------|-------|--|
| Switching Frequency            | fsw                 |                                            | 0     |       | 1.2   | MHz   |  |
|                                | CGATE               | $V_{GS} = 0V, V_{DS} = 25V$                |       | 40    |       | - pF  |  |
| FET Capacitance                | C <sub>LX</sub>     | f <sub>SW</sub> = 1MHz                     |       | 90    |       |       |  |
| FET Gate Resistance            | RG                  |                                            |       | 22    |       | Ω     |  |
| FET On-Resistance              | R <sub>DSON</sub>   | $V_{GS} = 3V, I_D = 170 mA$                |       | 4.6   | 10    | - Ω   |  |
|                                |                     | $V_{GS} = 10V, I_{D} = 170mA$              |       | 3.7   | 8     |       |  |
| GATE Voltage                   | VGS                 |                                            | 0     |       | 11    | V     |  |
| Switching Current              | ILX                 | Duty cycle = 10%, f <sub>SW</sub> = 100kHz |       |       | 680   | mA    |  |
| LX Voltage                     | V <sub>LX</sub>     |                                            |       |       | 80    | V     |  |
| LX Leakage                     | I <sub>IL(LX)</sub> | $V_{GATE} = 0V, V_{LX} = 76V$              | -1    |       | +1    | μA    |  |
| CLAMP Voltage                  | VCLAMP              |                                            | 0     |       | 11    | V     |  |
| CLAMP Threshold                | VCLT                |                                            | 2     | 4     | 7     | V     |  |
|                                | IMIROUT             | CLAMP = Iow                                | 1.75  | 2.6   | 4     | mA    |  |
| Maximum MIROUT Current         |                     | CLAMP = high                               |       |       | 10    | μA    |  |
|                                | K <sub>MIR1</sub>   | IMIROUT = 1mA                              | 0.095 | 0.100 | 0.105 | A/A   |  |
| MIR1 to MIROUT Ratio           |                     | IMIROUT = 1µA                              | 0.094 | 0.100 | 0.106 |       |  |
|                                |                     | 15V < V <sub>MIRIN</sub> < 76V             |       |       |       | ]     |  |
|                                | K <sub>MIR2</sub>   | IMIROUT = 1mA                              | 0.190 | 0.200 | 0.210 | A/A   |  |
| MIR2 to MIROUT Ratio           |                     | IMIROUT = 1µA                              | 0.188 | 0.200 | 0.212 |       |  |
|                                |                     | 15V < V <sub>MIRIN</sub> < 76V             |       |       |       | 1     |  |
| MIR1, MIR2 Rise Time (20%/80%) | tRC                 | (Note 2)                                   |       | 30    |       | ns    |  |
| Shutdown Temperature           | TSHDN               | (Note 3)                                   |       | +150  |       | °C    |  |
| Leakage on GATE and CLAMP      | ١ <sub>IL</sub>     |                                            | -1    |       | +1    | μA    |  |

**Note 2:** Rising MIROUT transition from 10µA to 1mA;  $V_{MIRIN} = 40V$ , 2.5k $\Omega$  load. **Note 3:** Guaranteed by design; not production tested.

2 \_\_\_\_\_

#### **Typical Operating Characteristics** $(T_A = +25^{\circ}C, unless otherwise noted.)$ **MIRIN vs. MIROUT CURRENT MIRIN CURRENT vs. TEMPERATURE MIRIN CURRENT vs. TEMPERATURE** $(V_{MIRIN} = 40V)$ (VMIRIN = 40V, IMIROUT = 250nA) (VMIRIN = 40V, IMIROUT = 2mA) 100 5 90 80 4 MIRIN CURRENT (mA) 70 MIRIN CURRENT (µA) 60 3 50 40 2 30 20 1 10 0 0 -20 100 1000 10.000 -40 0 20 40 60 80 100 -40 -20 0 20 40 60 80 100

76V, APD, Bias Output Stage with Current Monitoring

10

10,000

MIRIN CURRENT (µA) 0001

10

1

**MIR ERROR vs. TEMPERATURE**  $(I_{MIROUT} = 1\mu A)$ 

MIROUT CURRENT (µA)



TEMPERATURE (°C) **MIR ERROR vs. TEMPERATURE** 



#### **MIR ERROR vs. MIROUT CURRENT**

TEMPERATURE (°C)











**DS1842** 

# 76V, APD, Bias Output Stage with Current Monitoring

### \_Typical Operating Characteristics (continued)

 $(T_A = +25^{\circ}C, unless otherwise noted.)$ 

**DS1842** 



#### FET DRAIN CURRENT vs. DRAIN VOLTAGE 700 $V_{GS} = 10V$ 600 $V_{GS} = 5V$ 500 $V_{GS} = 3.6V$ (mA) 400 $V_{GS}=3.0V$ los ( 300 200 100 $V_{GS} = 2.5V$ 0 0 2 3 4 1 DRAIN VOLTAGE (V)

### **Pin Description**

| PIN        | NAME   | FUNCTION                                                                   |  |  |
|------------|--------|----------------------------------------------------------------------------|--|--|
| 1          | MIR1   | Current Mirror Monitor Output, 10:1 Ratic                                  |  |  |
| 2          | MIR2   | Current Mirror Monitor Output, 5:1 Ratio                                   |  |  |
| 3          | N.C.   | No Connection. Can be connected to GND for compatibility with the DS1842A. |  |  |
| 4,<br>9–12 | N.C.   | No Connection. Not internally connected.                                   |  |  |
| 5          | CLAMP  | Clamp Input. Disables the current mirror output (MIROUT).                  |  |  |
| 6          | GATE   | FET Gate Connection                                                        |  |  |
| 7          | GND    | Ground                                                                     |  |  |
| 8          | LX     | FET Drain Connection. Connect to switching inductor.                       |  |  |
| 13         | MIRIN  | Current Mirror Input                                                       |  |  |
| 14         | MIROUT | Current Mirror Output. Connect to APD bias pin.                            |  |  |
| _          | EP     | Exposed Pad. Connect to ground.                                            |  |  |

### **Block Diagram**



4

## 76V, APD, Bias Output Stage with Current Monitoring



Figure 1. Current Clamp from Current Feedback

### **Detailed Description**

The DS1842 contains discrete high-voltage components required to create an APD bias voltage and to monitor the APD bias current. The device's mirror outputs are a current that is a precise ratio of the output current across a large dynamic range. The mirror response time is fast enough to comply with GPON Rx burst-mode monitoring requirements. The device has a built-in current-limiting feature to protect APDs. The APD current can also be shut down by CLAMP or thermal shutdown. The internal FET is used in conjunction with a DC-DC boost controller to precisely create the APD bias voltage.

#### **Current Mirror**

The DS1842 has two current mirror outputs. One is a 10:1 mirror connected at MIR1, and the other is a 5:1 mirror connected to MIR2.

The mirror output is typically connected to an ADC using a resistor to convert the mirrored current into a voltage. The resistor to ground should be selected such that the maximum full-scale voltage of the ADC is reached when the maximum mirrored current is reached. For example, if the maximum monitored current through the APD is 2mA with a 1V ADC full scale,

and the 10:1 mirror is used, then the correct resistor is approximately  $5k\Omega$ . If both MIR1 and MIR2 are connected together, the correct resistor is  $1.6k\Omega$ .

The mirror response time is dominated by the amount of capacitance placed on the output. For burst-mode Rx systems where the fastest response times are required (approximately a 50ns time constant), a 3.3pF capacitor and external op amp should be used to buffer the signal sent to the ADC. For continuous mode applications, a 10nF capacitor is all that is required on the output.

#### **Current Clamp**

The DS1842 has a current clamping circuit to protect the APD by limiting the amount of current from MIROUT. There are three methods of current clamping available.

#### 1) Internally Defined Current Limit

The device's current clamp circuit automatically clamps the current when it exceeds ICLAMP.

#### 2) External Shutdown Signal

The CLAMP pin can completely shut down the current from MIROUT. The CLAMP pin is active high.

#### 3) Precise Level Set by External Feedback Circuit

A feedback circuit is used to control the level applied to the CLAMP pin. Figure 1 shows an example feedback circuit.

#### **Thermal Shutdown**

As a safety feature, the DS1842 has a thermal-shutdown circuit that turns off the MIROUT and MIRIN currents when the internal die temperature exceeds TSHDN. These currents resume after the device has cooled.

#### **Switch FET and Diode**

The DS1842 switching FET is designed to complement the DS1875 controller's built-in DC-DC boost controller. Other DC-DC converters are also compatible, including the MAX1932. APD biasing of 16V to 76V can be achieved using the DS1842.



# 76V, APD, Bias Output Stage with Current Monitoring



### \_Package Information

For the latest package outline information and land patterns (footprints), go to <u>www.maxim-ic.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE    | PACKAGE | OUTLINE        | LAND           |
|------------|---------|----------------|----------------|
| TYPE       | CODE    | NO.            | PATTERN NO.    |
| 14 TDFN-EP | T1433+2 | <u>21-0137</u> | <u>90-0063</u> |

# 76V, APD, Bias Output Stage with Current Monitoring

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                                                                              | PAGES<br>CHANGED |
|--------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0                  | 4/09             | Initial release                                                                                                                                                                                          | —                |
| 1                  | 3/11             | Updated the <i>Absolute Maximum Ratings</i> section; added the <i>Package Thermal Characteristics</i> section; changed pin 3 from GND to N.C. in the <i>Pin Description</i> and <i>Pin Configuration</i> | 2, 4, 6          |

**DS1842** 

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_\_\_

© 2011 Maxim Integrated Products

Maxim is a registered trademark of Maxim Integrated Products, Inc.

\_\_\_\_\_7