

# Quad Current-Sense Amplifier with Overcurrent Threshold Comparators

### **General Description**

The MAX34406 is a quad, high-side, unidirectional, current-sense amplifier that offers precision accuracy. It provides analog outputs for each of the four amplifiers that can be routed to an external ADC, and contains four overcurrent comparators with a fixed 1.0V threshold. All four comparators are logically ORed, and the result can be delayed/filtered with an external capacitor before it is fed to a latched common shutdown open-drain output pin.

### **Applications**

Network Switches/Routers

**Base Stations** 

Servers

Smart Grid Network Systems

Industrial Controls

# Features

- **♦** Four Precision Current-Sense Amplifiers
- ♦ Fixed Gains of 25V/V, 50V/V, 100V/V, and 200V/V
- ♦ Less Than ±600µV of Input Offset
- ♦ Less Than ±0.6% of Gain Error (T/F/H) or ±0.8% of Gain Error (W)
- ♦ Wide 2.0V to 28V Common Mode Range
- ♦ Analog Voltage Outputs for Each Amplifier
- ♦ Independent Overcurrent Comparators with Fixed 1.0V Threshold
- **♦ Low Power Consumption**
- ♦ -40°C to +85°C Temperature Range
- ♦ Small 24-Pin TQFN (4mm x 4mm) Package

Ordering Information appears at end of data sheet.

### **Block Diagram**



For related parts and recommended products to use with this part, refer to: www.maxim-ic.com/MAX34406.related

Maxim Integrated Products 1

# **Quad Current-Sense Amplifier** with Overcurrent Threshold Comparators

### **ABSOLUTE MAXIMUM RATINGS**

| Voltage Range on INx+ and INx-                              |
|-------------------------------------------------------------|
| Relative to GND0.3V to +30V                                 |
| Voltage Range on V <sub>DD</sub> Relative to GND0.3V to +6V |
| Voltage Range on Remaining Pins                             |
| Relative to GND0.3V to (V <sub>DD</sub> + 0.3V)             |
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ )       |
| TQFN (derate 27.8mW/°C above +70°C)2222.2mW                 |

| OUT1, OUT2, OUT3, OUT4 Short Circuit to GND Continuous |
|--------------------------------------------------------|
| Operating Junction Temperature Range40°C to +85°C      |
| Storage Temperature Range55°C to +125°C                |
| Lead Temperature (soldering, 10s)+300°C                |
| Soldering Temperature (reflow)+260°C                   |
|                                                        |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

 $(V_{INX+} = V_{INX-} = 12V, V_{SENSE} = 0V, T_A = -40^{\circ}C$  to  $+85^{\circ}C$ , unless otherwise noted. Typical values are  $T_A = +25^{\circ}C$ ) (Note 1)

| PARAMETER                              | SYMBOL            | CON                        | IDITIONS          | MIN                      | TYP  | MAX                   | UNITS |  |
|----------------------------------------|-------------------|----------------------------|-------------------|--------------------------|------|-----------------------|-------|--|
| V <sub>DD</sub> Operating Range        | V <sub>DD</sub>   |                            |                   | 2.7                      |      | 5.5                   | V     |  |
| V <sub>DD</sub> Supply Current         | I <sub>DD</sub>   | (Note 2)                   |                   |                          |      | 200                   | μΑ    |  |
| Common-Mode Input Range                | V <sub>CM</sub>   | Guaranteed by CM           | RR                | 2.0                      |      | 28                    | V     |  |
| Common-Mode Rejection Ratio            | CMRR              | $V_{INx+} > 2.0V$ at $T_A$ | = +25°C           | 86                       | 120  |                       | dB    |  |
| Input Offset Voltage                   | Vos               | (Note 3)                   |                   |                          | ±100 | ±600                  | μV    |  |
|                                        |                   | MAX34406T                  |                   |                          | 25   |                       |       |  |
| Gain (0.5V < V <sub>OUTx</sub> < 1.5V) | G                 | MAX34406F                  |                   |                          | 50   |                       | \//\/ |  |
| Gair (0.5v < v <sub>OUIX</sub> < 1.5v) | G                 | MAX34406H                  |                   |                          | 100  |                       | V/V   |  |
|                                        |                   | MAX34406W                  |                   |                          | 200  |                       |       |  |
| Gain Error                             | GE                | MAX34406T/F/H              | (Note 4)          |                          |      | ±0.6                  | - %   |  |
| Gairremoi                              | GE                | MAX34406W                  | (Note 4)          |                          |      | ±0.8                  |       |  |
| OUTY Output Pagistance                 | D                 | MAX34406T/F/H              | (Nlata E)         |                          | 10   |                       | kΩ    |  |
| OUTx Output Resistance                 | R <sub>OUTx</sub> | MAX34406W                  | (Note 5)          |                          | 20   |                       |       |  |
|                                        | V <sub>OL</sub>   | MAX34406T                  |                   |                          |      | 15                    | mV    |  |
| OLITY Law Valtage                      |                   | MAX34406F                  |                   |                          |      | 30                    |       |  |
| OUTx Low Voltage                       |                   | MAX34406H                  |                   |                          |      | 60                    |       |  |
|                                        |                   | MAX34406W                  |                   |                          |      | 120                   | 1     |  |
|                                        |                   | MAX34406T                  |                   |                          | 125  |                       |       |  |
| Don duridth                            | DW                | MAX34406F                  | $V_{OUTx} = 2.0V$ |                          | 60   |                       | - kHz |  |
| Bandwidth                              | BW                | MAX34406H                  | (Note 5)          |                          | 30   |                       |       |  |
|                                        |                   | MAX34406W                  |                   | 15                       |      |                       | ]     |  |
| ENA Input Logic-High                   | V <sub>IH</sub>   |                            | `                 | V <sub>DD</sub> x<br>0.7 |      | V <sub>DD</sub> + 0.3 | V     |  |
| ENA Input Logic-Low                    | V <sub>IL</sub>   |                            |                   | V <sub>GND</sub> - 0.3   |      | V <sub>DD</sub> x 0.3 | V     |  |
| ENA Input Leakage                      |                   |                            |                   |                          |      | ±1                    | μΑ    |  |
| Output Logic-Low (SHTDN, OCx)          | V <sub>OL</sub>   | $I_{OL} = 2mA$             |                   |                          |      | 0.3                   | V     |  |



# **Quad Current-Sense Amplifier** with Overcurrent Threshold Comparators

### **ELECTRICAL CHARACTERISTICS (continued)**

(V<sub>INX+</sub> = V<sub>INX-</sub> = 12V, V<sub>SENSE</sub> = 0V, T<sub>A</sub> = -40°C to +85°C, unless otherwise noted. Typical values are T<sub>A</sub> = +25°C) (Note 1)x

| PARAMETER                    | SYMBOL           | CONDITIONS                           | MIN  | TYP  | MAX  | UNITS |
|------------------------------|------------------|--------------------------------------|------|------|------|-------|
| Output Leakage (SHTDN, OCx)  | Io               |                                      |      |      | ±1   | μΑ    |
| Comparator Threshold         | V <sub>TH</sub>  |                                      | 0.98 | 1.00 | 1.02 | V     |
| Comparator Offset            | V <sub>COS</sub> |                                      |      |      | ±5   | mV    |
| Comparator Hysteresis        | V <sub>HYS</sub> |                                      |      | 20   |      | mV    |
| Comparator Propagation Delay | t <sub>D</sub>   | Overdrive = ±50mV, output load = 2mA |      | 3    |      | μs    |
|                              |                  | $V_{DD} = 3.3V$ , $C_{CDLY} = 10nF$  |      | 3.3  |      |       |
|                              |                  | $V_{DD} = 3.3V$ , $C_{CDLY} = 22nF$  |      | 7.3  |      |       |
| SHTDN Delay                  | t                | $V_{DD} = 3.3V, C_{CDLY} = 33nF$     | 11   |      | ms   |       |
| SITIDIN Delay                | t <sub>DLY</sub> | $V_{DD} = 5.0V, C_{CDLY} = 10nF$     |      | 5    |      | 1115  |
|                              |                  | $V_{DD} = 5.0V$ , $C_{CDLY} = 22nF$  |      | 11   |      |       |
|                              |                  | $V_{DD} = 5.0V$ , $C_{CDLY} = 33nF$  |      | 16   |      |       |

Note 1: All devices are 100% production tested at  $T_A = +25^{\circ}C$ . All temperature limits are guaranteed by design.

Note 2: V<sub>OUT1</sub>, V<sub>OUT2</sub>, V<sub>OUT3</sub>, V<sub>OUT4</sub> = 0V. All open-drain outputs left disconnected.

**Note 3:**  $V_{OS}$  is extrapolated from measurements for the gain-error test.

Note 4: Gain error is calculated by applying two values of V<sub>SENSE</sub> and calculating the error of the slope vs. the ideal: Gain = 100, V<sub>SENSE</sub> is 5mV and 15mV.

Note 5: The device is stable for any external capacitance value.

# **Typical Operating Characteristics**

 $(V_{INX+} = V_{INX-} = 12V, T_A = +25^{\circ}C, unless otherwise noted.)$ 







# Quad Current-Sense Amplifier with Overcurrent Threshold Comparators

## **Typical Operating Characteristics (continued)**



# **Quad Current-Sense Amplifier** with Overcurrent Threshold Comparators

# **Pin Configuration**



## **Pin Description**

| PIN                                                    | NAME                                                                                                                                                        | FUNCTION                                                                                                                                                                           |  |
|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1                                                      | IN1+                                                                                                                                                        | External Sense Resistor Power-Side Connection for Amplifier 1. Bias at this pin also provides the supply voltage for amplifier 1. This pin can be left open circuit if not needed. |  |
| 2                                                      | IN1-                                                                                                                                                        | External Sense Resistor Load-Side Connection for Amplifier 1                                                                                                                       |  |
| 3                                                      | OUT1                                                                                                                                                        | Output Voltage from Amplifier 1 Proportional to V <sub>SENSE</sub> . This output is clamped at 6V.                                                                                 |  |
| 4                                                      | OUT2                                                                                                                                                        | Output Voltage from Amplifier 2 Proportional to V <sub>SENSE</sub> . This output is clamped at 6V.                                                                                 |  |
| 5                                                      | IN2-                                                                                                                                                        | External Sense Resistor Load-Side Connection for Amplifier 2                                                                                                                       |  |
| 6                                                      | IN2+                                                                                                                                                        | External Sense Resistor Power-Side Connection for Amplifier 2. Bias at this pin also provides the supply voltage for amplifier 2. This pin can be left open circuit if not needed. |  |
| 7, 8, 23 N.C. No Connection. Not internally connected. |                                                                                                                                                             |                                                                                                                                                                                    |  |
| 9                                                      | OC1                                                                                                                                                         | Overcurrent Threshold Comparator Associated with Amplifier 1. Open-drain output. This output transitions to high impedance during an overcurrent event.                            |  |
| 10                                                     | OC2                                                                                                                                                         | Overcurrent Threshold Comparator Associated with Amplifier 2. Open-drain output. This output transitions to high impedance during an overcurrent event.                            |  |
| 11                                                     | OC3                                                                                                                                                         | Overcurrent Threshold Comparator Associated with Amplifier 3. Open-drain output. This output transitions to high impedance during an overcurrent event.                            |  |
| 12                                                     | OC4 Overcurrent Threshold Comparator Associated with Amplifier 4. Open-drain output. This output transitions to high impedance during an overcurrent event. |                                                                                                                                                                                    |  |
| 13                                                     | IN3+                                                                                                                                                        | External Sense Resistor Power-Side Connection for Amplifier 3. Bias at this pin also provides the supply voltage for amplifier 3. This pin can be left open circuit if not needed. |  |



# **Quad Current-Sense Amplifier** with Overcurrent Threshold Comparators

# **Pin Description (continued)**

| PIN | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14  | IN3-            | External Sense Resistor Load-Side Connection for Amplifier 3                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 15  | OUT3            | Output Voltage from Amplifier 3 Proportional to V <sub>SENSE</sub> . This output is clamped at 6V.                                                                                                                                                                                                                                                                                                                                                                                        |
| 16  | OUT4            | Output Voltage from Amplifier 4 Proportional to V <sub>SENSE</sub> . This output is clamped at 6V.                                                                                                                                                                                                                                                                                                                                                                                        |
| 17  | IN4-            | External Sense Resistor Load-Side Connection for Amplifier 4                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 18  | IN4+            | External Sense Resistor Power-Side Connection for Amplifier 4. Bias at this pin also provides the supply voltage for amplifier 4. This pin can be left open circuit if not needed.                                                                                                                                                                                                                                                                                                        |
| 19  | V <sub>DD</sub> | Supply Voltage for Reference, Comparators, and Logic. A +2.7V to +5.5V supply. This pin should be decoupled to GND with a 100nF ceramic capacitor.                                                                                                                                                                                                                                                                                                                                        |
| 20  | ENA             | SHTDN Enable Input. CMOS digital input. Connect to GND to clear the latch and unconditionally deassert (force low) the SHTDN output. Connect to $V_{DD}$ to enable normal latch operation of the SHTDN output. ENA should be toggled low once $V_{DD}$ reaches nominal operating voltage.                                                                                                                                                                                                 |
| 21  | SHTDN           | Shutdown Output. Open-drain output. This output transitions to high impedance when any of the four overcurrent comparator outputs (OC1 to OC4) are asserted (high impedance) as long as the ENA pin is high. Toggling the ENA pin allows SHTDN to reset to logic-low.                                                                                                                                                                                                                     |
| 22  | CDLY            | Shutdown Delay Capacitor. A capacitor ( $C_{CDLY}$ ) from this pin to GND delays the transition of the SHTDN pin. The delay time can be calculated by the following formula: $t_{DLY} = C_{CDLY} \times (V_{DD}/10\mu A)$ . The capacitor connected to CDLY is discharged when ENA is low and upon $V_{DD}$ being applied (i.e., at power-on reset), and also any time all OCx outputs are low (i.e., inactive). If the shutdown delay is not required, this pin can be left unconnected. |
| 24  | GND             | Ground Reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     | EP              | Exposed Pad. Connect to ground or leave unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                      |



# **Quad Current-Sense Amplifier** with Overcurrent Threshold Comparators

# **Typical Application Circuit**



# **Quad Current-Sense Amplifier** with Overcurrent Threshold Comparators

### **Detailed Description**

The MAX34406 quad-channel, unidirectional, high-side, current-sense amplifier features a 2.0V to 28V input common-mode range. This feature allows the monitoring of current out of a voltage supply as low as 2.0V. The device monitors current through a current-sense resistor and amplifies the voltage across that resistor.

Current-sense amplifier output voltages (OUT1 to OUT4) are compared to a fixed 1.0V reference; if VOLITX exceeds 1.0V, the corresponding overcurrent warning output (OC1 to OC4) is asserted. If the enable input (ENA) is logic-high, SHTDN asserts when any of the four overcurrent outputs go logic-high. Assertion of SHTDN on overcurrent can be delayed and/or filtered by attaching an external capacitor to CDLY. Once SHTDN is latched high impedance, it remains so until ENA is toggled.

The unidirectional current-sense amplifiers used in each channel of the device have a well established history. For each channel, an op amp is used to force the current through an internal gain resistor at IN+, which has a value of R1, such that its voltage drop equals the voltage drop across an external sense resistor, RSENSE. There is an internal resistor at IN- with the same value as R1 to minimize offset voltage. The current through R1 is sourced by a high-voltage p-channel FET. Its source current is the same as its drain current, which flows through a second gain resistor, ROUTX. This produces an output voltage, V<sub>OUTx</sub>, whose magnitude is I<sub>LOAD</sub> x R<sub>SENSE</sub> x R<sub>OUTx</sub>/R1. The gain accuracy is based on the matching of the two gain resistors, R1 and R<sub>OUTx</sub> (Table 1). Total gain = 25V/V for the MAX34406T, 50V/V for the MAX34406F, 100V/V for the MAX34406H, and 200V/V for the MAX34406W. The output is protected from input overdrive by use of a 6V clamp-protection circuit.

**Table 1. Internal Gain Setting Resistors** (Typical Values)

| GAIN (V/V) | <b>R1</b> (Ω) | $R_{OUTx}$ (k $\Omega$ ) |
|------------|---------------|--------------------------|
| 200        | 100           | 20                       |
| 100        | 100           | 10                       |
| 50         | 200           | 10                       |
| 25         | 400           | 10                       |

### **Applications Information**

#### **Choosing the Sense Resistor**

Choose R<sub>SENSE</sub> based on the criteria detailed in the following sections.

#### Voltage Loss

A high R<sub>SENSE</sub> value causes the power-source voltage to drop due to IR loss. For minimal voltage loss, use the lowest RSENSE value.

### OUTx Swing vs. VINX+ and VSENSE

The device is unique because the supply voltage for the current-sense amplifier in each channel is the input common-mode voltage for that channel (the average voltage at INx+ and INx-). There are no separate supply voltage pins for the current-sense amplifiers. Therefore, the OUTx voltage swing for a given channel is limited by the minimum voltage at IN+ for that channel.

$$V_{OUTx(MAX)} = V_{INx+(MIN)} - V_{SENSE(MAX)} - V_{OH}$$
 and

$$R_{SENSE} = \frac{V_{OUTx}(MAX)}{G \times I_{LOAD}(MAX)}$$

V<sub>SENSE</sub> full scale should be less than V<sub>OLITx</sub>/gain at the minimum INx+ voltage. For best performance with a 3.6V supply voltage, select RSENSE to provide approximately 120mV (gain of 25V/V), 60mV (gain of 50V/V), 30mV (gain of 100V/V), or 15mV (gain of 200V/V) of sense voltage for the full-scale current in each application. These can be increased by use of a higher minimum input voltage.

In the linear region  $(V_{OUTX} < V_{OUTX(MAX)})$ , there are two components to accuracy: input offset voltage (VOS) and gain error (GE). For all variants of the device,  $V_{OS} = \le 600 \mu V \text{ (max)}; \text{ gain error is } 0.6\% \text{ (max) for the}$ MAX34406T/F/H or 0.8% (max) for the MAX34406W. Use the linear equation to calculate total error:

Error (%) = GE 
$$\pm \left(\frac{V_{OS}}{V_{SENSE}}\right) \times 100$$

where GE is gain error, V<sub>SENSE</sub> is the voltage across the sense resistor R<sub>SENSE</sub>, and V<sub>OS</sub> is offset voltage. A high R<sub>SENSE</sub> value allows lower currents to be measured more accurately because offsets are less significant when the sense voltage is larger.

# **Quad Current-Sense Amplifier** with Overcurrent Threshold Comparators

#### Efficiency and Power Dissipation

At high current levels, the I<sup>2</sup>R losses in R<sub>SENSE</sub> can be significant. Take this into consideration when choosing the resistor value and its power dissipation (wattage) rating. Also, the sense resistor's value might drift if it is allowed to heat up excessively. The precision VOS of the device allows the use of small sense resistors to reduce power dissipation and reduce hot spots.

#### **Kelvin Connections**

Because of the high currents that flow through RSENSE, take care to eliminate parasitic trace resistance from causing errors in the sense voltage. Either use a fourterminal current-sense resistor or use Kelvin (force and sense) PCB layout techniques.

### **Minimizing Trace Resistance**

PCB trace resistance from R<sub>SENSE</sub> to the INx+ inputs contributes to gain error in the current-sense amplifiers. Care should be taken to minimize this resistance (shown as RTRC in Figure 1). Total gain including error caused by trace resistance can be calculated as follows:

$$G = \frac{R_{OUTx}}{R1 + R_{TRC}}$$

For example, assume a gain of 100V/V, as in the MAX34406H. From Table 1, R1 =  $100\Omega$  and  $R_{OUTx} = 10k\Omega$ . Then every  $10m\Omega$  of PCB trace resistance adds -0.01% gain error.

#### **Optional Output Filter Capacitor**

When designing a system that uses a sample-and-hold stage in the ADC, the sampling capacitor momentarily loads OUTx and causes a drop in the output voltage. If sampling time is very short (less than a microsecond),



Figure 1. Input Trace Resistance

consider using a ceramic capacitor across OUTx and GND to hold VOLITX constant during sampling. This also decreases the small-signal bandwidth of the currentsense amplifier and reduces noise at OUTx.

#### **Input Filters**

Some applications of current-sense amplifiers need to measure currents accurately even in the presence of both differential and common-mode ripple, as well as a wide variety of input transient conditions. For example, high-frequency ripple at the output of a switching buck or boost regulator results in a common-mode voltage at the device's inputs. Alternatively, the fast load-current transients, when measuring at the input of a switching buck or boost regulator, can cause high-frequency differential sense voltages to occur at the device's inputs, although the signal of interest is the average DC value. Such highfrequency differential sense voltages can result in a voltage offset at the device output.

The device allows a method of filtering to help improve performance in the presence of input common-mode voltage and input differential voltage transients. Figure 2 shows a differential input filter.

The capacitor C<sub>IN</sub> between INx+ and INx- along with the resistor R<sub>IN</sub> between the sense resistor and INx- helps filter against input differential voltages and prevents them from reaching the device.

The corner frequency of this filter is determined by the choice of R<sub>IN</sub>, C<sub>IN</sub>, and the value of the input resistance at INx- (R1). See Table 1 for R1 values at the different gain options.

The value of R<sub>IN</sub> should be chosen to minimize its effect on the input offset voltage due to the bias current at INx-.



Figure 2. Differential Input Filter

# **Quad Current-Sense Amplifier** with Overcurrent Threshold Comparators

RIN x IBIAS contributes to the input voltage offset. IBIAS is typically 0.2µA.

Placing R<sub>IN</sub> at the INx- input voltage does not affect the gain error of the device because the gain is given by the ratio between ROUTx and R1 at INx+.

#### **Bidirectional Application**

Some systems can require a precise bidirectional current-sense amplifier to accurately monitor currents.



Figure 3. Bidirectional Application

Measurement of the two separate outputs with respect to GND yields an accurate measure of the bidirectional currents (Figure 3).

#### **Choosing the Delay Capacitor**

The SHTDN output asserts upon overcurrent detection on any of the 4 channels. OC1 to OC4 are logically ORed together; SHTDN latches the output after some delay. SHTDN latch delay is determined by the following equation:

$$t_{DLY} = C_{CDLY} \times (V_{DD} \div 10\mu A)$$

Example C<sub>CDI Y</sub> and t<sub>DI Y</sub> pairs are given in the *Electrical* Characteristics table.

### **Ordering Information**

| PART            | GAIN (V/V) | TEMP RANGE     | PIN-PACKAGE  |
|-----------------|------------|----------------|--------------|
| MAX34406TETG+*  | 25         | -40°C to +85°C | 24 TQFN-EP** |
| MAX34406TETG+T* | 25         | -40°C to +85°C | 24 TQFN-EP** |
| MAX34406FETG+*  | 50         | -40°C to +85°C | 24 TQFN-EP** |
| MAX34406FETG+T* | 50         | -40°C to +85°C | 24 TQFN-EP** |
| MAX34406HETG+   | 100        | -40°C to +85°C | 24 TQFN-EP** |
| MAX34406HETG+T  | 100        | -40°C to +85°C | 24 TQFN-EP** |
| MAX34406WETG+*  | 200        | -40°C to +85°C | 24 TQFN-EP** |
| MAX34406WETG+T* | 200        | -40°C to +85°C | 24 TQFN-EP** |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

# **Package Information**

For the latest package outline information and land patterns (footprints), go to www.maxim-ic.com/packages. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE | PACKAGE CODE | OUTLINE NO. | LAND PATTERN NO. |
|--------------|--------------|-------------|------------------|
| 24 TQFN-EP   | T2444+4      | 21-0139     | 90-0022          |

T = Tape and reel.

<sup>\*</sup>Future product—contact factory for availability.

<sup>\*\*</sup>EP = Exposed pad.

# Quad Current-Sense Amplifier with Overcurrent Threshold Comparators

## **Revision History**

| REVISION<br>NUMBER | REVISION DATE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                  | PAGES<br>CHANGED |
|--------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0                  | 6/11          | Initial release                                                                                                                                                                                                                                                                                                                                              | _                |
| 1                  | 1/12          | Removed the requirement for the bleed resistor on CDLY; added the function to discharge the CDLY capacitor when all four OCx outputs are low ( <i>Block Diagram</i> , <i>Electrical Characteristics</i> table t <sub>DLY</sub> specification, <i>Pin Description</i> , <i>Typical Application Circuit</i> , and <i>Choosing the Delay Capacitor</i> section) | 1, 3, 6, 7, 10   |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_