

## STM6905

# Quintuple, ultralow voltage supervisor with push-button reset

#### **Features**

- Quintuple voltage monitoring
- Accurate ±1.8% across temperature voltage threshold (±1% at 25°C)
- Primary supply (V<sub>CC</sub>) monitor. Fixed (factory programmed) reset thresholds: 3.078 V to 2.866 V
- Second fixed (V2IN) monitor. Fixed (factoryprogrammed) reset thresholds: 2.333 V to 1.050 V
- Three additional adjustable supply monitor inputs (externally adjustable)
- 600 mV internal reference
- RST output (open drain)
- Output guaranteed for V<sub>CC</sub> ≥ 0.8 V
- Reset delay time (t<sub>rec</sub>) on power-up: 210 ms (typ)
- Manual reset input (MR)
- Low supply current of 12 µA (typ)
- Power supply voltage 0.8 V to 5.5 V
- RoHS compliant (green package)
- 8-pin MSOP/TSSOP
- Operating temperature: -40°C to 85°C (industrial grade)



#### **Applications**

- Set-top boxes
- Multi-voltage systems
- Cable/satellite applications
- Computer systems
- Data storage equipment

Table 1. Device summary<sup>(1)</sup>

| Order code     | V <sub>RST1</sub> (V) | V <sub>RST2</sub> (V) | t <sub>REC</sub> (ms) | Package       |
|----------------|-----------------------|-----------------------|-----------------------|---------------|
| STM6905TZEDS6F | 3.078                 | 2.333                 | 210                   | MSOP8(TSSOP8) |
| STM6905TWEDS6F | 3.078                 | 1.683                 | 210                   | MSOP8(TSSOP8) |
| STM6905TGEDS6F | 3.078                 | 1.110                 | 210                   | MSOP8(TSSOP8) |
| STM6905SYEDS6F | 2.955                 | 2.188                 | 210                   | MSOP8(TSSOP8) |
| STM6905SFEDS6F | 2.955                 | 1.050                 | 210                   | MSOP8(TSSOP8) |
| STM6905PWEDS6F | 2.866                 | 1.683                 | 210                   | MSOP8(TSSOP8) |

Other reset threshold voltages and t<sub>REC</sub> time-out periods are offered. Minimum order quantities may apply. Contact local ST sales office for availability.

January 2008 Rev 3 1/19

Contents STM6905

#### **Contents**

| 1  | Desc  | cription                                                              | 5    |  |  |  |
|----|-------|-----------------------------------------------------------------------|------|--|--|--|
| 2  | Pin ( | descriptions                                                          | 7    |  |  |  |
|    | 2.1   | Push-button reset input (MR)                                          | 7    |  |  |  |
|    | 2.2   | V <sub>CC</sub> primary supply voltage monitoring input               |      |  |  |  |
|    | 2.3   | V2IN second fixed voltage monitoring input                            | 7    |  |  |  |
|    | 2.4   | V <sub>SS</sub>                                                       | 7    |  |  |  |
|    | 2.5   | V3IN, V4IN, and V5IN                                                  |      |  |  |  |
|    | 2.6   | RST active-low, open drain reset output                               | 7    |  |  |  |
| 3  | Ope   | ration                                                                | 9    |  |  |  |
|    | 3.1   | Setting the adjustable voltage levels for V3IN, V4IN, and V5IN inputs | 9    |  |  |  |
|    | 3.2   | Power on reset (t <sub>REC</sub> )                                    | 9    |  |  |  |
| 4  | Volta | age monitoring                                                        | . 10 |  |  |  |
| 5  | Max   | imum rating                                                           | . 11 |  |  |  |
| 6  | DC a  | and AC parameters                                                     | . 12 |  |  |  |
| 7  | Pack  | kage mechanical data                                                  | . 14 |  |  |  |
| 8  | Part  | numbering                                                             | . 16 |  |  |  |
| 9  | Pack  | Package marking information                                           |      |  |  |  |
| 10 | Revi  | ision history                                                         | . 18 |  |  |  |
| -  |       | •                                                                     | _    |  |  |  |

STM6905 List of tables

## List of tables

| Table 1. | Device summary                         |
|----------|----------------------------------------|
| Table 2. | Signal names and functions             |
| Table 3. | Absolute maximum ratings               |
| Table 4. | DC and AC characteristics              |
| Table 5. | TSSOP 8-lead package mechanical data15 |
| Table 6. | Ordering information scheme            |
| Table 7. | Marking description                    |
| Table 8. | Document revision history              |



List of figures STM6905

# **List of figures**

|           | Logic diagram                               | 5 |
|-----------|---------------------------------------------|---|
| Figure 2. | MSOP/TSSOP-8 connections                    | 5 |
| Figure 3. | Functional block diagram                    | ξ |
|           | Typical hardware hookup application diagram |   |
| Figure 5. | MR timing waveforms                         | C |
|           | Voltage monitoring diagram                  |   |
|           | TSSOP8, 3 x 3mm, package mechanical outline |   |
|           |                                             |   |

STM6905 Description

#### **Description** 1

The STM6905 supervisor is a low voltage/low supply current processor supervisor, designed to monitor up to five system power supply voltages. This device is targeted at applications such as set-top boxes (STBs), portable, battery-powered systems, networking and communication systems.

The device supports a push-button type manual reset input  $(\overline{MR})$ . Two of the five supply monitors (V<sub>CC</sub> and V2IN) have fixed (customer-selectable, factory-trimmed) thresholds (V<sub>BST1</sub> and V<sub>BST2</sub>). The other three voltage monitor inputs (V3IN, V4IN and V5IN) are monitored using externally adjustable threshold (600 mV internal reference) to meet specific level requirements.

If any of the five monitored voltages drops below its factory-trimmed or adjustable thresholds, or if the MR is asserted to logic low, the reset output RST is asserted (driven low). Once asserted, RST is maintained Low for a minimum delay period (trec) after ALL monitored supplies rise above their respective thresholds and MR returns to High. Reset output logic state is valid for V<sub>CC</sub> greater than 0.8 V.

The STM6905 is available in a standard 8-lead MSOP (TSSOP) package.

 $V_{CC}$ V2IN V3IN STM6905 V4IN **RST** V5IN MR  $V_{SS}$ ai13970

Figure 1. Logic diagram

Figure 2. MSOP/TSSOP-8 connections





Description STM6905

Table 2. Signal names and functions

| Pin | Name            | Туре   | Function                                                                         |  |
|-----|-----------------|--------|----------------------------------------------------------------------------------|--|
| 1   | MR              | Input  | Active-low manual reset input with internal pull-up resistor                     |  |
| 2   | V <sub>CC</sub> | Supply | Primary supply voltage input and integrated fixed threshold undervoltage monitor |  |
| 3   | V2IN            | Input  | Second fixed threshold input monitor                                             |  |
| 4   | $V_{SS}$        | Supply | Ground                                                                           |  |
| 5   | V3IN            | Input  | Adjustable third reset comparator input                                          |  |
| 6   | V4IN            | Input  | Adjustable fourth reset comparator input                                         |  |
| 7   | V5IN            | Input  | Adjustable fifth reset comparator input                                          |  |
| 8   | RST             | Output | Active-low open-drain reset output (10k ohm internal pull-up)                    |  |

STM6905 Pin descriptions

#### 2 Pin descriptions

#### 2.1 Push-button reset input (MR)

When  $\overline{MR}$  goes low the  $\overline{RST}$  output is driven low,  $\overline{RST}$  remains low as long as  $\overline{MR}$  is low and for  $t_{REC}$  after  $\overline{MR}$  returns to high. The active-low input has an internal 10k ohm pull-up resistor to  $V_{CC}$ . It can be driven from a TTL or CMOS logic line, or with open drain/collector outputs, or connected to  $V_{SS}$  through a switch. If unused, leave this pin open or connect it to  $V_{CC}$ .

Connect a normally open momentary switch from  $\overline{\text{MR}}$  to  $V_{SS}$ ; external debounce circuitry is not required. (If  $\overline{\text{MR}}$  is driven from long cables or if the device is used in noisy environments, connecting a 0.1uF capacitor from  $\overline{\text{MR}}$  to  $V_{SS}$  provides additional noise immunity).

#### 2.2 V<sub>CC</sub> primary supply voltage monitoring input

The  $V_{CC}$  pin is also the input for the primary reset threshold monitor. Fixed (customer-selectable, factory programmed) reset thresholds include 3.078 V to 2.866 V.

#### 2.3 V2IN second fixed voltage monitoring input

The V2IN input is the second fixed-voltage input for reset threshold monitoring. Available fixed (customer-selectable, factory programmed) reset thresholds include 2.333 V to 1.050 V.

#### 2.4 V<sub>SS</sub>

This pin is the ground pin for the power supply.

#### 2.5 V3IN, V4IN, and V5IN

The V3IN, V4IN and V5IN are high impedance inputs. RST is driven low when the voltage (VTRIP) at the pin falls below 600 mV (internal reference voltage at their respective comparators). The monitored voltage reset threshold is set with an external resistor-divider network.

#### 2.6 RST active-low, open drain reset output

The reset output ( $\overline{RST}$ ) pin is driven low and stays low whenever  $V_{CC}$  or V2IN, or V3IN, or V4IN, or V5IN falls below its factory-trimmed or adjustable reset threshold or when  $\overline{MR}$  goes to logic low. It remains low for trec after all supply voltages being monitored rise above their reset thresholds and  $\overline{MR}$  goes from low to high. Connect an external pull-up resistor to  $V_{CC}$ . A 10k ohms pull-up resistor should be sufficient for most applications.

Pin descriptions STM6905

Figure 3. Functional block diagram



1. Internal pull-up on  $\overline{\text{MR}}$  input of 10k ohm (typ).

Figure 4. Typical hardware hookup application diagram



STM6905 Operation

#### 3 Operation

The STM6905 provides the ability to monitor critical voltages such as power-supply and battery voltage levels, while interfacing easily to the system controllers/microprocessors.

Figure 4 shows typical hardware hookup for monitoring five voltages; two fixed thresholds (customer-selectable, factory-programmed ) and three adjustable monitor inputs.  $\overline{\text{RST}}$  output is open drain and requires a 10k ohms pull-up resistor tied to  $V_{CC}$ .

# 3.1 Setting the adjustable voltage levels for V3IN, V4IN, and V5IN inputs

The user can customize the minimum voltage levels for the three adjustable voltage inputs by connecting an external resistor divider network to the V3IN, V4IN and V5IN pins in order to set the trip point at some voltage above the 600 mv (V<sub>REF</sub>) according to the following formula.

$$VTRIP = 0.6V \times \frac{R1 + R2}{R2}$$

During normal operation, the STM6905 monitors the voltage levels at all the five pins (Vcc, V2IN, V3IN, V4IN and V5IN).

#### 3.2 Power on reset (t<sub>REC</sub>)

On power up, the STM6905 activates a power on reset circuit which asserts the reset pin (i.e.  $\overline{RST}$  goes low). The  $\overline{RST}$  signal remains active until  $V_{CC}$  (and V2IN, V3IN, V4IN, V5IN and  $\overline{MR}$ ) rises above the minimum voltage level for the time period  $t_{REC}$  thereby ensuring that the supply voltage has stabilized to sufficient operating levels.

Voltage monitoring STM6905

## 4 Voltage monitoring

Figure 5. MR timing waveforms



Figure 6. Voltage monitoring diagram



STM6905 Maximum rating

### 5 Maximum rating

Stressing the device above the rating listed in the "Absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

Table 3. Absolute maximum ratings

| Symbol                          | Parameter                                 | Value                        | Unit |
|---------------------------------|-------------------------------------------|------------------------------|------|
| T <sub>STG</sub>                | Storage temperature (V <sub>CC</sub> off) | -55 to +150                  | °C   |
| T <sub>SLD</sub> <sup>(1)</sup> | Lead solder temperature for 10 seconds    | 260                          | °C   |
| V <sub>IO</sub>                 | Input or output voltage                   | -0.3 to V <sub>CC</sub> +0.3 | V    |
| V <sub>CC</sub>                 | Supply voltage                            | -0.3 to 7.0                  | V    |
| Io                              | Output current                            | 20                           | mA   |
| $\theta_{JA}$                   | Thermal resistance (junction to ambient)  | 146                          | °C/W |

Reflow at peak temperature of 255°C to 260°C for < 30 seconds (total thermal budget not to exceed 180°C for between 90 to 150 seconds).

## 6 DC and AC parameters

This section summarizes the operating measurement conditions and the DC and AC characteristics of the device. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters.

Table 4. DC and AC characteristics

| Sym                                               | Alter-<br>native | Description                                     | Test c                                             | Min                                | Тур   | Max   | Unit  |    |
|---------------------------------------------------|------------------|-------------------------------------------------|----------------------------------------------------|------------------------------------|-------|-------|-------|----|
| V <sub>CC</sub>                                   |                  | Operating voltage                               |                                                    |                                    | 0.8   |       | 5.5   | V  |
| 1                                                 |                  | V <sub>CC</sub> supply current                  | V <sub>CC</sub>                                    | < 5.5 V                            |       | 12    | 16    | μA |
| I <sub>CC</sub>                                   |                  | ACC arbbit criterit                             | V <sub>CC</sub>                                    | = 3.3 V                            |       | 11    | 15    | μΑ |
| I2IN                                              |                  | V2IN supply curent                              | V2IN                                               | l = 3.3 V                          |       | 3     | 5     | μΑ |
| ILI                                               |                  | Input leakage current - $(\overline{MR})^{(2)}$ | V <sub>IN</sub> = \                                | V <sub>CC</sub> or V <sub>SS</sub> | -0.5  |       | +0.5  | μΑ |
| I <sub>LO</sub> <sup>(3)</sup>                    |                  | Open drain RST output leakage current           |                                                    | > VRST;<br>ot asserted             | -0.5  |       | +0.5  | μА |
|                                                   |                  |                                                 | V <sub>CC</sub> ≥ 0.8'                             | V, I <sub>SINK</sub> = 1 μA        |       |       | 0.3   | V  |
|                                                   |                  |                                                 | V <sub>CC</sub> ≥ 1.0\                             | /, I <sub>SINK</sub> = 50 μA       |       |       | 0.3   | V  |
| $V_{OL}$                                          |                  | Output low voltage (RST; open drain)            | V <sub>CC</sub> ≥ 1.2V,                            | , I <sub>SINK</sub> = 100 μA       |       |       | 0.3   | V  |
|                                                   |                  | (1131, open drain)                              | V <sub>CC</sub> ≥ 2.7V, I <sub>SINK</sub> = 1.2 mA |                                    |       |       | 0.3   | V  |
|                                                   |                  |                                                 | $V_{CC} \ge 4.5V$ , $I_{SINK} = 3.2 \text{ mA}$    |                                    |       |       | 0.4   | V  |
|                                                   |                  | V <sub>CC</sub> reset threshold                 | T (falling)                                        | 25°C                               | 3.047 | 3.078 | 3.109 | V  |
|                                                   |                  |                                                 |                                                    | -40°C to 85°C                      | 3.023 |       | 3.133 |    |
| V <sub>RST1</sub> <sup>(4)</sup>                  | V                |                                                 | S (falling)                                        | 25°C                               | 2.925 | 2.955 | 2.985 | V  |
| VRST1                                             | V <sub>TH1</sub> |                                                 |                                                    | -40°C to 85°C                      | 2.902 |       | 3.008 |    |
|                                                   |                  |                                                 | P (falling)                                        | 25°C                               | 2.837 | 2.866 | 2.895 | V  |
|                                                   |                  |                                                 |                                                    | -40°C to 85°C                      | 2.814 |       | 2.918 |    |
|                                                   |                  |                                                 | 7 (falling)                                        | 25°C                               | 2.310 | 2.333 | 2.356 | V  |
|                                                   |                  |                                                 | Z (falling)                                        | -40°C to 85°C                      | 2.291 |       | 2.375 |    |
|                                                   |                  |                                                 | V (falling)                                        | 25°C                               | 2.166 | 2.188 | 2.210 | V  |
|                                                   |                  |                                                 | Y (falling)                                        | -40°C to 85°C                      | 2.149 |       | 2.227 |    |
| V <sub>RST2</sub> <sup>(4)</sup> V <sub>TH2</sub> | V                | VOIN rocat throchold                            | M (falling)                                        | 25°C                               | 1.666 | 1.683 | 1.700 | V  |
|                                                   | VTH2             | 2 V2IN reset threshold                          | W (falling)                                        | -40°C to 85°C                      | 1.653 |       | 1.713 |    |
|                                                   |                  |                                                 | G (falling)                                        | 25°C                               | 1.099 | 1.110 | 1.121 | V  |
|                                                   |                  |                                                 |                                                    | -40°C to 85°C                      | 1.090 |       | 1.130 |    |
|                                                   |                  |                                                 | E (folling)                                        | 25°C                               | 1.040 | 1.050 | 1.061 | V  |
|                                                   |                  |                                                 | F (falling)                                        | -40°C to 85°C                      | 1.031 |       | 1.069 |    |

Table 4. DC and AC characteristics (continued)

| Sym                 | Alter-<br>native | Description                             | Test condition <sup>(1)</sup>                                                      | Min                   | Тур | Max                   | Unit |
|---------------------|------------------|-----------------------------------------|------------------------------------------------------------------------------------|-----------------------|-----|-----------------------|------|
| V <sub>HYST</sub>   |                  | Reset threshold hysteresis              | Referenced to V <sub>RST1</sub> /V <sub>RST2</sub> typical                         |                       | 0.5 |                       | %    |
| +                   |                  | V <sub>CC</sub> to <del>RST</del> delay | $V_{CC} = (V_{RST1} + 100 \text{ mV}) \text{ to}$<br>$(V_{RST1} - 100 \text{ mV})$ |                       | 20  |                       | μs   |
| t <sub>RD</sub>     |                  | V <sub>CC</sub> to not delay            | $V2IN = (V_{RST2} + 75 \text{ mV}) \text{ to}$<br>$(V_{RST2} - 75 \text{ mV})$     |                       | 20  |                       | μs   |
|                     |                  |                                         | Option B <sup>(5)</sup>                                                            | 20                    | 30  | 40                    | ms   |
|                     |                  | DOT time a suit in a via d              | Option C <sup>(5)</sup>                                                            | 80                    | 120 | 180                   | ms   |
| t <sub>REC</sub>    | t <sub>RP</sub>  | RST time-out period                     | Option E                                                                           | 140                   | 210 | 280                   | ms   |
|                     |                  |                                         | Option F <sup>(5)</sup>                                                            | 280                   | 420 | 560                   | ms   |
| Adjustab            | le reset         | comparator input (V3IN,                 | V4IN, V5IN)                                                                        |                       |     |                       |      |
| V <sub>RSTIN</sub>  |                  | V3IN, V4IN, V5IN input threshold        |                                                                                    | 589                   | 600 | 611                   | mV   |
| I <sub>RSTIN</sub>  |                  | V3IN, V4IN, V5IN input current          | V3IN, V4IN, V5IN > 0.8 V                                                           | -25                   |     | +25                   | nA   |
|                     |                  | V3IN, V4IN, V5IN<br>hysteresis          |                                                                                    |                       | 3   |                       | mV   |
| t <sub>RSTIND</sub> |                  | V3IN, V4IN, V5IN to RST output delay    | VRSTIN to (VRSTIN – 30 mV)                                                         |                       | 22  |                       | μs   |
| Manual (            | push-bu          | tton) reset input                       |                                                                                    |                       |     |                       |      |
| $V_{IL}$            |                  | <del>115</del> · · · ·                  |                                                                                    |                       |     | 0.3 x V <sub>CC</sub> | ٧    |
| V <sub>IH</sub>     |                  | - MR input voltage                      |                                                                                    | 0.7 x V <sub>CC</sub> |     |                       | ٧    |
| t <sub>MLMH</sub>   | t <sub>MR</sub>  | MR minimum pulse width                  |                                                                                    | 1                     |     |                       | μs   |
| $t_{MLRL}$          | t <sub>MRD</sub> | MR to RST output delay                  |                                                                                    |                       | 200 |                       | ns   |
|                     |                  | MR glitch immunity                      |                                                                                    |                       | 100 |                       | ns   |
|                     |                  | MR pull-up resistance                   |                                                                                    |                       | 10  |                       | kΩ   |

- 1. Valid for ambient operating temperature:  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ ;  $V_{CC} = 0.8$  V to 5.5 V (except where noted).
- 2. 10k ohm (typ) internal pull-up resistor.
- 3. The leakage current measured on the  $\overline{\text{RST}}$  pin is tested with the reset de-asserted (output high impedance).
- 4. Other reset threshold voltages are offered. Minimum order quantities may apply. Contact local sales office for availability.
- $5. \quad \text{Other } t_{\text{REC}} \text{ time-out periods are offered. Minimum order quantities may apply. Contact local sales office for availability.}$

### 7 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK<sup>®</sup> packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.

Figure 7. TSSOP8, 3 x 3mm, package mechanical outline

Table 5. TSSOP 8-lead package mechanical data

| Cumbal |      | mm   |       |       | inches |       |  |
|--------|------|------|-------|-------|--------|-------|--|
| Symbol | Min  | Тур  | Max   | Min   | Тур    | Max   |  |
| Α      |      |      | 1.100 |       |        | 0.043 |  |
| A1     | 0.00 |      | 0.15  | 0.000 |        | 0.006 |  |
| A2     | 0.75 | 0.85 | 0.95  | 0.030 | 0.034  | 0.037 |  |
| b      | 0.22 |      | 0.40  | 0.009 |        | 0.016 |  |
| С      | 0.08 |      | 0.23  | 0.003 |        | 0.009 |  |
| ccc    |      |      | 0.10  |       |        | 0.004 |  |
| D      | 2.80 | 3.00 | 3.20  | 0.110 | 0.118  | 0.126 |  |
| е      |      | 0.65 |       |       | 0.026  |       |  |
| Е      | 4.65 | 4.90 | 5.15  | 0.183 | 0.193  | 0.203 |  |
| E1     | 2.80 | 3.00 | 3.10  | 0.110 | 0.118  | 0.122 |  |
| L      | 0.40 | 0.60 | 0.80  | 0.016 | 0.024  | 0.032 |  |
| L1     |      | 0.95 |       |       | 0.037  |       |  |
| L2     |      | 0.25 |       |       | 0.010  |       |  |
| k      | 0°   | 4    | 6°    | 0°    | 4      | 6°    |  |
| N      |      | 8    | •     |       | 8      |       |  |

Part numbering STM6905

### 8 Part numbering



<sup>1.</sup> Other reset threshold voltages and  $t_{\sf REC}$  time-out periods are offered. Minimum order quantities may apply. Contact local sales office for availability.

F = ECOPACK® package, tape & reel

## 9 Package marking information

Table 7. Marking description

| Part marking   | V <sub>RST1</sub> (V) | V <sub>RST2</sub> (V) | Package       | Topside marking |
|----------------|-----------------------|-----------------------|---------------|-----------------|
| STM6905TZEDS6F | 3.078                 | 2.333                 | MSOP (TSSOP8) | STZE            |
| STM6905TWEDS6F | 3.078                 | 1.683                 | MSOP (TSSOP8) | STWE            |
| STM6905TGEDS6F | 3.078                 | 1.110                 | MSOP (TSSOP8) | STGE            |
| STM6905SYEDS6F | 2.955                 | 2.188                 | MSOP (TSSOP8) | SSYE            |
| STM6905SFEDS6F | 2.955                 | 1.050                 | MSOP (TSSOP8) | SSFE            |
| STM6905PWEDS6F | 2.866                 | 1.683                 | MSOP (TSSOP8) | SPWE            |

Revision history STM6905

## 10 Revision history

Table 8. Document revision history

| Date        | Revision | Changes                                     |
|-------------|----------|---------------------------------------------|
| 19-Dec-2007 | 1        | Initial release.                            |
| 23-Jan-2008 | 2        | Document status upgraded to full datasheet. |
| 28-Jan-2008 | 3        | Updated cover page, Figure 6, and Table 4.  |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

