

### High performance 3 A ULDO linear regulator

#### **Features**

- Up to 5 V input voltage range
- 60 mΩ max R<sub>DS(on)</sub>
- 35 µA shut-down current
- 3 A maximum output current
- Split bias and power supplies
- Adjustable output voltage: 0.5 V to 3.0 V
- Excellent load and line regulation: 1 % accuracy (over temperature)
- MLCC supported
- Programmable soft-start
- Short-circuit protection
- 3.5 A overcurrent protection
- Thermal shut-down
- VFQFPN20 4 x 4 x 1.0 mm package

### **Applications**

- Motherboard
- Mobile PC
- Hand-held instruments
- PCMCIA cards
- Processors I/O
- Chipset and RAM supply



### **Description**

L6935 is an ultra low drop output linear regulator operating up to 5 V input and is able to support output current up to 3 A. Designed with an internal low- $R_{DS(on)}$  N-channel MOSFET, it can be used for on-board DC-DC conversions saving in real estate, list of components and power dissipation.

Bias input and power input are split to allow linear conversion from buses lower than 1.2 V minimizing power losses.

L6935 provides the application with an adjustable voltage from 0.5 V to 3.0 V with a voltage regulation accuracy of 1 %. soft-start is available to program the output voltage rise-time according to the external capacitor connected.

Enable and Power Good functions make L6935 suitable for complex systems and programmable start-up sequencing.

The current limit at 3 A protects the system during a short circuit. The current is sensed in the power DMOS in order to limit the power dissipation. Thermal shut down limits the internal temperature at 150 °C with a hysteresis of 20 °C.

Table 1. Device summary

| Order codes | Package  | Packing       |
|-------------|----------|---------------|
| L6935       | VFQFPN20 | Tube          |
| L6935TR     | VIQIINZO | Tape and reel |

May 2008 Rev 1 1/20

Contents L6935

## **Contents**

| 1 | Турі | al application circuit and block diagram      | 3  |
|---|------|-----------------------------------------------|----|
|   | 1.1  | Application circuit                           | 3  |
|   | 1.2  | Block diagram                                 | 4  |
| 2 | Pins | lescription and connection diagrams           | 5  |
|   | 2.1  | Pin descriptions                              | 5  |
| 3 | Elec | ical specifications                           | 7  |
|   | 3.1  | Absolute maximum ratings                      | 7  |
|   | 3.2  | Thermal data                                  | 7  |
|   | 3.3  | Electrical characteristics                    | 8  |
| 4 | Турі | al performances                               | 9  |
| 5 | Devi | e description1                                | 1  |
|   | 5.1  | Soft-start                                    | 1  |
|   | 5.2  | Power Good 1                                  | 2  |
|   | 5.3  | VIN vs VBIAS                                  | 2  |
|   | 5.4  | Protections                                   | 2  |
|   |      | 5.4.1 Over-current protection                 | 12 |
|   |      | 5.4.2 Thermal protection                      | 13 |
| 6 | App  | cation information1                           | 4  |
|   | 6.1  | Components selection                          | 4  |
|   |      | 6.1.1 Input capacitor                         | 14 |
|   |      | 6.1.2 Output capacitor                        | 14 |
|   | 6.2  | VIN, VBIAS and sequencing                     | 5  |
| 7 | Dem  | nstration board description1                  | 6  |
| 8 | VFQ  | PN20 mechanical data and package dimensions 1 | 8  |
| 9 | Revi | ion history1                                  | 9  |
|   |      |                                               |    |

## 1 Typical application circuit and block diagram

## 1.1 Application circuit

Figure 1. Typical application circuit - VIN = VBIAS



Figure 2. Typical application circuit - VIN ≠ VBIAS



## 1.2 Block diagram

Figure 3. Block diagram



## 2 Pins description and connection diagrams





### 2.1 Pin descriptions

Table 2. Pins descriptions

|          | i me decempatione |                                                                                                                                                                                                                                                                                                                            |  |
|----------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pin #    | Name              | Function                                                                                                                                                                                                                                                                                                                   |  |
| 1        | N.C.              | Not internally connected.                                                                                                                                                                                                                                                                                                  |  |
| 2        | GND               | Ground connection. Connect to PCB ground plane.                                                                                                                                                                                                                                                                            |  |
| 3, 4     | N.C.              | Not internally connected.                                                                                                                                                                                                                                                                                                  |  |
| 5        | PGOOD             | Power Good output flag: the pin is open drain and it is forced low if the output voltage is lower than 90 % of the programmed voltage. If not used, it can be left floating.                                                                                                                                               |  |
| 6        | VBIAS             | Input bias supply. This pin supplies the internal logic to drive the power N-channel MOSFET that realize the voltage conversion. Connect directly to $V_{\text{IN}}$ or to a different supply ranging from $V_{\text{IN}}$ to 5 V. The voltage connected to this pin MUST always be higher or equal that $V_{\text{IN}}$ . |  |
| 7        | EN                | Enables the device if a voltage higher than 1 V is applied.  When pulled low, the device is in low-power consumption: everything inside the controller is kept OFF.  See Section 6.2 for details about EN signal and power sequencing.                                                                                     |  |
| 8 to 10  | VIN               | Power supply voltage. This pin is connected to the drain of the internal N-channel MOSFET. Filter to GND with capacitor larger than the one used for V <sub>OUT</sub> .                                                                                                                                                    |  |
| 11 to15  | N.C.              | Not internally connected.                                                                                                                                                                                                                                                                                                  |  |
| 16 to 18 | VOUT              | Regulated output voltage. This pin is connected to the source of the internal N-mos. MLCC capacitor are supported. Filter to GND with capacitor smaller than the one used for $V_{\rm IN}$ .                                                                                                                               |  |

Table 2. Pins descriptions (continued)

| Pin # | Name | Function                                                                                                                                                                                |
|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19    | ADJ  | Feedback for the IC regulation.  Connecting this pin through a voltage divider to V <sub>OUT</sub> , it is possible to program the output voltage between 0.5 V and 3.0 V.              |
| 20    | SS   | Soft-start pin. The soft-start time is programmed connecting an external capacitor C <sub>SS</sub> from this pin to GND.  In steady state regulation, the voltage at this pin is 3.3 V. |
| PAD   | GND  | Ground connection. Connect to PCB GND Plane with enough VIAs to improve thermal conductivity.                                                                                           |

# 3 Electrical specifications

## 3.1 Absolute maximum ratings

Table 3. Absolute maximum ratings

| Symbol                                                                                                                           | Parameter | Value       | Unit |
|----------------------------------------------------------------------------------------------------------------------------------|-----------|-------------|------|
| VIN                                                                                                                              | to GND    | 5.5         | V    |
| VBIAS, EN, PGOOD                                                                                                                 | to GND    | 6           | V    |
| SS, VOUT                                                                                                                         | to GND    | -0.3 to 3.3 | V    |
| ADJ                                                                                                                              | to GND    | -0.3 to 1   | ٧    |
| Maximum withstanding voltage range test condition: CDF-AEC-Q100-002 "human body model" acceptance criteria: "normal performance" |           | ±1000       | V    |

### 3.2 Thermal data

Table 4. Thermal data

| Symbol            | Parameter                                             | Value      | Unit |
|-------------------|-------------------------------------------------------|------------|------|
| R <sub>thJA</sub> | Thermal resistance junction to ambient <sup>(1)</sup> | 55         | °C/W |
| T <sub>MAX</sub>  | Maximum junction temperature 150                      |            | °C   |
| T <sub>STG</sub>  | Storage temperature range -50 to                      |            | °C   |
| T <sub>J</sub>    | Junction temperature range                            | -25 to 150 | °C   |

<sup>1.</sup> Measured with the component mounted on demonstration board in free air (22 x 28.5 mm - 2 layer 70  $\mu m$  copper).

### 3.3 Electrical characteristics

Table 5. Electrical characteristics

 $(V_{IN} = 5 \text{ V}, V_{BIAS} = 5 \text{ V}; T_A = 25 ^{\circ}\text{C} \text{ unless otherwise specified}).$ 

| Symbol              | Parameter                       | Test conditions                                                            | Min   | Тур   | Max                      | Unit |
|---------------------|---------------------------------|----------------------------------------------------------------------------|-------|-------|--------------------------|------|
| Recomme             | nded operating conditions       |                                                                            |       |       |                          |      |
| VIN                 | Operating supply voltage        | $V_{IN} = V_{BIAS}$<br>$V_{BIAS} < 5 V$                                    |       |       | 5.0<br>V <sub>BIAS</sub> | V    |
| VBIAS               | UVLO                            | V <sub>BIAS</sub> rising                                                   |       |       | 1.275                    | ٧    |
|                     | Quiescent current               | lout = 0 A                                                                 |       | 2.3   | 3                        | mA   |
| I <sub>IN</sub>     | Shut-down current               | $V_{IN} = V_{BIAS} = 3.3 \text{ V}$<br>$V_{IN} = V_{BIAS} = 5.0 \text{ V}$ |       |       | 25<br>40                 | μΑ   |
| Voltage re          | gulation                        |                                                                            |       |       |                          |      |
| VOUT                | Output voltage                  | Io = 0.1 A; V <sub>IN</sub> = 3.3 V; ADJ = OUT                             | 0.496 | 0.500 | 0.504                    | ٧    |
| ADJ                 | Line regulation                 | Vin = 3.30 V +/- 10 %; Io = 10 mA<br>Vin = 4.50 V +/- 10 %; Io = 10 mA     |       |       | 2.5<br>2.5               | mV   |
|                     | Load regulation                 | Vin = 3.3 V; Io = 100 mA to 3 A                                            |       |       | 7                        | mV   |
|                     | Ripple rejection <sup>(1)</sup> | F = 100120 Hz; Io = 10 mA<br>Vin = 3 V; ΔVin = 2 Vpp; Vout = 1 V           |       | 45    |                          | dB   |
| R <sub>DS(on)</sub> | Drain-to-source resistance      | lo = 3 A                                                                   |       | 30    | 60                       | mΩ   |
| Enable, S           | S and protections               |                                                                            | •     | •     |                          |      |
| I <sub>OCP</sub>    | Current limiting                | Vo = 1.8 V                                                                 | 3.15  | 3.50  | 3.85                     | Α    |
|                     | Power Good threshold            | V <sub>ADJ</sub> falling, wrt Ref.                                         | 77    |       | 85                       | %    |
| PGOOD               | Hysteresis                      |                                                                            |       | 10    |                          | %    |
|                     | Voltage low                     | I = -1 mA                                                                  |       |       | 0.4                      | ٧    |
| EN                  | Enable threshold                | EN rising                                                                  |       |       | 1.05                     | ٧    |
| SS                  | Soft start current              | Vss = 0 V                                                                  |       | 1.0   |                          | μΑ   |
| ОТ                  | Thermal shut-down               | Temperature rising (1)                                                     |       | 150   |                          | °C   |
|                     | memai siiut-uowii               | Hysteresis (1)                                                             |       | 20    |                          | °C   |

<sup>1.</sup> Parameter guaranteed by design, not tested in production

## 4 Typical performances

Figure 5. Output voltage and OC threshold vs junction temperature



Figure 6. Quiescent and shutdown current vs junction temperature



Figure 7. Line regulation



Figure 8. Load regulation



Device description L6935

## 5 Device description

#### 5.1 Soft-start

L6935 implements a soft-start feature to smoothly charge the output filter avoiding high inrush currents to be required to the input power supply.

The soft-start process begins as soon as  $V_{BIAS}$  reaches UVLO and ENABLE is asserted. A constant current  $I_{SS} = 1.0~\mu A$  is sourced through the SS pin: connecting an external capacitor ( $C_{SS}$ ) to this pin a voltage ramp is implemented; the voltage ramp internally clamps the E.A. reference, resulting in a controlled slope for the output voltage. As the voltage on  $C_{SS}$  reaches the  $V_{REF}$  value the internal clamp is released.

In this way, the soft-start process lasts for:

$$T_{SS} = C_{SS} \cdot \frac{V_{REF}}{I_{SS}} = 5 \cdot 10^5 \cdot C_{SS}[F]$$

where  $C_{SS}$  is the external capacitor [F] and  $T_{SS}$  is the soft-start time [sec.].

If the device is disabled (ENABLE low) and the VBIAS is still present, the SS pin is clamped to GND for a fixed time of about 50  $\mu s$ . in order to discharge the residual charge present on C<sub>SS</sub>: in this way, the device will be ready for a new SS process as ENABLE is asserted again.

Figure 9 describes a typical soft-start process.



Figure 0 Coft stock was soon discussor (loft) and was sound (winds)

Device description L6935

#### 5.2 Power Good

L6935 presents a PGOOD flag, an open drain output that is grounded during all the soft start procedure, and is left free when  $V_{OLIT}$  reaches 90 % of the programmed value.

An hysteresis of 10 % is also provided in order to avoid false triggering due to the noise generated by the application. *Figure 10* shows the PGOOD commutations.

Figure 10. Power good window



## 5.3 V<sub>IN</sub> vs V<sub>BIAS</sub>

L6935 provides the flexibility to supply the internal logic (VBIAS) with a supply different than the power input (VIN). The aim of this feature is to provide low-drop regulation still having the supply voltage to correctly drive the internal power mosfet so optimizing the conversion. VIN drives only the drain of the power DMOS and it can be kept as low as possible ( $V_{IN} > V_{OUT} + V_{DROPmin}$ ), while  $V_{BIAS}$  drives the control section.  $V_{BIAS}$  must be typically higher than  $V_{IN}$ .

#### 5.4 Protections

L6935 is equipped with a set of protections in order to protect both the load and the device from electrical overstress. Each protection does not latch the device, that returns to work properly as the perturbation disappear.

### 5.4.1 Over-current protection

An over current protection is provided: if the current that flows through the power DMOS is greater than 3.5 A, the device adjust the power DMOS driving voltage in order to keep constant the delivered current (I<sub>OUT</sub>). Anyhow the output may drop also causing the PGOOD to be set low.

Figure 11 show the way the OCP intervention: as the threshold value is reached by I<sub>OUT</sub>, the device forces a lower output current (~3.5 A).

Device description L6935

Figure 11. Over-current protection



#### 5.4.2 Thermal protection

The device constantly monitors its internal temperature. As the silicon reaches a 150 °C, the control circuit turns off the power DMOS, and stays off until a safe temperature of  $150^{\circ}$  -  $20^{\circ}$  =  $130^{\circ}$ C. *Figure 12* shows how the over-temperature protection intervention.

Figure 12. Over-temperature protection



## 6 Application information

L6935 is the best choice in smart linear regulator applications, due to its own small size, high power delivered and high regulation accuracy. Furthermore thermal shut-down and OCP guarantee the highest reliability for each application.

 $V_{IN}$  can be separated by  $V_{BIAS}$ : in this way the device can regulate the output voltage even if  $V_{IN} < V_{BIAS}$ , resulting in a better performance. In fact, the power dissipated decreases as  $V_{IN}$  get lower, according to the relationship  $P_{DISS} = (V_{IN} - V_{OUT}) \times I_{OUT}$ .

### 6.1 Components selection

#### 6.1.1 Input capacitor

The choice of the input capacitor value depends on the several factor such as load transient requirements, input source (battery or DC/DC converter) and its distance from the input capacitor. Generally speaking, a capacitor with the lowest ESR possible should be chosen: a value within the range [10  $\mu$ F; 100  $\mu$ F] can be sufficient in many cases.

#### 6.1.2 Output capacitor

The choice of the output capacitor value basically depends on the load transient requirement. Output capacitor must be sized according to the dynamic requests of the load. A too small capacitor may exhibit huge voltage drop after a load transient is applied: a value greater than 10  $\mu$ F should be used.

In order to guarantee a good reliability, at least X5R type should be used as I/O capacitors.

Different kinds of input/output capacitors can be used: *Table 6.* shows a few tested examples.

Table 6. Input/output capacitor selection guide

| Manufacturer                           | Туре                         | I/O cap. value | Rated voltage |
|----------------------------------------|------------------------------|----------------|---------------|
| Murata - GRM31CR61ExxxK <sup>(1)</sup> | MLCC, SMD1206, X5R           | 10100 μF       | 6.3 - 25 V    |
| Panasonic - ECJ3YB1AxxxM               | MLCC, SMD1206, X5R           | 10100 μF       | 10 - 25 V     |
| Panasonic - EEFFD0HxxxR                | SPCap - SMD7343<br>28 mΩ ESR | 10100 μF       | 4 - 8 V       |
| Sanyo - 8TPE100MPC2                    | POSCAP, SMD6032<br>25 mΩ ESR | 10100 μF       | 6.3 - 25 V    |
| TDK - C3216X5R0JxxxMT                  | MLCC, SMD1210, X5R           | 10100 μF       | 6.3 V         |

<sup>1.</sup> xxx in the part numbers stands for 106 (10  $\mu$ F), 226 (22  $\mu$ F)... 105 (100  $\mu$ F)

#### 6.2 VIN, VBIAS and sequencing

Different configurations for VIN and VBIAS are possibleand the power sequencing must consider the different timings in which the power supplies becomes available. In order to properly drive the device internal logic, it is reccomended to control the sequence between EN signal and the VIN / VBIAS application: the device need to result being disabled when VBIAS crosses the UVLO threshols. Furthermore, in case of VIN <> VBIAS, the EN signal needs to be driven by the last-coming between the two supplies.

It is reccomended to drive the EN pin with a resistor divider connected as reported into Figure 13 and Figure 14.

Figure 13. Recommended circuit for VBIAS = VIN VIN VOUT = 0.5V to 3.0VVBIAS VIN VOUT L6935 R<sub>EH</sub> PGOOD GND PAD ADJ o PGOOD ΕN R<sub>EL</sub> (OpenDrain Toggle \*\*) Css \*\* Drive EN with external Open-Drain Signal.

Figure 14. Reccomended circuit for VBIAS ≠ VIN



## 7 Demonstration board description

*Figure 15* and *Figure 16* show the schematic and the layout of the demonstration board designed for L6935.  $V_{IN}$  and  $V_{BIAS}$  may be different and, in this case, R4 must not be mounted. C3 defines the Soft-Start timer, according to the relationship described in the *Section 5.1*.

The value of the output divider  $R_1 / R_2$  have to be designed in order to program the desired  $V_{OUT}$  value, according to the following equation:

$$V_{OUT} = 0.5 \cdot \left(1 + \frac{R_1}{R_2}\right)$$

Figure 15. Demonstration board schematic



Figure 16. Demonstration board layout



Different values for R<sub>1</sub> are available in order to program the value of  $V_{OUT}$  (R<sub>2</sub> = 10 k $\Omega$ )

 $V_{OUT} = 0.50 \ V_{DC} \ @ \ R_1 = 0 \ \Omega$ 

 $V_{OUT} = 0.75 V_{DC} @ R_1 = 5 k\Omega$ 

 $V_{OUT}$  = 1.00  $V_{DC}$  @  $R_1$  = 10  $k\Omega$ 

 $V_{OUT}$  = 1.25  $V_{DC}$  @  $R_1$  = 15  $k\Omega$ 

 $V_{OUT} = 1.50 V_{DC} @ R_1 = 20 k\Omega$ 

 $V_{OUT}$  = 3.00  $V_{DC}$  @  $R_1$  = 50  $k\Omega$ 

Table 7. L6935 demonstration board bill of material

| Reference  | Description                                                      |
|------------|------------------------------------------------------------------|
| C1, C2, c3 | Chip capacitor 100 nF - 6.3 V - X5R                              |
| C4         | Murata chip capacitor (GRM31CR60J226K) 1206, X5R, 6.3-25V, 22 μF |
| C5         | Murata chip capacitor (GRM31CR61E106K) 1206, X5R, 6.3-25V, 10 μF |
| C6         | Not mounted                                                      |
| R1         | Chip resistor 15 kΩ +/-0.1% - 1/16 W                             |
| R2         | Chip resistor 10 k $\Omega$ +/-0.1% - 1/16 W                     |
| R3, R5     | Chip resistor 10 k $\Omega$ +/-5% - 1/16 W                       |
| R4         | Chip resistor 0 $\Omega$                                         |

# 8 VFQFPN20 mechanical data and package dimensions

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.

Figure 17. VFQFPN20 mechanical data and package dimensions



577

Revision history L6935

# 9 Revision history

Table 8. Document revision history

| Date        | Revision | Changes         |
|-------------|----------|-----------------|
| 20-May-2008 | 1        | Initial release |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

57