

## ST72521xx-Auto

8-bit MCU for automotive with 32/60 Kbyte Flash/ROM, ADC, 5 timers, SPI, SCI, I2C, CAN interface

### **Features**

#### **Memories**

- 32 to 60 Kbyte dual voltage High Density Flash (HDFlash) or ROM with readout protection capability. In-application programming and incircuit programming for HDFlash devices
- 1 to 2 Kbyte RAM
- HDFlash endurance: 100 cycles, data retention 20 years

#### Clock, reset and supply management

- Enhanced low voltage supervisor (LVD) for main supply and auxiliary voltage detector (AVD) with interrupt capability
- Clock sources: crystal/ceramic resonator oscillators, internal RC oscillator and bypass for external clock
- PLL for 2x frequency multiplication
- 4 power saving modes: Halt, Active Halt, Wait and Slow

#### Interrupt management

- Nested interrupt controller
- 14 interrupt vectors plus TRAP and RESET
- Top Level Interrupt (TLI) pin
- 15 external interrupt lines (on 4 vectors)

#### Analog peripheral

■ 10-bit ADC with up to 16 input ports

#### Up to 64 I/O ports

- 48 multifunctional bidirectional I/O lines
- 34 alternate function lines
- 16 high sink outputs



#### 5 timers

- Main clock controller with Real-time base, Beep and Clock-out capabilities
- Configurable watchdog timer
- Two 16-bit timers with 2 input captures, 2 output compares, external clock input on 1 timer, PWM and pulse generator modes
- 8-bit PWM auto-reload timer with 2 input captures, 4 PWM outputs, output compare and time base interrupt, external clock with event detector

#### 4 communications interfaces

- SPI synchronous serial interface
- SCI asynchronous serial interface
- I<sup>2</sup>C multimaster interface (SMbus V1.1 compliant)
- CAN interface (2.0B passive)

#### Instruction set

- 8-bit data manipulation
- 63 basic instructions
- 17 main addressing modes
- 8x8 unsigned multiply instruction

### **Development tools**

■ Full HW/SW development pkg, ICT capability

Table 1. Device summary

| Reference      | Part number                                                           |
|----------------|-----------------------------------------------------------------------|
| ST72521xx-Auto | ST72521R6-Auto<br>ST72521R9-Auto<br>ST72521AR9-Auto<br>ST72521M9-Auto |

July 2010 Doc ID 17660 Rev 1 1/276

Contents ST72521xx-Auto

## **Contents**

| 1     | Desc | ription                       |                             | 19         |  |  |
|-------|------|-------------------------------|-----------------------------|------------|--|--|
| 2     | Pack | age pinout                    | t and pin description       | 21         |  |  |
|       | 2.1  | Package p                     | oinout                      | 21         |  |  |
|       | 2.2  | Pin descrip                   | ption                       | 23         |  |  |
| 3     | Regi | ster and m                    | emory map                   | 28         |  |  |
| 4     | Flas | n program                     | memory                      | 32         |  |  |
|       | 4.1  | Introductio                   | on                          | 32         |  |  |
|       | 4.2  | Main featu                    | ires                        | 32         |  |  |
|       | 4.3  | Structure .                   |                             | 32         |  |  |
|       |      | 4.3.1 Re                      | eadout protection           | 33         |  |  |
|       | 4.4  | ICC interfa                   | ace                         | 33         |  |  |
|       | 4.5  | ICP (in-circ                  | cuit programming)           | 34         |  |  |
|       | 4.6  | IAP (in-app                   | plication programming)      | 35         |  |  |
|       | 4.7  | Related do                    | ocumentation                | 35         |  |  |
|       | 4.8  | Flash cont                    | trol/status register (FCSR) | 35         |  |  |
| 5     | Cen  | Central processing unit (CPU) |                             |            |  |  |
|       | 5.1  | Introduction                  |                             |            |  |  |
|       | 5.2  | Main features 30              |                             |            |  |  |
|       | 5.3  | CPU registers                 |                             |            |  |  |
|       |      | 5.3.1 Ad                      | ccumulator (A)              | 37         |  |  |
|       |      | 5.3.2 In                      | dex registers (X and Y)     | 37         |  |  |
|       |      | 5.3.3 Pr                      | rogram counter (PC)         | 37         |  |  |
|       |      | 5.3.4 Co                      | ondition code (CC) register | 37         |  |  |
|       |      | 5.3.5 St                      | tack pointer (SP) register  |            |  |  |
| 6     | Sup  | oly, reset aı                 | nd clock management         | 40         |  |  |
|       | 6.1  | Introduction                  |                             |            |  |  |
|       | 6.2  | Main features                 |                             |            |  |  |
|       | 6.3  | Phase lock                    | ked loop                    | 41         |  |  |
| 2/276 |      |                               | Doc ID 17660 Rev 1          | <b>477</b> |  |  |

ST72521xx-Auto Contents

|            | 6.4   | Multi-c  | oscillator (MO)                                         | 41    |
|------------|-------|----------|---------------------------------------------------------|-------|
|            | 6.5   | Reset    | sequence manager (RSM)                                  | 43    |
|            |       | 6.5.1    | Introduction                                            | 43    |
|            |       | 6.5.2    | Asynchronous external RESET pin                         | 44    |
|            |       | 6.5.3    | External power-on RESET                                 | 44    |
|            |       | 6.5.4    | Internal low voltage detector (LVD) RESET               | 44    |
|            |       | 6.5.5    | Internal watchdog RESET                                 | 45    |
|            | 6.6   | Syster   | m integrity management (SI)                             | 46    |
|            |       | 6.6.1    | Low voltage detector (LVD)                              | 46    |
|            |       | 6.6.2    | Auxiliary voltage detector (AVD)                        | 47    |
|            |       | 6.6.3    | Low power modes                                         | 49    |
|            |       | 6.6.4    | Interrupts                                              | 49    |
|            |       | 6.6.5    | System Integrity (SI) Control/Status register (SICSR) . | 50    |
| 7          | Inter | rupts .  |                                                         | 52    |
|            | 7.1   | Introdu  | uction                                                  | 52    |
|            | 7.2   | Maskii   | ng and processing flow                                  | 52    |
|            | 7.3   | Interru  | pts and low power modes                                 | 55    |
|            | 7.4   | Concu    | rrent and nested management                             | 55    |
|            | 7.5   |          | pt register description                                 |       |
|            |       | 7.5.1    | CPU CC register interrupt bits                          |       |
|            |       | 7.5.2    | Interrupt software priority registers (ISPRx)           |       |
|            | 7.6   | Extern   | al interrupts                                           |       |
|            |       | 7.6.1    | I/O port interrupt sensitivity                          |       |
|            |       | 7.6.2    | External interrupt control register (EICR)              |       |
| 8          | Pow   | er savir | ng modes                                                | 65    |
|            | 8.1   |          | uction                                                  |       |
|            | 8.2   |          | node                                                    |       |
|            | 8.3   |          | node                                                    |       |
|            |       |          |                                                         |       |
|            | 8.4   |          | Halt and Halt modes                                     |       |
|            |       | 8.4.1    | Active Halt mode                                        |       |
|            |       | 8.4.2    | Halt mode                                               | 70    |
| 9          | I/O p | orts     |                                                         | 73    |
|            | 9.1   | Introdu  | uction                                                  | 73    |
| <b>577</b> |       |          | Doc ID 17660 Rev 1                                      | 3/276 |
| 2 <b>=</b> |       |          | 20012 11000 1107 1                                      | 5,210 |

Contents ST72521xx-Auto

|       | 9.2  | Functional description       73         9.2.1 Input modes       73         9.2.2 Output modes       74         9.2.3 Alternate functions       74 |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------|
|       | 9.3  | I/O port implementation                                                                                                                           |
|       | 9.4  | Low power modes 78                                                                                                                                |
|       | 9.5  | Interrupts 78                                                                                                                                     |
| 10    | Watc | hdog timer (WDG) 80                                                                                                                               |
|       | 10.1 | Introduction 80                                                                                                                                   |
|       | 10.2 | Main features                                                                                                                                     |
|       | 10.3 | Functional description 80                                                                                                                         |
|       | 10.4 | How to program the watchdog timeout                                                                                                               |
|       | 10.5 | Low power modes                                                                                                                                   |
|       | 10.6 | Hardware watchdog option                                                                                                                          |
|       | 10.7 | Using Halt mode with the WDG (WDGHALT option)                                                                                                     |
|       | 10.8 | Interrupts                                                                                                                                        |
|       | 10.9 | Register description 84                                                                                                                           |
|       |      | 10.9.1 Control register (WDGCR)                                                                                                                   |
| 11    | Main | clock controller with real-time clock and beeper (MCC/RTC) 85                                                                                     |
|       | 11.1 | Introduction                                                                                                                                      |
|       | 11.2 | Programmable CPU clock prescaler                                                                                                                  |
|       | 11.3 | Clock-out capability                                                                                                                              |
|       | 11.4 | Real-time clock timer (RTC)                                                                                                                       |
|       | 11.5 | Beeper 85                                                                                                                                         |
|       | 11.6 | Low power modes                                                                                                                                   |
|       | 11.7 | Interrupts                                                                                                                                        |
|       | 11.8 | Main clock controller registers 87                                                                                                                |
|       |      | 11.8.1 MCC control/status register (MCCSR)                                                                                                        |
|       |      | 11.8.2 MCC beep control register (MCCBCR)                                                                                                         |
| 12    | PWN  | l auto-reload timer (ART)90                                                                                                                       |
|       | 12.1 | Introduction                                                                                                                                      |
|       | 12.2 | Functional description                                                                                                                            |
| 4/276 |      | Doc ID 17660 Rev 1                                                                                                                                |

ST72521xx-Auto Contents

|              |       | 12.2.1  | Counter                                            | 91    |
|--------------|-------|---------|----------------------------------------------------|-------|
|              |       | 12.2.2  | Counter clock and prescaler                        |       |
|              |       | 12.2.3  | Counter and prescaler initialization               |       |
|              |       | 12.2.4  | Output compare control                             |       |
|              |       | 12.2.5  | Independent PWM signal generation                  |       |
|              |       | 12.2.6  | Output compare and time base interrupt             |       |
|              |       | 12.2.7  | External clock and event detector mode             | 93    |
|              |       | 12.2.8  | Input capture function                             | 94    |
|              |       | 12.2.9  | External interrupt capability                      | 95    |
|              | 12.3  | ART re  | egisters                                           | 96    |
|              |       | 12.3.1  | Control/status register (ARTCSR)                   | 96    |
|              |       | 12.3.2  | Counter access register (ARTCAR)                   | 97    |
|              |       | 12.3.3  | Auto-reload register (ARTARR)                      | 97    |
|              |       | 12.3.4  | PWM control register (PWMCR)                       | 98    |
|              |       | 12.3.5  | Duty cycle registers (PWMDCRx)                     | 99    |
|              |       | 12.3.6  | Input capture control / status register (ARTICCSR) | 99    |
|              |       | 12.3.7  | Input capture registers (ARTICRx)                  | 100   |
| 13           | 16-bi | t timer |                                                    | 101   |
|              | 13.1  |         | iction                                             |       |
|              | 13.2  |         | eatures                                            |       |
|              | 13.3  |         | onal description                                   |       |
|              | 10.0  | 13.3.1  | Counter                                            |       |
|              |       | 13.3.1  | External clock                                     |       |
|              |       | 13.3.2  | Input capture                                      |       |
|              |       | 13.3.4  | Output compare                                     |       |
|              |       | 13.3.5  | Forced compare output capability                   |       |
|              |       | 13.3.6  |                                                    |       |
|              |       | 13.3.7  | Pulse width modulation mode                        |       |
|              | 13.4  |         | ower modes                                         |       |
|              | 13.5  | •       | pts                                                |       |
|              | 13.6  |         | ary of timer modes                                 |       |
|              | 13.7  |         | •                                                  |       |
|              | 13.7  |         | timer registers                                    |       |
|              |       | 13.7.1  | Control register 1 (CR1)                           |       |
|              |       | 13.7.2  | Control/etatus register (CSR)                      |       |
|              |       | 13.7.3  | Control/status register (CSR)                      | 118   |
| <b>577</b>   |       |         | Doc ID 17660 Rev 1                                 | 5/276 |
| — <i>)</i> • |       |         | DOCID 17000 NeV I                                  | 3/2/6 |

Contents ST72521xx-Auto

|       |       | 13.7.4   | Input capture 1 high register (IC1HR)           | 119 |
|-------|-------|----------|-------------------------------------------------|-----|
|       |       | 13.7.5   | Input capture 1 low register (IC1LR)            | 120 |
|       |       | 13.7.6   | Output compare 1 high register (OC1HR)          | 120 |
|       |       | 13.7.7   | Output compare 1 low register (OC1LR)           | 120 |
|       |       | 13.7.8   | Output compare 2 high register (OC2HR)          | 120 |
|       |       | 13.7.9   | Output compare 2 low register (OC2LR)           | 121 |
|       |       | 13.7.10  | Counter high register (CHR)                     | 121 |
|       |       | 13.7.11  | Counter low register (CLR)                      | 121 |
|       |       | 13.7.12  | Alternate counter high register (ACHR)          | 121 |
|       |       | 13.7.13  | Alternate counter low register (ACLR)           | 122 |
|       |       | 13.7.14  | Input capture 2 high register (IC2HR)           | 122 |
|       |       | 13.7.15  | Input capture 2 low register (IC2LR)            | 122 |
| 14    | Seria | l periph | eral interface (SPI)                            | 124 |
|       | 14.1  | Introduc | ction                                           | 124 |
|       | 14.2  | Main fe  | atures                                          | 124 |
|       | 14.3  | Genera   | l description                                   | 124 |
|       |       | 14.3.1   | Functional description                          |     |
|       |       | 14.3.2   | Slave select management                         |     |
|       |       | 14.3.3   | Master mode operation                           |     |
|       |       | 14.3.4   | Master mode transmit sequence                   |     |
|       |       | 14.3.5   | Slave mode operation                            | 128 |
|       |       | 14.3.6   | Slave mode transmit sequence                    | 128 |
|       | 14.4  | Clock p  | hase and clock polarity                         | 129 |
|       | 14.5  | •        | ags                                             |     |
|       |       | 14.5.1   | Master mode fault (MODF)                        |     |
|       |       | 14.5.2   | Overrun condition (OVR)                         |     |
|       |       | 14.5.3   | Write collision error (WCOL)                    |     |
|       |       | 14.5.4   | Single master systems                           |     |
|       | 14.6  |          | wer modes                                       |     |
|       |       | 14.6.1   | Using the SPI to wake up the MCU from Halt mode |     |
|       | 14.7  | Interrup | ots                                             | 133 |
|       | 14.8  | SPI rea  | isters                                          | 134 |
|       |       | 14.8.1   | Control register (SPICR)                        |     |
|       |       | 14.8.2   | Control/status register (SPICSR)                |     |
|       |       | 14.8.3   | Data I/O register (SPIDR)                       |     |
|       |       |          |                                                 |     |
| 6/276 |       |          | Doc ID 17660 Rev 1                              |     |

ST72521xx-Auto Contents

| 15 | Seria | Il communications interface (SCI)                              | 138 |
|----|-------|----------------------------------------------------------------|-----|
|    | 15.1  | Introduction                                                   | 138 |
|    | 15.2  | Main features                                                  | 138 |
|    | 15.3  | General description                                            | 139 |
|    | 15.4  | Functional description                                         | 141 |
|    |       | 15.4.1 Serial data format                                      | 141 |
|    |       | 15.4.2 Transmitter                                             | 142 |
|    |       | 15.4.3 Receiver                                                | 143 |
|    | 15.5  | Low power modes                                                | 149 |
|    | 15.6  | Interrupts                                                     | 149 |
|    | 15.7  | SCI registers                                                  | 150 |
|    |       | 15.7.1 Status register (SCISR)                                 | 150 |
|    |       | 15.7.2 Control register 1 (SCICR1)                             | 152 |
|    |       | 15.7.3 Control register 2 (SCICR2)                             | 153 |
|    |       | 15.7.4 Data register (SCIDR)                                   | 154 |
|    |       | 15.7.5 Baud rate register (SCIBRR)                             | 154 |
|    |       | 15.7.6 Extended receive prescaler division register (SCIERPR)  | 155 |
|    |       | 15.7.7 Extended transmit prescaler division register (SCIETPR) | 156 |
| 16 | I2C b | ous interface (I2C)                                            | 158 |
|    | 16.1  | Introduction                                                   | 158 |
|    | 16.2  | Main features                                                  | 158 |
|    |       | 16.2.1 I2C master features                                     | 158 |
|    |       | 16.2.2 I2C slave features                                      | 158 |
|    | 16.3  | General description                                            | 159 |
|    |       | 16.3.1 Mode selection                                          | 159 |
|    |       | 16.3.2 Communication flow                                      | 159 |
|    |       | 16.3.3 SDA/SCL line control                                    | 160 |
|    | 16.4  | Functional description                                         | 161 |
|    |       | 16.4.1 Slave mode                                              | 161 |
|    |       | 16.4.2 Master mode                                             | 162 |
|    | 16.5  | Low power modes                                                | 166 |
|    | 16.6  | Interrupts                                                     | 166 |
|    | 16.7  | Register description                                           |     |
|    |       | 16.7.1 I2C control register (CR)                               | 167 |
|    |       |                                                                |     |
|    |       |                                                                |     |



Doc ID 17660 Rev 1

Contents ST72521xx-Auto

|       |       | 16.7.2<br>16.7.3<br>16.7.4<br>16.7.5<br>16.7.6<br>16.7.7 | I2C status register 1 (SR1) I2C status register 2 (SR2) I2C clock control register (CCR) I2C data register (DR) I2C own address register (OAR1) I2C own address register (OAR2) | 170<br>171<br>172 |
|-------|-------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| 17    | Cont  | roller ar                                                | ea network (CAN)                                                                                                                                                                | 175               |
|       | 17.1  | Introduc                                                 | ction                                                                                                                                                                           | 175               |
|       | 17.2  | Main fe                                                  | atures                                                                                                                                                                          | 176               |
|       | 17.3  | Functio                                                  | nal description                                                                                                                                                                 | 176               |
|       |       | 17.3.1                                                   | Frame formats                                                                                                                                                                   | 176               |
|       |       | 17.3.2                                                   | Hardware blocks                                                                                                                                                                 | 177               |
|       |       | 17.3.3                                                   | Modes of operation                                                                                                                                                              | 179               |
|       |       | 17.3.4                                                   | Bit timing logic                                                                                                                                                                | 181               |
|       | 17.4  | Registe                                                  | r description                                                                                                                                                                   | 182               |
|       |       | 17.4.1                                                   | General purpose registers                                                                                                                                                       | 182               |
|       |       | 17.4.2                                                   | Paged registers                                                                                                                                                                 | 187               |
|       | 17.5  | List of C                                                | CAN cell limitations                                                                                                                                                            | 196               |
|       |       | 17.5.1                                                   | Omitted SOF bit                                                                                                                                                                 | 196               |
|       |       | 17.5.2                                                   | CPU write access (more than one cycle) corrupts CAN frame .                                                                                                                     | 196               |
|       |       | 17.5.3                                                   | Unexpected message transmission                                                                                                                                                 | 197               |
|       |       | 17.5.4                                                   | WKPS functionality                                                                                                                                                              | 202               |
|       |       | 17.5.5                                                   | Bus-off state not entered                                                                                                                                                       | 203               |
| 18    | 10-bi | t A/D co                                                 | nverter (ADC)                                                                                                                                                                   | 205               |
|       | 18.1  | Introduc                                                 | ction                                                                                                                                                                           | 205               |
|       | 18.2  | Main fe                                                  | atures                                                                                                                                                                          | 205               |
|       | 18.3  | Functio                                                  | nal description                                                                                                                                                                 | 206               |
|       |       | 18.3.1                                                   | A/D converter configuration                                                                                                                                                     |                   |
|       |       | 18.3.2                                                   | Starting the conversion                                                                                                                                                         |                   |
|       |       | 18.3.3                                                   | Changing the conversion channel                                                                                                                                                 |                   |
|       | 18.4  | Low po                                                   | wer modes                                                                                                                                                                       |                   |
|       | 18.5  | Interrup                                                 | nts                                                                                                                                                                             | 207               |
|       | 18.6  | •                                                        | gisters                                                                                                                                                                         |                   |
|       | . 0.0 | 18.6.1                                                   | Control/status register (ADCCSR)                                                                                                                                                |                   |
| 9/070 |       |                                                          | Dec ID 17660 Pay 1                                                                                                                                                              | <b>477</b>        |
| 8/276 |       |                                                          | Doc ID 17660 Rev 1                                                                                                                                                              | <b>—</b> ) /      |

ST72521xx-Auto Contents

|    |       | 18.6.2   | Data register (ADCDRH)                               | . 208 |
|----|-------|----------|------------------------------------------------------|-------|
|    |       | 18.6.3   | Data register (ADCDRL)                               | . 209 |
|    |       | 18.6.4   | ADC register map and reset values                    | . 209 |
| 19 | Instr | uction s | set                                                  | 210   |
|    | 19.1  |          | ddressing modes                                      |       |
|    |       | 19.1.1   | Inherent                                             |       |
|    |       | 19.1.2   | Immediate                                            |       |
|    |       | 19.1.3   | Direct                                               |       |
|    |       | 19.1.4   | Indexed (no offset, short, long)                     |       |
|    |       | 19.1.5   | Indirect (short, long)                               |       |
|    |       | 19.1.6   | Indirect Indexed (Short, Long)                       |       |
|    |       | 19.1.7   | Relative (Direct, Indirect)                          |       |
|    | 19.2  | Instruct | tion groups                                          | 214   |
|    |       | 19.2.1   | Using a prebyte                                      |       |
| 20 | Elect | rical ab | avactoviation                                        | 210   |
| 20 |       |          | aracteristics                                        |       |
|    | 20.1  |          | eter conditions                                      |       |
|    |       | 20.1.1   | Minimum and maximum values                           |       |
|    |       | 20.1.2   | Typical values                                       |       |
|    |       | 20.1.3   | Typical curves                                       |       |
|    |       | 20.1.4   | Loading capacitor                                    |       |
|    |       | 20.1.5   | Pin input voltage                                    |       |
|    | 20.2  |          | te maximum ratings                                   |       |
|    |       | 20.2.1   | Voltage characteristics                              |       |
|    |       | 20.2.2   | Current characteristics                              |       |
|    |       | 20.2.3   | Thermal characteristics                              | . 220 |
|    | 20.3  | Operat   | ing conditions                                       | 221   |
|    |       | 20.3.1   | General operating conditions                         | . 221 |
|    |       | 20.3.2   | Operating conditions with low voltage detector (LVD) | . 222 |
|    |       | 20.3.3   | Auxiliary voltage detector (AVD) thresholds          | . 222 |
|    |       | 20.3.4   | External voltage detector (EVD) thresholds           | . 223 |
|    | 20.4  | Supply   | current characteristics                              | 224   |
|    |       | 20.4.1   | Current consumption                                  | . 224 |
|    |       | 20.4.2   | Supply and clock managers                            | . 226 |
|    |       | 20.4.3   | On-chip peripherals                                  | . 227 |
|    |       |          |                                                      |       |
|    |       |          |                                                      |       |



Doc ID 17660 Rev 1

Contents ST72521xx-Auto

|        | 20.5  | Clock a  | nd timing characteristics                         | 228             |
|--------|-------|----------|---------------------------------------------------|-----------------|
|        |       | 20.5.1   | General timings                                   | 228             |
|        |       | 20.5.2   | External clock source                             | 228             |
|        |       | 20.5.3   | Crystal and ceramic resonator oscillators         | 229             |
|        |       | 20.5.4   | RC oscillators                                    | 230             |
|        |       | 20.5.5   | PLL characteristics                               | 231             |
|        | 20.6  | Memory   | y characteristics                                 | 232             |
|        |       | 20.6.1   | RAM and hardware registers                        | 232             |
|        |       | 20.6.2   | Flash memory                                      | 232             |
|        | 20.7  | EMC (e   | lectromagnetic compatibility) characteristics     | 233             |
|        |       | 20.7.1   | Functional EMS (electromagnetic susceptibility)   | 233             |
|        |       | 20.7.2   | EMI (electromagnetic interference)                | 234             |
|        |       | 20.7.3   | Absolute maximum ratings (electrical sensitivity) | 235             |
|        | 20.8  | I/O port | pin characteristics                               | 236             |
|        |       | 20.8.1   | General characteristics                           | 236             |
|        |       | 20.8.2   | Output driving current                            | 237             |
|        | 20.9  | Control  | pin characteristics                               | 240             |
|        |       | 20.9.1   | Asynchronous RESET pin                            | 240             |
|        |       | 20.9.2   | ICCSEL/V <sub>PP</sub> pin                        | 242             |
|        | 20.10 | Timer p  | eripheral characteristics                         | 243             |
|        | 20.11 | Commu    | inication interface characteristics               | 244             |
|        |       |          | SPI (serial peripheral interface)                 |                 |
|        |       |          | I <sup>2</sup> C - inter IC control interface     |                 |
|        |       | 20.11.3  | CAN - Controller area network interface           | 249             |
|        | 20.12 | 10-bit A | DC characteristics                                | 249             |
|        |       |          | Analog power supply and reference pins            |                 |
|        |       |          | General PCB design guidelines                     |                 |
|        |       |          | ADC accuracy                                      |                 |
| 21     | Packa | age cha  | racteristics                                      | 253             |
|        | 21.1  | •        | l characteristics                                 |                 |
|        | 21.2  |          | k information                                     |                 |
|        |       | •        |                                                   |                 |
|        | 21.3  | Раскад   | ing for automatic handling                        | . 256           |
| 22     | Devic | e confi  | guration and ordering information                 | . 257           |
|        | 22.1  | Flash d  | evices                                            | 257             |
|        |       |          |                                                   | ( <del></del> - |
| 10/276 |       |          | Doc ID 17660 Rev 1                                |                 |

|    |       | 22.1.1    | Flash configuration                                      | 257 |
|----|-------|-----------|----------------------------------------------------------|-----|
|    |       | 22.1.2    | Flash ordering information                               | 260 |
|    | 22.2  | ROM de    | evice ordering information and transfer of customer code | 261 |
|    | 22.3  | Develop   | ment tools                                               | 265 |
|    |       | 22.3.1    | Introduction                                             | 265 |
|    |       | 22.3.2    | Evaluation tools and starter kits                        | 265 |
|    |       | 22.3.3    | Development and debugging tools                          | 265 |
|    |       | 22.3.4    | Programming tools                                        | 265 |
|    |       | 22.3.5    | Socket and emulator adapter information                  | 266 |
| 23 | Know  | n limita  | tions                                                    | 267 |
|    | 23.1  | All Flash | and ROM devices                                          | 267 |
|    |       | 23.1.1    | External RC option                                       | 267 |
|    |       | 23.1.2    | Safe connection of OSC1/OSC2 pins                        | 267 |
|    |       | 23.1.3    | Reset pin protection with LVD enabled                    | 267 |
|    |       | 23.1.4    | Unexpected reset fetch                                   | 267 |
|    |       | 23.1.5    | External interrupt missed                                | 267 |
|    |       | 23.1.6    | Clearing active interrupts outside interrupt routine     | 271 |
|    |       | 23.1.7    | SCI wrong break duration                                 | 272 |
|    |       | 23.1.8    | 16-bit timer PWM mode                                    | 272 |
|    |       | 23.1.9    | TIMD set simultaneously with OC interrupt                | 273 |
|    |       | 23.1.10   | CAN cell limitations                                     | 273 |
|    |       | 23.1.11   | I <sup>2</sup> C multimaster                             | 273 |
|    | 23.2  | All Flash | n devices                                                | 274 |
|    |       | 23.2.1    | Internal RC oscillator with LVD                          | 274 |
|    |       | 23.2.2    | I/O behavior during ICC mode entry sequence              | 274 |
|    |       | 23.2.3    | Readout protection with LVD                              | 274 |
| 24 | Revis | ion hist  | ory                                                      | 275 |

List of tables ST72521xx-Auto

## List of tables

| Table 1.  | Device summary                                        |      |
|-----------|-------------------------------------------------------|------|
| Table 2.  | Device summary                                        |      |
| Table 3.  | Device pin description                                | . 23 |
| Table 4.  | Hardware register map                                 | . 28 |
| Table 5.  | Sectors available in Flash devices                    | . 32 |
| Table 6.  | Flash control/status register address and reset value | . 35 |
| Table 7.  | Arithmetic management bits                            | . 37 |
| Table 8.  | Interrupt management bits                             |      |
| Table 9.  | Interrupt software priority selection                 |      |
| Table 10. | ST7 clock sources                                     |      |
| Table 11. | Effect of low power modes on SI                       | . 49 |
| Table 12. | AVD interrupt control/wake-up capability              | . 49 |
| Table 13. | SICSR description                                     |      |
| Table 14. | Reset source flags                                    |      |
| Table 15. | Interrupt software priority levels                    |      |
| Table 16. | CPU CC register interrupt bits description            |      |
| Table 17. | Interrupt software priority levels                    |      |
| Table 18. | Interrupt priority bits                               |      |
| Table 19. | Interrupt dedicated instruction set                   |      |
| Table 20. | Interrupt mapping                                     | . 59 |
| Table 21. | EICR register description                             | . 62 |
| Table 22. | Interrupt sensitivity - ei2 (port B30)                | . 63 |
| Table 23. | Interrupt sensitivity - ei3 (port B74)                |      |
| Table 24. | Interrupt sensitivity - ei0 (port A30)                | . 63 |
| Table 25. | Interrupt sensitivity - ei1 (port F20)                | . 63 |
| Table 26. | Nested interrupts register map and reset values       | . 64 |
| Table 27. | MCC/RTC low power mode selection                      | . 68 |
| Table 28. | I/O output mode selection                             | . 74 |
| Table 29. | I/O port mode options                                 | . 75 |
| Table 30. | I/O port configurations                               | . 76 |
| Table 31. | I/O port configuration                                |      |
| Table 32. | Effect of low power modes on I/O ports                | . 78 |
| Table 33. | I/O port interrupt control/wake-up capability         | . 78 |
| Table 34. | I/O port register map and reset values                |      |
| Table 35. | Effect of low power modes on WDG                      |      |
| Table 36. | WDGCR register description                            |      |
| Table 37. | Watchdog timer register map and reset values          |      |
| Table 38. | Effect of low power modes on MCC/RTC                  |      |
| Table 39. | MCC/RTC interrupt control/wake-up capability          |      |
| Table 40. | MCCSR register description                            |      |
| Table 41. | Time base selection                                   |      |
| Table 42. | MCCBCR register description                           |      |
| Table 43. | Beep frequency selection                              |      |
| Table 44. | Main clock controller register map and reset values   | . 89 |
| Table 45. | ARTCSR register description                           |      |
| Table 46. | Prescaler selection for ART                           |      |
| Table 47. | ARTCAR register description                           |      |
| Table 48. | ARTAAR register description                           | . 97 |
|           |                                                       |      |

**577** 

ST72521xx-Auto List of tables

| Table 49.   | PWM frequency versus resolution                     | 98 |
|-------------|-----------------------------------------------------|----|
| Table 50.   | PWMCR register description                          | 98 |
| Table 51.   | PWM output signal polarity selection                | 98 |
| Table 52.   | PWMDCRx register description                        | 99 |
| Table 53.   | ARTICCSR register description                       | 99 |
| Table 54.   | ARTICRx register description                        | 00 |
| Table 55.   | PWM auto-reload timer register map and reset values | 00 |
| Table 56.   | Effect of low power modes on 16-bit timer           |    |
| Table 57.   | 16-bit timer interrupt control/wake-up capability   |    |
| Table 58.   | Timer modes                                         |    |
| Table 59.   | CR1 register description                            |    |
| Table 60.   | CR2 register description                            |    |
| Table 61.   | Timer clock selection                               |    |
| Table 62.   | CSR register description                            |    |
| Table 63.   | 16-bit timer register map and reset values          |    |
| Table 64.   | Effect of low power modes on SPI                    |    |
| Table 65.   | SPI interrupt control/wake-up capability            |    |
| Table 66.   | SPICR register description                          |    |
| Table 67.   | SPI master mode SCK frequency1                      |    |
| Table 68.   | SPICSR register description                         |    |
| Table 69.   | SPI register map and reset values                   |    |
| Table 70.   | Frame formats                                       |    |
| Table 71.   | Effect of low power modes on SCI                    |    |
| Table 72.   | SCI interrupt control/wake-up capability            |    |
| Table 73.   | SCISR register description                          |    |
| Table 74.   | SCICR1 register description                         |    |
| Table 75.   | SCICR2 register description                         |    |
| Table 76.   | SCIBRR register description                         |    |
| Table 77.   | SCIERPR register description                        |    |
| Table 78.   | SCIETPR register description                        |    |
| Table 79.   | Baud rate selection                                 |    |
| Table 80.   | SCI register map and reset values                   |    |
| Table 81.   | Effect of low power modes on I2C                    |    |
| Table 82.   | I2C interrupt control/wake-up capability            |    |
| Table 83.   | CR register description                             |    |
| Table 84.   | SR1 register description                            |    |
| Table 85.   | SR2 register description                            |    |
| Table 86.   | CCR register description                            |    |
| Table 87.   | DR register description                             |    |
| Table 88.   | OAR1 register description                           |    |
| Table 89.   | OAR2 register description                           | 73 |
| Table 90.   | I2C register map and reset values                   |    |
| Table 91.   | ISR register description                            |    |
| Table 92.   | ICR register description                            |    |
| Table 93.   | CSR register description                            |    |
| Table 94.   | BRPR register description                           |    |
| Table 95.   | BTR register description                            |    |
| Table 96.   | PSR register description                            |    |
| Table 97.   | LIDHR register description                          |    |
| Table 98.   | LIDLR register description                          |    |
| Table 99.   | TECR register description                           |    |
| Table 100.  | RECR register description                           |    |
| . 45.5 100. | cegic.c. doconpuon                                  | 55 |



Doc ID 17660 Rev 1

List of tables ST72521xx-Auto

| Table 101. | IDHRx register description                                                               |       |
|------------|------------------------------------------------------------------------------------------|-------|
| Table 102. | IDLRx register description                                                               | 190   |
| Table 103. | DATA0-7x register description                                                            | 190   |
| Table 104. | BCSRx register description                                                               | 191   |
| Table 105. | FHRx register description                                                                | 192   |
| Table 106. | FLRx register description                                                                |       |
| Table 107. | MHRx register description                                                                | 192   |
| Table 108. | MLRx register description                                                                |       |
| Table 109. | CAN register map and reset values                                                        |       |
| Table 110. | WKPS functionality modifications                                                         |       |
| Table 111. | Effect of low power modes on ADC                                                         | 207   |
| Table 112. | ADCCSR register description                                                              | 207   |
| Table 113. | ADCDRH register description                                                              |       |
| Table 114. | ADCDRL register description                                                              |       |
| Table 115. | ADC register map and reset values                                                        |       |
| Table 116. | Addressing modes                                                                         |       |
| Table 117. | CPU addressing mode overview                                                             |       |
| Table 118. | Inherent instructions                                                                    |       |
| Table 119. | Immediate instructions                                                                   |       |
| Table 120. | Instructions supporting direct, indexed, indirect, and indirect indexed addressing modes | 213   |
| Table 121. | Available relative direct/indirect instructions                                          |       |
| Table 122. | Instruction groups                                                                       |       |
| Table 123. | Instruction set overview                                                                 |       |
| Table 124. | Voltage characteristics                                                                  |       |
| Table 125. | Current characteristics                                                                  |       |
| Table 126. | Thermal characteristics                                                                  |       |
| Table 127. | General operating conditions                                                             |       |
| Table 128. | Operating conditions with low voltage detector (LVD)                                     |       |
| Table 129. | Auxiliary voltage detector (AVD) thresholds                                              |       |
| Table 130. | External voltage detector (EVD) thresholds                                               |       |
| Table 131. | Current consumption                                                                      |       |
| Table 132. | Oscillators, PLL and LVD current consumption                                             |       |
| Table 133. | On-chip peripherals current consumption                                                  |       |
| Table 134. | General timings                                                                          |       |
| Table 135. | External clock source                                                                    |       |
| Table 136. | Crystal and ceramic resonator oscillators                                                |       |
| Table 137. | OSCRANGE selection for typical resonators                                                |       |
| Table 138. | RC oscillator characteristics                                                            |       |
| Table 139. | PLL characteristics                                                                      |       |
| Table 140. | RAM supply voltage                                                                       | 232   |
| Table 141. | Dual voltage HDFlash memory                                                              |       |
| Table 142. | EMS test results                                                                         |       |
| Table 143. | EMI emissions                                                                            |       |
| Table 144. | ESD absolute maximum ratings                                                             | 235   |
| Table 145. | Electrical sensitivities                                                                 |       |
| Table 146. | I/O port pin general characteristics                                                     |       |
| Table 147. | Output driving current                                                                   |       |
| Table 148. | Asynchronous RESET pin characteristics                                                   |       |
| Table 149. | ICCSEL/V <sub>PP</sub> pin characteristics                                               |       |
| Table 150. | 8-bit PWM-ART auto-reload timer characteristics                                          |       |
| Table 151. | 16-bit timer characteristics                                                             |       |
| Table 152. | SPI characteristics                                                                      |       |
|            |                                                                                          | - · · |

**57** 

ST72521xx-Auto List of tables

| Table 153. | I <sup>2</sup> C control interface characteristics           | 247 |
|------------|--------------------------------------------------------------|-----|
| Table 154. | SCL frequency table                                          | 248 |
| Table 155. | CAN characteristics                                          | 249 |
| Table 156. | 10-bit ADC characteristics                                   | 249 |
| Table 157. | ADC accuracy                                                 | 252 |
| Table 158. | 80-pin low profile quad flat package mechanical data         | 253 |
| Table 159. | 64-pin (14x14) low profile quad flat package mechanical data | 254 |
| Table 160. | 64-pin (10x10) low profile quad flat package mechanical data | 255 |
| Table 161. | Thermal characteristics                                      | 256 |
| Table 162. | Flash option bytes                                           | 257 |
| Table 163. | Option byte 0 bit description                                | 257 |
| Table 164. | Option byte 1 bit description                                | 258 |
| Table 165. | Package selection (OPT7)                                     | 259 |
| Table 166. | Oscillator frequency range selection (OPT3:1)                | 259 |
| Table 167. | STMicroelectronics development tools                         | 266 |
| Table 168. | Suggested list of socket types                               | 266 |
| Table 169. | CAN cell limitations                                         | 273 |
| Table 170. | Document revision history                                    | 275 |
|            |                                                              |     |

List of figures ST72521xx-Auto

# **List of figures**

| Figure 1.  | Device block diagram                                             |      |
|------------|------------------------------------------------------------------|------|
| Figure 2.  | 80-pin LQFP 14x14 package pinout                                 | . 21 |
| Figure 3.  | 64-pin LQFP 14x14 and 10x10 package pinout                       | . 22 |
| Figure 4.  | Memory map                                                       | . 28 |
| Figure 5.  | Memory map and sector address                                    | . 33 |
| Figure 6.  | Typical ICC interface                                            | . 34 |
| Figure 7.  | CPU registers                                                    |      |
| Figure 8.  | Stack manipulation example                                       | . 39 |
| Figure 9.  | Clock, reset and supply block diagram                            |      |
| Figure 10. | PLL block diagram                                                |      |
| Figure 11. | Reset block diagram                                              |      |
| Figure 12. | RESET sequence phases                                            |      |
| Figure 13. | RESET sequences                                                  |      |
| Figure 14. | Low voltage detector versus reset                                |      |
| Figure 15. | Using the AVD to monitor V <sub>DD</sub> (AVDS bit = 0)          |      |
| Figure 16. | Using the voltage detector to monitor the EVD pin (AVDS bit = 1) |      |
| Figure 17. | Interrupt processing flowchart                                   |      |
| Figure 18. | Priority decision process flowchart                              |      |
| Figure 19. | Concurrent interrupt management                                  |      |
| Figure 20. | Nested interrupt management                                      |      |
| Figure 21. | External interrupt control bits                                  |      |
| Figure 22. | Power saving mode transitions.                                   |      |
| Figure 23. | Slow mode clock transitions                                      |      |
| Figure 24. | Wait mode flowchart                                              |      |
| Figure 25. | Active Halt timing overview                                      |      |
| Figure 26. | Active Halt mode flowchart                                       |      |
| Figure 27. | Halt timing overview                                             |      |
| Figure 28. | Halt mode flowchart                                              |      |
| Figure 29. | I/O port general block diagram                                   |      |
| Figure 30. | Interrupt I/O port state transitions                             |      |
| Figure 31. | Watchdog block diagram                                           |      |
| Figure 32. | Approximate timeout duration                                     |      |
| Figure 33. | Exact timeout duration (t <sub>min</sub> and t <sub>max</sub> )  |      |
| Figure 34. | Main clock controller (MCC/RTC) block diagram                    |      |
| Figure 35. | PWM auto-reload timer block diagram                              |      |
| Figure 36. | Output compare control                                           |      |
| Figure 37. | PWM auto-reload timer function                                   |      |
| Figure 38. | PWM signal from 0% to 100% duty cycle                            |      |
| Figure 39. | External event detector example (3 counts)                       |      |
| Figure 40. | Input capture timing diagram                                     |      |
| Figure 41. | Timer block diagram                                              |      |
| Figure 42. | 16-bit read sequence                                             |      |
| Figure 43. | Counter timing diagram, internal clock divided by 2              |      |
| Figure 44. | Counter timing diagram, internal clock divided by 4              |      |
| Figure 45. | Counter timing diagram, internal clock divided by 8              |      |
| Figure 46. | Input capture block diagram                                      |      |
| Figure 47. | Input capture timing diagram                                     |      |
| Figure 48. | Output compare block diagram                                     |      |
| 3          | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                            |      |

577

ST72521xx-Auto List of figures

| Figure 49.  | Output compare timing diagram, fTIMER = fCPU/2                                       |     |
|-------------|--------------------------------------------------------------------------------------|-----|
| Figure 50.  | Output compare timing diagram, fTIMER = fCPU/4                                       |     |
| Figure 51.  | One pulse mode cycle flowchart                                                       |     |
| Figure 52.  | One pulse mode timing example                                                        |     |
| Figure 53.  | Pulse width modulation mode timing example with 2 output compare functions $\ . \ .$ |     |
| Figure 54.  | Pulse width modulation cycle flowchart                                               |     |
| Figure 55.  | Serial peripheral interface block diagram                                            |     |
| Figure 56.  | Single master/single slave application                                               | 126 |
| Figure 57.  | Generic SS timing diagram                                                            | 127 |
| Figure 58.  | Hardware/Software slave select management                                            |     |
| Figure 59.  | Data clock timing diagram                                                            |     |
| Figure 60.  | Clearing the WCOL bit (Write Collision Flag) software sequence                       |     |
| Figure 61.  | Single master / multiple slave configuration                                         |     |
| Figure 62.  | SCI block diagram                                                                    | 140 |
| Figure 63.  | Word length programming                                                              | 141 |
| Figure 64.  | SCI baud rate and extended prescaler block diagram                                   | 145 |
| Figure 65.  | Bit sampling in reception mode                                                       | 149 |
| Figure 66.  | I2C bus protocol                                                                     | 159 |
| Figure 67.  | I2C interface block diagram                                                          |     |
| Figure 68.  | Transfer sequencing                                                                  |     |
| Figure 69.  | Interrupt control logic diagram                                                      |     |
| Figure 70.  | CAN block diagram                                                                    |     |
| Figure 71.  | CAN frames                                                                           |     |
| Figure 72.  | CAN controller state diagram                                                         |     |
| Figure 73.  | CAN error state diagram                                                              |     |
| Figure 74.  | Bit timing                                                                           |     |
| Figure 75.  | CAN register map                                                                     |     |
| Figure 76.  | Page maps                                                                            |     |
| Figure 77.  | Workaround flowchart                                                                 |     |
| Figure 78.  | Abort and successful transmission                                                    |     |
| Figure 79.  | Abort and transmission delayed by busy CAN bus.                                      |     |
| Figure 80.  | Abort and error during transmission                                                  |     |
| Figure 81.  | Abort and arbitration lost.                                                          |     |
| Figure 82.  | Abort by LOCK only - reference behavior.                                             |     |
| Figure 83.  | Abort with the software workaround - by NRTX, BUSY and LOCK                          |     |
| Figure 84.  | CAN error state diagram showing "BUSOFF not entered" limitation                      |     |
| Figure 85.  | ADC block diagram                                                                    |     |
| Figure 86.  | Pin loading conditions                                                               |     |
| -           | Pin input voltage                                                                    |     |
| Figure 87.  | ·                                                                                    |     |
| Figure 88.  | f <sub>CPU</sub> max versus V <sub>DD</sub>                                          |     |
| Figure 89.  | Typical I <sub>DD</sub> in Run mode                                                  |     |
| Figure 90.  | Typical I <sub>DD</sub> in Slow mode                                                 |     |
| Figure 91.  | Typical I <sub>DD</sub> in Wait mode                                                 |     |
| Figure 92.  | Typical I <sub>DD</sub> in Slow Wait mode                                            |     |
| Figure 93.  | Typical application with an external clock source                                    |     |
| Figure 94.  | Typical application with a crystal or ceramic resonator                              |     |
| Figure 95.  | Typical f <sub>OSC(RCINT)</sub> versus T <sub>A</sub>                                | 230 |
| Figure 96.  | Integrated PLL jitter versus signal frequency(1)                                     |     |
| Figure 97.  | Unused I/O pins configured as input.                                                 |     |
| Figure 98.  | Typical $I_{PU}$ vs $V_{DD}$ with $V_{IN} = V_{SS}$                                  | 237 |
| Figure 99.  | Typical $V_{OL}$ at $V_{DD} = 5V$ (standard)                                         | 238 |
| Figure 100. | Typical $V_{OL}$ at $V_{DD} = 5V$ (high-sink)                                        | 238 |
|             |                                                                                      |     |



Doc ID 17660 Rev 1

List of figures ST72521xx-Auto

| Figure 101. | Typical $V_{OH}$ at $V_{DD} = 5V$                                               | 238 |
|-------------|---------------------------------------------------------------------------------|-----|
| Figure 102. | Typical V <sub>OL</sub> versus V <sub>DD</sub> (standard)                       | 239 |
| Figure 103. | Typical V <sub>OL</sub> versus V <sub>DD</sub> (high-sink)                      | 239 |
| Figure 104. | Typical V <sub>DD</sub> - V <sub>OH</sub> versus V <sub>DD</sub>                | 239 |
| Figure 105. | RESET pin protection when LVD is enabled                                        | 241 |
| Figure 106. | RESET pin protection when LVD is disabled                                       | 242 |
| Figure 107. | Two typical applications with ICCSEL/V <sub>PP</sub> pin(1)                     | 243 |
|             | SPI slave timing diagram with CPHA = 0(1)                                       |     |
|             | SPI slave timing diagram with CPHA = 1(1)                                       |     |
| Figure 110. | SPI master timing diagram(1)                                                    | 246 |
| Figure 111. | Typical application with I <sup>2</sup> C BUS and timing diagram(1)             | 248 |
|             | R <sub>AIN</sub> maximum versus f <sub>ADC</sub> with C <sub>AIN</sub> = 0pF(1) |     |
|             | Recommended C <sub>AIN</sub> and R <sub>AIN</sub> values(1)                     |     |
|             | Typical A/D converter application                                               |     |
| Figure 115. | Power supply filtering                                                          | 251 |
|             | ADC error classification                                                        |     |
| Figure 117. | 80-pin low profile quad flat package outline                                    | 253 |
| Figure 118. | 64-pin (14x14) low profile quad flat package outline                            | 254 |
| Figure 119. | 64-pin (10x10) low profile quad flat package outline                            | 255 |
| Figure 120. | Pin 1 orientation in tape and reel conditioning                                 | 256 |
|             | ST72F521xxx-Auto Flash commercial product structure                             |     |
|             | ST72P521xxx-Auto FastROM commercial product structure                           |     |
|             | ST72521xxx-Auto ROM commercial product structure                                |     |

ST72521xx-Auto Description

## 1 Description

The ST72521xx-Auto Flash and ROM devices are members of the ST7 microcontroller family designed for mid-range automotive applications running from 3.8 to 5.5V.

All devices are based on a common industry-standard 8-bit core, featuring an enhanced instruction set and are available with Flash or ROM program memory. The ST7 family architecture offers both power and flexibility to software developers, enabling the design of highly efficient and compact application code.

The on-chip peripherals include an A/D converter, a PWM autoreload timer, two general purpose timers,  $I^2C$ , SPI, SCI and CAN (controller area network) bus interfaces.

For power economy, the microcontroller can switch dynamically into Wait, Slow, Active Halt or Halt mode when the application is in idle or standby state.

Table 2. Device summary

| Reference        | Program memory    | RAM (stack)      | Voltage range   | Temp. range     | Package      |  |              |
|------------------|-------------------|------------------|-----------------|-----------------|--------------|--|--------------|
| ST72521M9-Auto   |                   |                  |                 |                 | LQFP80 14x14 |  |              |
| ST72521R9-Auto   | 60 Kbytes Flash   | 2048 (256) bytes |                 |                 | LQFP64 14x14 |  |              |
| ST72521AR9-Auto  |                   |                  |                 |                 | LQFP64 10x10 |  |              |
| ST72521R6-Auto   | 32 Kbytes Flash   | 1024 (256) byto  | 1024 (256) byto | 1024 (256) byte |              |  | LQFP64 14x14 |
| ST72521AR6-Auto  | 32 Rbytes i lasii | 1024 (230) byte  | 3.8V to 5.5V    | Up to           | LQFP64 10x10 |  |              |
| ST72521BM9-Auto  |                   |                  | 3.67 10 3.57    | -40°C to 125°C  | LQFP80 14x14 |  |              |
| ST72521BR9-Auto  | 60 Kbytes ROM     | 2048 (256) bytes |                 |                 | LQFP64 14x14 |  |              |
| ST72521BAR9-Auto |                   |                  |                 | -               | LQFP64 10x10 |  |              |
| ST72521BR6-Auto  | 32 Kbytes ROM     | 1024 (256) byte  |                 |                 | LQFP64 14x14 |  |              |
| ST72521BAR6-Auto | 02 Royles HOW     | 1024 (230) byte  |                 |                 | LQFP64 10x10 |  |              |

Typical applications include

- all types of car body applications such as window lift, DC motor control, rain sensors
- car body controllers, low end junction boxes
- auxiliary functions in car radios

#### **Related documentation**

Migrating applications from ST72511/311/314 to ST72521/321/324 (AN1131)

**Description** ST72521xx-Auto

8-bit CORE PROGRAM MEMORY (32 or 60 Kbytes) ALU RESET → CONTROL  $V_{PP} \longleftrightarrow \Box$ RAM 1024 or 2048 bytes LVD  $V_{DD} \longrightarrow \Box$ EVD → AVD WATCHDOG OSC1 ←→ osc OSC2 ←→ 📋 I2C PA7:0 (8-bits) MCC/RTC/BEEP PORT A PORT F PORT B PF7:0 (8-bits) PB7:0 (8-bits) DATA BUS TIMER A PWM ART BEEP PORT C PORT E PC7:0 (8-bits) TIMER B PE7:0 (8-bits) CAN SPI SCI PG7:0 (8-bits) PORT G<sup>(1)</sup> PORT D PD7:0 (8-bits) PORT H<sup>(1)</sup> 10-bit ADC (8-bits) V<sub>AREF</sub> -

Figure 1. **Device block diagram** 

1. On certain devices only (see Section Table 3.: Device pin description on page 23)

#### 2 Package pinout and pin description

#### 2.1 Package pinout

Figure 2. 80-pin LQFP 14x14 package pinout



Doc ID 17660 Rev 1



Figure 3. 64-pin LQFP 14x14 and 10x10 package pinout

For external pin connection guidelines, refer to Section 20: Electrical characteristics.

**577** 

## 2.2 Pin description

In the device pin description table, the RESET configuration of each pin is shown in bold. This configuration is valid as long as the device is in reset state.

Refer to Section 9: I/O ports on page 73 for more details on the software configuration of the I/O ports.

Table 3. Device pin description

|        | Pin      |                 |      | La             | vol    |       |     | De              | w+  |           |          |                  |                         |
|--------|----------|-----------------|------|----------------|--------|-------|-----|-----------------|-----|-----------|----------|------------------|-------------------------|
| N      | о.       |                 | e    | Le             | vel    |       |     | Po              | ort |           |          | Main function    |                         |
| LQFP80 | LQFP64   | Name            | Туре | Input          | Output | float | Inp | out<br><u>=</u> | ana | Out<br>GO | put<br>d | (after<br>reset) | Alternate function      |
| 1      | 1        | PE4 (HS)        | I/O  | СТ             | HS     | X     | X   |                 |     | Х         | Х        | Port E4          |                         |
| 2      | 2        | PE5 (HS)        | I/O  | C <sub>T</sub> | HS     | Х     | Х   |                 |     | Х         | Х        | Port E5          |                         |
| 3      | 3        | PE6 (HS)        | I/O  | C <sub>T</sub> | HS     | Х     | Х   |                 |     | Х         | Х        | Port E6          |                         |
| 4      | 4        | PE7 (HS)        | I/O  | C <sub>T</sub> | HS     | Х     | Х   |                 |     | Х         | Х        | Port E7          |                         |
| 5      | 5        | PB0/PWM3        | I/O  | Ст             |        | Х     | е   | i2              |     | Х         | Χ        | Port B0          | PWM Output 3            |
| 6      | 6        | PB1/PWM2        | I/O  | СТ             |        | Х     | е   | i2              |     | Х         | Χ        | Port B1          | PWM Output 2            |
| 7      | 7        | PB2/PWM1        | I/O  | СТ             |        | Х     | е   | i2              |     | Х         | Х        | Port B2          | PWM Output 1            |
| 8      | 8        | PB3/PWM0        | I/O  | Ст             |        | Х     |     | ei2             |     | Х         | Х        | Port B3          | PWM Output 0            |
| 9      | -<br>(1) | PG0             | I/O  | T <sub>T</sub> |        | х     | Х   |                 |     | Х         | Х        | Port G0          |                         |
| 10     | -<br>(1) | PG1             | I/O  | T <sub>T</sub> |        | Х     | Х   |                 |     | Х         | Х        | Port G1          |                         |
| 11     | -<br>(1) | PG2             | I/O  | T <sub>T</sub> |        | х     | Х   |                 |     | Х         | Х        | Port G2          |                         |
| 12     | -<br>(1) | PG3             | I/O  | T <sub>T</sub> |        | х     | Х   |                 |     | Х         | Х        | Port G3          |                         |
| 13     | 9        | PB4 (HS)/ARTCLK | I/O  | C <sub>T</sub> | HS     | Х     | е   | i3              |     | Х         | Х        | Port B4          | PWM-ART External Clock  |
| 14     | 10       | PB5/ARTIC1      | I/O  | СТ             |        | Х     | е   | i3              |     | Х         | Х        | Port B5          | PWM-ART Input Capture 1 |
| 15     | 11       | PB6/ARTIC2      | I/O  | СТ             |        | Х     | е   | i3              |     | Х         | Х        | Port B6          | PWM-ART Input Capture 2 |
| 16     | 12       | PB7             | I/O  | $C_{T}$        |        | Х     |     | ei3             |     | Х         | Х        | Port B7          |                         |
| 17     | 13       | PD0 /AIN0       | I/O  | Ст             |        | Х     | Х   |                 | Χ   | Х         | Х        | Port D0          | ADC Analog Input 0      |
| 18     | 14       | PD1/AIN1        | I/O  | $C_{T}$        |        | Х     | Χ   |                 | Χ   | Χ         | Χ        | Port D1          | ADC Analog Input 1      |
| 19     | 15       | PD2/AIN2        | I/O  | C <sub>T</sub> |        | Х     | Χ   |                 | Χ   | Χ         | Χ        | Port D2          | ADC Analog Input 2      |
| 20     | 16       | PD3/AIN3        | I/O  | СТ             |        | Х     | Χ   |                 | Χ   | Χ         | Χ        | Port D3          | ADC Analog Input 3      |
| 21     | -<br>(1) | PG6             | I/O  | T <sub>T</sub> |        | х     | Х   |                 |     | Х         | Х        | Port G6          |                         |
| 22     | -<br>(1) | PG7             | I/O  | T <sub>T</sub> |        | x     | Х   |                 |     | Х         | Х        | Port G7          |                         |

577

Doc ID 17660 Rev 1

Table 3. Device pin description (continued)

|        | Pin      |                                  |      | Leve           |        |       | -   | D.  |        |    |        |               |                                                       |                        |  |
|--------|----------|----------------------------------|------|----------------|--------|-------|-----|-----|--------|----|--------|---------------|-------------------------------------------------------|------------------------|--|
| N      | о.       |                                  | a    | Level          |        |       |     | PC  | ort    |    |        | Main function |                                                       |                        |  |
| 080    | 64       | Name                             | Туре | Ħ              | ut     |       | Inp | out | ut Out |    | Output |               | Alternate                                             | function               |  |
| LQFP80 | LQFP64   |                                  |      | Input          | Output | float | mdw | int | ana    | ОО | ЬР     | reset)        |                                                       |                        |  |
| 23     | 17       | PD4/AIN4                         | I/O  | Ст             |        | X     | Χ   |     | Χ      | Х  | Х      | Port D4       | ADC Analog I                                          | nput 4                 |  |
| 24     | 18       | PD5/AIN5                         | I/O  | C <sub>T</sub> |        | Х     | Х   |     | Х      | Х  | Х      | Port D5       | ADC Analog I                                          | nput 5                 |  |
| 25     | 19       | PD6/AIN6                         | I/O  | C <sub>T</sub> |        | Х     | Х   |     | Х      | Х  | Х      | Port D6       | ADC Analog I                                          | nput 6                 |  |
| 26     | 20       | PD7/AIN7                         | I/O  | $C_{T}$        |        | X     | Х   |     | Х      | Х  | Х      | Port D7       | ADC Analog I                                          | nput 7                 |  |
| 27     | 21       | V <sub>AREF</sub> <sup>(2)</sup> | I    |                |        |       |     |     |        |    |        | Analog R      | eference Voltag                                       | ge for ADC             |  |
| 28     | 22       | V <sub>SSA</sub> <sup>(2)</sup>  | S    |                |        |       |     |     |        |    |        | Analog G      | round Voltage                                         |                        |  |
| 29     | 23       | DD_0                             | S    |                |        |       |     |     |        |    |        | Digital Ma    | ain Supply Volta                                      | age                    |  |
| 30     | 24       | V <sub>SS_3</sub> <sup>(2)</sup> | S    |                |        |       |     |     |        |    |        | Digital Gr    | ound Voltage                                          |                        |  |
| 31     | -<br>(1) | PG4                              | I/O  | T <sub>T</sub> |        | X     | Х   |     |        | Х  | Х      | Port G4       |                                                       |                        |  |
| 32     | -<br>(1) | PG5                              | I/O  | T <sub>T</sub> |        | X     | Χ   |     |        | Х  | Х      | Port G5       | ort G5                                                |                        |  |
| 33     | 25       | PF0/MCO/AIN8                     | I/O  | C <sub>T</sub> |        | X     | Ф   | i1  | X      | Х  | Х      | Port F0       | Main clock out (f <sub>CPU</sub> ) ADC Analog Input 8 |                        |  |
| 34     | 26       | PF1 (HS)/BEEP                    | I/O  | $C_{T}$        | HS     | X     | Φ   | i1  |        | Х  | Х      | Port F1       | Beep signal o                                         | utput                  |  |
| 35     | 27       | PF2 (HS)                         | I/O  | $C_{T}$        | HS     | X     |     | ei1 |        | Х  | Х      | Port F2       |                                                       |                        |  |
| 36     | 28       | PF3/OCMP2_A/AIN9                 | I/O  | Ст             |        | x     | X   |     | x      | x  | x      | Port F3       | Timer A<br>Output<br>Compare 2                        | ADC Analog<br>Input 9  |  |
| 37     | 29       | PF4/OCMP1_A/AIN10                | I/O  | СТ             |        | x     | X   |     | X      | х  | х      | Port F4       | Timer A<br>Output<br>Compare 1                        | ADC Analog<br>Input 10 |  |
| 38     | 30       | PF5/ICAP2_A/AIN11                | I/O  | СТ             |        | X     | Х   |     | Х      | Х  | х      | Port F5       | Timer A Input<br>Capture 2                            | ADC Analog<br>Input 11 |  |
| 39     | 31       | PF6 (HS)/ICAP1_A                 | I/O  | $C_{T}$        | HS     | X     | Х   |     |        | Х  | Х      | Port F6       | Timer A Input                                         | Capture 1              |  |
| 40     | 32       | PF7 (HS)/EXTCLK_A                | I/O  | C <sub>T</sub> | HS     | X     | Х   |     |        | Х  | Х      | Port F7       | Timer A Exter<br>Source                               | nal Clock              |  |
| 41     | 33       | V <sub>DD_0</sub> <sup>(2)</sup> | S    |                |        |       |     |     |        |    |        | Digital Ma    | in Supply Volta                                       | age                    |  |
| 42     | 34       | V <sub>SS_0</sub> <sup>(2)</sup> | S    |                |        |       |     |     |        |    |        | Digital Gr    | ound Voltage                                          |                        |  |
| 43     | 35       | PC0/OCMP2_B/AIN12                | I/O  | Ст             |        | x     | X   |     | X      | x  | Х      | Port C0       | Timer B<br>Output<br>Compare 2                        | ADC Analog<br>Input 12 |  |
| 44     | 36       | PC1/OCMP1_B/AIN13                | I/O  | СТ             |        | X     | Х   |     | Х      | х  | Х      | Port C1       | Timer B<br>Output<br>Compare 1                        | ADC Analog<br>Input 13 |  |



Table 3. Device pin description (continued)

|        |          | Pin                              | -    |                | vel    |       |     | Po  |       |     |      |               |                                                   |                        |  |
|--------|----------|----------------------------------|------|----------------|--------|-------|-----|-----|-------|-----|------|---------------|---------------------------------------------------|------------------------|--|
| N      | о.       |                                  | e    | Le             | vei    |       |     | PU  | ) I L |     |      | Main function |                                                   |                        |  |
| 980    | 964      | Name                             | Type | ut             | out    |       | Inp | out |       | Out | tput | (after reset) | Alternate                                         | function               |  |
| LQFP80 | LQFP64   |                                  |      | Input          | Output | float | wpu | int | ana   | OD  | ЬР   | 10301)        |                                                   |                        |  |
| 45     | 37       | PC2 (HS)/ICAP2_B                 | I/O  | C <sub>T</sub> | HS     | X     | Χ   |     |       | Χ   | Х    | Port C2       | Timer B Input                                     | Capture 2              |  |
| 46     | 38       | PC3 (HS)/ICAP1_B                 | I/O  | $C_{T}$        | HS     | X     | Х   |     |       | Х   | Χ    | Port C3       | Timer B Input                                     | Capture 1              |  |
| 47     | 39       | PC4/MISO/ICCDATA                 | I/O  | C <sub>T</sub> |        | x     | X   |     |       | х   | х    | Port C4       | SPI Master<br>In / Slave Out<br>Data              | ICC Data<br>Input      |  |
| 48     | 40       | PC5/MOSI/AIN14                   | I/O  | СТ             |        | X     | X   |     | X     | х   | х    | Port C5       | SPI Master<br>Out / Slave In<br>Data              | ADC Analog<br>Input 14 |  |
| 49     | -<br>(1) | PH0                              | I/O  | T <sub>T</sub> |        | X     | X   |     |       | Х   | Х    | Port H0       |                                                   |                        |  |
| 50     | -<br>(1) | PH1                              | I/O  | T <sub>T</sub> |        | X     | X   |     |       | Х   | Х    | Port H1       |                                                   |                        |  |
| 51     | -<br>(1) | PH2                              | I/O  | T <sub>T</sub> |        | X     | Х   |     |       | Х   | х    | Port H2       |                                                   |                        |  |
| 52     | -<br>(1) | PH3                              | I/O  | T <sub>T</sub> |        | Х     | Х   |     |       | Х   | х    | Port H3       |                                                   |                        |  |
|        |          |                                  |      |                |        |       |     |     |       |     |      |               | SPI Serial<br>Clock                               | ICC Clock<br>Output    |  |
| 53     | 41       | PC6/SCK/ICCCLK                   | I/O  | C <sub>T</sub> |        | X     | X   |     |       | Х   | Х    | Port C6       | Caution: Neg<br>injection not a<br>pin (Flash dev | llowed on this         |  |
| 54     | 42       | PC7/ <del>SS</del> /AIN15        | I/O  | C <sub>T</sub> |        | x     | х   |     | x     | х   | х    | Port C7       | SPI Slave<br>Select (active<br>low)               | ADC Analog<br>Input 15 |  |
| 55     | 43       | PA0                              | I/O  | $C_{T}$        |        | X     | ei  | i0  |       | Х   | Х    | Port A0       |                                                   |                        |  |
| 56     | 44       | PA1                              | I/O  | $C_{T}$        |        | X     | e   | i0  |       | Х   | Х    | Port A1       |                                                   |                        |  |
| 57     | 45       | PA2                              | I/O  | $C_{T}$        |        | X     | ei  | i0  |       | Х   | Х    | Port A2       |                                                   |                        |  |
| 58     | 46       | PA3 (HS)                         | I/O  | $C_{T}$        | HS     | X     |     | ei0 |       | Х   | Χ    | Port A3       |                                                   |                        |  |
| 59     | 47       | DD_1                             | S    |                |        |       |     |     |       |     |      | Digital Ma    | in Supply Volta                                   | ge                     |  |
| 60     | 48       | V <sub>SS_1</sub> <sup>(2)</sup> | S    |                |        |       |     |     |       |     |      | Digital Gr    | Ground Voltage                                    |                        |  |
| 61     | 49       | PA4 (HS)                         | I/O  | C <sub>T</sub> | HS     | X     | Χ   |     |       | Χ   | Х    | Port A4       |                                                   |                        |  |
| 62     | 50       | PA5 (HS)                         | I/O  | C <sub>T</sub> | HS     | X     | Х   |     |       | Х   | Х    | Port A5       |                                                   |                        |  |
| 63     |          | PA6 (HS)/SDAI                    | I/O  | C <sub>T</sub> | HS     | X     |     |     |       | Т   |      | Port A6       | I <sup>2</sup> C Data                             |                        |  |
| 64     | 52       | PA7 (HS)/SCLI                    | I/O  | C <sub>T</sub> | HS     | X     |     |     |       | Т   |      | Port A7       | I <sup>2</sup> C Clock                            |                        |  |

Table 3. Device pin description (continued)

|        |          | Pin                              |      | Lo             | vel    |       | -   | Do  | Port |     |      |                                                                                                                                                                                                                        |                                            |  |
|--------|----------|----------------------------------|------|----------------|--------|-------|-----|-----|------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--|
| N      | ο.       |                                  | 96   | Le             | VCI    |       |     |     | ,,,, |     |      | Main function                                                                                                                                                                                                          | Altaunata funation                         |  |
| P80    | P64      | Name                             | Туре | t .            | put    |       | Inp | out |      | Out | tput | (after reset)                                                                                                                                                                                                          | Alternate function                         |  |
| LQFP80 | LQFP64   |                                  |      | Input          | Output | float | ndw | int | ana  | ОО  | Ь    | ĺ                                                                                                                                                                                                                      |                                            |  |
| 65     | 53       | V <sub>PP</sub> / ICCSEL         | I    |                |        |       |     |     |      |     |      | Must be tied low. In Flash programming mode, this pin acts as the programming voltage input V <sub>PP</sub> . See <i>Section 20.9.2 on page 242</i> for more details. High voltage must not be applied to ROM devices. |                                            |  |
| 66     | 54       | RESET                            | I/O  | C <sub>T</sub> |        |       |     |     |      |     |      | Top priori                                                                                                                                                                                                             | ty non-maskable interrupt                  |  |
| 67     | 55       | EVD                              | I    | Α              |        |       |     |     |      |     |      | External \                                                                                                                                                                                                             | oltage detector                            |  |
| 68     | 56       | TLI                              | I    | C <sub>T</sub> |        | X     |     | Χ   |      |     |      | Top level                                                                                                                                                                                                              | interrupt input pin                        |  |
| 69     | -<br>(1) | PH4                              | I/O  | T <sub>T</sub> |        | X     | Х   |     |      | Х   | Х    | Port H4                                                                                                                                                                                                                |                                            |  |
| 70     | -<br>(1) | PH5                              | I/O  | T <sub>T</sub> |        | X     | Х   |     |      | Х   | Х    | Port H5                                                                                                                                                                                                                |                                            |  |
| 71     | -<br>(1) | PH6                              | I/O  | T <sub>T</sub> |        | X     | Х   |     |      | Х   | Х    | Port H6                                                                                                                                                                                                                |                                            |  |
| 72     | -<br>(1) | PH7                              | I/O  | T <sub>T</sub> |        | X     | Х   |     |      | Х   | х    | Port H7                                                                                                                                                                                                                |                                            |  |
| 73     | 57       | V <sub>SS_2</sub> <sup>(2)</sup> | S    |                |        |       |     |     |      |     |      | Digital Gr                                                                                                                                                                                                             | ound Voltage                               |  |
| 74     |          | OSC2 <sup>(3)</sup>              | I/O  |                |        |       |     |     |      |     |      | Resonato                                                                                                                                                                                                               | r oscillator inverter output               |  |
| 75     | 59       | OSC1 <sup>(3)</sup>              | I    |                |        |       |     |     |      |     |      |                                                                                                                                                                                                                        | clock input or Resonator<br>inverter input |  |
| 76     | 60       | V <sub>DD_2</sub> <sup>(2)</sup> | S    |                |        |       |     |     |      |     |      | Digital Ma                                                                                                                                                                                                             | ain Supply Voltage                         |  |
| 77     |          | PE0/TDO                          | I/O  | C <sub>T</sub> |        | Х     | Х   |     |      | Х   | Х    | Port E0                                                                                                                                                                                                                | SCI Transmit Data Out                      |  |
| 78     | 62       | PE1/RDI                          | I/O  | C <sub>T</sub> |        | Х     | Х   |     |      | Х   | Х    | Port E1 SCI Receive Data In                                                                                                                                                                                            |                                            |  |
| 79     | 63       | PE2/CANTX                        | I/O  | C <sub>T</sub> |        |       | Х   |     |      |     |      | Port E2 CAN Transmit Data Output                                                                                                                                                                                       |                                            |  |
| 80     | 64       | PE3/CANRX                        | I/O  | $C_{T}$        |        | X     | Χ   |     |      | Х   | Х    | Port E3                                                                                                                                                                                                                | CAN Receive Data Input                     |  |

<sup>1.</sup> On the chip, each I/O port may have up to 8 pads. Pads that are not bonded to external pins are in input pull-up configuration after reset. The configuration of these pads must be kept at reset state to avoid added current consumption

Legend / Abbreviations for Table 3:

Type: I = input

O = outputS = supply

Input level: A = dedicated analog input

<sup>2.</sup> It is mandatory to connect all available  $V_{DD}$  and  $V_{AREF}$  pins to the supply voltage and all  $V_{SS}$  and  $V_{SSA}$  pins to ground.

OSC1 and OSC2 pins connect a crystal/ceramic resonator or an external source to the on-chip oscillator; see Section 6.4: Multi-oscillator (MO) on page 41 and Section 20.5: Clock and timing characteristics on page 228 for more details.

In/Output level:  $C = CMOS \ 0.3V_{DD}/0.7V_{DD}$ 

 $C_T = CMOS \ 0.3 V_{DD} / 0.7 V_{DD}$  with input trigger

Output level: HS = 20mA high sink (on N-buffer only)

Port and control configuration:

Input: float = floating

wpu = weak pull-up int = interrupt<sup>(a)</sup> ana = analog

• Output: OD = open-drain<sup>(b)</sup>

PP = push-pull

a. In the interrupt input column, "eiX" defines the associated external interrupt vector. If the weak pull-up column (wpu) is merged with the interrupt column (int), then the I/O configuration is pull-up interrupt input, otherwise the configuration is floating interrupt input.

b. In the open-drain output column, "T" defines a true open-drain I/O (P-Buffer and protection diode to V<sub>DD</sub> are not implemented). See Section 9: I/O ports on page 73 and Section 20.8: I/O port pin characteristics on page 236 for more details.

## 3 Register and memory map

As shown in *Figure 4*, the MCU is capable of addressing 64 Kbytes of memories and I/O registers.

The available memory locations consist of 128 bytes of register locations, up to 2 Kbytes of RAM and up to 60 Kbytes of user program memory. The RAM space includes up to 256 bytes for the stack from 0100h to 01FFh.

The highest address bytes contain the user reset and interrupt vectors.

**IMPORTANT:** Memory locations marked as "Reserved" must never be accessed. Accessing a reserved area can have unpredictable effects on the device.

#### Related documentation

Executing Code in ST7 RAM (AN 985)





Table 4. Hardware register map

| Address                 | Block  | Register label        | Register name                                                              | Reset status                     | Remarks           |
|-------------------------|--------|-----------------------|----------------------------------------------------------------------------|----------------------------------|-------------------|
| 0000h<br>0001h<br>0002h | Port A | PADR<br>PADDR<br>PAOR | Port A Data Register Port A Data Direction Register Port A Option Register | 00h <sup>(1)</sup><br>00h<br>00h | R/W<br>R/W<br>R/W |
| 0003h<br>0004h<br>0005h | Port B | PBDR<br>PBDDR<br>PBOR | Port B Data Register Port B Data Direction Register Port B Option Register | 00h <sup>(1)</sup><br>00h<br>00h | R/W<br>R/W<br>R/W |
| 0006h<br>0007h<br>0008h | Port C | PCDR<br>PCDDR<br>PCOR | Port C Data Register Port C Data Direction Register Port C Option Register | 00h <sup>(1)</sup><br>00h<br>00h | R/W<br>R/W<br>R/W |
| 0009h<br>000Ah<br>000Bh | Port D | PDDR<br>PDDDR<br>PDOR | Port D Data Register Port D Data Direction Register Port D Option Register | 00h <sup>(1)</sup><br>00h<br>00h | R/W<br>R/W<br>R/W |

Table 4. Hardware register map (continued)

| Address                                                     | Block                    | Register label                                                     | Register name                                                                                                                                                                                                                                                  | Reset status                           | Remarks                                            |
|-------------------------------------------------------------|--------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------|
| 000Ch<br>000Dh<br>000Eh                                     | Port E                   | PEDR<br>PEDDR<br>PEOR                                              | Port E Data Register Port E Data Direction Register Port E Option Register                                                                                                                                                                                     | 00h <sup>(1)</sup><br>00h<br>00h       | R/W<br>R/W <sup>(2)</sup><br>R/W <sup>(2)</sup>    |
| 000Fh<br>0010h<br>0011h                                     | Port F                   | PFDR<br>PFDDR<br>PFOR                                              | Port F Data Register Port F Data Direction Register Port F Option Register                                                                                                                                                                                     | 00h <sup>(1)</sup><br>00h<br>00h       | R/W<br>R/W<br>R/W                                  |
| 0012h<br>0013h<br>0014h                                     | Port G <sup>2)</sup>     | PGDR<br>PGDDR<br>PGOR                                              | Port G Data Register Port G Data Direction Register Port G Option Register                                                                                                                                                                                     | 00h <sup>1)</sup><br>00h<br>00h        | R/W<br>R/W<br>R/W                                  |
| 0015h<br>0016h<br>0017h                                     | Port H <sup>2)</sup>     | PHDR<br>PHDDR<br>PHOR                                              | Port H Data Register<br>Port H Data Direction Register<br>Port H Option Register                                                                                                                                                                               | 00h <sup>1)</sup><br>00h<br>00h        | R/W<br>R/W<br>R/W                                  |
| 0018h<br>0019h<br>001Ah<br>001Bh<br>001Ch<br>001Dh<br>001Eh | I <sup>2</sup> C         | I2CCR<br>I2CSR1<br>I2CSR2<br>I2CCCR<br>I2COAR1<br>I2COAR2<br>I2CDR | I <sup>2</sup> C Control Register I <sup>2</sup> C Status Register 1 I <sup>2</sup> C Status Register 2 I <sup>2</sup> C Clock Control Register I <sup>2</sup> C Own Address Register 1 I <sup>2</sup> C Own Address Register 2 I <sup>2</sup> C Data Register | 00h<br>00h<br>00h<br>00h<br>00h<br>00h | R/W<br>Read Only<br>Read Only<br>R/W<br>R/W<br>R/W |
| 001Fh<br>0020h                                              |                          |                                                                    |                                                                                                                                                                                                                                                                |                                        |                                                    |
| 0021h<br>0022h<br>0023h                                     | SPIDR<br>SPICR<br>SPICSR |                                                                    | SPI Data I/O Register<br>SPI Control Register<br>SPI Control/Status Register                                                                                                                                                                                   | xxh<br>0xh<br>00h                      | R/W<br>R/W<br>R/W                                  |
| 0024h<br>0025h<br>0026h<br>0027h                            | ITC                      | ISPR0<br>ISPR1<br>ISPR2<br>ISPR3                                   | Interrupt Software Priority Register 0 Interrupt Software Priority Register 1 Interrupt Software Priority Register 2 Interrupt Software Priority Register 3                                                                                                    | FFh<br>FFh<br>FFh<br>FFh               | R/W<br>R/W<br>R/W                                  |
| 0028h                                                       |                          | EICR                                                               | External Interrupt Control Register                                                                                                                                                                                                                            | 00h                                    | R/W                                                |
| 0029h                                                       | FLASH                    | FCSR                                                               | Flash Control/Status Register                                                                                                                                                                                                                                  | 00h                                    | R/W                                                |
| 002Ah                                                       | WATCHDOG                 | WDGCR                                                              | Watchdog Control Register                                                                                                                                                                                                                                      | 7Fh                                    | R/W                                                |
| 002Bh                                                       |                          | SICSR                                                              | System Integrity Control/Status Register                                                                                                                                                                                                                       | 000x 000x b                            | R/W                                                |
| 002Ch<br>002Dh                                              | MCC                      | MCCSR<br>MCCBCR                                                    | Main Clock Control / Status Register<br>Main Clock Controller: Beep Control Register                                                                                                                                                                           | 00h<br>00h                             | R/W<br>R/W                                         |
| 002Eh<br>to<br>0030h                                        | Reserved Area (3 bytes)  |                                                                    |                                                                                                                                                                                                                                                                |                                        |                                                    |

Table 4. Hardware register map (continued)

| Address                                                                                                                    | Block                                          | Register label                                                                                                                                            | er label Register name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                 | Remarks                                                                                                                                                                                                                                                                                      |
|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0031h<br>0032h<br>0033h<br>0034h<br>0035h<br>0036h<br>0037h<br>0038h<br>0039h<br>003Ah<br>003Bh<br>003Ch<br>003Dh<br>003Eh | TIMER A                                        | TACR2 TACR1 TACSR TAIC1HR TAIC1LR TAOC1HR TAOC1LR TACHR TACHR TACHR TACLR TAACHR TAACLR TAIC2HR TAIC2LR TAOC2HR TAOC2HR TAOC2LR                           | Timer A Control Register 2 Timer A Control Register 1 Timer A Control/Status Register Timer A Input Capture 1 High Register Timer A Input Capture 1 Low Register Timer A Output Compare 1 High Register Timer A Output Compare 1 Low Register Timer A Counter High Register Timer A Counter High Register Timer A Alternate Counter High Register Timer A Alternate Counter Low Register Timer A Input Capture 2 High Register Timer A Input Capture 2 Low Register Timer A Output Compare 2 High Register Timer A Output Compare 2 Low Register                                                                                                                                                                  | O0h O0h XXXX XOXX b XXh XXh 80h O0h FFh FCh FFh FCh XXh XXh 80h O0h             | R/W<br>R/W<br>R/W<br>Read Only<br>Read Only<br>R/W<br>Read Only<br>Read Only |
| 0040h                                                                                                                      |                                                | IAGOZEIT                                                                                                                                                  | Reserved Area (1 byte)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0011                                                                            | 1000                                                                                                                                                                                                                                                                                         |
| 0041h 0042h 0043h 0044h 0045h 0046h 0047h 0048h 0049h 004Ah 004Bh 004Ch 004Dh 004Eh 004Fh  0050h 0051h 0052h 0053h 0054h   | TIMER B                                        | TBCR2 TBCR1 TBCSR TBIC1HR TBIC1LR TBOC1HR TBOC1LR TBCHR TBCHR TBCLR TBACHR TBACLR TBACLR TBIC2HR TBIC2LR TBIC2LR TBOC2LR SCISR SCIDR SCIBRR SCICR1 SCICR2 | Timer B Control Register 2 Timer B Control Register 1 Timer B Control/Status Register Timer B Input Capture 1 High Register Timer B Input Capture 1 Low Register Timer B Output Compare 1 High Register Timer B Output Compare 1 Low Register Timer B Counter High Register Timer B Counter High Register Timer B Alternate Counter High Register Timer B Alternate Counter Low Register Timer B Alternate Counter Low Register Timer B Input Capture 2 High Register Timer B Input Capture 2 Low Register Timer B Output Compare 2 High Register Timer B Output Compare 2 Low Register SCI Status Register SCI Status Register SCI Data Register SCI Data Register SCI Control Register 1 SCI Control Register 2 | 00h 00h xxxx x0xx b xxh xxh 80h 00h FFh FCh FFh FCh xxh xxh 80h 00h COh xxh 00h | R/W R/W Read Only Read Only R/W Read Only R/W                                                                                              |
| 0055h<br>0056h<br>0057h                                                                                                    |                                                | SCIERPR<br>SCIETPR                                                                                                                                        | SCI Extended Receive Prescaler Register Reserved area SCI Extended Transmit Prescaler Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 00h<br>00h<br><br>00h                                                           | R/W<br>R/W                                                                                                                                                                                                                                                                                   |
| 0058h<br>0059h                                                                                                             |                                                |                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                 |                                                                                                                                                                                                                                                                                              |
| 005Ah<br>005Bh<br>005Ch<br>005Dh<br>005Eh<br>005Fh<br>0060h<br>to<br>006Fh                                                 | CANISR CANICR CANCSR CANBRPR CAN CANBTR CANPSR |                                                                                                                                                           | CAN Interrupt Status Register CAN Interrupt Control Register CAN Control / Status Register CAN Baud Rate Prescaler Register CAN Bit Timing Register CAN Page Selection Register First address to Last address of CAN page x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 00h<br>00h<br>00h<br>00h<br>23h<br>00h                                          | R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>See CAN<br>Descriptio<br>n                                                                                                                                                                                                                                |



Table 4. Hardware register map (continued)

| Address                                                                                | Block   | Register label                                                                       | Register name                                                                                                                                                                                                                                                                                                                                                                                                       | Reset status                                         | Remarks                                                                               |
|----------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------|
| 0070h<br>0071h<br>0072h                                                                | ADC     | ADCCSR<br>ADCDRH<br>ADCDRL                                                           | Control/Status Register<br>Data High Register<br>Data Low Register                                                                                                                                                                                                                                                                                                                                                  | 00h<br>00h<br>00h                                    | R/W<br>Read Only<br>Read Only                                                         |
| 0073h<br>0074h<br>0075h<br>0076h<br>0077h<br>0078h<br>0079h<br>007Ah<br>007Bh<br>007Ch | PWM ART | PWMDCR3 PWMDCR1 PWMDCR0 PWMCR ARTCSR ARTCAR ARTARR ARTICCSR ARTICCSR ARTICR1 ARTICR2 | PWM AR Timer Duty Cycle Register 3 PWM AR Timer Duty Cycle Register 2 PWM AR Timer Duty Cycle Register 1 PWM AR Timer Duty Cycle Register 0 PWM AR Timer Control Register Auto-Reload Timer Control/Status Register Auto-Reload Timer Counter Access Register Auto-Reload Timer Auto-Reload Register AR Timer Input Capture Control/Status Reg. AR Timer Input Capture Register 1 AR Timer Input Capture Register 1 | 00h<br>00h<br>00h<br>00h<br>00h<br>00h<br>00h<br>00h | R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>Read Only<br>Read Only |
| 007Eh<br>007Fh                                                                         |         | <b>!</b>                                                                             | 1                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                      |                                                                                       |

The contents of the I/O port DR registers are readable only in output configuration. In input configuration, the values of the I/O pins are returned instead of the DR register contents.

Note: Legend: x = undefined, R/W = read/write

<sup>2.</sup> The bits associated with unavailable pins must always keep their reset value.

## 4 Flash program memory

### 4.1 Introduction

The ST7 dual voltage High Density Flash (HDFlash) is a non-volatile memory that can be electrically erased as a single block or by individual sectors and programmed on a byte-by-byte basis using an external  $V_{PP}$  supply.

The HDFlash devices can be programmed and erased off-board (plugged in a programming tool) or on-board using ICP (in-circuit programming) or IAP (in-application programming).

The array matrix organization allows each sector to be erased and reprogrammed without affecting other sectors.

### 4.2 Main features

- 3 Flash programming modes:
  - Insertion in a programming tool. In this mode, all sectors including option bytes can be programmed or erased.
  - ICP (in-circuit programming). In this mode, all sectors including option bytes can be programmed or erased without removing the device from the application board.
  - IAP (in-application programming). In this mode, all sectors except Sector 0 can be programmed or erased without removing the device from the application board and while the application is running.
- ICT (in-circuit testing) for downloading and executing user application test patterns in RAM
- Readout protection
- Register Access Security System (RASS) to prevent accidental programming or erasing

### 4.3 Structure

The Flash memory is organized in sectors and can be used for both code and data storage.

Depending on the overall Flash memory size in the microcontroller device, there are up to three user sectors (see *Table 5*). Each of these sectors can be erased independently to avoid unnecessary erasing of the whole Flash memory when only a partial erasing is required.

Table 5. Sectors available in Flash devices

| Flash size (bytes) | Available sectors |  |  |  |  |
|--------------------|-------------------|--|--|--|--|
| 4K                 | Sector 0          |  |  |  |  |
| 8K                 | Sectors 0, 1      |  |  |  |  |
| > 8K               | Sectors 0, 1, 2   |  |  |  |  |

The first two sectors have a fixed size of 4 Kbytes (see *Figure 5*). They are mapped in the upper part of the ST7 addressing space so the reset and interrupt vectors are located in Sector 0 (F000h-FFFFh).



Figure 5. Memory map and sector address

## 4.3.1 Readout protection

Readout protection, when selected, provides a protection against program memory content extraction and against write access to Flash memory. Even if no protection can be considered as totally unbreakable, the feature provides a very high level of protection for a general purpose microcontroller.

In Flash devices, this protection is removed by reprogramming the option. In this case, the entire program memory is first automatically erased and the device can be reprogrammed.

Note:

### 4.4 ICC interface

ICC needs a minimum of 4 and up to 6 pins to be connected to the programming tool (see *Figure 6*). These pins are:

RESET: device reset

V<sub>SS</sub>: device power supply ground ICCCLK: ICC output serial clock pin ICCDATA: ICC input/output serial data pin

ICCSEL/V<sub>PP</sub>: programming voltage

OSC1 (or OSCIN): main clock input for external source (optional)

V<sub>DD</sub>: application board power supply (optional, see *Figure 6*, *Note 3*)



Figure 6. Typical ICC interface

- If the ICCCLK or ICCDATA pins are only used as outputs in the application, no signal isolation is necessary. As soon as the
  programming tool is plugged to the board, even if an ICC session is not in progress, the ICCCLK and ICCDATA pins are
  not available for the application. If they are used as inputs by the application, isolation such as a serial resistor has to
  implemented in case another device forces the signal. Refer to the programming tool documentation for recommended
  resistor values.
- 2. During the ICC session, the programming tool must control the RESET pin. This can lead to conflicts between the programming tool and the application reset circuit if it drives more than 5mA at high level (push-pull output or pull-up resistor < 1K). A schottky diode can be used to isolate the application RESET circuit in this case. When using a classical RC network with R > 1K or a reset management IC with open-drain output and pull-up resistor > 1K, no additional components are needed. In all cases the user must ensure that no external reset is generated by the application during the ICC session.
- 3. The use of Pin 7 of the ICC connector depends on the programming tool architecture. This pin must be connected when using most ST programming tools (it is used to monitor the application power supply). Please refer to the programming tool
- 4. Pin 9 has to be connected to the OSC1 or OSCIN pin of the ST7 when the clock is not available in the application or if the selected clock option is not programmed in the option byte. ST7 devices with multi-oscillator capability need to have OSC2 grounded in this case.

## 4.5 ICP (in-circuit programming)

To perform ICP the microcontroller must be switched to ICC (in-circuit communication) mode by an external controller or programming tool.

Depending on the ICP code downloaded in RAM, Flash memory programming can be fully customized (number of bytes to program, program locations, or selection serial communication interface for downloading).

When using an STMicroelectronics or third-party programming tool that supports ICP and the specific microcontroller device, the user needs only to implement the ICP hardware interface on the application board (see *Figure 6*). For more details on the pin locations, refer to the device pinout description.

## 4.6 IAP (in-application programming)

This mode uses a BootLoader program previously stored in Sector 0 by the user (in ICP mode or by plugging the device in a programming tool).

This mode is fully controlled by user software. This allows it to be adapted to the user application, (such as user-defined strategy for entering programming mode, choice of communications protocol used to fetch the data to be stored). For example, it is possible to download code from the interface and program it in the Flash. IAP mode can be used to program any of the Flash sectors except Sector 0, which is write/erase protected to allow recovery in case errors occur during the programming operation.

## 4.7 Related documentation

For details on Flash programming and ICC protocol, refer to the *ST7 Flash Programming Reference Manual* and to the *ST7 ICC Protocol Reference Manual*.

## 4.8 Flash control/status register (FCSR)

| FSCR | Reset |    |    |    |    | t value: 0000 0000 (00h |    |  |
|------|-------|----|----|----|----|-------------------------|----|--|
| 7    | 6     | 5  | 4  | 3  | 2  | 1                       | 0  |  |
| 0    | 0     | 0  | 0  | 0  | 0  | 0                       | 0  |  |
| RW   | RW    | RW | RW | RW | RW | RW                      | RW |  |

This register is reserved for use by programming tool software. It controls the Flash programming and erasing operations.

Table 6. Flash control/status register address and reset value

| Address (Hex.) | Register label      | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|---------------------|---|---|---|---|---|---|---|---|
| 0029h          | FCSR<br>Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

## 5 Central processing unit (CPU)

### 5.1 Introduction

This CPU has a full 8-bit architecture and contains six internal registers allowing efficient 8-bit data manipulation.

## 5.2 Main features

- Enable executing 63 basic instructions
- Fast 8-bit by 8-bit multiply
- 17 main addressing modes (with indirect addressing mode)
- Two 8-bit index registers
- 16-bit stack pointer
- Low power Halt and Wait modes
- Priority maskable hardware interrupts
- Non-maskable software/hardware interrupts

## 5.3 CPU registers

The six CPU registers shown in *Figure 7* are not present in the memory mapping and are accessed by specific instructions.

Figure 7. CPU registers



## 5.3.1 Accumulator (A)

The accumulator is an 8-bit general purpose register used to hold operands and the results of the arithmetic and logic calculations as well as data manipulations.

## 5.3.2 Index registers (X and Y)

These 8-bit registers are used to create effective addresses or as temporary storage areas for data manipulation (the Cross-Assembler generates a precede instruction (PRE) to indicate that the following instruction refers to the Y register.)

The Y register is not affected by the interrupt automatic procedures.

# 5.3.3 Program counter (PC)

The program counter is a 16-bit register containing the address of the next instruction to be executed by the CPU. It is made of two 8-bit registers PCL (Program Counter Low which is the LSB) and PCH (Program Counter High which is the MSB).

# 5.3.4 Condition code (CC) register

The 8-bit condition code register contains the interrupt masks and four flags representative of the result of the instruction just executed. This register can also be handled by the PUSH and POP instructions.

These bits can be individually tested and/or controlled by specific instructions.



Table 7. Arithmetic management bits

| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 4   | н    | Half carry  This bit is set by hardware when a carry occurs between bits 3 and 4 of the ALU during an ADD or ADC instructions. It is reset by hardware during the same instructions.  0: No half carry has occurred.  1: A half carry has occurred.  This bit is tested using the JRH or JRNH instruction. The H bit is useful in BCD arithmetic subroutines.                                              |  |  |  |
| 2   | N    | Negative  This bit is set and cleared by hardware. It is representative of the result sign of the last arithmetic, logical or data manipulation. It is a copy of the result 7th bit.  0: The result of the last operation is positive or null.  1: The result of the last operation is negative (that is, the most significant bit is a logic 1).  This bit is accessed by the JRMI and JRPL instructions. |  |  |  |

Table 7. Arithmetic management bits (continued)

| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Z    | <ul> <li>Zero</li> <li>This bit is set and cleared by hardware. This bit indicates that the result of the last arithmetic, logical or data manipulation is zero.</li> <li>0: The result of the last operation is different from zero.</li> <li>1: The result of the last operation is zero.</li> <li>This bit is accessed by the JREQ and JRNE test instructions.</li> </ul>                                                            |
| 0   | С    | Carry/borrow  This bit is set and cleared by hardware and software. It indicates an overflow or an underflow has occurred during the last arithmetic operation.  0: No overflow or underflow has occurred.  1: An overflow or underflow has occurred.  This bit is driven by the SCF and RCF instructions and tested by the JRC and JRNC instructions. It is also affected by the "bit test and branch", shift and rotate instructions. |

## Table 8. Interrupt management bits

| Bit | Name | Function                                                                                                            |
|-----|------|---------------------------------------------------------------------------------------------------------------------|
| 5   | I1   | Interrupt Software Priority 1  The combination of the I1 and I0 bits gives the current interrupt software priority. |
| 3   | 10   | Interrupt Software Priority 0  The combination of the I1 and I0 bits gives the current interrupt software priority. |

Table 9. Interrupt software priority selection

| Interrupt software priority   | Level | 11 | 10 |
|-------------------------------|-------|----|----|
| Level 0 (main)                | Low   | 1  | 0  |
| Level 1                       |       | 0  | 1  |
| Level 2                       | ]     | 0  | 0  |
| Level 3 (= interrupt disable) | High  | 1  | 1  |

These two bits are set/cleared by hardware when entering in interrupt. The loaded value is given by the corresponding bits in the interrupt software priority registers (ISPRx). They can be also set/cleared by software with the RIM, SIM, IRET, HALT, WFI and PUSH/POP instructions.

See Chapter 7: Interrupts on page 52 for more details.

# 5.3.5 Stack pointer (SP) register



The stack pointer is a 16-bit register which is always pointing to the next free location in the stack. It is then decremented after data has been pushed onto the stack and incremented before data is popped from the stack (see *Figure 8*).

Since the stack is 256 bytes deep, the 8 most significant bits are forced by hardware. Following an MCU Reset, or after a reset stack pointer instruction (RSP), the stack pointer contains its reset value (the SP7 to SP0 bits are set) which is the stack higher address.

The least significant byte of the stack pointer (called S) can be directly accessed by an LD instruction.

Note:

When the lower limit is exceeded, the stack pointer wraps around to the stack upper limit, without indicating the stack overflow. The previously stored information is then overwritten and therefore lost. The stack also wraps in case of an underflow.

The stack is used to save the return address during a subroutine call and the CPU context during an interrupt. The user may also directly manipulate the stack by means of the PUSH and POP instructions. In the case of an interrupt, the PCL is stored at the first location pointed to by the SP. The other registers are then stored in the next locations as shown in *Figure 8*.

- When an interrupt is received, the SP is decremented and the context is pushed on the stack
- On return from interrupt, the SP is incremented and the context is popped from the stack.

A subroutine call occupies two locations and an interrupt five locations in the stack area.



Figure 8. Stack manipulation example

# 6 Supply, reset and clock management

### 6.1 Introduction

The device includes a range of utility features for securing the application in critical situations (for example in case of a power brown-out), and reducing the number of external components. An overview is shown in *Figure 9*.

For more details, refer to the dedicated parametric section.

### 6.2 Main features

- Optional PLL for multiplying the frequency by 2 (not to be used with internal RC oscillator)
- Reset Sequence Manager (RSM)
- Multi-oscillator Clock Management (MO)
  - 5 crystal/ceramic resonator oscillators
  - 1 internal RC oscillator
- System Integrity Management (SI)
  - Main supply low voltage detection (LVD)
  - Auxiliary voltage detector (AVD) with interrupt capability for monitoring the main supply or the EVD pin



# 6.3 Phase locked loop

If the clock frequency input to the PLL is in the range 2 to 4 MHz, the PLL can be used to multiply the frequency by two to obtain an  $f_{OSC2}$  of 4 to 8 MHz. The PLL is enabled by option byte. If the PLL is disabled, then  $f_{OSC2} = f_{OSC}/2$ .

Caution:

The PLL is not recommended for applications where timing accuracy is required (see *Section 20.5.5: PLL characteristics on page 231*).

Figure 10. PLL block diagram



# 6.4 Multi-oscillator (MO)

The main clock of the ST7 can be generated by three different source types coming from the multi-oscillator block:

- an external source
- 4 crystal or ceramic resonator oscillators
- an internal high frequency RC oscillator

Each oscillator is optimized for a given frequency range in terms of consumption and is selectable through the option byte. The associated hardware configurations are shown in *Table 10*. Refer to *Section 20: Electrical characteristics* for more details.

Caution:

The OSC1 and/or OSC2 pins must not be left unconnected. For the purposes of Failure Mode and Effect Analysis, it should be noted that if the OSC1 and/or OSC2 pins are left unconnected, the ST7 main oscillator may start and, in this configuration, could generate an  $f_{OSC}$  clock frequency in excess of the allowed maximum (> 16 MHz), putting the ST7 in an unsafe/undefined state. The product behavior must therefore be considered undefined when the OSC pins are left unconnected.

#### **External clock source**

In this external clock mode, a clock signal (square, sinus or triangle) with ~50% duty cycle has to drive the OSC1 pin while the OSC2 pin is tied to ground.

### Crystal/ceramic oscillators

This family of oscillators has the advantage of producing a very accurate rate on the main clock of the ST7. The selection within a list of four oscillators with different frequency ranges has to be done by option byte in order to reduce consumption (refer to Section 22.1.1: Flash configuration on page 257 for more details on the frequency ranges). In this mode of the multi-oscillator, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. The loading capacitance values must be adjusted according to the selected oscillator.

These oscillators are not stopped during the RESET phase to avoid losing time in the oscillator start-up phase.

## Internal RC oscillator

This oscillator allows a low cost solution for the main clock of the ST7 using only an internal resistor and capacitor. Internal RC oscillator mode has the drawback of a lower frequency accuracy and should not be used in applications that require accurate timing.

In this mode, the two oscillator pins have to be tied to ground.

Table 10. ST7 clock sources



# 6.5 Reset sequence manager (RSM)

### 6.5.1 Introduction

The reset sequence manager includes three RESET sources as shown in Figure 11:

- External RESET source pulse
- Internal LVD RESET (low voltage detection)
- Internal WATCHDOG RESET

These sources act on the RESET pin and it is always kept low during the delay phase.

The RESET service routine vector is fixed at addresses FFFEh-FFFFh in the ST7 memory map.

The basic RESET sequence consists of three phases as shown in Figure 12:

- Active phase depending on the RESET source
- 256 or 4096 CPU clock cycle delay (selected by option byte)
- RESET vector fetch

#### Caution:

When the ST7 is unprogrammed or fully erased, the Flash is blank and the RESET vector is not programmed. For this reason, it is recommended to keep the RESET pin in low state until programming mode is entered, in order to avoid unwanted behavior.

The 256 or 4096 CPU clock cycle delay allows the oscillator to stabilize and ensures that recovery has taken place from the Reset state. The shorter or longer clock cycle delay should be selected by option byte to correspond to the stabilization time of the external oscillator used in the application (see Section 22.1.1: Flash configuration on page 257).

The RESET vector fetch phase duration is 2 clock cycles.

Figure 11. Reset block diagram



Figure 12. RESET sequence phases



# 6.5.2 Asynchronous external RESET pin

The  $\overline{\text{RESET}}$  pin is both an input and an open-drain output with integrated R<sub>ON</sub> weak pull-up resistor. This pull-up has no fixed value but varies in accordance with the input voltage. It can be pulled low by external circuitry to reset the device. See *Section 20.9: Control pin characteristics on page 240* for more details.

A RESET signal originating from an external source must have a duration of at least  $t_{h(RSTL)in}$  in order to be recognized (see *Figure 13*). This detection is asynchronous and therefore the MCU can enter reset state even in Halt mode.

The RESET pin is an asynchronous signal which plays a major role in EMS performance. In a noisy environment, it is recommended to follow the guidelines mentioned in *Section 20:* Electrical characteristics.

If the external RESET pulse is shorter than  $t_{w(RSTL)out}$  (see short ext. Reset in *Figure 13*), the signal on the RESET pin may be stretched. Otherwise the delay will not be applied (see long ext. Reset in *Figure 13*). Starting from the external RESET pulse recognition, the device RESET pin acts as an output that is pulled low during at least  $t_{w(RSTL)out}$ .

# 6.5.3 External power-on RESET

If the LVD is disabled by option byte, to start up the microcontroller correctly, the user must ensure by means of an external reset circuit that the reset signal is held low until  $V_{DD}$  is over the minimum level specified for the selected  $f_{OSC}$  frequency (see *Section 20.3: Operating conditions on page 221*).

A proper reset signal for a slow rising  $V_{DD}$  supply can generally be provided by an external RC network connected to the  $\overline{RESET}$  pin.

#### 6.5.4 Internal low voltage detector (LVD) RESET

Two different RESET sequences caused by the internal LVD circuitry can be distinguished:

- Power-on RESET
- Voltage drop RESET

The device  $\overline{RESET}$  pin acts as an output that is pulled low when  $V_{DD} < V_{IT+}$  (rising edge) or  $V_{DD} < V_{IT-}$  (falling edge) as shown in *Figure 13*.

The LVD filters spikes on V<sub>DD</sub> larger than t<sub>q(VDD)</sub> to avoid parasitic resets.

**577** 

# 6.5.5 Internal watchdog RESET

The RESET sequence generated by an internal Watchdog counter overflow is shown in *Figure 13*.

Starting from the Watchdog counter underflow, the device  $\overline{\text{RESET}}$  pin acts as an output that is pulled low during at least  $t_{\text{w(RSTL)out}}$ .

Figure 13. RESET sequences



# 6.6 System integrity management (SI)

The System Integrity Management block contains the Low Voltage Detector (LVD) and Auxiliary Voltage Detector (AVD) functions. It is managed by the SICSR register.

# 6.6.1 Low voltage detector (LVD)

The low voltage detector function (LVD) generates a static reset when the  $V_{DD}$  supply voltage is below a  $V_{IT}$  reference value. This means that it secures the power-up as well as the power-down keeping the ST7 in reset.

The  $V_{\text{IT}}$  reference value for a voltage drop is lower than the  $V_{\text{IT}+}$  reference value for poweron in order to avoid a parasitic reset when the MCU starts running and sinks current on the supply (hysteresis).

The LVD reset circuitry generates a reset when V<sub>DD</sub> is below:

- V<sub>IT+</sub> when V<sub>DD</sub> is rising
- V<sub>IT</sub> when V<sub>DD</sub> is falling

The LVD function is illustrated in *Figure 14*.

The voltage threshold can be configured by option byte to be low, medium or high.

Provided the minimum  $V_{DD}$  value (guaranteed for the oscillator frequency) is above  $V_{IT}$ , the MCU can only be in two modes:

- under full software control
- in static safe reset

In these conditions, secure operation is always ensured for the application without the need for external reset hardware.

During a low voltage detector reset, the RESET pin is held low, thus permitting the MCU to reset other devices.

Note: The LVD allows the device to be used without any external RESET circuitry.

If the medium or low thresholds are selected, the detection may occur outside the specified operating voltage range. Below 3.8V, device operation is not guaranteed.

The LVD is an optional function which can be selected by option byte.

It is recommended to make sure that the  $V_{DD}$  supply voltage rises monotonously when the device is exiting from Reset, to ensure the application functions properly.



Figure 14. Low voltage detector versus reset

## 6.6.2 Auxiliary voltage detector (AVD)

The auxiliary voltage detector function (AVD) is based on an analog comparison between a  $V_{\text{IT-(AVD)}}$  and  $V_{\text{IT-(AVD)}}$  reference value and the  $V_{\text{DD}}$  main supply or the external EVD pin voltage level ( $V_{\text{EVD}}$ ). The  $V_{\text{IT-}}$  reference value for falling voltage is lower than the  $V_{\text{IT+}}$  reference value for rising voltage in order to avoid parasitic detection (hysteresis).

The output of the AVD comparator can be read directly by the application software through a real-time status bit (AVDF) in the SICSR register. This bit is read only.

**Caution:** The AVD function is active only if the LVD is enabled through the option byte.

# Monitoring the V<sub>DD</sub> main supply

This mode is selected by clearing the AVDS bit in the SICSR register.

The AVD voltage threshold value is relative to the selected LVD threshold configured by option byte (see *Section 22.1.1: Flash configuration on page 257*).

If the AVD interrupt is enabled, an interrupt is generated when the voltage crosses the  $V_{\text{IT-(AVD)}}$  or  $V_{\text{IT-(AVD)}}$  threshold (AVDF bit toggles).

In the case of a drop in voltage, the AVD interrupt acts as an early warning, allowing software to shut down safely before the LVD resets the microcontroller. See *Figure 15*.

The interrupt on the rising edge is used to inform the application that the  $V_{DD}$  warning state is over.

If the voltage rise time  $t_{rv}$  is less than 256 or 4096 CPU cycles (depending on the reset delay selected by option byte), no AVD interrupt will be generated when  $V_{\text{IT+(AVD)}}$  is reached.

If t<sub>rv</sub> is greater than 256 or 4096 cycles

- two AVD interrupts will be received if the AVD interrupt is enabled **before** the V<sub>IT+(AVD)</sub> threshold is reached: the first when the AVDIE bit is set, and the second when the threshold is reached.
- only one AVD interrupt will occur if the AVD interrupt is enabled after the V<sub>IT+(AVD)</sub> threshold is reached.



Figure 15. Using the AVD to monitor  $V_{DD}$  (AVDS bit = 0)

# Monitoring a voltage on the EVD pin

This mode is selected by setting the AVDS bit in the SICSR register.

The AVD circuitry can generate an interrupt when the AVDIE bit of the SICSR register is set. This interrupt is generated on the rising and falling edges of the comparator output. This means it is generated when either one of these two events occur:

- V<sub>EVD</sub> rises up to V<sub>IT+(EVD)</sub>
- V<sub>EVD</sub> falls down to V<sub>IT-(EVD)</sub>

The EVD function is illustrated in Figure 16.

For more details, refer to Section 20: Electrical characteristics.



Figure 16. Using the voltage detector to monitor the EVD pin (AVDS bit = 1)

# 6.6.3 Low power modes

Table 11. Effect of low power modes on SI

| Mode | Effect                                                                   |  |  |  |
|------|--------------------------------------------------------------------------|--|--|--|
| Wait | No effect on SI. AVD interrupts cause the device to exit from Wait mode. |  |  |  |
| Halt | The SICSR register is frozen.                                            |  |  |  |

# 6.6.4 Interrupts

The AVD interrupt event generates an interrupt if the corresponding Enable Control Bit (AVDIE) is set and the interrupt mask in the CC register is reset (RIM instruction).

Table 12. AVD interrupt control/wake-up capability

| Interrupt event | Event flag | Enable control bit | Exit from Wait | Exit from Halt |
|-----------------|------------|--------------------|----------------|----------------|
| AVD event       | AVDF       | AVDIE              | Yes            | No             |

# 6.6.5 System Integrity (SI) Control/Status register (SICSR)

SICSR Reset value: 000x 000x (00h) 7 3 0 6 5 4 **AVDS AVDIE AVDF LVDRF WDGRF** Reserved  $\mathsf{RW}$  $\mathsf{RW}$ RW $\mathsf{RW}$ RW

Table 13. SICSR description

| Bit | Name  | Function                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | AVDS  | Voltage Detection selection  This bit is set and cleared by software. Voltage Detection is available only if the LVD is enabled by option byte.  0: Voltage detection on V <sub>DD</sub> supply 1: Voltage detection on EVD pin                                                                                                                                                                                             |
| 6   | AVDIE | Voltage Detector interrupt enable  This bit is set and cleared by software. It enables an interrupt to be generated when the AVDF flag changes (toggles). The pending interrupt information is automatically cleared when software enters the AVD interrupt routine.  0: AVD interrupt disabled  1: AVD interrupt enabled                                                                                                   |
| 5   | AVDF  | Voltage Detector flag  This read-only bit is set and cleared by hardware. If the AVDIE bit is set, an interrupt request is generated when the AVDF bit changes value. Refer to Figure 15 and to Monitoring the VDD main supply on page 47 for additional details.  0: V <sub>DD</sub> or V <sub>EVD</sub> over V <sub>IT+(AVD)</sub> threshold 1: V <sub>DD</sub> or V <sub>EVD</sub> under V <sub>IT-(AVD)</sub> threshold |
| 4   | LVDRF | LVD reset flag  This bit indicates that the last Reset was generated by the LVD block. It is set by hardware (LVD reset) and cleared by software (writing zero). See Table 14: Reset source flags for more details. When the LVD is disabled by OPTION BYTE, the LVDRF bit value is undefined.                                                                                                                              |
| 3:1 | -     | Reserved, must be kept cleared.                                                                                                                                                                                                                                                                                                                                                                                             |
| 0   | WDGRF | Watchdog reset flag  This bit indicates that the last Reset was generated by the Watchdog peripheral. It is set by hardware (watchdog reset) and cleared by software (writing zero) or an LVD Reset (to ensure a stable cleared state of the WDGRF flag when CPU starts). Combined with the LVDRF flag information, the flag description is given in Table 14.                                                              |

Table 14. Reset source flags

| Reset sources      | LVDRF | WDGRF |
|--------------------|-------|-------|
| External RESET pin | 0     | 0     |
| Watchdog           | 0     | 1     |
| LVD                | 1     | Х     |

# **Application notes**

The LVDRF flag is not cleared when another RESET type occurs (external or watchdog); the LVDRF flag remains set to keep trace of the original failure.

In this case, software can detect a watchdog reset but cannot detect an external reset.

### Caution:

When the LVD is not activated with the associated option byte, the WDGRF flag cannot be used in the application.

577

Interrupts ST72521xx-Auto

#### 7 Interrupts

#### 7.1 Introduction

The ST7 enhanced interrupt management provides the following features:

- Hardware interrupts
- Software interrupt (TRAP)
- Nested or concurrent interrupt management with flexible interrupt priority and level
  - Up to 4 software programmable nesting levels
  - Up to 16 interrupt vectors fixed by hardware
  - 2 non-maskable events: RESET, TRAP
  - 1 maskable Top Level event: TLI

This interrupt management is based on:

- Bit 5 and bit 3 of the CPU CC register (I1:0)
- Interrupt software priority registers (ISPRx)
- Fixed interrupt vector addresses located at the high addresses of the memory map (FFE0h to FFFFh) sorted by hardware priority order

This enhanced interrupt controller guarantees full upward compatibility with the standard (not nested) ST7 interrupt controller.

#### 7.2 Masking and processing flow

The interrupt masking is managed by the I1 and I0 bits of the CC register and the ISPRx registers which give the interrupt software priority level of each interrupt vector (see Table 15). The processing flow is shown in Figure 17.

When an interrupt request has to be serviced:

- Normal processing is suspended at the end of the current instruction execution.
- The PC, X, A and CC registers are saved onto the stack.
- I1 and I0 bits of CC register are set according to the corresponding values in the ISPRx registers of the serviced interrupt vector.
- The PC is then loaded with the interrupt vector of the interrupt to service and the first instruction of the interrupt service routine is fetched (refer to Table 20: Interrupt mapping for vector addresses).

The interrupt service routine should end with the IRET instruction which causes the contents of the saved registers to be recovered from the stack.

Note: As a consequence of the IRET instruction, the I1 and I0 bits will be restored from the stack and the program in the previous level will resume.

52/276 Doc ID 17660 Rev 1

Downloaded from **Elcodis.com** electronic components distributor

ST72521xx-Auto Interrupts

Table 15. Interrupt software priority levels

| Interrupt software priority   | Level | I1 | 10 |
|-------------------------------|-------|----|----|
| Level 0 (main)                | Low   | 1  | 0  |
| Level 1                       |       | 0  | 1  |
| Level 2                       | ↓     | 0  | 0  |
| Level 3 (= interrupt disable) | High  | 1  | 1  |

Figure 17. Interrupt processing flowchart



## Servicing pending interrupts

As several interrupts can be pending at the same time, the interrupt to be taken into account is determined by the following two-step process:

- the highest software priority interrupt is serviced,
- if several interrupts have the same software priority then the interrupt with the highest hardware priority is serviced first.

Figure 18 describes this decision process.

Figure 18. Priority decision process flowchart



Doc ID 17660 Rev 1 53/276

Interrupts ST72521xx-Auto

> When an interrupt request is not serviced immediately, it is latched and then processed when its software priority combined with the hardware priority becomes the highest one.

The hardware priority is exclusive while the software one is not. This allows the previous Note: process to succeed with only one interrupt.

2 TLI, RESET and TRAP can be considered as having the highest software priority in the decision process.

#### Different interrupt vector sources

Two interrupt source types are managed by the ST7 interrupt controller: the non-maskable type (RESET, TRAP) and the maskable type (external or from internal peripherals).

#### Non-maskable sources

These sources are processed regardless of the state of the I1 and I0 bits of the CC register (see Figure 17). After stacking the PC, X, A and CC registers (except for RESET), the corresponding vector is loaded in the PC register and the I1 and I0 bits of the CC are set to disable interrupts (level 3). These sources allow the processor to exit Halt mode.

TRAP (non-maskable software interrupt) This software interrupt is serviced when the TRAP instruction is executed. It will be serviced according to the flowchart in Figure 17.

Caution: TRAP can be interrupted by a TLI.

RESET

The RESET source has the highest priority in the ST7. This means that the first current routine has the highest software priority (level 3) and the highest hardware priority. See Section 6.5: Reset sequence manager (RSM) on page 43 for more details.

#### Maskable sources

Maskable interrupt vector sources can be serviced if the corresponding interrupt is enabled and if its own interrupt software priority (in ISPRx registers) is higher than the one currently being serviced (I1 and I0 in CC register). If any of these two conditions is false, the interrupt is latched and thus remains pending.

TLI (top level hardware interrupt)

Caution:

Downloaded from **Elcodis.com** electronic components distributor

This hardware interrupt occurs when a specific edge is detected on the dedicated TLI pin. It will be serviced according to the flowchart in Figure 17 as a trap. A TRAP instruction must not be used in a TLI service routine.

External Interrupts

External interrupts allow the processor to exit from HALT low power mode. External interrupt sensitivity is software selectable through the External Interrupt Control register (EICR).

External interrupt triggered on edge will be latched and the interrupt request automatically cleared upon entering the interrupt service routine. If several input pins of a group connected to the same interrupt line are selected simultaneously, these will be logically ORed.

Peripheral Interrupts

Usually the peripheral interrupts cause the MCU to exit from Halt mode except those mentioned in Table 20: Interrupt mapping. A peripheral interrupt occurs when a specific

ST72521xx-Auto Interrupts

flag is set in the peripheral status registers and if the corresponding enable bit is set in the peripheral control register.

The general sequence for clearing an interrupt is based on an access to the status register followed by a read or write to an associated register.

Note:

The clearing sequence resets the internal latch. A pending interrupt (that is, waiting to be serviced) will therefore be lost if the clear sequence is executed.

# 7.3 Interrupts and low power modes

All interrupts allow the processor to exit the Wait low power mode. On the contrary, only external and other specified interrupts allow the processor to exit from the Halt modes (see column "Exit from Halt/Active Halt" in *Table 20: Interrupt mapping*). When several pending interrupts are present while exiting Halt mode, the first one serviced can only be an interrupt with "exit from Halt mode" capability and it is selected through the same decision process shown in *Figure 18*.

Note:

If an interrupt that is not able to exit from Halt mode is pending with the highest priority when exiting Halt mode, this interrupt is serviced after the first one serviced.

# 7.4 Concurrent and nested management

The following *Figure 19* and *Figure 20* show two different interrupt management modes. The first is called concurrent mode and does not allow an interrupt to be interrupted, unlike the nested mode in *Figure 20*. The interrupt hardware priority is given in this order from the lowest to the highest: MAIN, IT4, IT3, IT2, IT1, IT0, TLI. The software priority is given for each interrupt.

Warning: A stack overflow may occur without notifying the software of the failure.



Figure 19. Concurrent interrupt management

Doc ID 17660 Rev 1 55/276

Interrupts ST72521xx-Auto



Figure 20. Nested interrupt management

# 7.5 Interrupt register description

# 7.5.1 CPU CC register interrupt bits

| CPU CC Reset value: 111x 1010 (xAh |   |    |    |    |    |    | ( 1010 (xAh) |
|------------------------------------|---|----|----|----|----|----|--------------|
| 7                                  | 6 | 5  | 4  | 3  | 2  | 1  | 0            |
| 1                                  | 1 | 11 | Н  | 10 | N  | Z  | С            |
|                                    |   | RW | RW | RW | RW | RW | RW           |

Table 16. CPU CC register interrupt bits description

| Bit | Name | Function                      |  |
|-----|------|-------------------------------|--|
| 5   | I1   | Interrupt Software Priority 1 |  |
| 3   | 10   | Interrupt Software Priority 0 |  |

These two bits indicate the current interrupt software priority (see *Table 17*) and are set/cleared by hardware when entering in interrupt. The loaded value is given by the corresponding bits in the interrupt software priority registers (ISPRx).

They can be also set/cleared by software with the RIM, SIM, HALT, WFI, IRET and PUSH/POP instructions (see *Table 19: Interrupt dedicated instruction set*).

ST72521xx-Auto Interrupts

| тине то техноров в тех |       |    |    |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|--|--|--|
| Interrupt software priority                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Level | I1 | 10 |  |  |  |
| Level 0 (main)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Low   | 1  | 0  |  |  |  |
| Level 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       | 0  | 1  |  |  |  |
| Level 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | →     | 0  | 0  |  |  |  |
| Level 3 (= interrupt disable <sup>(1)</sup> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | High  | 1  | 1  |  |  |  |

Table 17. Interrupt software priority levels

# 7.5.2 Interrupt software priority registers (ISPRx)

These four registers are read/write, with the exception of bits 7:4 of ISPR3, which are read only.

| ISPRx | Reset value: 1111 1111 (FFh) |       |       |       |       | 111 (FFh) |       |       |
|-------|------------------------------|-------|-------|-------|-------|-----------|-------|-------|
|       | 7                            | 6     | 5     | 4     | 3     | 2         | 1     | 0     |
| ISPR0 | l1_3                         | 10_3  | l1_2  | 10_2  | l1_1  | 10_1      | l1_0  | 10_0  |
| ISPR1 | l1_7                         | 10_7  | I1_6  | 10_6  | l1_5  | 10_5      | l1_4  | 10_4  |
| ISPR2 | l1_11                        | 10_11 | I1_10 | 10_10 | l1_9  | 10_9      | l1_8  | 10_8  |
| ISPR3 | 1                            | 1     | 1     | 1     | l1_13 | I0_13     | l1_12 | 10_12 |

These four registers contain the interrupt software priority of each interrupt vector.

 Each interrupt vector (except RESET and TRAP) has corresponding bits in these registers where its own software priority is stored. This correspondence is shown in the following *Table 18*.

Table 18. Interrupt priority bits

| Vector address | ISPRx bits                        |
|----------------|-----------------------------------|
| FFFBh-FFFAh    | I1_0 and I0_0 bits <sup>(1)</sup> |
| FFF9h-FFF8h    | I1_1 and I0_1 bits                |
|                |                                   |
| FFE1h-FFE0h    | I1_13 and I0_13 bits              |

<sup>1.</sup> Bits in the ISPRx registers which correspond to the TLI can be read and written but they are not significant in the interrupt process management.

- Each I1\_x and I0\_x bit value in the ISPRx registers has the same meaning as the I1 and I0 bits in the CC register.
- Level 0 cannot be written  $(I1_x = 1, I0_x = 0)$ . In this case, the previously stored value is kept (Example: previous = CFh, write = 64h, result = 44h).

<sup>1.</sup> TLI, TRAP and RESET events can interrupt a level 3 program.

Interrupts ST72521xx-Auto

The TLI, RESET, and TRAP vectors have no software priorities. When one is serviced, the I1 and I0 bits of the CC register are both set.

Caution:

If the I1\_x and I0\_x bits are modified while the interrupt x is executed the following behavior has to be considered: If the interrupt x is still pending (new interrupt or flag not cleared) and the new software priority is higher than the previous one, the interrupt x is re-entered. Otherwise, the software priority stays unchanged up to the next interrupt request (after the IRET of the interrupt x).

Table 19. Interrupt dedicated instruction set

| Instruction | New description                 | Function/Example      | 11 | Н | 10 | N | Z | С |
|-------------|---------------------------------|-----------------------|----|---|----|---|---|---|
| HALT        | Entering Halt mode              |                       | 1  |   | 0  |   |   |   |
| IRET        | Interrupt routine return        | Pop CC, A, X, PC      | l1 | Н | 10 | N | Z | С |
| JRM         | Jump if I1:0 = 11 (level 3)     | I1:0 = 11 ?           |    |   |    |   |   |   |
| JRNM        | Jump if I1:0 <> 11              | l1:0 <> 11 ?          |    |   |    |   |   |   |
| POP CC      | Pop CC from the Stack           | Mem => CC             | l1 | Н | 10 | N | Z | С |
| RIM         | Enable interrupt (level 0 set)  | Load 10 in I1:0 of CC | 1  |   | 0  |   |   |   |
| SIM         | Disable interrupt (level 3 set) | Load 11 in I1:0 of CC | 1  |   | 1  |   |   |   |
| TRAP        | Software trap                   | Software NMI          | 1  |   | 1  |   |   |   |
| WFI         | Wait for interrupt              |                       | 1  |   | 0  |   |   |   |

Note:

During the execution of an interrupt routine, the HALT, POPCC, RIM, SIM and WFI instructions change the current software priority up to the next IRET instruction or one of the previously mentioned instructions.

ST72521xx-Auto Interrupts

Table 20. Interrupt mapping

| No. | Source<br>block | Description                               | Register<br>label   | Priority<br>order | Exit<br>from<br>Halt /<br>Active<br>Halt <sup>(1)</sup> | Address<br>vector |
|-----|-----------------|-------------------------------------------|---------------------|-------------------|---------------------------------------------------------|-------------------|
|     | RESET           | Reset                                     | N/A                 |                   | yes                                                     | FFFEh-FFFFh       |
|     | TRAP            | Software interrupt                        | IN/A                |                   | no                                                      | FFFCh-FFFDh       |
| 0   | TLI             | External top level interrupt              | EICR                |                   | yes                                                     | FFFAh-FFFBh       |
| 1   | MCC/RTC         | Main clock controller time base interrupt | MCCSR               | Higher            | yes                                                     | FFF8h-FFF9h       |
| 2   | ei0             | External interrupt port A30               |                     | priority          | yes                                                     | FFF6h-FFF7h       |
| 3   | ei1             | External interrupt port F20               | N/A                 |                   | yes                                                     | FFF4h-FFF5h       |
| 4   | ei2             | External interrupt port B30               | IN/A                |                   | yes                                                     | FFF2h-FFF3h       |
| 5   | ei3             | External interrupt port B74               |                     | _                 | yes                                                     | FFF0h-FFF1h       |
| 6   | CAN             | CAN peripheral interrupts                 | CANISR              |                   | yes                                                     | FFEEh-FFEFh       |
| 7   | SPI             | SPI peripheral interrupts                 | SPICSR              |                   | yes <sup>(2)</sup>                                      | FFECh-FFEDh       |
| 8   | TIMER A         | TIMER A peripheral interrupts             | TASR                | . ↓               | no                                                      | FFEAh-FFEBh       |
| 9   | TIMER B         | TIMER B peripheral interrupts             | TBSR                |                   | no                                                      | FFE8h-FFE9h       |
| 10  | SCI             | SCI peripheral interrupts                 | SCISR               | Lower             | no                                                      | FFE6h-FFE7h       |
| 11  | AVD             | Auxiliary voltage detector interrupt      | SICSR               | priority          | no                                                      | FFE4h-FFE5h       |
| 12  | I2C             | I2C peripheral interrupts                 | (see<br>peripheral) |                   | no                                                      | FFE2h-FFE3h       |
| 13  | PWM ART         | PWM ART interrupt                         | ARTCSR              |                   | yes <sup>(3)</sup>                                      | FFE0h-FFE1h       |

<sup>1.</sup> In Flash devices only a RESET or MCC/RTC interrupt can be used to wake-up from Active Halt mode.

<sup>2.</sup> Exit from HALT possible when SPI is in slave mode.

<sup>3.</sup> Exit from HALT possible when PWM ART is in external clock mode.

Interrupts ST72521xx-Auto

# 7.6 External interrupts

# 7.6.1 I/O port interrupt sensitivity

The external interrupt sensitivity is controlled by the IPA, IPB and ISxx bits of the EICR register (*Figure 21*). This control allows to have up to four fully independent external interrupt source sensitivities.

Each external interrupt source can be generated on four (or five) different events on the pin:

- Falling edge
- Rising edge
- Falling and rising edge
- Falling edge and low level
- Rising edge and high level (only for ei0 and ei2)

To guarantee correct functionality, the sensitivity bits in the EICR register can be modified only when the I1 and I0 bits of the CC register are both set to 1 (level 3). This means that interrupts must be disabled before changing sensitivity.

The pending interrupts are cleared by writing a different value in the ISx[1:0], IPA or IPB bits of the EICR.

ST72521xx-Auto Interrupts

Figure 21. External interrupt control bits



Interrupts ST72521xx-Auto

# 7.6.2 External interrupt control register (EICR)

EICR Reset value: 0000 0000 (00h)



Table 21. EICR register description

| Bit | Name     | Function                                                                                                                                                                                                                                                                                                 |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | IS1[1:0] | ei2 and ei3 sensitivity  The interrupt sensitivity, defined using the IS1[1:0] bits, is applied to the following external interrupts: - ei2 (port B30) (see Table 22) - ei3 (port B74) (see Table 23)  These 2 bits can be written only when I1 and I0 of the CC register are both set to 1 (level 3).   |
| 5   | IPB      | Interrupt polarity for port B  This bit is used to invert the sensitivity of the port B [3:0] external interrupts. It can be set and cleared by software only when I1 and I0 of the CC register are both set to 1 (level 3).  0: No sensitivity inversion 1: Sensitivity inversion                       |
| 4:3 | IS2[1:0] | ei0 and ei1 sensitivity  The interrupt sensitivity, defined using the IS2[1:0] bits, is applied to the following external interrupts:  - ei0 (port A30) (see Table 24)  - ei1 (port F20) (see Table 25)  These 2 bits can be written only when I1 and I0 of the CC register are both set to 1 (level 3). |
| 2   | IPA      | Interrupt polarity for port A  This bit is used to invert the sensitivity of the port A [3:0] external interrupts. It can be set and cleared by software only when I1 and I0 of the CC register are both set to 1 (level 3).  0: No sensitivity inversion 1: Sensitivity inversion                       |
| 1   | TLIS     | TLI sensitivity  This bit allows to toggle the TLI edge sensitivity. It can be set and cleared by software only when TLIE bit is cleared.  0: Falling edge 1: Rising edge                                                                                                                                |
| 0   | TLIE     | TLI enable This bit allows to enable or disable the TLI capability on the dedicated pin. It is set and cleared by software. 0: TLI disabled 1: TLI enabled Note: A parasitic interrupt can be generated when clearing the TLIE bit.                                                                      |

ST72521xx-Auto Interrupts

Table 22. Interrupt sensitivity - ei2 (port B3..0)

| IS11 | IS10 | External interr                    | rupt sensitivity           |  |  |  |
|------|------|------------------------------------|----------------------------|--|--|--|
| 1311 | 1310 | IPB bit = 0                        | IPB bit = 1                |  |  |  |
| 0    | 0    | Falling edge and low level         | Rising edge and high level |  |  |  |
| 0    | 1    | Rising edge only                   | Falling edge only          |  |  |  |
| 1    | 0    | Falling edge only Rising edge only |                            |  |  |  |
| 1    | 1    | Rising and falling edge            |                            |  |  |  |

Table 23. Interrupt sensitivity - ei3 (port B7..4)

| IS11 | IS10 | External interrupt sensitivity |  |  |  |
|------|------|--------------------------------|--|--|--|
| 0    | 0    | Falling edge and low level     |  |  |  |
| 0    | 1    | Rising edge only               |  |  |  |
| 1    | 0    | Falling edge only              |  |  |  |
| 1    | 1    | Rising and falling edge        |  |  |  |

Table 24. Interrupt sensitivity - ei0 (port A3..0)

| IS21 | IS20 | External interrupt sensitivity     |                            |  |  |  |
|------|------|------------------------------------|----------------------------|--|--|--|
| 1321 | 1320 | IPA bit = 0                        | IPA bit = 1                |  |  |  |
| 0    | 0    | Falling edge and low level         | Rising edge and high level |  |  |  |
| 0    | 1    | Rising edge only                   | Falling edge only          |  |  |  |
| 1    | 0    | Falling edge only Rising edge only |                            |  |  |  |
| 1    | 1    | Rising and falling edge            |                            |  |  |  |

Table 25. Interrupt sensitivity - ei1 (port F2..0)

| IS21 | IS20 | External interrupt sensitivity |  |  |  |  |
|------|------|--------------------------------|--|--|--|--|
| 0    | 0    | Falling edge and low level     |  |  |  |  |
| 0    | 1    | Rising edge only               |  |  |  |  |
| 1    | 0    | Falling edge only              |  |  |  |  |
| 1    | 1    | Rising and falling edge        |  |  |  |  |

Interrupts ST72521xx-Auto

Table 26. Nested interrupts register map and reset values

| Address (Hex.) | Register label       | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
|----------------|----------------------|------------|------------|------------|------------|------------|------------|------------|------------|
|                |                      | е          | i1         | e          | i0         | MO         | CC         | Т          | LI         |
| 0024h          | ISPR0<br>Reset value | I1_3<br>1  | I0_3<br>1  | l1_2<br>1  | 10_2<br>1  | l1_1<br>1  | I0_1<br>1  | 1          | 1          |
|                |                      | S          | PI         | CA         | AN         | e          | i3         | e          | i2         |
| 0025h          | ISPR1<br>Reset value | l1_7<br>1  | I0_7<br>1  | I1_6<br>1  | I0_6<br>1  | I1_5<br>1  | I0_5<br>1  | I1_4<br>1  | I0_4<br>1  |
|                |                      | A۱         | /D         | S          | CI         | TIME       | ER B       | TIME       | ER A       |
| 0026h          | ISPR2<br>Reset value | l1_11<br>1 | I0_11<br>1 | l1_10<br>1 | I0_10<br>1 | l1_9<br>1  | I0_9<br>1  | I1_8<br>1  | I0_8<br>1  |
|                |                      |            |            |            |            | PWM        | 1ART       | 12         | C          |
| 0027h          | ISPR3<br>Reset value | 1          | 1          | 1          | 1          | l1_13<br>1 | I0_13<br>1 | l1_12<br>1 | I0_12<br>1 |
| 0028h          | EICR<br>Reset value  | IS11<br>0  | IS10<br>0  | IPB<br>0   | IS21<br>0  | IS20<br>0  | IPA<br>0   | TLIS<br>0  | TLIE<br>0  |

# 8 Power saving modes

### 8.1 Introduction

To give a large measure of flexibility to the application in terms of power consumption, four main power saving modes are implemented in the ST7 (see *Figure 22*): Slow, Wait (Slow Wait), Active Halt and Halt.

After a RESET the normal operating mode is selected by default (Run mode). This mode drives the device (CPU and embedded peripherals) by means of a master clock which is based on the main oscillator frequency divided or multiplied by 2 (f<sub>OSC2</sub>).

From Run mode, the different power saving modes may be selected by setting the relevant register bits or by calling the specific ST7 software instruction whose action depends on the oscillator status.



Figure 22. Power saving mode transitions

### 8.2 Slow mode

This mode has two targets:

- To reduce power consumption by decreasing the internal clock in the device,
- To adapt the internal clock frequency (f<sub>CPU</sub>) to the available supply voltage.

Slow mode is controlled by three bits in the MCCSR register: the SMS bit which enables or disables Slow mode and two CPx bits which select the internal slow frequency ( $f_{CPL}$ ).

In this mode, the master clock frequency ( $f_{OSC2}$ ) can be divided by 2, 4, 8 or 16. The CPU and peripherals are clocked at this lower frequency ( $f_{CPU}$ ).

Note: Slow Wait mode is activated when entering the Wait mode while the device is already in Slow mode.

Doc ID 17660 Rev 1 65/276

Power saving modes ST72521xx-Auto



Figure 23. Slow mode clock transitions

# 8.3 Wait mode

Wait mode places the MCU in a low power consumption mode by stopping the CPU.

This power saving mode is selected by calling the 'WFI' instruction.

All peripherals remain active. During Wait mode, the I[1:0] bits of the CC register are forced to '10', to enable all interrupts. All other registers and memory remain unchanged. The MCU remains in Wait mode until an interrupt or RESET occurs, whereupon the Program Counter branches to the starting address of the interrupt or Reset service routine.

The MCU will remain in Wait mode until a Reset or an Interrupt occurs, causing it to wake up.

Refer to the following Figure 24.

ST72521xx-Auto Power saving modes

Figure 24. Wait mode flowchart



Before servicing an interrupt, the CC register is pushed on the stack. The I[1:0] bits of the CC register are set to the current software priority level of the interrupt routine and recovered when the CC register is popped.

477

Doc ID 17660 Rev 1

67/276

Power saving modes ST72521xx-Auto

### 8.4 Active Halt and Halt modes

Active Halt and Halt modes are the two lowest power consumption modes of the MCU. They are both entered by executing the 'HALT' instruction. The decision to enter either in Active Halt or Halt mode is given by the MCC/RTC interrupt enable flag (OIE bit in MCCSR register) as shown in *Table 27*.

Table 27. MCC/RTC low power mode selection

| MCCSR OIE bit | Power saving mode entered when HALT instruction is executed |  |  |  |  |  |
|---------------|-------------------------------------------------------------|--|--|--|--|--|
| 0             | Halt                                                        |  |  |  |  |  |
| 1             | Active Halt                                                 |  |  |  |  |  |

#### 8.4.1 Active Halt mode

Active Halt mode is the lowest power consumption mode of the MCU with a real-time clock available. It is entered by executing the 'HALT' instruction when the OIE bit of the Main Clock Controller Status register (MCCSR) is set (see *Section 12.3: ART registers on page 96* for more details on the MCCSR register).

The MCU can exit Active Halt mode on reception of an MCC/RTC interrupt or a RESET. In ROM devices, external interrupts can be used to wake up the MCU. When exiting Active Halt mode by means of an interrupt, no 256 or 4096 CPU cycle delay occurs. The CPU resumes operation by servicing the interrupt or by fetching the reset vector which woke it up (see *Figure 26*).

When entering Active Halt mode, the I[1:0] bits in the CC register are forced to '10b' to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes up immediately.

In Active Halt mode, only the main oscillator and its associated counter (MCC/RTC) are running to keep a wake-up time base. All other peripherals are not clocked except those which get their clock supply from another clock generator (such as external or auxiliary oscillator).

The safeguard against staying locked in Active Halt mode is provided by the oscillator interrupt.

Note:

As soon as the interrupt capability of one of the oscillators is selected (MCCSR.OIE bit set), entering Active Halt mode while the Watchdog is active does not generate a RESET.

This means that the device cannot spend more than a defined delay in this power saving mode.

Caution:

When exiting Active Halt mode following an MCC/RTC interrupt, OIE bit of MCCSR register must not be cleared before  $t_{DELAY}$  after the interrupt occurs ( $t_{DELAY} = 256$  or 4096  $t_{CPU}$  delay depending on option byte). Otherwise, the ST7 enters Halt mode for the remaining  $t_{DELAY}$  period.

Figure 25. Active Halt timing overview



1. This delay occurs only if the MCU exits Active Halt mode by means of a RESET.

Figure 26. Active Halt mode flowchart



- 1. Peripheral clocked with an external clock source can still be active.
- 2. Before servicing an interrupt, the CC register is pushed on the stack. The I[1:0] bits of the CC register are set to the current software priority level of the interrupt routine and restored when the CC register is popped.
- 3. In Flash devices only the MCC/RTC interrupt can exit the MCU from Active Halt mode.

Doc ID 17660 Rev 1 69/276

#### 8.4.2 Halt mode

The Halt mode is the lowest power consumption mode of the MCU. It is entered by executing the 'HALT' instruction when the OIE bit of the Main Clock Controller Status register (MCCSR) is cleared (see *Section 11: Main clock controller with real-time clock and beeper (MCC/RTC) on page 85* for more details on the MCCSR register).

The MCU can exit Halt mode on reception of either a specific interrupt (see *Section Table 20.: Interrupt mapping on page 59*) or a RESET. When exiting Halt mode by means of a RESET or an interrupt, the oscillator is immediately turned on and the 256 or 4096 CPU cycle delay is used to stabilize the oscillator. After the start up delay, the CPU resumes operation by servicing the interrupt or by fetching the reset vector which woke it up (see *Figure 28*).

When entering Halt mode, the I[1:0] bits in the CC register are forced to '10b' to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes up immediately.

In Halt mode, the main oscillator is turned off causing all internal processing to be stopped, including the operation of the on-chip peripherals. All peripherals are not clocked except the ones which get their clock supply from another clock generator (such as an external or auxiliary oscillator).

The compatibility of Watchdog operation with Halt mode is configured by the 'WDGHALT' option bit of the option byte. The HALT instruction when executed while the Watchdog system is enabled, can generate a Watchdog RESET (see *Section 22.1.1: Flash configuration on page 257* for more details).

RUN HALT 256 OR 4096 CPU CYCLE DELAY RUN

RESET OR INTERRUPT
INSTRUCTION FETCH VECTOR

Figure 27. Halt timing overview

ST72521xx-Auto Power saving modes

Figure 28. Halt mode flowchart



- 1. WDGHALT is an option bit. See Section 22.1.1: Flash configuration on page 257 for more details.
- 2. Peripheral clocked with an external clock source can still be active.
- Only some specific interrupts can exit the MCU from Halt mode (such as external interrupt). Refer to Table 20: Interrupt mapping for more details.
- Before servicing an interrupt, the CC register is pushed on the stack. The I[1:0] bits of the CC register are set to the current software priority level of the interrupt routine and recovered when the CC register is popped.

**47** 

Doc ID 17660 Rev 1

71/276

#### Halt mode recommendations

- Make sure that an external event is available to wake up the microcontroller from Halt mode.
- When using an external interrupt to wake up the microcontroller, re-initialize the
  corresponding I/O as "Input Pull-up with Interrupt" before executing the HALT
  instruction. The main reason for this is that the I/O may be wrongly configured due to
  external interference or by an unforeseen logical condition.
- For the same reason, reinitialize the level sensitiveness of each external interrupt as a precautionary measure.
- The opcode for the HALT instruction is 0x8E. To avoid an unexpected HALT instruction due to a program counter failure, it is advised to clear all occurrences of the data value 0x8E from memory. For example, avoid defining a constant in ROM with the value 0x8E.
- As the HALT instruction clears the interrupt mask in the CC register to allow interrupts, the user may choose to clear all pending interrupt bits before executing the HALT instruction. This avoids entering other peripheral interrupt routines after executing the external interrupt routine corresponding to the wake-up event (reset or external interrupt).

#### **Related documentation**

ST7 Keypad Decoding Techniques, Implementing Wake-Up on Keystroke (AN 980) How to Minimize the ST7 Power Consumption (AN1014)

Using an active RC to wake up the ST7LITE0 from power saving mode (AN1605)

ST72521xx-Auto I/O ports

## 9 I/O ports

#### 9.1 Introduction

The I/O ports offer different functional modes:

transfer of data through digital inputs and outputs

and for specific pins:

- external interrupt generation
- alternate signal input/output for the on-chip peripherals.

An I/O port contains up to eight pins. Each pin can be programmed independently as digital input (with or without interrupt generation) or digital output.

## 9.2 Functional description

Each port has two main registers:

- Data Register (DR)
- Data Direction Register (DDR)

and one optional register:

Option Register (OR)

Each I/O pin may be programmed using the corresponding register bits in the DDR and OR registers (bit X corresponding to pin X of the port). The same correspondence is used for the DR register.

The following description takes into account the OR register (for specific ports which do not provide this register refer to *Section 9.3: I/O port implementation on page 77*). The generic I/O block diagram is shown in *Figure 29*.

#### 9.2.1 Input modes

The input configuration is selected by clearing the corresponding DDR register bit.

In this case, reading the DR register returns the digital value applied to the external I/O pin.

Different input modes can be selected by software through the OR register.

Note: 1 Writing the DR register modifies the latch value but does not affect the pin status.

- When switching from input to output mode, the DR register has to be written first to drive the correct level on the pin as soon as the port is configured as an output.
- 3 Do not use read/modify/write instructions (BSET or BRES) to modify the DR register as this might corrupt the DR content for I/Os configured as input.

#### **External interrupt function**

When an I/O is configured as Input with Interrupt, an event on this I/O can generate an external interrupt request to the CPU.

Each pin can independently generate an interrupt request. The interrupt sensitivity is independently programmable using the sensitivity bits in the EICR register.

I/O ports ST72521xx-Auto

Each external interrupt vector is linked to a dedicated group of I/O port pins (see pinout description and interrupt section). If several input pins are selected simultaneously as interrupt sources, these are first detected according to the sensitivity bits in the EICR register and then logically ORed.

The external interrupts are hardware interrupts, which means that the request latch (not accessible directly by the application) is automatically cleared when the corresponding interrupt vector is fetched. To clear an unwanted pending interrupt by software, the sensitivity bits in the EICR register must be modified.

#### 9.2.2 Output modes

The output configuration is selected by setting the corresponding DDR register bit. In this case, writing the DR register applies this digital value to the I/O pin through the latch. Then reading the DR register returns the previously stored value.

Two different output modes can be selected by software through the OR register: Output push-pull and open-drain. The DR register value and output pin status are shown in the following *Table 28*.

Table 28. I/O output mode selection

| DR | Push-pull | Open-drain      |  |  |
|----|-----------|-----------------|--|--|
| 0  | $V_{SS}$  | V <sub>SS</sub> |  |  |
| 1  | $V_{DD}$  | Floating        |  |  |

#### 9.2.3 Alternate functions

When an on-chip peripheral is configured to use a pin, the alternate function is automatically selected. This alternate function takes priority over the standard I/O programming.

When the signal is coming from an on-chip peripheral, the I/O pin is automatically configured in output mode (push-pull or open-drain according to the peripheral).

When the signal is going to an on-chip peripheral, the I/O pin must be configured in input mode. In this case, the pin state is also digitally readable by addressing the DR register.

Note:

Input pull-up configuration can cause unexpected value at the input of the alternate peripheral input. When an on-chip peripheral use a pin as input and output, this pin has to be configured in input floating mode.

ST72521xx-Auto I/O ports

ALTERNATE REGISTER OUTPUT P-BUFFER  $V_{D\underline{D}}$ **ACCESS** (see table below) ALTERNATE PULL-UP **ENABLE** (see table below) DR  $V_{DD}$ DDR PULL-UP PAD CONDITION OR ▼ If implemented OR SEL N-BUFFER **DIODES** (see table below) DDR SEL → ANALOG **INPUT** CMOS SCHMITT DR SEL TRIGGER ALTERNATE INPUT **EXTERNAL** INTERRUPT SOURCE (eix)

Figure 29. I/O port general block diagram

Table 29. I/O port mode options

|                   | Configuration mode              | Dull up | P-buffer | Diodes             |                    |  |
|-------------------|---------------------------------|---------|----------|--------------------|--------------------|--|
| Comiguration mode |                                 | Pull-up | P-buller | to V <sub>DD</sub> | to V <sub>SS</sub> |  |
| lmmt              | Floating with/without Interrupt | Off     | 0"       |                    | On                 |  |
| Input             | Pull-up with/without Interrupt  | On      | Off      | 05                 |                    |  |
|                   | Push-pull                       | Off     | On       | On                 |                    |  |
| Output            | Open-drain (logic level)        | Oii     | Off      |                    |                    |  |
|                   | True open-drain                 | NI      | NI       | NI <sup>(1)</sup>  |                    |  |

<sup>1.</sup> The diode to  $V_{DD}$  is not implemented in the true open-drain pads. A local protection between the pad and  $V_{SS}$  is implemented to protect the device against positive stress.

#### Legend:

Off - Implemented not activated

On - Implemented and activated

NI - Not implemented

I/O ports ST72521xx-Auto

Table 30. I/O port configurations



- When the I/O port is in input configuration and the associated alternate function is enabled as an output, reading the DR
  register will read the alternate function output status.
- 2. When the I/O port is in output configuration and the associated alternate function is enabled as an input, the alternate function reads the pin status given by the DR register content.

ST72521xx-Auto I/O ports

Caution:

The alternate function must not be activated as long as the pin is configured as input with interrupt, in order to avoid generating spurious interrupts.

#### Analog alternate function

When the pin is used as an ADC input, the I/O must be configured as floating input. The analog multiplexer (controlled by the ADC registers) switches the analog voltage present on the selected pin to the common analog rail which is connected to the ADC input.

It is recommended not to change the voltage level or loading on any port pin while conversion is in progress. Furthermore it is recommended not to have clocking pins located close to a selected analog pin.

Warning:

The analog input voltage level must be within the limits stated in the absolute maximum ratings.

## 9.3 I/O port implementation

The hardware implementation on each I/O port depends on the settings in the DDR and OR registers and specific feature of the I/O port such as ADC Input or true open-drain.

Switching these I/O ports from one state to another should be done in a sequence that prevents unwanted side effects. Recommended safe transitions are illustrated in *Figure 30*. Other transitions are potentially risky and should be avoided, since they are likely to present unwanted side-effects such as spurious interrupt generation.

Figure 30. Interrupt I/O port state transitions



The I/O port register configurations are summarized in the following table.

Table 31. I/O port configuration

| Port   | Pin name   | Input (E | DDR = 0)                                                                                                                              | Output (DDR = 1) |           |  |
|--------|------------|----------|---------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------|--|
| Port   | Fili liame | OR = 0   | OR = 0 OR = 1 OR = 0 OR = 1 true open-drain put floating floating interrupt open-drain put floating floating interrupt open-drain put | OR = 1           |           |  |
|        | PA7:6      | floa     | iting                                                                                                                                 | true open-drain  |           |  |
| Port A | PA5:4      | floating | pull-up                                                                                                                               | open-drain       | push-pull |  |
| Port A | PA3        | floating | floating interrupt                                                                                                                    | open-drain       | push-pull |  |
|        | PA2:0      | floating | pull-up interrupt                                                                                                                     | open-drain       | push-pull |  |

I/O ports ST72521xx-Auto

Table 31. I/O port configuration (continued)

| Port   | Pin name          | Input (D | DDR = 0)           | Output (DDR = 1)                                                                                                                                                    |           |  |
|--------|-------------------|----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|
| Port   | Finitianie        | OR = 0   | OR = 1             | OR = 0  open-drain open-drain open-drain open-drain open drain out only <sup>(1)</sup> open-drain open-drain open-drain open-drain open-drain open-drain open-drain | OR = 1    |  |
| Port B | PB7, PB3          | floating | floating interrupt | open-drain                                                                                                                                                          | push-pull |  |
| FULL   | PB6:5, PB4, PB2:0 | floating | pull-up interrupt  | open-drain                                                                                                                                                          | push-pull |  |
| Port C | PC7:0             | floating | pull-up            | open-drain                                                                                                                                                          | push-pull |  |
| Port D | PD7:0             | floating | pull-up open-dr    |                                                                                                                                                                     | push-pull |  |
| Port E | PE7:3, PE1:0      | floating | pull-up            | open drain                                                                                                                                                          | push-pull |  |
| FOILE  | PE2               |          | pull-up in         | put only <sup>(1)</sup>                                                                                                                                             |           |  |
|        | PF7:3             | floating | pull-up            | open-drain                                                                                                                                                          | push-pull |  |
| Port F | PF2               | floating | floating interrupt | open-drain                                                                                                                                                          | push-pull |  |
|        | PF1:0             | floating | pull-up interrupt  | open-drain                                                                                                                                                          | push-pull |  |
| Port G | PG7:0             | floating | pull-up            | open drain                                                                                                                                                          | push-pull |  |
| Port H | PH7:0             | floating | pull-up            | open drain                                                                                                                                                          | push-pull |  |

<sup>1.</sup> When the CANTX alternate function is selected the I/O port operates in output push-pull mode.

## 9.4 Low power modes

Table 32. Effect of low power modes on I/O ports

| Mode | Effect                                                                               |
|------|--------------------------------------------------------------------------------------|
| Wait | No effect on I/O ports. External interrupts cause the device to exit from Wait mode. |
| Halt | No effect on I/O ports. External interrupts cause the device to exit from Halt mode. |

## 9.5 Interrupts

The external interrupt event generates an interrupt if the corresponding configuration is selected with DDR and OR registers and the interrupt mask in the CC register is not active (RIM instruction).

Table 33. I/O port interrupt control/wake-up capability

| Interrupt event                               | Event flag | Enable control bit | Exit from<br>Wait | Exit from<br>Halt |  |
|-----------------------------------------------|------------|--------------------|-------------------|-------------------|--|
| External interrupt on selected external event | -          | DDRx, ORx          | Yes               | Yes               |  |

ST72521xx-Auto I/O ports

Table 34. I/O port register map and reset values

| Address (Hex.)     | Register label     | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
|--------------------|--------------------|-----|---|---|---|---|---|---|-----|
| Reset value of all | I/O port registers | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 0   |
| 0000h              | PADR               |     |   |   |   |   |   |   |     |
| 0001h              | PADDR              | MSB |   |   |   |   |   |   | LSB |
| 0002h              | PAOR               |     |   |   |   |   |   |   |     |
| 0003h              | PBDR               |     |   |   |   |   |   |   |     |
| 0004h              | PBDDR              | MSB |   |   |   |   |   |   | LSB |
| 0005h              | PBOR               |     |   |   |   |   |   |   |     |
| 0006h              | PCDR               |     |   |   |   |   |   |   |     |
| 0007h              | PCDDR              | MSB |   |   |   |   |   |   | LSB |
| 0008h              | PCOR               |     |   |   |   |   |   |   |     |
| 0009h              | PDDR               |     |   |   |   |   |   |   |     |
| 000Ah              | PDDDR              | MSB |   |   |   |   |   |   | LSB |
| 000Bh              | PDOR               |     |   |   |   |   |   |   |     |
| 000Ch              | PEDR               |     |   |   |   |   |   |   |     |
| 000Dh              | PEDDR              | MSB |   |   |   |   |   |   | LSB |
| 000Eh              | PEOR               |     |   |   |   |   |   |   |     |
| 000Fh              | PFDR               |     |   |   |   |   |   |   |     |
| 0010h              | PFDDR              | MSB |   |   |   |   |   |   | LSB |
| 0011h              | PFOR               |     |   |   |   |   |   |   |     |
| 0012h              | PGDR               |     |   |   |   |   |   |   |     |
| 0013h              | PGDDR              | MSB |   |   |   |   |   |   | LSB |
| 0014h              | PGOR               |     |   |   |   |   |   |   |     |
| 0015h              | PHDR               |     |   |   |   |   |   |   |     |
| 0016h              | PHDDR              | MSB |   |   |   |   |   |   | LSB |
| 0017h              | PHOR               |     |   |   |   |   |   |   |     |

#### **Related documentation**

SPI Communication between ST7 and EEPROM (AN 970)

S/W implementation of I2C bus master (AN1045)

Software LCD driver (AN1048)

#### Watchdog timer (WDG) 10

#### 10.1 Introduction

The Watchdog timer is used to detect the occurrence of a software fault, usually generated by external interference or by unforeseen logical conditions, which causes the application program to abandon its normal sequence. The Watchdog circuit generates an MCU reset on expiry of a programmed time period, unless the program refreshes the counter's contents before the T6 bit becomes cleared.

#### 10.2 Main features

Downloaded from **Elcodis.com** electronic components distributor

- Programmable free-running downcounter
- Programmable reset
- Reset (if watchdog activated) when the T6 bit reaches zero
- Optional reset on HALT instruction (configurable by option byte)
- Hardware Watchdog selectable by option byte

#### 10.3 **Functional description**

The counter value stored in the Watchdog Control register (WDGCR bits T[6:0]), is decremented every 16384 f<sub>OSC2</sub> cycles (approx.), and the length of the timeout period can be programmed by the user in 64 increments.

If the watchdog is activated (the WDGA bit is set) and when the 7-bit downcounter (bits T[6:0]) rolls over from 40h to 3Fh (T6 becomes cleared), it initiates a reset cycle pulling the RESET pin low for typically 30µs.

The application program must write in the WDGCR register at regular intervals during normal operation to prevent an MCU reset. This downcounter is free-running: It counts down even if the watchdog is disabled. The value to be stored in the WDGCR register must be between FFh and C0h:

- The WDGA bit is set (watchdog enabled)
- The T6 bit is set to prevent generating an immediate reset
- The T[5:0] bits contain the number of increments which represents the time delay before the watchdog produces a reset (see Figure 32: Approximate timeout duration). The timing varies between a minimum and a maximum value due to the unknown status of the prescaler when writing to the WDGCR register (see Figure 33).

Following a reset, the watchdog is disabled. Once activated it cannot be disabled, except by a reset.

The T6 bit can be used to generate a software reset (the WDGA bit is set and the T6 bit is cleared).

If the watchdog is activated, the HALT instruction will generate a Reset.



Figure 31. Watchdog block diagram

## 10.4 How to program the watchdog timeout

*Figure 32* shows the linear relationship between the 6-bit value to be loaded in the Watchdog Counter (CNT) and the resulting timeout duration in milliseconds. This can be used for a quick calculation without taking the timing variations into account. If more precision is needed, use the formulae in *Figure 33*.

**Caution:** When writing to the WDGCR register, always write 1 in the T6 bit to avoid generating an immediate reset.



Figure 32. Approximate timeout duration

577

Doc ID 17660 Rev 1

81/276

Figure 33. Exact timeout duration ( $t_{min}$  and  $t_{max}$ )

#### WHERE:

 $t_{min0} = (LSB + 128) \times 64 \times t_{OSC2}$ 

 $t_{max0} = 16384 \text{ x } t_{OSC2}$ 

 $t_{OSC2}$  = 125ns if  $f_{OSC2}$ = 8 MHz

CNT = Value of T[5:0] bits in the WDGCR register (6 bits)

MSB and LSB are values from the table below depending on the timebase selected by the TB[1:0] bits in the MCCSR register

| TB1 bit<br>(MCCSR reg.) | TB0 bit<br>(MCCSR reg.) | Selected MCCSR timebase | MSB | LSB |
|-------------------------|-------------------------|-------------------------|-----|-----|
| 0                       | 0                       | 2ms                     | 4   | 59  |
| 0                       | 1                       | 4ms                     | 8   | 53  |
| 1                       | 0                       | 10ms                    | 20  | 35  |
| 1                       | 1                       | 25ms                    | 49  | 54  |

#### To calculate the minimum Watchdog Timeout (t<sub>min</sub>):

$$\begin{aligned} \textbf{IF} \ & \text{CNT} < \left[\frac{\text{MSB}}{4}\right] & \quad \textbf{THEN} \quad t_{min} = t_{min0} + 16384 \times \text{CNT} \times t_{osc2} \\ & \quad \textbf{ELSE} \ \ t_{min} = t_{min0} + \left[16384 \times \left(\text{CNT} - \left[\frac{4\text{CNT}}{\text{MSB}}\right]\right) + (192 + \text{LSB}) \times 64 \times \left[\frac{4\text{CNT}}{\text{MSB}}\right]\right] \times t_{osc2} \end{aligned}$$

#### To calculate the maximum Watchdog Timeout (t<sub>max</sub>):

$$\begin{aligned} \textbf{IF} \, \texttt{CNT} \leq & \left[ \frac{\texttt{MSB}}{4} \right] & \textbf{THEN} \ \, t_{\texttt{max}} = t_{\texttt{max}0} + 16384 \times \texttt{CNT} \times t_{\texttt{osc2}} \\ & \textbf{ELSE} \, t_{\texttt{max}} = t_{\texttt{max}0} + \left[ 16384 \times \left( \texttt{CNT} - \left[ \frac{4\texttt{CNT}}{\texttt{MSB}} \right] \right) + (192 + \texttt{LSB}) \times 64 \times \left[ \frac{4\texttt{CNT}}{\texttt{MSB}} \right] \right] \times t_{\texttt{osc2}} \end{aligned}$$

**Note:** In the above formulae, division results must be rounded down to the next integer value. **Example:** 

With 2ms timeout selected in MCCSR register

| Value of T[5:0] bits in WDGCR register (Hex.) | Min. Watchdog<br>Timeout (ms)<br>t <sub>min</sub> | Max. Watchdog<br>Timeout (ms)<br>t <sub>max</sub> |  |  |
|-----------------------------------------------|---------------------------------------------------|---------------------------------------------------|--|--|
| 00                                            | 1.496                                             | 2.048                                             |  |  |
| 3F                                            | 128                                               | 128.552                                           |  |  |

## 10.5 Low power modes

Table 35. Effect of low power modes on WDG

| Mode |                                 | •                                   | Effect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|------|---------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Slow | No effect on                    | Watchdog                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| Wait | No effect on                    | No effect on Watchdog               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|      | OIE bit in<br>MCCSR<br>register | WDGHALT<br>bit in<br>Option<br>Byte |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| Halt | 0                               | 0                                   | No Watchdog reset is generated. The MCU enters Halt mode. The Watchdog counter is decremented once and then stops counting and is no longer able to generate a watchdog reset until the MCU receives an external interrupt or a reset. If an external interrupt is received, the Watchdog restarts counting after 256 or 4096 CPU clocks. If a reset is generated, the Watchdog is disabled (reset state) unless Hardware Watchdog is selected by option byte. For application recommendations see <i>Section 10.7</i> below. |  |  |  |  |
|      | 0                               | 1                                   | A reset is generated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|      | 1                               | x                                   | No reset is generated. The MCU enters Active Halt mode. The Watchdog counter is not decremented. It stop counting. When the MCU receives an oscillator interrupt or external interrupt, the Watchdog restarts counting immediately. When the MCU receives a reset the Watchdog restarts counting after 256 or 4096 CPU clocks.                                                                                                                                                                                                |  |  |  |  |

# 10.6 Hardware watchdog option

If Hardware Watchdog is selected by option byte, the watchdog is always active and the WDGA bit in the WDGCR is not used. Refer to the option byte description in *Section 22.1.1:* Flash configuration on page 257.

## 10.7 Using Halt mode with the WDG (WDGHALT option)

The following recommendation applies if Halt mode is used when the watchdog is enabled: Before executing the HALT instruction, refresh the WDG counter to avoid an unexpected WDG reset immediately after waking up the microcontroller.

# 10.8 Interrupts

None.

# 10.9 Register description

## 10.9.1 Control register (WDGCR)



Table 36. WDGCR register description

| Bit | Name   | Function                                                                                                                                                                                                                                                                   |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | WDGA   | Activation bit  This bit is set by software and only cleared by hardware after a reset. When WDGA = 1, the watchdog can generate a reset.  0: Watchdog disabled 1: Watchdog enabled  Note: This bit is not used if the hardware watchdog option is enabled by option byte. |
| 6:0 | T[6:0] | 7-bit counter (MSB to LSB)  These bits contain the value of the watchdog counter. It is decremented every 16384 f <sub>OSC2</sub> cycles (approx.). A reset is produced when it rolls over from 40h to 3Fh (T6 becomes cleared).                                           |

Table 37. Watchdog timer register map and reset values

| Address<br>(Hex.) | Register<br>label | 7    | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-------------------|-------------------|------|----|----|----|----|----|----|----|
| 002Ah             | WDGCR             | WDGA | T6 | T5 | T4 | T3 | T2 | T1 | T0 |
|                   | Reset Value       | 0    | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

# 11 Main clock controller with real-time clock and beeper (MCC/RTC)

## 11.1 Introduction

The Main Clock Controller consists of three different functions:

- a programmable CPU clock prescaler
- a clock-out signal to supply external devices
- a real-time clock timer with interrupt capability

Each function can be used independently and simultaneously.

## 11.2 Programmable CPU clock prescaler

The programmable CPU clock prescaler supplies the clock for the ST7 CPU and its internal peripherals. It manages Slow power saving mode (see *Section 8.2: Slow mode on page 65* for more details).

The prescaler selects the f<sub>CPU</sub> main clock frequency and is controlled by three bits in the MCCSR register: CP[1:0] and SMS.

# 11.3 Clock-out capability

The clock-out capability is an alternate function of an I/O port pin that outputs a  $f_{CPU}$  clock to drive external devices. It is controlled by the MCO bit in the MCCSR register.

Caution: When selected, the clock out pin suspends the clock during Active Halt mode.

## 11.4 Real-time clock timer (RTC)

The counter of the real-time clock timer allows an interrupt to be generated based on an accurate real-time clock. Four different time bases depending directly on  $f_{OSC2}$  are available. The whole functionality is controlled by four bits of the MCCSR register: TB[1:0], OIE and OIF.

When the RTC interrupt is enabled (OIE bit set), the ST7 enters Active Halt mode when the HALT instruction is executed. See *Section 8.4: Active Halt and Halt modes on page 68* for more details.

# 11.5 Beeper

The beep function is controlled by the MCCBCR register. It can output three selectable frequencies on the BEEP pin (I/O port alternate function).



Figure 34. Main clock controller (MCC/RTC) block diagram

11.6 Low power modes

Table 38. Effect of low power modes on MCC/RTC

| Mode Effect                                                                                       |                                                                                                                                                |  |  |  |  |
|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Wait No effect on MCC/RTC peripheral. MCC/RTC interrupt causes the device to exit from Wait mode. |                                                                                                                                                |  |  |  |  |
| Active Halt                                                                                       | No effect on MCC/RTC counter (OIE bit is set), the registers are frozen. MCC/RTC interrupt causes the device to exit from Active Halt mode.    |  |  |  |  |
| Halt                                                                                              | MCC/RTC counter and registers are frozen. MCC/RTC operation resumes when the MCU is woken up by an interrupt with "exit from HALT" capability. |  |  |  |  |

# 11.7 Interrupts

The MCC/RTC interrupt event generates an interrupt if the OIE bit of the MCCSR register is set and the interrupt mask in the CC register is not active (RIM instruction).

Table 39. MCC/RTC interrupt control/wake-up capability

| Interrupt event          | Event flag | Enable control bit | Exit from<br>Wait | Exit from<br>Halt |
|--------------------------|------------|--------------------|-------------------|-------------------|
| Time base overflow event | OIF        | OIE                | Yes               | No <sup>(1)</sup> |

<sup>1.</sup> The MCC/RTC interrupt wakes up the MCU from Active Halt mode, not from Halt mode.

# 11.8 Main clock controller registers

## 11.8.1 MCC control/status register (MCCSR)



Table 40. MCCSR register description

| Bit | Name    | Function                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | мсо     | Main clock out selection  This bit enables the MCO alternate function on the PF0 I/O port. It is set and cleared by software.  0: MCO alternate function disabled (I/O pin free for general-purpose I/O)  1: MCO alternate function enabled (f <sub>CPU</sub> on I/O port)  Note: To reduce power consumption, the MCO function is not active in Active Halt mode.                                |
| 6:5 | CP[1:0] | CPU clock prescaler  These bits select the CPU clock prescaler which is applied in the different slow modes. Their action is conditioned by the setting of the SMS bit. These two bits are set and cleared by software.  00: $f_{CPU}$ in Slow mode = $f_{OSC2}/2$ 01: $f_{CPU}$ in Slow mode = $f_{OSC2}/4$ 10: $f_{CPU}$ in Slow mode = $f_{OSC2}/8$ 11: $f_{CPU}$ in Slow mode = $f_{OSC2}/16$ |
| 4   | SMS     | Slow mode select  This bit is set and cleared by software.  0: Normal mode. f <sub>CPU</sub> = f <sub>OSC2</sub> 1: Slow mode. f <sub>CPU</sub> is given by CP1, CP0  See Section 8.2: Slow mode on page 65 and Chapter 11: Main clock controller with real-time clock and beeper (MCC/RTC) for more details.                                                                                     |
| 3:2 | TB[1:0] | Time base control  These bits select the programmable divider time base. They are set and cleared by software (see Table 41).  A modification of the time base is taken into account at the end of the current period (previously set) to avoid an unwanted time shift. This allows to use this time base as a real-time clock.                                                                   |
| 1   | OIE     | Oscillator interrupt enable  This bit set and cleared by software. 0: Oscillator interrupt disabled 1: Oscillator interrupt enabled This interrupt can be used to exit from Active Halt mode. When this bit is set, calling the ST7 software HALT instruction enters the Active Halt power saving mode.                                                                                           |

Table 40. MCCSR register description (continued)

| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                          |
|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | OIF  | Oscillator interrupt flag  This bit is set by hardware and cleared by software reading the MCCSR register. It indicates when set that the main oscillator has reached the selected elapsed time (TB1:0).  0: Timeout not reached 1: Timeout reached Caution: The BRES and BSET instructions must not be used on the MCCSR register to avoid unintentionally clearing the OIF bit. |

Table 41. Time base selection

| Counter prescaler | Time                      | TB1                       | TB0 |     |
|-------------------|---------------------------|---------------------------|-----|-----|
| Counter prescaler | f <sub>OSC2</sub> = 4 MHz | f <sub>OSC2</sub> = 8 MHz |     | 150 |
| 16000             | 4ms                       | 2ms                       | 0   | 0   |
| 32000             | 8ms                       | 4ms                       | 0   | 1   |
| 80000             | 20ms                      | 10ms                      | 1   | 0   |
| 200000            | 50ms                      | 25ms                      | 1   | 1   |

## 11.8.2 MCC beep control register (MCCBCR)



Table 42. MCCBCR register description

| Bit | Name    | Function                                                                              |
|-----|---------|---------------------------------------------------------------------------------------|
| 7:2 | -       | Reserved, must be kept cleared.                                                       |
| 1:0 | BC[1:0] | Beep control  These 2 bits select the PF1 pin beep capability (see <i>Table 43</i> ). |

Table 43. Beep frequency selection

| BC1 | BC0 | Beep mode with f <sub>OSC2</sub> = 8 MHz |                 |  |  |  |
|-----|-----|------------------------------------------|-----------------|--|--|--|
| 0   | 0   | С                                        | off             |  |  |  |
| 0   | 1   | ~2 kHz                                   | Output          |  |  |  |
| 1   | 0   | ~1 kHz                                   | Beep signal     |  |  |  |
| 1   | 1   | ~500 Hz                                  | ~50% duty cycle |  |  |  |

The beep output signal is available in Active Halt mode but has to be disabled to reduce consumption.

Table 44. Main clock controller register map and reset values

| Address (Hex.) | Register label        | 7         | 6          | 5         | 4          | 3        | 2        | 1        | 0          |
|----------------|-----------------------|-----------|------------|-----------|------------|----------|----------|----------|------------|
| 002Bh          | SICSR<br>Reset value  | AVDS<br>0 | AVDIE<br>0 | AVDF<br>0 | LVDRF<br>x | 0        | 0        | 0        | WDGRF<br>x |
| 002Ch          | MCCSR<br>Reset value  | MCO<br>0  | CP1<br>0   | CP0<br>0  | SMS<br>0   | TB1<br>0 | TB0<br>0 | OIE<br>0 | OIF<br>0   |
| 002Dh          | MCCBCR<br>Reset value | 0         | 0          | 0         | 0          | 0        | 0        | BC1<br>0 | BC0<br>0   |

# 12 PWM auto-reload timer (ART)

## 12.1 Introduction

The Pulse Width Modulated Auto-Reload Timer on-chip peripheral consists of an 8-bit auto-reload counter with compare/capture capabilities and of a 7-bit prescaler clock source.

These resources allow five possible operating modes:

- Generation of up to 4 independent PWM signals
- Output compare and Time base interrupt
- Up to 2 input capture functions
- External event detector
- Up to 2 external interrupt sources

The three first modes can be used together with a single counter frequency.

The timer can be used to wake up the MCU from Wait and Halt modes.



## 12.2 Functional description

#### 12.2.1 Counter

The free running 8-bit counter is fed by the output of the prescaler, and is incremented on every rising edge of the clock signal.

It is possible to read or write the contents of the counter on the fly by reading or writing the Counter Access register (ARTCAR).

When a counter overflow occurs, the counter is automatically reloaded with the contents of the ARTARR register (the prescaler is not affected).

## 12.2.2 Counter clock and prescaler

The counter clock frequency is given by:

$$f_{COUNTER} = f_{INPUT} / 2^{CC[2:0]}$$

The timer counter's input clock ( $f_{INPUT}$ ) feeds the 7-bit programmable prescaler, which selects one of the 8 available taps of the prescaler, as defined by CC[2:0] bits in the Control/Status Register (ARTCSR). Thus the division factor of the prescaler can be set to  $2^n$  (where n = 0, 1,...7).

This  $f_{\text{INPUT}}$  frequency source is selected through the EXCL bit of the ARTCSR register and can be either the  $f_{\text{CPU}}$  or an external input frequency  $f_{\text{EXT}}$ .

The clock input to the counter is enabled by the TCE (Timer Counter Enable) bit in the ARTCSR register. When TCE is reset, the counter is stopped and the prescaler and counter contents are frozen. When TCE is set, the counter runs at the rate of the selected clock source.

#### 12.2.3 Counter and prescaler initialization

After RESET, the counter and the prescaler are cleared and  $f_{INPUT} = f_{CPU}$ .

The counter can be initialized by:

- writing to the ARTARR register and then setting the FCRL (Force Counter Re-Load) and the TCE (Timer Counter Enable) bits in the ARTCSR register
- writing to the ARTCAR counter access register

In both cases the 7-bit prescaler is also cleared, whereupon counting will start from a known value.

Direct access to the prescaler is not possible.

## 12.2.4 Output compare control

The timer compare function is based on four different comparisons with the counter (one for each PWMx output). Each comparison is made between the counter value and an output compare register (OCRx) value. This OCRx register can not be accessed directly, it is loaded from the duty cycle register (PWMDCRx) at each overflow of the counter.

This double buffering method avoids glitch generation when changing the duty cycle on the fly.

477

Doc ID 17660 Rev 1

91/276

**f**COUNTER ARTARR = FDhCOUNTER FDh FEh FDh FEh FFh FDh FEh FFh OCRx FEh FDh **PWMDCRx** FDh FEh PWMx

Figure 36. Output compare control

#### 12.2.5 Independent PWM signal generation

This mode allows up to four Pulse Width Modulated signals to be generated on the PWMx output pins with minimum core processing overhead. This function is stopped during Halt mode.

Each PWMx output signal can be selected independently using the corresponding OEx bit in the PWM Control register (PWMCR). When this bit is set, the corresponding I/O pin is configured as output push-pull alternate function.

The PWM signals all have the same frequency which is controlled by the counter period and the ARTARR register value.

$$f_{PWM} = f_{COUNTER} / (256 - ARTARR)$$

When a counter overflow occurs, the PWMx pin level is changed depending on the corresponding OPx (output polarity) bit in the PWMCR register. When the counter reaches the value contained in one of the output compare register (OCRx) the corresponding PWMx pin level is restored.

It should be noted that the reload values will also affect the value and the resolution of the duty cycle of the PWM output signal. To obtain a signal on a PWMx pin, the contents of the OCRx register must be greater than the contents of the ARTARR register.

The maximum available resolution for the PWMx duty cycle is:

Note:

To get the maximum resolution (1/256), the ARTARR register must be 0. With this maximum resolution, 0% and 100% can be obtained by changing the polarity.



Figure 37. PWM auto-reload timer function





#### 12.2.6 Output compare and time base interrupt

On overflow, the OVF flag of the ARTCSR register is set and an overflow interrupt request is generated if the overflow interrupt enable bit, OIE, in the ARTCSR register, is set. The OVF flag must be reset by the user software. This interrupt can be used as a time base in the application.

#### 12.2.7 External clock and event detector mode

Using the  $f_{\text{EXT}}$  external prescaler input clock, the auto-reload timer can be used as an external clock event detector. In this mode, the ARTARR register is used to select the  $n_{\text{EVENT}}$  number of events to be counted before setting the OVF flag.

$$n_{EVENT} = 256 - ARTARR$$

Caution:

The external clock function is not available in Halt mode. If Halt mode is used in the application, prior to executing the HALT instruction, the counter must be disabled by clearing the TCE bit in the ARTCSR register to avoid spurious counter increments.

4

Doc ID 17660 Rev 1

93/276



Figure 39. External event detector example (3 counts)

## 12.2.8 Input capture function

This mode allows the measurement of external signal pulse widths through ARTICRx registers.

Each input capture can generate an interrupt independently on a selected input signal transition. This event is flagged by a set of the corresponding CFx bits of the Input Capture Control/Status register (ARTICCSR).

These input capture interrupts are enabled through the CIEx bits of the ARTICCSR register.

The active transition (falling or rising edge) is software programmable through the CSx bits of the ARTICCSR register.

The read only input capture registers (ARTICRx) are used to latch the auto-reload counter value when a transition is detected on the ARTICx pin (CFx bit set in ARTICCSR register). After fetching the interrupt vector, the CFx flags can be read to identify the interrupt source.

Note: After a capture detection, data transfer in the ARTICRx register is inhibited until it is read (clearing the CFx bit).

The timer interrupt remains pending while the CFx flag is set when the interrupt is enabled (CIEx bit set). This means that the ARTICRx register has to be read at each capture event to clear the CFx flag.

The timing resolution is given by auto-reload counter cycle time (1/f<sub>COUNTER</sub>).

During Halt mode, if both the input capture and the external clock are enabled, the ARTICRx register value is not guaranteed if the input capture pin and the external clock change simultaneously.

Note:

## 12.2.9 External interrupt capability

This mode allows the input capture capabilities to be used as external interrupt sources. The interrupts are generated on the edge of the ARTICx signal.

The edge sensitivity of the external interrupts is programmable (CSx bit of ARTICCSR register) and they are independently enabled through CIEx bits of the ARTICCSR register. After fetching the interrupt vector, the CFx flags can be read to identify the interrupt source.

During Halt mode, the external interrupts can be used to wake up the micro (if the CIEx bit is set).



# 12.3 ART registers

## 12.3.1 Control/status register (ARTCSR)

**ARTCSR** Reset value: 0000 0000 (00h) 7 3 2 0 6 5 4 **EXCL** CC[2:0] TCE **FCRL** OIE OVF RWRW  $\mathsf{RW}$ RWRW RW

Table 45. ARTCSR register description

| Bit | Name    | Function                                                                                                                                                                                                                                                                                                  |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Dit | Ivaille | i uncuon                                                                                                                                                                                                                                                                                                  |
| 7   | EXCL    | External Clock This bit is set and cleared by software. It selects the input clock for the 7-bit prescaler. 0: CPU clock 1: External clock                                                                                                                                                                |
| 6:4 | CC[2:0] | Counter Clock Control  These bits are set and cleared by software. They determine the prescaler division ratio from f <sub>INPUT</sub> (see <i>Table 46</i> ).                                                                                                                                            |
| 3   | TCE     | Timer Counter Enable  This bit is set and cleared by software. It puts the timer in the lowest power consumption mode.  0: Counter stopped (prescaler and counter frozen)  1: Counter running                                                                                                             |
| 2   | FCRL    | Force Counter Re-Load  This bit is write-only and any attempt to read it will yield a logical zero. When set, it causes the contents of ARTARR register to be loaded into the counter, and the content of the prescaler register to be cleared in order to initialize the timer before starting to count. |
| 1   | OIE     | Overflow Interrupt Enable  This bit is set and cleared by software. It allows to enable/disable the interrupt which is generated when the OVF bit is set.  0: Overflow Interrupt disable 1: Overflow Interrupt enable                                                                                     |
| 0   | OVF     | Overflow Flag  This bit is set by hardware and cleared by software reading the ARTCSR register. It indicates the transition of the counter from FFh to the ARTARR value.  0: New transition not yet reached  1: Transition reached                                                                        |

Table 46. Prescaler selection for ART

| f <sub>COUNTER</sub>   | With f <sub>INPUT</sub> = 8 MHz | CC2 | CC1 | CC0 |
|------------------------|---------------------------------|-----|-----|-----|
| f <sub>INPUT</sub>     | 8 MHz                           | 0   | 0   | 0   |
| f <sub>INPUT</sub> / 2 | 4 MHz                           | 0   | 0   | 1   |
| f <sub>INPUT</sub> / 4 | 2 MHz                           | 0   | 1   | 0   |

Table 46. Prescaler selection for ART (continued)

| f <sub>COUNTER</sub>     | With f <sub>INPUT</sub> = 8 MHz | CC2 | CC1 | CC0 |
|--------------------------|---------------------------------|-----|-----|-----|
| f <sub>INPUT</sub> / 8   | 1 MHz                           | 0   | 1   | 1   |
| f <sub>INPUT</sub> / 16  | 500 kHz                         | 1   | 0   | 0   |
| f <sub>INPUT</sub> / 32  | 250 kHz                         | 1   | 0   | 1   |
| f <sub>INPUT</sub> / 64  | 125 kHz                         | 1   | 1   | 0   |
| f <sub>INPUT</sub> / 128 | 62.5 kHz                        | 1   | 1   | 1   |

## 12.3.2 Counter access register (ARTCAR)



Table 47. ARTCAR register description

| Bit | Name    | Function                                                                                                                                                                                            |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CA[7:0] | Counter Access Data  These bits can be set and cleared either by hardware or by software. The ARTCAR register is used to read or write the auto-reload counter "on the fly" (while it is counting). |

## 12.3.3 Auto-reload register (ARTARR)



Table 48. ARTAAR register description

| Bit | Name    | Function                                                                                                                                                                                                                                                                                                  |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | AR[7:0] | Counter Auto-Reload Data  These bits are set and cleared by software. They are used to hold the auto-reload value which is automatically loaded in the counter when an overflow occurs. At the same time, the PWM output levels are changed according to the corresponding OPx bit in the PWMCR register. |

This register has two PWM management functions:

- Adjusting the PWM frequency
- Setting the PWM duty cycle resolution

Doc ID 17660 Rev 1 97/276

Table 49. PWM frequency versus resolution

| ARTARR value | Resolution | f <sub>PWM</sub> |           |  |  |
|--------------|------------|------------------|-----------|--|--|
| ANIANN value |            | Min              | Max       |  |  |
| 0            | 8-bit      | ~0.244 kHz       | 31.25 kHz |  |  |
| [ 0127 ]     | > 7-bit    | ~0.244 kHz       | 62.5 kHz  |  |  |
| [ 128191 ]   | > 6-bit    | ~0.488 kHz       | 125 kHz   |  |  |
| [ 192223 ]   | > 5-bit    | ~0.977 kHz       | 250 kHz   |  |  |
| [ 224239 ]   | > 4-bit    | ~1.953 kHz       | 500 kHz   |  |  |

## 12.3.4 PWM control register (PWMCR)



Table 50. PWMCR register description

| Bit | Name    | Function                                                                                                                                                                                                        |  |  |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7:4 | OE[3:0] | PWM Output Enable  These bits are set and cleared by software. They enable or disable the PWM output channels independently acting on the corresponding I/O pin.  0: PWM output disabled  1: PWM output enabled |  |  |
| 3:0 | OP[3:0] | PWM Output Polarity  These bits are set and cleared by software. They independently select the polarity of the four PWM output signals (see Table 51).                                                          |  |  |

Table 51. PWM output signal polarity selection

| PWMx ou         | OPx <sup>(1)</sup> |       |  |
|-----------------|--------------------|-------|--|
| Counter <= OCRx | Counter > OCRx     | J OPX |  |
| 1               | 0                  | 0     |  |
| 0               | 1                  | 1     |  |

<sup>1.</sup> When an OPx bit is modified, the PWMx output signal polarity is immediately reversed.

## 12.3.5 Duty cycle registers (PWMDCRx)



Table 52. PWMDCRx register description

| Bit | Name    | Function                                                    |
|-----|---------|-------------------------------------------------------------|
| 7:0 | DC[7:0] | Duty Cycle Data These bits are set and cleared by software. |

A PWMDCRx register is associated with the OCRx register of each PWM channel to determine the second edge location of the PWM signal (the first edge location is common to all channels and given by the ARTARR register). These PWMDCR registers allow the duty cycle to be set independently for each PWM channel.

## 12.3.6 Input capture control / status register (ARTICCSR)



Table 53. ARTICCSR register description

| Bit | Name     | Function                                                                                                                                                                                                                                                        |  |  |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7:6 | -        | Reserved, always read as 0.                                                                                                                                                                                                                                     |  |  |
| 5:4 | CS[2:1]  | Capture Sensitivity  These bits are set and cleared by software. They determine the trigger event polarity on the corresponding input capture channel.  0: Falling edge triggers capture on channel x  1: Rising edge triggers capture on channel x             |  |  |
| 3:2 | CIE[2:1] | Capture Interrupt Enable  These bits are set and cleared by software. They enable or disable the Input capture channel interrupts independently.  0: Input capture channel x interrupt disabled  1: Input capture channel x interrupt enabled                   |  |  |
| 1:0 | CF[2:1]  | Capture Flag  These bits are set by hardware and cleared by software reading the corresponding ARTICRx register. Each CFx bit indicates that an input capture x has occurred.  0: No input capture on channel x  1: An input capture has occurred on channel x. |  |  |

Doc ID 17660 Rev 1 99/276

## 12.3.7 Input capture registers (ARTICRx)



Table 54. ARTICRx register description

| Bit | Name    | Function                                                                                                                                                                                     |
|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | IC[7:0] | Input Capture Data  These read only bits are set and cleared by hardware. An ARTICRx register contains the 8-bit auto-reload counter value transferred by the input capture channel x event. |

Table 55. PWM auto-reload timer register map and reset values

| Address (Hex.) | Register label          | 7    | 6   | 5        | 4        | 3         | 2         | 1        | 0        |
|----------------|-------------------------|------|-----|----------|----------|-----------|-----------|----------|----------|
| 0073h          | PWMDCR3                 | DC7  | DC6 | DC5      | DC4      | DC3       | DC2       | DC1      | DC0      |
|                | Reset value             | 0    | 0   | 0        | 0        | 0         | 0         | 0        | 0        |
| 0074h          | PWMDCR2                 | DC7  | DC6 | DC5      | DC4      | DC3       | DC2       | DC1      | DC0      |
|                | Reset value             | 0    | 0   | 0        | 0        | 0         | 0         | 0        | 0        |
| 0075h          | PWMDCR1                 | DC7  | DC6 | DC5      | DC4      | DC3       | DC2       | DC1      | DC0      |
|                | Reset value             | 0    | 0   | 0        | 0        | 0         | 0         | 0        | 0        |
| 0076h          | PWMDCR0                 | DC7  | DC6 | DC5      | DC4      | DC3       | DC2       | DC1      | DC0      |
|                | Reset value             | 0    | 0   | 0        | 0        | 0         | 0         | 0        | 0        |
| 0077h          | PWMCR                   | OE3  | OE2 | OE1      | OE0      | OP3       | OP2       | OP1      | OP0      |
|                | Reset value             | 0    | 0   | 0        | 0        | 0         | 0         | 0        | 0        |
| 0078h          | ARTCSR                  | EXCL | CC2 | CC1      | CC0      | TCE       | FCRL      | RIE      | OVF      |
|                | Reset value             | 0    | 0   | 0        | 0        | 0         | 0         | 0        | 0        |
| 0079h          | ARTCAR                  | CA7  | CA6 | CA5      | CA4      | CA3       | CA2       | CA1      | CA0      |
|                | Reset value             | 0    | 0   | 0        | 0        | 0         | 0         | 0        | 0        |
| 007Ah          | ARTARR                  | AR7  | AR6 | AR5      | AR4      | AR3       | AR2       | AR1      | AR0      |
|                | Reset value             | 0    | 0   | 0        | 0        | 0         | 0         | 0        | 0        |
| 007Bh          | ARTICCSR<br>Reset value | 0    | 0   | CS2<br>0 | CS1<br>0 | CIE2<br>0 | CIE1<br>0 | CF2<br>0 | CF1<br>0 |
| 007Ch          | ARTICR1                 | IC7  | IC6 | IC5      | IC4      | IC3       | IC2       | IC1      | IC0      |
|                | Reset value             | 0    | 0   | 0        | 0        | 0         | 0         | 0        | 0        |
| 007Dh          | ARTICR2                 | IC7  | IC6 | IC5      | IC4      | IC3       | IC2       | IC1      | IC0      |
|                | Reset value             | 0    | 0   | 0        | 0        | 0         | 0         | 0        | 0        |

ST72521xx-Auto 16-bit timer

#### 13 16-bit timer

#### 13.1 Introduction

The timer consists of a 16-bit free-running counter driven by a programmable prescaler.

It may be used for a variety of purposes, including pulse length measurement of up to two input signals (input capture) or generation of up to two output waveforms (output compare and PWM).

Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the CPU clock prescaler.

Some ST7 devices have two on-chip 16-bit timers. They are completely independent, and do not share any resources. They are synchronized after an MCU reset as long as the timer clock frequencies are not modified.

This description covers one or two 16-bit timers. In ST7 devices with two timers, register names are prefixed with TA (Timer A) or TB (Timer B).

#### 13.2 Main features

- Programmable prescaler: f<sub>CPU</sub> divided by 2, 4 or 8
- Overflow status flag and maskable interrupt
- External clock input (must be at least four times slower than the CPU clock speed) with the choice of active edge
- 1 or 2 Output Compare functions each with:
  - 2 dedicated 16-bit registers
  - 2 dedicated programmable signals
  - 2 dedicated status flags
  - 1 dedicated maskable interrupt
- 1 or 2 Input Capture functions each with:
  - 2 dedicated 16-bit registers
  - 2 dedicated active edge selection signals
  - 2 dedicated status flags
  - 1 dedicated maskable interrupt
- Pulse Width Modulation mode (PWM)
- One Pulse mode
- Reduced Power mode
- 5 alternate functions on I/O ports (ICAP1, ICAP2, OCMP1, OCMP2, EXTCLK)<sup>(a)</sup>

The block diagram is shown in Figure 41.

Note: When reading an input signal on a non-bonded pin, the value will always be '1'.

5/

Doc ID 17660 Rev 1 101/276

Some timer pins may not be available (not bonded) in some ST7 devices. Refer to the device pinout description.

16-bit timer ST72521xx-Auto

## 13.3 Functional description

#### 13.3.1 Counter

The main block of the Programmable Timer is a 16-bit free running upcounter and its associated 16-bit registers. The 16-bit registers are made up of two 8-bit registers called high and low.

#### **Counter Register (CR)**

- Counter High Register (CHR) is the most significant byte (MS Byte)
- Counter Low Register (CLR) is the least significant byte (LS Byte)

#### **Alternate Counter Register (ACR)**

- Alternate Counter High Register (ACHR) is the most significant byte (MS Byte)
- Alternate Counter Low Register (ACLR) is the least significant byte (LS Byte)

These two read-only 16-bit registers contain the same value but with the difference that reading the ACLR register does not clear the TOF bit (Timer overflow flag), located in the Status register (SR) (see note at the end of paragraph entitled *16-bit read sequence*).

Writing in the CLR register or ACLR register resets the free running counter to the FFFCh value.

Both counters have a reset value of FFFCh (this is the only value which is reloaded in the 16-bit timer). The reset value of both counters is also FFFCh in One Pulse mode and PWM mode.

The timer clock depends on the clock control bits of the CR2 register, as illustrated in *Table 61: Timer clock selection*. The value in the counter register repeats every 131072, 262144 or 524288 CPU clock cycles depending on the CC[1:0] bits.

The timer frequency can be f<sub>CPU</sub>/2, f<sub>CPU</sub>/4, f<sub>CPU</sub>/8 or an external frequency.

ST72521xx-Auto 16-bit timer

Figure 41. Timer block diagram



<sup>1.</sup> If IC, OC and TO interrupt request have separate vectors, then the last OR is not present (see device interrupt vector table).

Doc ID 17660 Rev 1 103/276

16-bit timer ST72521xx-Auto

#### 16-bit read sequence

The 16-bit read sequence (from either the Counter Register or the Alternate Counter Register) is illustrated in *Figure 42*.

Figure 42. 16-bit read sequence



The user must read the MS Byte first; the LS Byte value is then buffered automatically.

This buffered value remains unchanged until the 16-bit read sequence is completed, even if the user reads the MS Byte several times.

After a complete reading sequence, if only the CLR register or ACLR register are read, they return the LS Byte of the count value at the time of the read.

Whatever timer mode is used (input capture, output compare, one pulse mode or PWM mode) an overflow occurs when the counter rolls over from FFFFh to 0000h, after which

- the TOF bit of the SR register is set
- a timer interrupt is generated if
  - the TOIE bit of the CR1 register is set and
  - the I bit of the CC register is cleared

If one of these conditions is false, the interrupt remains pending to be issued as soon as they are both true.

Clearing the overflow interrupt request is done in two steps:

- 1. Reading the SR register while the TOF bit is set
- 2. An access (read or write) to the CLR register

Note:

The TOF bit is not cleared by accesses to ACLR register. The advantage of accessing the ACLR register rather than the CLR register is that it allows simultaneous use of the overflow function and reading the free running counter at random times (for example, to measure elapsed time) without the risk of clearing the TOF bit erroneously.

The timer is not affected by Wait mode.

In Halt mode, the counter stops counting until the mode is exited. Counting then resumes from the previous count (MCU awakened by an interrupt) or from the reset count (MCU awakened by a Reset).

ST72521xx-Auto 16-bit timer

#### 13.3.2 External clock

The external clock (where available) is selected if CC0 = 1 and CC1 = 1 in the CR2 register.

The status of the EXEDG bit in the CR2 register determines the type of level transition on the external clock pin EXTCLK that will trigger the free running counter.

The counter is synchronized with the falling edge of the internal CPU clock.

A minimum of four falling edges of the CPU clock must occur between two consecutive active edges of the external clock; thus, the external clock frequency must be less than a quarter of the CPU clock frequency.

Figure 43. Counter timing diagram, internal clock divided by 2



Figure 44. Counter timing diagram, internal clock divided by 4



Figure 45. Counter timing diagram, internal clock divided by 8



Note:

The MCU is in reset state when the internal reset signal is high; when it is low the MCU is running.

57

Doc ID 17660 Rev 1

105/276

16-bit timer ST72521xx-Auto

#### 13.3.3 Input capture

In this section, the index, *i*, may be 1 or 2 because there are two input capture functions in the 16-bit timer.

The two 16-bit input capture registers (IC1R and IC2R) are used to latch the value of the free running counter after a transition is detected on the ICAP*i* pin (see *Figure 46*).

|      | MS Byte        | LS Byte        |
|------|----------------|----------------|
| ICiR | IC <i>i</i> HR | IC <i>i</i> LR |

ICiR register is a read-only register.

The active transition is software programmable through the IEDGi bit of Control Registers (CRi).

Timing resolution is one count of the free running counter: (f<sub>CPU</sub>/CC[1:0]).

#### Procedure:

To use the input capture function select the following in the CR2 register:

- Select the timer clock (CC[1:0]) (see *Table 61: Timer clock selection*).
- Select the edge of the active transition on the ICAP2 pin with the IEDG2 bit (the ICAP2 pin must be configured as floating input or input with pull-up without interrupt if this configuration is available).

And select the following in the CR1 register:

- Set the ICIE bit to generate an interrupt after an input capture coming from either the ICAP1 pin or the ICAP2 pin
- Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit (the ICAP1pin must be configured as floating input or input with pull-up without interrupt if this configuration is available).

When an input capture occurs:

- ICFi bit is set.
- The ICiR register contains the value of the free running counter on the active transition on the ICAPi pin (see Figure 47).
- A timer interrupt is generated if the ICIE bit is set and the I bit is cleared in the CC register. Otherwise, the interrupt remains pending until both conditions become true.

Clearing the input capture interrupt request (that is, clearing the  $ICF_i$  bit) is done in two steps:

- 1. Reading the SR register while the ICFi bit is set
- 2. An access (read or write) to the ICiLR register

Note: 1 After reading the ICiHR register, transfer of input capture data is inhibited and ICFi will never be set until the ICiLR register is also read.

- 2 The ICiR register contains the free running counter value which corresponds to the most recent input capture.
- 3 The two input capture functions can be used together even if the timer also uses the two output compare functions.
- 4 In One pulse Mode and PWM mode only Input Capture 2 can be used.

ST72521xx-Auto 16-bit timer

5 The alternate inputs (ICAP1 and ICAP2) are always directly connected to the timer. So any transitions on these pins activates the input capture function.

- 6 Moreover if one of the ICAPi pins is configured as an input and the second one as an output, an interrupt can be generated if the user toggles the output pin and if the ICIE bit is set.
- 7 This can be avoided if the input capture function i is disabled by reading the ICiHR (see note 1).
- 8 The TOF bit can be used with interrupt generation in order to measure events that go beyond the timer range (FFFFh).

Figure 46. Input capture block diagram



Figure 47. Input capture timing diagram



16-bit timer ST72521xx-Auto

#### 13.3.4 Output compare

In this section, the index, *i*, may be 1 or 2 because there are two output compare functions in the 16-bit timer.

This function can be used to control an output waveform or indicate when a period of time has elapsed.

When a match is found between the Output Compare register and the free running counter, the output compare function:

- Assigns pins with a programmable value if the OCiE bit is set
- Sets a flag in the status register
- Generates an interrupt if enabled

Two 16-bit registers Output Compare Register 1 (OC1R) and Output Compare Register 2 (OC2R) contain the value to be compared to the counter register each timer clock cycle.

|               | MS byte        | LS byte        |  |  |
|---------------|----------------|----------------|--|--|
| OC <i>i</i> R | OC <i>i</i> HR | OC <i>i</i> LR |  |  |

These registers are readable and writable and are not affected by the timer hardware. A reset event changes the OC<sub>i</sub>R value to 8000h.

Timing resolution is one count of the free running counter: (f<sub>CPU/CC[1:0]</sub>).

#### **Procedure**

To use the output compare function, select the following in the CR2 register:

- Set the OC*i*E bit if an output is needed then the OCMP*i* pin is dedicated to the output compare *i* signal.
- Select the timer clock (CC[1:0]) (see *Table 61: Timer clock selection*).

And select the following in the CR1 register:

- Select the OLVLi bit to applied to the OCMPi pins after the match occurs.
- Set the OCIE bit to generate an interrupt if it is needed.

When a match is found between OCRi register and CR register:

- OCFi bit is set.
- The OCMPi pin takes OLVLi bit value (OCMPi pin latch is forced low during reset).
- A timer interrupt is generated if the OCIE bit is set in the CR1 register and the I bit is cleared in the CC register (CC).

The OCiR register value required for a specific timing application can be calculated using the following formula:

$$\Delta OCiR = \frac{\Delta t * f_{CPU}}{PRESC}$$

Where:

 $\Delta t$  = Output compare period (in seconds)

f<sub>CPU</sub> = CPU clock frequency (in hertz)

PRESC = Timer prescaler factor (2, 4 or 8 depending on CC[1:0] bits; see *Table 61: Timer clock selection*)

If the timer clock is an external clock, the formula is:

$$\Delta OCiR = \Delta t * f_{FXT}$$

Where:

 $\Delta t$  = Output compare period (in seconds)

f<sub>CPU</sub> = External timer clock frequency (in hertz)

Clearing the output compare interrupt request (that is, clearing the OCFi bit) is done by:

- 1. Reading the SR register while the OCFi bit is set
- 2. An access (read or write) to the OCiLR register

The following procedure is recommended to prevent the OCF*i* bit from being set between the time it is read and the write to the OC*i*R register:

- Write to the OCiHR register (further compares are inhibited).
- Read the SR register (first step of the clearance of the OCFi bit, which may be already set).
- Write to the OCiLR register (enables the output compare function and clears the OCFi bit).

Note: 1 After a processor write cycle to the OCiHR register, the output compare function is inhibited until the OCiLR register is also written.

- 2 If the OCiE bit is not set, the OCMPi pin is a general I/O port and the OLVLi bit will not appear when a match is found but an interrupt could be generated if the OCIE bit is set.
- In both internal and external clock modes, OCFi and OCMPi are set while the counter value equals the OCiR register value (see Figure 49 on page 110 for an example with f<sub>CPU</sub>/2 and Figure 50 on page 110 for an example with f<sub>CPU</sub>/4). This behavior is the same in OPM or PWM mode.
- 4 The output compare functions can be used both for generating external events on the OCMPi pins even if the input capture mode is also used.
- The value in the 16-bit OCiR register and the OLVi bit should be changed after each successful comparison in order to control an output waveform or establish a new elapsed timeout.

### 13.3.5 Forced compare output capability

When the FOLVi bit is set by software, the OLVLi bit is copied to the OCMPi pin. The OLVi bit has to be toggled in order to toggle the OCMPi pin when it is enabled (OCiE bit = 1). The OCFi bit is then not set by hardware, and thus no interrupt request is generated.

The FOLVLi bits have no effect in both one pulse mode and PWM mode.

16-bit timer ST72521xx-Auto

Figure 48. Output compare block diagram



Figure 49. Output compare timing diagram,  $f_{TIMER} = f_{CPU}/2$ 



Figure 50. Output compare timing diagram,  $f_{TIMER} = f_{CPU}/4$ 



#### 13.3.6 One Pulse mode

One Pulse mode enables the generation of a pulse when an external event occurs. This mode is selected via the OPM bit in the CR2 register.

The one pulse mode uses the Input Capture1 function and the Output Compare1 function.

#### **Procedure**

To use one pulse mode:

- 1. Load the OC1R register with the value corresponding to the length of the pulse (using the appropriate formula below according to the timer clock source used).
- 2. Select the following in the CR1 register:
  - Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after the pulse.
  - Using the OLVL2 bit, select the level to be applied to the OCMP1 pin during the pulse.
  - Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit (the ICAP1 pin must be configured as floating input).
- 3. Select the following in the CR2 register:
  - Set the OC1E bit, the OCMP1 pin is then dedicated to the Output Compare 1 function.
  - Set the OPM bit.
  - Select the timer clock CC[1:0] (see Table 61: Timer clock selection).

Then, on a valid event on the ICAP1 pin, the counter is initialized to FFFCh and OLVL2 bit is loaded on the OCMP1 pin, the ICF1 bit is set and the value FFFDh is loaded in the IC1R register.

Figure 51. One pulse mode cycle flowchart



Because the ICF1 bit is set when an active edge occurs, an interrupt can be generated if the ICIE bit is set.

Clearing the input capture interrupt request (that is, clearing the ICF*i* bit) is done in two steps:

- 1. Reading the SR register while the ICFi bit is set
- 2. An access (read or write) to the IC/LR register

16-bit timer ST72521xx-Auto

The OC1R register value required for a specific timing application can be calculated using the following formula:

$$OCiR$$
 value = 
$$\frac{t * f_{CPU} - 5}{PRESC}$$

Where:

t = Pulse period (in seconds)

f<sub>CPU</sub> = CPU clock frequency (in hertz)

PRESC = Timer prescaler factor (2, 4 or 8 depending on the CC[1:0] bits; see *Table 61: Timer clock selection*)

If the timer clock is an external clock the formula is:

$$OCiR = t * f_{FXT} - 5$$

Where:

t = Pulse period (in seconds)

f<sub>EXT</sub> = External clock frequency (in hertz)

When the value of the counter is equal to the value of the contents of the OC1R register, the OLVL1 bit is output on the OCMP1 pin (see *Figure 52*).

Note: 1 The OCF1 bit cannot be set by hardware in one pulse mode but the OCF2 bit can generate an Output Compare interrupt.

- 2 When the Pulse Width Modulation (PWM) and One Pulse Mode (OPM) bits are both set, the PWM mode is the only active one.
- 3 If OLVL1 = OLVL2 a continuous signal will be seen on the OCMP1 pin.
- 4 The ICAP1 pin cannot be used to perform input capture. The ICAP2 pin can be used to perform input capture (ICF2 can be set and IC2R can be loaded) but the user must take care that the counter is reset each time a valid edge occurs on the ICAP1 pin and ICF1 can also generates interrupt if ICIE is set.
- When one pulse mode is used OC1R is dedicated to this mode. Nevertheless OC2R and OCF2 can be used to indicate a period of time has been elapsed but cannot generate an output waveform because the level OLVL2 is dedicated to the one pulse mode.

Figure 52. One pulse mode timing example



Figure 53. Pulse width modulation mode timing example with 2 output compare functions



Note:

On timers with only one Output Compare register, a fixed frequency PWM signal can be generated using the output compare and the counter overflow to define the pulse length.

### 13.3.7 Pulse width modulation mode

Pulse Width Modulation (PWM) mode enables the generation of a signal with a frequency and pulse length determined by the value of the OC1R and OC2R registers.

Pulse Width Modulation mode uses the complete Output Compare 1 function plus the OC2R register, and so this functionality cannot be used when PWM mode is activated.

In PWM mode, double buffering is implemented on the output compare registers. Any new values written in the OC1R and OC2R registers are taken into account only at the end of the PWM period (OC2) to avoid spikes on the PWM output pin (OCMP1).

#### **Procedure**

To use pulse width modulation mode:

- 1. Load the OC2R register with the value corresponding to the period of the signal using the appropriate formula below according to the timer clock source used.
- Load the OC1R register with the value corresponding to the period of the pulse if OLVL1 = 0 and OLVL2 = 1 using the appropriate formula below according to the timer clock source used.
- 3. Select the following in the CR1 register:
  - Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after a successful comparison with the OC1R register.
  - Using the OLVL2 bit, select the level to be applied to the OCMP1 pin after a successful comparison with the OC2R register.
- 4. Select the following in the CR2 register:
  - Set OC1E bit: the OCMP1 pin is then dedicated to the output compare 1 function.
  - Set the PWM bit.
  - Select the timer clock (CC[1:0]) (see Table 61: Timer clock selection).

577

Doc ID 17660 Rev 1 113/276

16-bit timer ST72521xx-Auto

Figure 54. Pulse width modulation cycle flowchart



If OLVL1 = 1 and OLVL2 = 0 the length of the positive pulse is the difference between the OC2R and OC1R registers.

If OLVL1 = OLVL2 a continuous signal will be seen on the OCMP1 pin.

The OC/R register value required for a specific timing application can be calculated using the following formula:

$$OCiR$$
 value = 
$$\frac{t * f_{CPU} - 5}{PRESC}$$

Where:

t = Signal or pulse period (in seconds)

f<sub>CPU</sub> = CPU clock frequency (in hertz)

PRESC = Timer prescaler factor (2, 4 or 8 depending on CC[1:0] bits; see *Table 61: Timer clock selection*)

If the timer clock is an external clock the formula is:

$$OCiR = t * f_{FXT} - 5$$

Where:

t = Signal or pulse period (in seconds)

xT = External timer clock frequency (in hertz)

The Output Compare 2 event causes the counter to be initialized to FFFCh (see Figure 53).

Note: 1 After a write instruction to the OCiHR register, the output compare function is inhibited until the OCiLR register is also written.

- 2 The OCF1 and OCF2 bits cannot be set by hardware in PWM mode therefore the Output Compare interrupt is inhibited.
- 3 The ICF1 bit is set by hardware when the counter reaches the OC2R value and can produce a timer interrupt if the ICIE bit is set and the I bit is cleared.
- In PWM mode the ICAP1 pin cannot be used to perform input capture because it is disconnected to the timer. The ICAP2 pin can be used to perform input capture (ICF2 can be set and IC2R can be loaded) but the user must take care that the counter is reset each period and ICF1 can also generates interrupt if ICIE is set.
- When the Pulse Width Modulation (PWM) and One Pulse Mode (OPM) bits are both set, the PWM mode is the only active one.

# 13.4 Low power modes

Table 56. Effect of low power modes on 16-bit timer

| Mode | Effect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Wait | No effect on 16-bit timer. Timer interrupts cause the device to exit from Wait mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Halt | 16-bit timer registers are frozen. In Halt mode, the counter stops counting until Halt mode is exited. Counting resumes from the previous count when the MCU is woken up by an interrupt with "exit from Halt mode" capability or from the counter reset value when the MCU is woken up by a RESET. If an input capture event occurs on the ICAP <i>i</i> pin, the input capture detection circuitry is armed. Consequently, when the MCU is woken up by an interrupt with "exit from Halt mode" capability, the ICF <i>i</i> bit is set, and the counter value present when exiting from Halt mode is captured into the IC <i>i</i> R register. |

# 13.5 Interrupts

Table 57. 16-bit timer interrupt control/wake-up capability

| Interrupt event                                    | Event<br>flag | Enable<br>control<br>bit | Exit<br>from<br>Wait | Exit<br>from<br>Halt |
|----------------------------------------------------|---------------|--------------------------|----------------------|----------------------|
| Input Capture 1 event/Counter reset in PWM mode    | ICF1          | ICIE                     |                      |                      |
| Input Capture 2 event                              | ICF2          | IOIL                     |                      |                      |
| Output Compare 1 event (not available in PWM mode) | OCF1          | OCIE                     | Yes                  | No                   |
| Output Compare 2 event (not available in PWM mode) | OCF2          | OCIE                     |                      |                      |
| Timer Overflow event                               | TOF           | TOIE                     |                      |                      |

Note:

The 16-bit timer interrupt events are connected to the same interrupt vector (see Chapter 7: Interrupts on page 52). These events generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in the CC register is reset (RIM instruction).

# 13.6 Summary of timer modes

Table 58. Timer modes

|                               | Timer resources    |                    |                     |                     |  |
|-------------------------------|--------------------|--------------------|---------------------|---------------------|--|
| Modes                         | Input<br>Capture 1 | Input<br>Capture 2 | Output<br>Compare 1 | Output<br>Compare 2 |  |
| Input Capture<br>(1 and/or 2) | Yes                | Yes                | Yes                 | Yes                 |  |
| Output Compare (1 and/or 2)   | ies                | tes                | res                 | res                 |  |

16-bit timer ST72521xx-Auto

Table 58. Timer modes

| Modes          | Input<br>Capture 1 | Input<br>Capture 2             | Output<br>Compare 1 | Output<br>Compare 2      |
|----------------|--------------------|--------------------------------|---------------------|--------------------------|
| One Pulse mode | No                 | Not recommended <sup>(1)</sup> | No                  | Partially <sup>(2)</sup> |
| PWM mode       | NO                 | Not recommended <sup>(3)</sup> | NO                  | No                       |

- 1. See Note 4 in Section 13.3.6 One Pulse mode
- 2. See Note 5 in Section 13.3.6 One Pulse mode
- 3. See Note 4 in Section 13.3.7 Pulse width modulation mode

# 13.7 16-bit timer registers

Each timer is associated with 3 control and status registers, and with 6 pairs of data registers (16-bit values) relating to the 2 input captures, the 2 output compares, the counter and the alternate counter.

## 13.7.1 Control register 1 (CR1)

CR1 Reset value: 0000 0000 (00h) 7 6 5 4 3 2 1 0 ICIE OCIE TOIE FOLV2 FOLV1 OLVL2 IEDG1 OLVL1 RW RW RW RW RW RW RW RW

Table 59. CR1 register description

| Bit | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Function                                                                                                                                                                                                                    |  |  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7   | ICIE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Input Capture Interrupt Enable  0: Interrupt is inhibited  1: A timer interrupt is generated whenever the ICF1 or ICF2 bit of the SR register is set.                                                                       |  |  |
| 6   | OCIE  OCIE  OCIE  OCIE  Ocite  Ocite |                                                                                                                                                                                                                             |  |  |
| 5   | TOIE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Timer Overflow Interrupt Enable  0: Interrupt is inhibited  1: A timer interrupt is enabled whenever the TOF bit of the SR register is set.                                                                                 |  |  |
| 4   | FOLV2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Forced Output Compare 2  This bit is set and cleared by software. 0: No effect on the OCMP2 pin 1: Forces the OLVL2 bit to be copied to the OCMP2 pin, if the OC2E bit is set and even if there is no successful comparison |  |  |

Table 59. CR1 register description (continued)

| Bit | Name  | Function                                                                                                                                                                                                                                         |
|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | FOLV1 | Forced Output Compare 1  This bit is set and cleared by software.  0: No effect on the OCMP1 pin  1: Forces OLVL1 to be copied to the OCMP1 pin, if the OC1E bit is set and even if there is no successful comparison                            |
| 2   | OLVL2 | Output Level 2  This bit is copied to the OCMP2 pin whenever a successful comparison occurs with the OC2R register and OCxE is set in the CR2 register. This value is copied to the OCMP1 pin in One Pulse Mode and Pulse Width Modulation mode. |
| 1   | IEDG1 | Input Edge 1  This bit determines which type of level transition on the ICAP1 pin will trigger the capture.  0: A falling edge triggers the capture.  1: A rising edge triggers the capture.                                                     |
| 0   | OLVL1 | Output Level 1  The OLVL1 bit is copied to the OCMP1 pin whenever a successful comparison occurs with the OC1R register and the OC1E bit is set in the CR2 register.                                                                             |

# 13.7.2 Control register 2 (CR2)

CR2 Reset value: 0000 0000 (00h) 7 3 2 1 0 6 5 4 OC1E IEDG2 OC2E OPM **PWM** CC[1:0] **EXEDG** RW RW RW RW RW RWRW

Table 60. CR2 register description

| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | OC1E | Output Compare 1 Pin Enable  This bit is used only to output the signal from the timer on the OCMP1 pin (OLV1 in Output Compare mode, both OLV1 and OLV2 in PWM and one-pulse mode).  Whatever the value of the OC1E bit, the Output Compare 1 function of the timer remains active.  0: OCMP1 pin alternate function disabled (I/O pin free for general-purpose I/O) 1: OCMP1 pin alternate function enabled |
| 6   | OC2E | Output Compare 2 Pin Enable  This bit is used only to output the signal from the timer on the OCMP2 pin (OLV2 in Output Compare mode). Whatever the value of the OC2E bit, the Output Compare 2 function of the timer remains active.  0: OCMP2 pin alternate function disabled (I/O pin free for general-purpose I/O)  1: OCMP2 pin alternate function enabled                                               |

16-bit timer ST72521xx-Auto

Table 60. CR2 register description (continued)

| Bit | Name    | Function                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 5   | ОРМ     | One Pulse Mode  0: One Pulse Mode is not active.  1: One Pulse Mode is active, the ICAP1 pin can be used to trigger one pulse on the OCMP1 pin; the active transition is given by the IEDG1 bit. The length of the generated pulse depends on the contents of the OC1R register. |  |  |  |  |  |
| 4   | PWM     | Pulse Width Modulation  0: PWM mode is not active.  1: PWM mode is active, the OCMP1 pin outputs a programmable cyclic signal; the length of the pulse depends on the value of OC1R register; the period depends on the value of OC2R register.                                  |  |  |  |  |  |
| 3:2 | CC[1:0] | Clock Control  The timer clock mode depends on these bits (see Table 61).                                                                                                                                                                                                        |  |  |  |  |  |
| 1   | IEDG2   | Input Edge 2  This bit determines which type of level transition on the ICAP2 pin will trigger the capture.  0: A falling edge triggers the capture.  1: A rising edge triggers the capture.                                                                                     |  |  |  |  |  |
| 0   | EXEDG   | External Clock Edge  This bit determines which type of level transition on the external clock pin EXTCLK will trigger the counter register.  0: A falling edge triggers the counter register.  1: A rising edge triggers the counter register.                                   |  |  |  |  |  |

Table 61. Timer clock selection

| Timer clock                                     | CC1 | CC0 |
|-------------------------------------------------|-----|-----|
| f <sub>CPU</sub> / 4                            | 0   | 0   |
| f <sub>CPU</sub> / 2                            | 0   | 1   |
| f <sub>CPU</sub> / 8                            | 1   | 0   |
| External clock (where available) <sup>(1)</sup> | 1   | 1   |

<sup>1.</sup> If the external clock pin is not available, programming the external clock configuration stops the counter.

# 13.7.3 Control/status register (CSR)

**CSR** Reset value: xxxx x0xx (xxh) 7 4 3 2 6 5 ICF1 OCF1 **TOF** ICF2 OCF2 TIMD Reserved RO RO RO RO RO  $\mathsf{RW}$ 

Table 62. CSR register description

| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | ICF1 | Input Capture Flag 1  0: No input capture (reset value)  1: An input capture has occurred on the ICAP1 pin or the counter has reached the OC2R value in PWM mode. To clear this bit, first read the SR register, then read or write the low byte of the IC1R (IC1LR) register.                                                                                                                                       |
| 6   | OCF1 | Output Compare Flag 1  0: No match (reset value)  1: The content of the free running counter has matched the content of the OC1R register. To clear this bit, first read the SR register, then read or write the low byte of the OC1R (OC1LR) register.                                                                                                                                                              |
| 5   | TOF  | Timer Overflow Flag  0: No timer overflow (reset value)  1: The free running counter rolled over from FFFFh to 0000h. To clear this bit, first read the SR register, then read or write the low byte of the CR (CLR) register.  Note: Reading or writing the ACLR register does not clear TOF.                                                                                                                       |
| 4   | ICF2 | Input Capture Flag 2  0: No input capture (reset value).  1: An input capture has occurred on the ICAP2 pin. To clear this bit, first read the SR register, then read or write the low byte of the IC2R (IC2LR) register.                                                                                                                                                                                            |
| 3   | OCF2 | Output Compare Flag 2  0: No match (reset value)  1: The content of the free running counter has matched the content of the OC2R register. To clear this bit, first read the SR register, then read or write the low byte of the OC2R (OC2LR) register.                                                                                                                                                              |
| 2   | TIMD | Timer disable  This bit is set and cleared by software. When set, it freezes the timer prescaler and counter and disabled the output functions (OCMP1 and OCMP2 pins) to reduce power consumption. Access to the timer registers is still available, allowing the timer configuration to be changed, or the counter reset, while it is disabled.  0: Timer enabled  1: Timer prescaler, counter and outputs disabled |
| 1:0 | -    | Reserved, must be kept cleared                                                                                                                                                                                                                                                                                                                                                                                       |

# 13.7.4 Input capture 1 high register (IC1HR)

This is an 8-bit read only register that contains the high part of the counter value (transferred by the input capture 1 event).



577

Doc ID 17660 Rev 1

119/276

16-bit timer ST72521xx-Auto

## 13.7.5 Input capture 1 low register (IC1LR)

This is an 8-bit read only register that contains the low part of the counter value (transferred by the input capture 1 event).



# 13.7.6 Output compare 1 high register (OC1HR)

This is an 8-bit register that contains the high part of the value to be compared to the CHR register.



## 13.7.7 Output compare 1 low register (OC1LR)

This is an 8-bit register that contains the low part of the value to be compared to the CLR register.



### 13.7.8 Output compare 2 high register (OC2HR)

This is an 8-bit register that contains the high part of the value to be compared to the CHR register.

| OC2HR Reset va |     |    |    |    |    | et value: 1000 | value: 1000 0000 (80h) |     |  |
|----------------|-----|----|----|----|----|----------------|------------------------|-----|--|
|                | 7   | 6  | 5  | 4  | 3  | 2              | 1                      | 0   |  |
|                | MSB |    |    |    |    |                |                        | LSB |  |
|                | RW  | RW | RW | RW | RW | RW             | RW                     | RW  |  |

# 13.7.9 Output compare 2 low register (OC2LR)

This is an 8-bit register that contains the low part of the value to be compared to the CLR register.



## 13.7.10 Counter high register (CHR)

This is an 8-bit register that contains the high part of the counter value.



## 13.7.11 Counter low register (CLR)

This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after accessing the CSR register clears the TOF bit.



### 13.7.12 Alternate counter high register (ACHR)

This is an 8-bit register that contains the high part of the counter value.

| ACHR Res |     |    |    |    |    | t value: 1111 | 1111 (FFh) |     |
|----------|-----|----|----|----|----|---------------|------------|-----|
|          | 7   | 6  | 5  | 4  | 3  | 2             | 1          | 0   |
|          | MSB |    |    |    |    |               |            | LSB |
|          | RO  | RO | RO | RO | RO | RO            | RO         | RO  |

16-bit timer ST72521xx-Auto

### 13.7.13 Alternate counter low register (ACLR)

This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after an access to CSR register does not clear the TOF bit in the CSR register.



# 13.7.14 Input capture 2 high register (IC2HR)

This is an 8-bit read only register that contains the high part of the counter value (transferred by the Input Capture 2 event).



## 13.7.15 Input capture 2 low register (IC2LR)

This is an 8-bit read only register that contains the low part of the counter value (transferred by the Input Capture 2 event).

| IC2LR |    |    |    |    |    | Reset value | e: Undefined |
|-------|----|----|----|----|----|-------------|--------------|
| 7     | 6  | 5  | 4  | 3  | 2  | 1           | 0            |
| MSB   |    |    |    |    |    |             | LSB          |
| RO    | RO | RO | RO | RO | RO | RO          | RO           |

Table 63. 16-bit timer register map and reset values

| Table 05.                  | able 63. To-bit tiller register map and reset values |           |           |           |            |            |            |            |            |
|----------------------------|------------------------------------------------------|-----------|-----------|-----------|------------|------------|------------|------------|------------|
| Address<br>(Hex.)          | Register<br>label                                    | 7         | 6         | 5         | 4          | 3          | 2          | 1          | 0          |
| Timer A: 32<br>Timer B: 42 | CR1<br>Reset value                                   | ICIE<br>0 | OCIE<br>0 | TOIE<br>0 | FOLV2<br>0 | FOLV1<br>0 | OLVL2<br>0 | IEDG1<br>0 | OLVL1<br>0 |
| Timer A: 31<br>Timer B: 41 | CR2<br>Reset value                                   | OC1E<br>0 | OC2E<br>0 | OPM<br>0  | PWM<br>0   | CC1<br>0   | CC0<br>0   | IEDG2<br>0 | EXEDG<br>0 |
| Timer A: 33<br>Timer B: 43 | CSR<br>Reset value                                   | ICF1<br>x | OCF1<br>x | TOF<br>x  | ICF2<br>x  | OCF2<br>x  | TIMD<br>0  | -<br>X     | -<br>X     |
| Timer A: 34<br>Timer B: 44 | IC1HR<br>Reset value                                 | MSB<br>x  | х         | х         | х          | х          | х          | х          | LSB<br>x   |
| Timer A: 35<br>Timer B: 45 | IC1LR<br>Reset value                                 | MSB<br>x  | х         | х         | х          | х          | х          | х          | LSB<br>x   |
| Timer A: 36<br>Timer B: 46 | OC1HR<br>Reset value                                 | MSB<br>1  | 0         | 0         | 0          | 0          | 0          | 0          | LSB<br>0   |
| Timer A: 37<br>Timer B: 47 | OC1LR<br>Reset value                                 | MSB<br>0  | 0         | 0         | 0          | 0          | 0          | 0          | LSB<br>0   |
| Timer A: 3E<br>Timer B: 4E | OC2HR<br>Reset value                                 | MSB<br>1  | 0         | 0         | 0          | 0          | 0          | 0          | LSB<br>0   |
| Timer A: 3F<br>Timer B: 4F | OC2LR<br>Reset value                                 | MSB<br>0  | 0         | 0         | 0          | 0          | 0          | 0          | LSB<br>0   |
| Timer A: 38<br>Timer B: 48 | CHR<br>Reset value                                   | MSB<br>1  | 1         | 1         | 1          | 1          | 1          | 1          | LSB<br>1   |
| Timer A: 39<br>Timer B: 49 | CLR<br>Reset value                                   | MSB<br>1  | 1         | 1         | 1          | 1          | 1          | 0          | LSB<br>0   |
| Timer A: 3A<br>Timer B: 4A | ACHR<br>Reset value                                  | MSB<br>1  | 1         | 1         | 1          | 1          | 1          | 1          | LSB<br>1   |
| Timer A: 3B<br>Timer B: 4B | ACLR<br>Reset value                                  | MSB<br>1  | 1         | 1         | 1          | 1          | 1          | 0          | LSB<br>0   |
| Timer A: 3C<br>Timer B: 4C | IC2HR<br>Reset value                                 | MSB<br>x  | х         | х         | х          | х          | х          | х          | LSB<br>x   |
| Timer A: 3D<br>Timer B: 4D | IC2LR<br>Reset value                                 | MSB<br>x  | х         | х         | х          | х          | х          | х          | LSB<br>x   |

### **Related documentation**

SCI software communications using 16-bit timer (AN 973)

Real-time Clock with ST7 Timer Output Compare (AN 974)

Driving a buzzer through the ST7 Timer PWM function (AN 976)

Using ST7 PWM signal to generate analog input (sinusoid) (AN1041)

UART emulation software (AN1046)

PWM duty cycle switch implementing true 0 or 100 per cent duty cycle (AN1078)

Starting a PWM signal directly at high level using the ST7 16-bit timer (AN1504)



Doc ID 17660 Rev 1 123/276

# 14 Serial peripheral interface (SPI)

### 14.1 Introduction

The Serial Peripheral Interface (SPI) allows full-duplex, synchronous, serial communication with external devices. An SPI system may consist of a master and one or more slaves however the SPI interface cannot be a master in a multimaster system.

### 14.2 Main features

- Full duplex synchronous transfers (on 3 lines)
- Simplex synchronous transfers (on 2 lines)
- Master or slave operation
- 6 master mode frequencies (f<sub>CPU</sub>/4 max.)
- f<sub>CPU</sub>/2 max. slave mode frequency (see note)
- SS Management by software or hardware
- Programmable clock polarity and phase
- End of transfer interrupt flag
- Write collision, Master Mode Fault and Overrun flags

Note:

In slave mode, continuous transmission is not possible at maximum frequency due to the software overhead for clearing status flags and to initiate the next transmission sequence.

# 14.3 General description

*Figure 55* shows the serial peripheral interface (SPI) block diagram. There are three registers:

- SPI Control Register (SPICR)
- SPI Control/Status Register (SPICSR)
- SPI Data Register (SPIDR)

The SPI is connected to external devices through four pins:

- MISO (Master In / Slave Out data)
- MOSI (Master Out / Slave In data)
- SCK (Serial Clock out by SPI masters and input by SPI slaves)
- SS (Slave select): This input signal acts as a 'chip select' to let the SPI master communicate with slaves individually and to avoid contention on the data lines. Slave SS inputs can be driven by standard I/O ports on the master MCU.



Figure 55. Serial peripheral interface block diagram

### 14.3.1 Functional description

A basic example of interconnections between a single master and a single slave is illustrated in *Figure 56*.

The MOSI pins are connected together and the MISO pins are connected together. In this way data is transferred serially between master and slave (most significant bit first).

The communication is always initiated by the master. When the master device transmits data to a slave device via MOSI pin, the slave device responds by sending data to the master device via the MISO pin. This implies full duplex communication with both data out and data in synchronized with the same clock signal (which is provided by the master device via the SCK pin).

To use a single data line, the MISO and MOSI pins must be connected at each node (in this case only simplex communication is possible).

Four possible data/clock timing relationships may be chosen (see *Figure 59*) but master and slave must be programmed with the same timing mode.

577



Figure 56. Single master/single slave application

## 14.3.2 Slave select management

As an alternative to using the  $\overline{SS}$  pin to control the Slave Select signal, the application can choose to manage the Slave Select signal by software. This is configured by the SSM bit in the SPICSR register (see *Figure 58*)

In software management, the external  $\overline{SS}$  pin is free for other application uses and the internal  $\overline{SS}$  signal level is driven by writing to the SSI bit in the SPICSR register.

#### In Master mode

SS internal must be held high continuously

#### In Slave mode

There are two cases depending on the data/clock timing relationship (see Figure 57):

If CPHA = 1 (data latched on 2nd clock edge):

 SS internal must be held low during the entire transmission. This implies that in single slave applications the SS pin either can be tied to V<sub>SS</sub>, or made free for standard I/O by managing the SS function by software (SSM = 1 and SSI = 0 in the in the SPICSR register)

If CPHA = 0 (data latched on 1st clock edge):

• SS internal must be held low during byte transmission and pulled high between each byte to allow the slave to write to the shift register. If SS is not pulled high, a Write Collision error will occur when the slave writes to the shift register (see Write collision error (WCOL) on page 131).



Figure 57. Generic SS timing diagram

Figure 58. Hardware/Software slave select management



### 14.3.3 Master mode operation

In master mode, the serial clock is output on the SCK pin. The clock frequency, polarity and phase are configured by software (refer to the description of the SPICSR register).

Note:

The idle state of SCK must correspond to the polarity selected in the SPICSR register (by pulling up SCK if CPOL = 1 or pulling down SCK if CPOL = 0).

#### How to operate the SPI in master mode

To operate the SPI in master mode, perform the following steps in order:

- 1. Write to the SPICR register:
  - a) Select the clock frequency by configuring the SPR[2:0] bits.
  - b) Select the clock polarity and clock phase by configuring the CPOL and CPHA bits. *Figure 59* shows the four possible configurations.

Note:

The slave must have the same CPOL and CPHA settings as the master.

- 2. Write to the SPICSR register:
  - Either set the SSM bit and set the SSI bit or clear the SSM bit and tie the  $\overline{SS}$  pin high for the complete byte transmit sequence.
- 3. Write to the SPICR register:

Set the MSTR and SPE bits

Note:

MSTR and SPE bits remain set only if SS is high).

**IMPORTANT**: If the SPICSR register is not written first, the SPICR register setting (MSTR bit) may not be taken into account.

The transmit sequence begins when software writes a byte in the SPIDR register.

577

Doc ID 17660 Rev 1

127/276

### 14.3.4 Master mode transmit sequence

When software writes to the SPIDR register, the data byte is loaded into the 8-bit shift register and then shifted out serially to the MOSI pin most significant bit first.

When data transfer is complete:

- The SPIF bit is set by hardware
- An interrupt request is generated if the SPIE bit is set and the interrupt mask in the CCR register is cleared.

Clearing the SPIF bit is performed by the following software sequence:

- 1. An access to the SPICSR register while the SPIF bit is set
- 2. A read to the SPIDR register.

Note: While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.

## 14.3.5 Slave mode operation

In slave mode, the serial clock is received on the SCK pin from the master device.

To operate the SPI in slave mode:

- 1. Write to the SPICSR register to perform the following actions:
  - Select the clock polarity and clock phase by configuring the CPOL and CPHA bits (see Figure 59).

Note: The slave must have the same CPOL and CPHA settings as the master.

- b) Manage the  $\overline{SS}$  pin as described in *Slave select management on page 126* and *Figure 57*. If CPHA = 1,  $\overline{SS}$  must be held low continuously. If CPHA = 0,  $\overline{SS}$  must be held low during byte transmission and pulled up between each byte to let the slave write in the shift register.
- 2. Write to the SPICR register to clear the MSTR bit and set the SPE bit to enable the SPI I/O functions.

### 14.3.6 Slave mode transmit sequence

When software writes to the SPIDR register, the data byte is loaded into the 8-bit shift register and then shifted out serially to the MISO pin most significant bit first.

The transmit sequence begins when the slave device receives the clock signal and the most significant bit of the data on its MOSI pin.

When data transfer is complete:

- The SPIF bit is set by hardware.
- An interrupt request is generated if SPIE bit is set and interrupt mask in the CCR register is cleared.

Clearing the SPIF bit is performed by the following software sequence:

- 1. An access to the SPICSR register while the SPIF bit is set
- 2. A write or a read to the SPIDR register

While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.

128/276 Doc ID 17660 Rev 1

Note:

The SPIF bit can be cleared during a second transmission; however, it must be cleared before the second SPIF bit in order to prevent an Overrun condition (over condition (over condition over condition over condition over condition cover cover condition cover cover

# 14.4 Clock phase and clock polarity

Four possible timing relationships may be chosen by software, using the CPOL and CPHA bits (see *Figure 59*).

Note: The idle state of SCK must correspond to the polarity selected in the SPICSR register (by pulling up SCK if CPOL = 1 or pulling down SCK if CPOL = 0).

The combination of the CPOL clock polarity and CPHA (clock phase) bits selects the data capture clock edge

*Figure 59* shows an SPI transfer with the four combinations of the CPHA and CPOL bits. The diagram may be interpreted as a master or slave timing diagram where the SCK pin, the MISO pin, the MOSI pin are directly connected between the master and the slave device.

Note: If CPOL is changed at the communication byte boundaries, the SPI must be disabled by resetting the SPE bit.

577





## 14.5 Error flags

### 14.5.1 Master mode fault (MODF)

Master mode fault occurs when the master device has its SS pin pulled low.

When a Master mode fault occurs:

- The MODF bit is set and an SPI interrupt request is generated if the SPIE bit is set.
- The SPE bit is reset. This blocks all output from the device and disables the SPI peripheral.
- The MSTR bit is reset, thus forcing the device into slave mode.

Clearing the MODF bit is done through a software sequence:

- A read access to the SPICSR register while the MODF bit is set.
- 2. A write to the SPICR register.

Note:

To avoid any conflicts in an application with multiple slaves, the  $\overline{SS}$  pin must be pulled high during the MODF bit clearing sequence. The SPE and MSTR bits may be restored to their original state during or after this clearing sequence.

Hardware does not allow the user to set the SPE and MSTR bits while the MODF bit is set except in the MODF bit clearing sequence.

## 14.5.2 Overrun condition (OVR)

An overrun condition occurs, when the master device has sent a data byte and the slave device has not cleared the SPIF bit issued from the previously transmitted byte.

When an Overrun occurs:

The OVR bit is set and an interrupt request is generated if the SPIE bit is set.

In this case, the receiver buffer contains the byte sent after the SPIF bit was last cleared. A read to the SPIDR register returns this byte. All other bytes are lost.

The OVR bit is cleared by reading the SPICSR register.

### 14.5.3 Write collision error (WCOL)

A write collision occurs when the software tries to write to the SPIDR register while a data transfer is taking place with an external device. When this happens, the transfer continues uninterrupted; and the software write will be unsuccessful.

Write collisions can occur both in master and slave mode. See also *Slave select management on page 126*.

Note:

A "read collision" will never occur since the received data byte is placed in a buffer in which access is always synchronous with the MCU operation.

The WCOL bit in the SPICSR register is set if a write collision occurs.

No SPI interrupt is generated when the WCOL bit is set (the WCOL bit is a status flag only).

Clearing the WCOL bit is done through a software sequence (see Figure 60).

Clearing sequence after SPIF = 1 (end of a data byte transfer) Read SPICSR 1st Step RESULT SPIF = 02nd Step Read SPIDR WCOL = 0Clearing sequence before SPIF = 1 (during a data byte transfer) Read SPICSR 1st Step **RESULT** Note: Writing to the SPIDR register 2nd Step WCOL = 0instead of reading it does not reset the Read SPIDR WCOL bit.

Figure 60. Clearing the WCOL bit (Write Collision Flag) software sequence

## 14.5.4 Single master systems

A typical single master system may be configured, using an MCU as the master and four MCUs as slaves (see *Figure 61*).

The master device selects the individual slave devices by using four pins of a parallel port to control the four  $\overline{SS}$  pins of the slave devices.

The  $\overline{SS}$  pins are pulled high during reset since the master device ports will be forced to be inputs at that time, thus disabling the slave devices.

Note:

To prevent a bus conflict on the MISO line the master allows only one active slave device during a transmission.

For more security, the slave device may respond to the master with the received data byte. Then the master will receive the previous byte back from the slave device if all MISO and MOSI pins are connected and the slave has not written to its SPIDR register.

Other transmission security methods can use ports for handshake lines or data bytes with command fields.



Figure 61. Single master / multiple slave configuration

## 14.6 Low power modes

Table 64. Effect of low power modes on SPI

| Mode | Effect                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Wait | No effect on SPI.<br>SPI interrupt events cause the device to exit from Wait mode.                                                                                                                                                                                                                                                                                                                                                                                                  |
| Halt | SPI registers are frozen. In Halt mode, the SPI is inactive. SPI operation resumes when the MCU is woken up by an interrupt with "exit from Halt mode" capability. The data received is subsequently read from the SPIDR register when the software is running (interrupt vector fetching). If several data are received before the wake-up event, then an overrun error is generated. This error can be detected after the fetch of the interrupt routine that woke up the device. |

### 14.6.1 Using the SPI to wake up the MCU from Halt mode

In slave configuration, the SPI is able to wake up the ST7 device from Halt mode through a SPIF interrupt. The data received is subsequently read from the SPIDR register when the software is running (interrupt vector fetch). If multiple data transfers have been performed before software clears the SPIF bit, then the OVR bit is set by hardware.

Note:

When waking up from Halt mode, if the SPI remains in Slave mode, it is recommended to perform an extra communications cycle to bring the SPI from Halt mode state to normal state. If the SPI exits from Slave mode, it returns to normal state immediately.

Caution:

The SPI can wake up the ST7 from Halt mode only if the Slave Select signal (external  $\overline{SS}$  pin or the SSI bit in the SPICSR register) is low when the ST7 enters Halt mode. So if Slave selection is configured as external (see *Slave select management on page 126*), make sure the master drives a low level on the  $\overline{SS}$  pin when the slave enters Halt mode.

## 14.7 Interrupts

Table 65. SPI interrupt control/wake-up capability

| Interrupt event           | Event flag | Enable control bit | Exit from<br>Wait | Exit from<br>Halt |  |
|---------------------------|------------|--------------------|-------------------|-------------------|--|
| SPI End of Transfer event | SPIF       |                    |                   | Yes               |  |
| Master Mode Fault event   | MODF       | SPIE               | Yes               | No                |  |
| Overrun error             | OVR        |                    |                   |                   |  |

Note:

The SPI interrupt events are connected to the same interrupt vector (see Interrupts chapter). They generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in the CC register is reset (RIM instruction).

# 14.8 SPI registers

# 14.8.1 Control register (SPICR)



Table 66. SPICR register description

| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                        |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SPIE | Serial Peripheral Interrupt Enable  This bit is set and cleared by software. 0: Interrupt is inhibited 1: An SPI interrupt is generated whenever SPIF = 1, MODF = 1 or OVR = 1 in the SPICSR register.                                                                                                                                                                          |
| 6   | SPE  | Serial Peripheral Output Enable  This bit is set and cleared by software. It is also cleared by hardware when, in master mode, SS = 0 (see Master mode fault (MODF) on page 131). The SPE bit is cleared by reset, so the SPI peripheral is not initially connected to the external pins.  0: I/O pins free for general purpose I/O  1: SPI I/O pin alternate functions enabled |
| 5   | SPR2 | Divider Enable  This bit is set and cleared by software and is cleared by reset. It is used with the SPR[1:0] bits to set the baud rate. Refer to Table 67.  0: Divider by 2 enabled  1: Divider by 2 disabled  Note: This bit has no effect in slave mode.                                                                                                                     |
| 4   | MSTR | Master Mode  This bit is set and cleared by software. It is also cleared by hardware when, in master mode, $\overline{SS} = 0$ (see Master mode fault (MODF) on page 131).  0: Slave mode  1: Master mode. The function of the SCK pin changes from an input to an output and the functions of the MISO and MOSI pins are reversed.                                             |
| 3   | CPOL | Clock Polarity This bit is set and cleared by software. This bit determines the idle state of the serial Clock. The CPOL bit affects both the master and slave modes.  0: SCK pin has a low level idle state 1: SCK pin has a high level idle state Note: If CPOL is changed at the communication byte boundaries, the SPI must be disabled by resetting the SPE bit.           |
| 2   | СРНА | Clock Phase This bit is set and cleared by software. 0: The first clock transition is the first data capture edge. 1: The second clock transition is the first capture edge. Note: The slave must have the same CPOL and CPHA settings as the master.                                                                                                                           |

Table 66. SPICR register description (continued)

| Bit | Name     | Function                                                                                                                                                                                                                             |
|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | SPR[1:0] | Serial Clock Frequency These bits are set and cleared by software. Used with the SPR2 bit, they select the baud rate of the SPI serial clock SCK output by the SPI in master mode.  Note: These 2 bits have no effect in slave mode. |

Table 67. SPI master mode SCK frequency

| Serial clock          | SPR2 | SPR1 | SPR0 |
|-----------------------|------|------|------|
| f <sub>CPU</sub> /4   | 1    | 0    | 0    |
| f <sub>CPU</sub> /8   | 0    | 0    | 0    |
| f <sub>CPU</sub> /16  | 0    | 0    | 1    |
| f <sub>CPU</sub> /32  | 1    | 1    | 0    |
| f <sub>CPU</sub> /64  | 0    | 1    | 0    |
| f <sub>CPU</sub> /128 | 0    | 1    | 1    |

# 14.8.2 Control/status register (SPICSR)

**SPICSR** Reset value: 0000 0000 (00h) 7 6 5 4 3 2 1 0 WCOL SPIF OVR MODF Reserved SOD SSM SSI RO RO RO RO RWRWRW

Table 68. SPICSR register description

| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SPIF | Serial Peripheral Data Transfer Flag  This bit is set by hardware when a transfer has been completed. An interrupt is generated if SPIE = 1 in the SPICR register. It is cleared by a software sequence (an access to the SPICSR register followed by a write or a read to the SPIDR register).  0: Data transfer is in progress or the flag has been cleared  1: Data transfer between the device and an external device has been completed. While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read. |
| 6   | WCOL | Write Collision status  This bit is set by hardware when a write to the SPIDR register is done during a transmit sequence. It is cleared by a software sequence (see Figure 60).  0: No write collision occurred.  1: A write collision has been detected.                                                                                                                                                                                                                                                                                                 |
| 5   | OVR  | SPI Overrun error  This bit is set by hardware when the byte currently being received in the shift register is ready to be transferred into the SPIDR register while SPIF = 1 (see Overrun condition (OVR) on page 131). An interrupt is generated if SPIE = 1 in SPICR register. The OVR bit is cleared by software reading the SPICSR register.  0: No overrun error  1: Overrun error detected                                                                                                                                                          |

47

Doc ID 17660 Rev 1

135/276

Table 68. SPICSR register description (continued)

| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | MODF | Mode Fault flag  This bit is set by hardware when the SS pin is pulled low in master mode (see Master mode fault (MODF) on page 131). An SPI interrupt can be generated if SPIE = 1 in the SPICSR register. This bit is cleared by a software sequence (An access to the SPICR register while MODF = 1 followed by a write to the SPICR register).  0: No master mode fault detected 1: A fault in master mode has been detected |
| 3   | 1    | Reserved, must be kept cleared                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2   | SOD  | SPI Output Disable  This bit is set and cleared by software. When set, it disables the alternate function of the SPI output (MOSI in master mode / MISO in slave mode).  0: SPI output enabled (if SPE = 1)  1: SPI output disabled                                                                                                                                                                                              |
| 1   | SSM  | This bit is set and cleared by software. When set, it disables the alternate function of the SPI SS pin and uses the SSI bit value instead. See Slave select management on page 126.  0: Hardware management (SS managed by external pin)  1: Software management (internal SS signal controlled by SSI bit. External SS pin free for general-purpose I/O)                                                                       |
| 0   | SSI  | This bit is set and cleared by software. It acts as a 'chip select' by controlling the level of the SS slave select signal when the SSM bit is set.  0: Slave selected  1: Slave deselected                                                                                                                                                                                                                                      |

# 14.8.3 Data I/O register (SPIDR)



The SPIDR register is used to transmit and receive data on the serial bus. In a master device, a write to this register will initiate transmission/reception of another byte.

During the last clock cycle the SPIF bit is set, a copy of the received data byte in the shift register is moved to a buffer. When the user reads the serial peripheral data I/O register, the buffer is actually being read.

While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.

136/276 Doc ID 17660 Rev 1

Note:

Warning: A write to the SPIDR register places data directly into the shift register for transmission.

A read to the SPIDR register returns the value located in the buffer and not the content of the shift register (see *Figure 55*).

Table 69. SPI register map and reset values

| Address<br>(Hex.) | Register<br>label     | 7         | 6         | 5         | 4         | 3         | 2         | 1        | 0         |
|-------------------|-----------------------|-----------|-----------|-----------|-----------|-----------|-----------|----------|-----------|
| 0021h             | SPIDR<br>Reset value  | MSB<br>x  | х         | х         | х         | х         | х         | х        | LSB<br>x  |
| 0022h             | SPICR<br>Reset value  | SPIE<br>0 | SPE<br>0  | SPR2<br>0 | MSTR<br>0 | CPOL<br>x | CPHA<br>x | SPR1     | SPR0<br>x |
| 0023h             | SPICSR<br>Reset value | SPIF<br>0 | WCOL<br>0 | OVR<br>0  | MODF<br>0 | 0         | SOD<br>0  | SSM<br>0 | SSI<br>0  |

# 15 Serial communications interface (SCI)

### 15.1 Introduction

The Serial Communications Interface (SCI) offers a flexible means of full-duplex data exchange with external equipment requiring an industry standard NRZ asynchronous serial data format. The SCI offers a very wide range of baud rates using two baud rate generator systems.

### 15.2 Main features

- Full duplex, asynchronous communications
- NRZ standard format (Mark/Space)
- Dual baud rate generator systems
- Independently programmable transmit and receive baud rates up to 500K baud
- Programmable data word length (8 or 9 bits)
- Receive buffer full, Transmit buffer empty and End of Transmission flags
- 2 receiver wake-up modes:
  - Address bit (MSB)
  - Idle line
- Muting function for multiprocessor configurations
- Separate enable bits for Transmitter and Receiver
- 4 error detection flags:
  - Overrun error
  - Noise error
  - Frame error
  - Parity error
- 5 interrupt sources with flags:
  - Transmit data register empty
  - Transmission complete
  - Receive data register full
  - Idle line received
  - Overrun error detected
- Parity control:
  - Transmits parity bit
  - Checks parity of received data byte
- Reduced power consumption mode

# 15.3 General description

The interface is externally connected to another device by two pins (see Figure 63):

- TDO: Transmit Data Output. When the transmitter and the receiver are disabled, the output pin returns to its I/O port configuration. When the transmitter and/or the receiver are enabled and nothing is to be transmitted, the TDO pin is at high level.
- RDI: Receive Data Input is the serial data input. Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise.

Through these pins, serial data is transmitted and received as frames comprising:

- An Idle Line prior to transmission or reception
- A start bit
- A data word (8 or 9 bits) least significant bit first
- A Stop bit indicating that the frame is complete

This interface uses two types of baud rate generator:

- A conventional type for commonly-used baud rates
- An extended type with a prescaler offering a very wide range of baud rates even with non-standard oscillator frequencies

Figure 62. SCI block diagram



# 15.4 Functional description

The block diagram of the Serial Control Interface, is shown in *Figure 62*. It contains six dedicated registers:

- 2 control registers (SCICR1 and SCICR2)
- a status register (SCISR)
- a baud rate register (SCIBRR)
- an extended prescaler receiver register (SCIERPR)
- an extended prescaler transmitter register (SCIETPR)

Refer to the register descriptions in Section 15.7 for the definitions of each bit.

#### 15.4.1 Serial data format

Word length may be selected as being either 8 or 9 bits by programming the M bit in the SCICR1 register (see *Figure 62*).

The TDO pin is in low state during the start bit.

The TDO pin is in high state during the stop bit.

An Idle character is interpreted as an entire frame of '1's followed by the start bit of the next frame which contains data.

A Break character is interpreted on receiving '0's for some multiple of the frame period. At the end of the last break frame the transmitter inserts an extra '1' bit to acknowledge the start bit.

Transmission and reception are driven by their own baud rate generator.



Figure 63. Word length programming

577

Doc ID 17660 Rev 1

141/276

#### 15.4.2 Transmitter

The transmitter can send data words of either 8 or 9 bits depending on the M bit status. When the M bit is set, word length is 9 bits and the 9th bit (the MSB) has to be stored in the T8 bit in the SCICR1 register.

#### Character transmission

During an SCI transmission, data shifts out least significant bit first on the TDO pin. In this mode, the SCIDR register consists of a buffer (TDR) between the internal bus and the transmit shift register (see *Figure 62*).

#### **Procedure**

- 1. Select the M bit to define the word length.
- 2. Select the desired baud rate using the SCIBRR and the SCIETPR registers.
- Set the TE bit to assign the TDO pin to the alternate function and to send an idle frame as first transmission.
- 4. Access the SCISR register and write the data to send in the SCIDR register (this sequence clears the TDRE bit). Repeat this sequence for each data to be transmitted.

Clearing the TDRE bit is always performed by the following software sequence:

- An access to the SCISR register
- A write to the SCIDR register

The TDRE bit is set by hardware and it indicates:

- The TDR register is empty.
- The data transfer is beginning.
- The next data can be written in the SCIDR register without overwriting the previous data.

This flag generates an interrupt if the TIE bit is set and the I bit is cleared in the CCR register.

When a transmission is taking place, a write instruction to the SCIDR register stores the data in the TDR register and which is copied in the shift register at the end of the current transmission.

When no transmission is taking place, a write instruction to the SCIDR register places the data directly in the shift register, the data transmission starts, and the TDRE bit is immediately set.

When a frame transmission is complete (after the stop bit) the TC bit is set and an interrupt is generated if the TCIE is set and the I bit is cleared in the CCR register.

Clearing the TC bit is performed by the following software sequence:

- An access to the SCISR register
- 2. A write to the SCIDR register

Note: The TDRE and TC bits are cleared by the same software sequence.

#### **Break characters**

Setting the SBK bit loads the shift register with a break character. The break frame length depends on the M bit (see *Figure 63*).

As long as the SBK bit is set, the SCI send break frames to the TDO pin. After clearing this



bit by software the SCI insert a logic 1 bit at the end of the last break frame to guarantee the recognition of the start bit of the next frame.

#### Idle characters

Setting the TE bit drives the SCI to send an idle frame before the first data frame.

Clearing and then setting the TE bit during a transmission sends an idle frame after the current word.

Note:

Resetting and setting the TE bit causes the data in the TDR register to be lost. Therefore the best time to toggle the TE bit is when the TDRE bit is set, that is, before writing the next byte in the SCIDR.

#### 15.4.3 Receiver

The SCI can receive data words of either 8 or 9 bits. When the M bit is set, word length is 9 bits and the MSB is stored in the R8 bit in the SCICR1 register.

#### **Character reception**

During a SCI reception, data shifts in least significant bit first through the RDI pin. In this mode, the SCIDR register consists or a buffer (RDR) between the internal bus and the received shift register (see *Figure 62*).

#### **Procedure**

- 1. Select the M bit to define the word length.
- 2. Select the desired baud rate using the SCIBRR and the SCIERPR registers.
- 3. Set the RE bit, this enables the receiver which begins searching for a start bit.

When a character is received:

- The RDRF bit is set. It indicates that the content of the shift register is transferred to the RDR.
- An interrupt is generated if the RIE bit is set and the I bit is cleared in the CCR register.
- The error flags can be set if a frame error, noise or an overrun error has been detected during reception.

Clearing the RDRF bit is performed by the following software sequence done by:

- An access to the SCISR register
- 2. A read to the SCIDR register.

The RDRF bit must be cleared before the end of the reception of the next character to avoid an overrun error.

#### **Break character**

When a break character is received, the SCI handles it as a framing error.

#### Idle character

When an idle frame is detected, there is the same procedure as a data received character plus an interrupt if the ILIE bit is set and the I bit is cleared in the CCR register.

#### Overrun error

An overrun error occurs when a character is received when RDRF has not been reset. Data cannot be transferred from the shift register to the RDR register as long as the RDRF bit is not cleared.

57

Doc ID 17660 Rev 1

143/276

When an overrun error occurs:

- The OR bit is set.
- The RDR content is not lost.
- The shift register is overwritten.
- An interrupt is generated if the RIE bit is set and the I bit is cleared in the CCR register.

The OR bit is reset by an access to the SCISR register followed by a SCIDR register read operation.

#### Noise error

Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise. Normal data bits are considered valid if three consecutive samples (8th, 9th, 10th) have the same bit value, otherwise the NF flag is set. In the case of start bit detection, the NF flag is set on the basis of an algorithm combining both valid edge detection and three samples (8th, 9th, 10th). Therefore, to prevent the NF flag getting set during start bit reception, there should be a valid edge detection as well as three valid samples.

When noise is detected in a frame:

- The NF flag is set at the rising edge of the RDRF bit.
- Data is transferred from the Shift register to the SCIDR register.
- No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt.

The NF flag is reset by a SCISR register read operation followed by a SCIDR register read operation.

During reception, if a false start bit is detected (for example, 8th, 9th, 10th samples are 011, 101, 110), the frame is discarded and the receiving sequence is not started for this frame. There is no RDRF bit set for this frame and the NF flag is set internally (not accessible to the user). This NF flag is accessible along with the RDRF bit when a next valid frame is received.

Note:

If the application Start Bit is not long enough to match the above requirements, then the NF Flag may get set due to the short Start Bit. In this case, the NF flag may be ignored by the application software when the first valid byte is received.

See also Noise error causes on page 148.





Figure 64. SCI baud rate and extended prescaler block diagram

### Framing error

A framing error is detected when:

- The stop bit is not recognized on reception at the expected time, following either a desynchronization or excessive noise.
- A break is received.

When the framing error is detected:

- The FE bit is set by hardware.
- Data is transferred from the Shift register to the SCIDR register.
- No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt.

The FE bit is reset by a SCISR register read operation followed by a SCIDR register read operation.

77

Doc ID 17660 Rev 1

### Conventional baud rate generation

The baud rate for the receiver and transmitter (Rx and Tx) are set independently and calculated as follows:

$$Tx = \frac{f_{CPU}}{(16 \cdot PR) \cdot TR} \qquad Rx = \frac{f_{CPU}}{(16 \cdot PR) \cdot RR}$$

with:

PR = 1, 3, 4 or 13 (see SCP[1:0] bits)

TR = 1, 2, 4, 8, 16, 32, 64,128 (see SCT[2:0] bits)

RR = 1, 2, 4, 8, 16, 32, 64,128 (see SCR[2:0] bits)

All these bits are in the SCIBRR register.

Example: If  $f_{CPU}$  is 8 MHz (normal mode) and if PR = 13 and TR = RR = 1, the transmit and receive baud rates are 38400 baud.

Note: The baud rate registers MUST NOT be changed while the transmitter or the receiver is enabled.

### **Extended baud rate generation**

The extended prescaler option provides a very fine tuning of the baud rate, using a 255 value prescaler, whereas the conventional baud rate generator retains industry standard software compatibility.

The extended baud rate generator block diagram is described in the Figure 64.

The output clock rate sent to the transmitter or to the receiver is the output from the 16 divider divided by a factor ranging from 1 to 255 set in the SCIERPR or the SCIETPR register.

Note:

The extended prescaler is activated by setting the SCIETPR or SCIERPR register to a value other than zero. The baud rates are calculated as follows:

$$Tx = \frac{f_{CPU}}{16 \cdot ETPR \cdot (PR \cdot TR)} \qquad Rx = \frac{f_{CPU}}{16 \cdot ERPR \cdot (PR \cdot RR)}$$

with:

ETPR = 1,...,255 (see SCIETPR register) ERPR = 1,...,255 (see SCIERPR register)

### Receiver muting and wake-up feature

In multiprocessor configurations it is often desirable that only the intended message recipient should actively receive the full message contents, thus reducing redundant SCI service overhead for all non-addressed receivers.

The non-addressed devices may be placed in sleep mode by means of the muting function.

Setting the RWU bit by software puts the SCI in sleep mode:

- All the reception status bits cannot be set.
- All the receive interrupts are inhibited.

A muted receiver may be awakened by one of the following two ways:

- by Idle Line detection if the WAKE bit is reset
- by Address Mark detection if the WAKE bit is set

A receiver wakes up by Idle Line detection when the Receive line has recognized an Idle Frame. Then the RWU bit is reset by hardware but the IDLE bit is not set.

Receiver wakes up by Address Mark detection when it received a '1' as the most significant bit of a word, thus indicating that the message is an address. The reception of this particular word wakes up the receiver, resets the RWU bit and sets the RDRF bit, which allows the receiver to receive this word normally and to use it as an address word.

Caution:

In Mute mode, do not write to the SCICR2 register. If the SCI is in Mute mode during the read operation (RWU = 1) and a address mark wake-up event occurs (RWU is reset) before the write operation, the RWU bit is set again by this write operation. Consequently the address byte is lost and the SCI is not woken up from Mute mode.

#### Parity control

Parity control (generation of parity bit in transmission and parity checking in reception) can be enabled by setting the PCE bit in the SCICR1 register. Depending on the frame length defined by the M bit, the possible SCI frame formats are as listed in *Table 70*.

Table 70. Frame formats

| M bit | PCE bit | SCI frame                  |
|-------|---------|----------------------------|
| 0     | 0       | SB   8 bit data   STB      |
| 0     | 1       | SB   7-bit data   PB   STB |
| 1     | 0       | SB   9-bit data   STB      |
| 1     | 1       | SB   8-bit data PB   STB   |

**Legend:** SB = Start Bit, STB = Stop Bit, PB = Parity Bit

Note:

In case of wake-up by an address mark, the MSB bit of the data is taken into account and not the parity bit

**Even parity:** the parity bit is calculated to obtain an even number of '1's inside the frame made of the 7 or 8 LSB bits (depending on whether M is equal to 0 or 1) and the parity bit.

Example: data = 00110101; 4 bits set => parity bit is 0 if even parity is selected (PS bit = 0).

**Odd parity:** the parity bit is calculated to obtain an odd number of '1's inside the frame made of the 7 or 8 LSB bits (depending on whether M is equal to 0 or 1) and the parity bit.

Example: data = 00110101; 4 bits set => parity bit is 1 if odd parity is selected (PS bit = 1).

**Transmission mode:** If the PCE bit is set then the MSB bit of the data written in the data register is not transmitted but is changed by the parity bit.

**Reception mode:** If the PCE bit is set then the interface checks if the received data byte has an even number of '1's if even parity is selected (PS = 0) or an odd number of '1's if odd parity is selected (PS = 1). If the parity check fails, the PE flag is set in the SCISR register and an interrupt is generated if PIE is set in the SCICR1 register.

#### SCI clock tolerance

During reception, each bit is sampled 16 times. The majority of the 8th, 9th and 10th samples is considered as the bit value. For a valid bit detection, all the three samples should have the same value otherwise the noise flag (NF) is set. For example: If the 8th, 9th and 10th samples are 0, 1 and 1 respectively, then the bit value is '1', but the Noise Flag bit is set because the three samples values are not the same.

57

Doc ID 17660 Rev 1

Consequently, the bit length must be long enough so that the 8th, 9th and 10th samples have the desired bit value. This means the clock frequency should not vary more than 6/16 (37.5%) within one bit. The sampling clock is resynchronized at each start bit, so that when receiving 10 bits (one start bit, 1 data byte, 1 stop bit), the clock deviation must not exceed 3.75%.

Note:

The internal sampling clock of the microcontroller samples the pin value on every falling edge. Therefore, the internal sampling clock and the time the application expects the sampling to take place may be out of sync. For example: If the baud rate is 15.625 Kbaud (bit length is 64µs), then the 8th, 9th and 10th samples are at 28µs, 32µs and 36µs respectively (the first sample starting ideally at 0µs). But if the falling edge of the internal clock occurs just before the pin value changes, the samples would then be out of sync by ~4us. This means the entire bit length must be at least 40µs (36µs for the 10th sample + 4µs for synchronization with the internal sampling clock).

#### Clock deviation causes

The causes which contribute to the total deviation are:

- D<sub>TRA</sub>: Deviation due to transmitter error (Local oscillator error of the transmitter or the transmitter is transmitting at a different baud rate).
- D<sub>QUANT</sub>: Error due to the baud rate quantization of the receiver.
- D<sub>REC</sub>: Deviation of the local oscillator of the receiver: This deviation can occur during the reception of one complete SCI message assuming that the deviation has been compensated at the beginning of the message.
- D<sub>TCI</sub>: Deviation due to the transmission line (generally due to the transceivers)

All the deviations of the system should be added and compared to the SCI clock tolerance:

$$D_{TRA} + D_{QUANT} + D_{REC} + D_{TCL} < 3.75\%$$

#### Noise error causes

See also description of noise error in Receiver on page 143.

### Start bit

The noise flag (NF) is set during start bit reception if one of the following conditions occurs:

- A valid falling edge is not detected. A falling edge is considered to be valid if the 3
  consecutive samples before the falling edge occurs are detected as '1' and, after the
  falling edge occurs, during the sampling of the 16 samples, if one of the samples
  numbered 3, 5 or 7 is detected as a '1'.
- 2. During sampling of the 16 samples, if one of the samples numbered 8, 9 or 10 is detected as a '1'.

Therefore, a valid Start Bit must satisfy both the above conditions to prevent the Noise Flag getting set.

#### Data bits

The noise flag (NF) is set during normal data bit reception if the following condition occurs:

 During the sampling of 16 samples, if all three samples numbered 8, 9 and 10 are not the same. The majority of the 8th, 9th and 10th samples is considered as the bit value.

Therefore, a valid Data Bit must have samples 8, 9 and 10 at the same value to prevent the Noise Flag from getting set.





Figure 65. Bit sampling in reception mode

# 15.5 Low power modes

Table 71. Effect of low power modes on SCI

| Mode | Effect                                                                                                  |
|------|---------------------------------------------------------------------------------------------------------|
| Wait | No effect on SCI.<br>SCI interrupts cause the device to exit from Wait mode.                            |
| Halt | SCI registers are frozen. In Halt mode, the SCI stops transmitting/receiving until Halt mode is exited. |

# 15.6 Interrupts

The SCI interrupt events are connected to the same interrupt vector.

These events generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in the CC register is reset (RIM instruction).

Table 72. SCI interrupt control/wake-up capability

| Interrupt event                | Event flag | Enable control bit | Exit from<br>Wait | Exit from<br>Halt |
|--------------------------------|------------|--------------------|-------------------|-------------------|
| Transmit Data Register Empty   | TDRE       | TIE                | Yes               | No                |
| Transmission Complete          | TC         | TCIE               | Yes               | No                |
| Received Data Ready to be Read | RDRF       | RIE                | Yes               | No                |
| Overrun Error Detected         | OR         | HIE                | Yes               | No                |

57

Doc ID 17660 Rev 1

Table 72. SCI interrupt control/wake-up capability

| Interrupt event    | Event flag | Enable control bit | Exit from<br>Wait | Exit from<br>Halt |  |
|--------------------|------------|--------------------|-------------------|-------------------|--|
| Idle Line Detected | IDLE       | ILIE               | Yes               | No                |  |
| Parity Error       | PE         | PIE                | Yes               | No                |  |

# 15.7 SCI registers

# 15.7.1 Status register (SCISR)

SCISR Reset value: 1100 0000 (C0h) 7 5 4 3 2 0 6 1 **TDRE** TC **RDRF IDLE** OR NF FΕ PΕ RO RO RO RO RO RO RO RO

Table 73. SCISR register description

| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TDRE | Transmit data register empty  This bit is set by hardware when the content of the TDR register has been transferred into the shift register. An interrupt is generated if the TIE bit = 1 in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a write to the SCIDR register).  0: Data is not transferred to the shift register  1: Data is transferred to the shift register unless the TDRE bit is cleared. |
| 6   | TC   | Transmission complete  This bit is set by hardware when transmission of a frame containing Data is complete. An interrupt is generated if TCIE = 1 in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a write to the SCIDR register).  0: Transmission is not complete 1: Transmission is complete  Note: TC is not set after the transmission of a Preamble or a Break.                                     |
| 5   | RDRF | Received data ready flag  This bit is set by hardware when the content of the RDR register has been transferred to the SCIDR register. An interrupt is generated if RIE = 1 in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register).  0: Data is not received  1: Received data is ready to be read                                                                                 |

Table 73. SCISR register description (continued)

| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | IDLE | Idle line detect  This bit is set by hardware when an Idle Line is detected. An interrupt is generated if the ILIE = 1 in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register).  0: No Idle Line is detected  1: Idle Line is detected  Note: The IDLE bit is not set again until the RDRF bit has been set itself (that is, a new idle line occurs).                                                                                                                                                                 |
| 3   | OR   | Overrun error  This bit is set by hardware when the word currently being received in the shift register is ready to be transferred into the RDR register while RDRF = 1. An interrupt is generated if RIE = 1 in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register).  0: No Overrun error  1: Overrun error is detected  Note: When this bit is set RDR register content is not lost but the shift register is overwritten.                                                                                         |
| 2   | NF   | Noise flag  This bit is set by hardware when noise is detected on a received frame. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register).  0: No noise is detected  1: Noise is detected  Note: This bit does not generate interrupt as it appears at the same time as the RDRF bit which itself generates an interrupt.                                                                                                                                                                                                                   |
| 1   | FE   | Framing error  This bit is set by hardware when a de-synchronization, excessive noise or a break character is detected. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register).  0: No Framing error is detected  1: Framing error or break character is detected  Note: This bit does not generate interrupt as it appears at the same time as the RDRF bit which itself generates an interrupt. If the word currently being transferred causes both frame error and overrun error, it will be transferred and only the OR bit will be set. |
| 0   | PE   | Parity error  This bit is set by hardware when a parity error occurs in receiver mode. It is cleared by a software sequence (a read to the status register followed by an access to the SCIDR data register). An interrupt is generated if PIE = 1 in the SCICR1 register.  0: No parity error  1: Parity error                                                                                                                                                                                                                                                                                       |

# 15.7.2 Control register 1 (SCICR1)

SCICR1 Reset value: X000 0000 (x0h) 2 0 7 6 5 4 3 1 PCE PS R8 T8 SCID Μ WAKE PIE  $\mathsf{RW}$  $\mathsf{RW}$  $\mathsf{RW}$ RW  $\mathsf{RW}$  $\mathsf{RW}$  $\mathsf{RW}$ RW

Table 74. SCICR1 register description

| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | R8   | Receive data bit 8  This bit is used to store the 9th bit of the received word when $M = 1$ .                                                                                                                                                                                                                                                                                                                                                                    |
| 6   | Т8   | Transmit data bit 8  This bit is used to store the 9th bit of the transmitted word when $M = 1$ .                                                                                                                                                                                                                                                                                                                                                                |
| 5   | SCID | Disabled for low power consumption  When this bit is set the SCI prescalers and outputs are stopped and the end of the current byte transfer in order to reduce power consumption. This bit is set and cleared by software.  0: SCI enabled 1: SCI prescaler and outputs disabled                                                                                                                                                                                |
| 4   | М    | Word length This bit determines the word length. It is set or cleared by software. 0: 1 Start bit, 8 Data bits, 1 Stop bit 1: 1 Start bit, 9 Data bits, 1 Stop bit Note: The M bit must not be modified during a data transfer (both transmission and reception).                                                                                                                                                                                                |
| 3   | WAKE | Wake-up method  This bit determines the SCI wake-up method. It is set or cleared by software.  0: Idle line 1: Address mark                                                                                                                                                                                                                                                                                                                                      |
| 2   | PCE  | Parity control enable  This bit selects the hardware parity control (generation and detection). When the parity control is enabled, the computed parity is inserted at the MSB position (9th bit if M = 1; 8th bit if M = 0) and parity is checked on the received data. This bit is set and cleared by software. Once it is set, PCE is active after the current byte (in reception and in transmission).  0: Parity control disabled 1: Parity control enabled |
| 1   | PS   | Parity selection  This bit selects the odd or even parity when the parity generation/detection is enabled (PCE bit set). It is set and cleared by software. The parity is selected after the current byte.  0: Even parity  1: Odd parity                                                                                                                                                                                                                        |

Table 74. SCICR1 register description (continued)

| Bit | Name | Function                                                                                                                                                                                                                                                  |
|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | PIE  | Parity interrupt enable  This bit enables the interrupt capability of the hardware parity control when a parity error is detected (PE bit set). It is set and cleared by software.  0: Parity error interrupt disabled  1: Parity error interrupt enabled |

# 15.7.3 Control register 2 (SCICR2)

SCICR2 Reset value: 0000 0000 (00h) 7 6 4 3 2 1 0 5 TIE TCIE RIE ILIE ΤE RE RWU SBK RW $\mathsf{RW}$ RW RWRW  $\mathsf{RW}$ RW RW

Table 75. SCICR2 register description

| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TIE  | Transmitter interrupt enable  This bit is set and cleared by software. 0: Interrupt is inhibited 1: An SCI interrupt is generated whenever TDRE = 1 in the SCISR register.                                                                                                                                                                                                                                                                                                                  |
| 6   | TCIE | Transmission complete interrupt enable This bit is set and cleared by software. 0: Interrupt is inhibited 1: An SCI interrupt is generated whenever TC = 1 in the SCISR register.                                                                                                                                                                                                                                                                                                           |
| 5   | RIE  | Receiver interrupt enable  This bit is set and cleared by software. 0: Interrupt is inhibited 1: An SCI interrupt is generated whenever OR = 1 or RDRF = 1 in the SCISR register.                                                                                                                                                                                                                                                                                                           |
| 4   | ILIE | Idle line interrupt enable  This bit is set and cleared by software. 0: Interrupt is inhibited 1: An SCI interrupt is generated whenever IDLE = 1 in the SCISR register.                                                                                                                                                                                                                                                                                                                    |
| 3   | TE   | Transmitter enable  This bit enables the transmitter. It is set and cleared by software.  0: Transmitter is disabled  1: Transmitter is enabled  Notes:  During transmission, a '0' pulse on the TE bit ('0' followed by '1') sends a preamble (idle line) after the current word.  When TE is set there is a 1 bit-time delay before the transmission starts.  Caution: The TDO pin is free for general purpose I/O only when the TE and RE bits are both cleared (or if TE is never set). |

Table 75. SCICR2 register description (continued)

| Bit | Name                                                                                                                                                                                                                                                                                    | Function                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | RE                                                                                                                                                                                                                                                                                      | Receiver enable  This bit enables the receiver. It is set and cleared by software.  0: Receiver is disabled  1: Receiver is enabled and begins searching for a start bit                                                                                                                                                                                                                                             |
| 1   | RWU                                                                                                                                                                                                                                                                                     | Receiver wake-up  This bit determines if the SCI is in mute mode or not. It is set and cleared by software and can be cleared by hardware when a wake-up sequence is recognized.  0: Receiver in Active mode  1: Receiver in Mute mode  Note: Before selecting Mute mode (setting the RWU bit), the SCI must receive some data first, otherwise it cannot function in Mute mode with wake-up by idle line detection. |
| 0   | Send break This bit set is used to send break characters. It is set and cleared by software. 0: No break character is transmitted 1: Break characters are transmitted Note: If the SBK bit is set to '1' and then to '0', the transmitter sends a BREAK at the end of the current word. |                                                                                                                                                                                                                                                                                                                                                                                                                      |

## 15.7.4 Data register (SCIDR)

This register contains the Received or Transmitted data character, depending on whether it is read from or written to.



The Data register performs a double function (read and write) since it is composed of two registers, one for transmission (TDR) and one for reception (RDR).

The TDR register provides the parallel interface between the internal bus and the output shift register (see *Figure 62*).

The RDR register provides the parallel interface between the input shift register and the internal bus (see *Figure 62*).

## 15.7.5 Baud rate register (SCIBRR)



Table 76. SCIBRR register description

| Bit | Name     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:6 | SCP[1:0] | First SCI Prescaler  These 2 prescaling bits allow several standard clock division ranges.  00: PR prescaling factor = 1  01: PR prescaling factor = 3  10: PR prescaling factor = 4  11: PR prescaling factor = 13                                                                                                                                                                                                                                        |  |
| 5:3 | SCT[2:0] | SCI Transmitter rate divisor  These 3 bits, in conjunction with the SCP1 and SCP0 bits define the total division applied to the bus clock to yield the transmit rate clock in conventional Baud Rate Generator mode.  000: TR dividing factor = 1 001: TR dividing factor = 2 010: TR dividing factor = 4 011: TR dividing factor = 8 100: TR dividing factor = 16 101: TR dividing factor = 32 110: TR dividing factor = 64 111: TR dividing factor = 128 |  |
| 2:0 | SCR[2:0] | SCI Receiver rate divisor  These 3 bits, in conjunction with the SCP[1:0] bits define the total division applied to the bus clock to yield the receive rate clock in conventional Baud Rate Generator mode.  000: RR dividing factor = 1 001: RR dividing factor = 2 010: RR dividing factor = 4 011: RR dividing factor = 8 100: RR dividing factor = 16 101: RR dividing factor = 32 110: RR dividing factor = 64 111: RR dividing factor = 128          |  |

## 15.7.6 Extended receive prescaler division register (SCIERPR)

This register allows setting of the extended prescaler rate division factor for the receive circuit.



RW

Table 77. SCIERPR register description

| Bit | Name      | Function                                                                                                                                                                                                                                                                                                                                                                        |
|-----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ERPR[7:0] | 8-bit Extended Receive Prescaler Register  The extended baud rate generator is activated when a value different from 00h is stored in this register. Therefore the clock frequency issued from the 16 divider (see Figure 64) is divided by the binary factor set in the SCIERPR register (in the range 1 to 255).  The extended baud rate generator is not used after a reset. |

## 15.7.7 Extended transmit prescaler division register (SCIETPR)

This register allows setting of the external prescaler rate division factor for the transmit circuit.



Table 78. SCIETPR register description

| Bit | Name      | Function                                                                                                                                                                                                                                                                                                                                                                         |
|-----|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ETPR[7:0] | 8-bit Extended Transmit Prescaler Register  The extended baud rate generator is activated when a value different from 00h is stored in this register. Therefore the clock frequency issued from the 16 divider (see Figure 64) is divided by the binary factor set in the SCIETPR register (in the range 1 to 255).  The extended baud rate generator is not used after a reset. |

Table 79. Baud rate selection

|                                    |                         |                  | C                                  | Conditions                                                                                                                                                                                                            |                                                                |                                                           |      |
|------------------------------------|-------------------------|------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------|------|
| Symbol                             | Parameter               | f <sub>CPU</sub> | Accuracy versus Prescaler standard |                                                                                                                                                                                                                       | Standard                                                       | Baud rate                                                 | Unit |
| f <sub>Tx</sub><br>f <sub>Rx</sub> | Communication frequency | 8 MHz            | ~0.16%                             | Conventional mode TR (or RR) = 128, PR = 13 TR (or RR) = 32, PR = 13 TR (or RR) = 16, PR = 13 TR (or RR) = 8, PR = 13 TR (or RR) = 4, PR = 13 TR (or RR) = 16, PR = 3 TR (or RR) = 2, PR = 13 TR (or RR) = 1, PR = 13 | 300<br>1200<br>2400<br>4800<br>9600<br>10400<br>19200<br>38400 | ~1201.92<br>~2403.84<br>~4807.69<br>~9615.38<br>~10416.67 | Hz   |
|                                    |                         |                  | ~0.79%                             | Extended mode<br>ETPR (or ERPR) = 35,<br>TR (or RR) = 1, PR = 1                                                                                                                                                       | 14400                                                          | ~14285.71                                                 |      |

Table 80. SCI register map and reset values

| Address (Hex.) | Register label          | 7        | 6    | 5    | 4    | 3    | 2    | 1    | 0        |
|----------------|-------------------------|----------|------|------|------|------|------|------|----------|
| 0050h          | SCISR                   | TDRE     | TC   | RDRF | IDLE | OR   | NF   | FE   | PE       |
|                | Reset value             | 1        | 1    | 0    | 0    | 0    | 0    | 0    | 0        |
| 0051h          | SCIDR<br>Reset value    | MSB<br>x | х    | х    | х    | х    | х    | х    | LSB<br>x |
| 0052h          | SCIBRR                  | SCP1     | SCP0 | SCT2 | SCT1 | SCT0 | SCR2 | SCR1 | SCR0     |
|                | Reset value             | 0        | 0    | 0    | 0    | 0    | 0    | 0    | 0        |
| 0053h          | SCICR1                  | R8       | T8   | SCID | M    | WAKE | PCE  | PS   | PIE      |
|                | Reset value             | x        | 0    | 0    | 0    | 0    | 0    | 0    | 0        |
| 0054h          | SCICR2                  | TIE      | TCIE | RIE  | ILIE | TE   | RE   | RWU  | SBK      |
|                | Reset value             | 0        | 0    | 0    | 0    | 0    | 0    | 0    | 0        |
| 0055h          | SCIERPR<br>Reset value  | MSB<br>0 | 0    | 0    | 0    | 0    | 0    | 0    | LSB<br>0 |
| 0057h          | SCIPETPR<br>Reset value | MSB<br>0 | 0    | 0    | 0    | 0    | 0    | 0    | LSB<br>0 |

# 16 I<sup>2</sup>C bus interface (I2C)

## 16.1 Introduction

The I<sup>2</sup>C bus interface serves as an interface between the microcontroller and the serial I<sup>2</sup>C bus. It provides both multimaster and slave functions, and controls all I<sup>2</sup>C bus-specific sequencing, protocol, arbitration and timing. It supports fast I<sup>2</sup>C mode (400 kHz).

## 16.2 Main features

- Parallel-bus/l<sup>2</sup>C protocol converter
- Multimaster capability
- 7-bit/10-bit addressing
- SMBus V1.1 compliant
- Transmitter/Receiver flag
- End-of-byte transmission flag
- Transfer problem detection

## 16.2.1 I<sup>2</sup>C master features

- Clock generation
- I<sup>2</sup>C bus busy flag
- Arbitration Lost flag
- End of byte transmission flag
- Transmitter/Receiver flag
- Start bit detection flag
- Start and Stop generation

## 16.2.2 I<sup>2</sup>C slave features

- Stop bit detection
- I<sup>2</sup>C bus busy flag
- Detection of misplaced start or stop condition
- Programmable I<sup>2</sup>C address detection
- Transfer problem detection
- End-of-byte transmission flag
- Transmitter/Receiver flag

# 16.3 General description

In addition to receiving and transmitting data, this interface converts it from serial to parallel format and vice versa, using either an interrupt or polled handshake. The interrupts are enabled or disabled by software. The interface is connected to the  $I^2C$  bus by a data pin (SDAI) and by a clock pin (SCLI). It can be connected both with a standard  $I^2C$  bus and a fast  $I^2C$  bus. This selection is made by software.

### 16.3.1 Mode selection

The interface can operate in the four following modes:

- Slave transmitter/receiver
- Master transmitter/receiver

By default, it operates in slave mode.

The interface automatically switches from slave to master after it generates a START condition and from master to slave in case of arbitration loss or a STOP generation, allowing then Multimaster capability.

### 16.3.2 Communication flow

In Master mode, it initiates a data transfer and generates the clock signal. A serial data transfer always begins with a start condition and ends with a stop condition. Both start and stop conditions are generated in master mode by software.

In Slave mode, the interface is capable of recognizing its own address (7- or 10-bit), and the General Call address. The General Call address detection may be enabled or disabled by software.

Data and addresses are transferred as 8-bit bytes, MSB first. The first byte(s) following the start condition contain the address (one in 7-bit mode, two in 10-bit mode). The address is always transmitted in Master mode.

A 9th clock pulse follows the 8 clock cycles of a byte transfer, during which the receiver must send an acknowledge bit to the transmitter. Refer to *Figure 66*.

Figure 66. I<sup>2</sup>C bus protocol



Acknowledge may be enabled and disabled by software.

The I<sup>2</sup>C interface address and/or general call address can be selected by software.

The speed of the  $I^2C$  interface may be selected between standard (up to 100 kHz) and fast  $I^2C$  (up to 400 kHz).

Doc ID 17660 Rev 1 159/276

### 16.3.3 SDA/SCL line control

#### **Transmitter mode**

The interface holds the clock line low before transmission to wait for the microcontroller to write the byte in the data register.

#### Receiver mode

The interface holds the clock line low after reception to wait for the microcontroller to read the byte in the data register.

The SCL frequency ( $f_{SCL}$ ) is controlled by a programmable clock divider which depends on the  $I^2C$  bus mode.

When the I<sup>2</sup>C cell is enabled, the SDA and SCL ports must be configured as floating inputs. In this case, the value of the external pull-up resistor used depends on the application.

When the I<sup>2</sup>C cell is disabled, the SDA and SCL ports revert to being standard I/O port pins.

Figure 67. I<sup>2</sup>C interface block diagram DATA REGISTER (DR) DATA CONTROL SDA or SDAL DATA SHIFT REGISTER COMPARATOR OWN ADDRESS REGISTER 1 (OAR1) OWN ADDRESS REGISTER 2 (OAR2) CLOCK CONTROL SCL or SCLI CLOCK CONTROL REGISTER (CCR) CONTROL REGISTER (CR) STATUS REGISTER 1 (SR1) CONTROL LOGIC STATUS REGISTER 2 (SR2) INTERRUPT

## 16.4 Functional description

Refer to the CR, SR1 and SR2 registers in *Section 16.7* for the bit definitions.

By default the I<sup>2</sup>C interface operates in Slave mode (M/SL bit is cleared) except when it initiates a transmit or receive sequence.

First the interface frequency must be configured using the FRi bits in the OAR2 register.

#### **16.4.1** Slave mode

As soon as a start condition is detected, the address is received from the SDA line and sent to the shift register; then it is compared with the address of the interface or the General Call address (if selected by software).

Note:

In 10-bit addressing mode, the comparison includes the header sequence (11110xx0) and the two most significant bits of the address.

**Header matched** (10-bit mode only): The interface generates an acknowledge pulse if the ACK bit is set.

Address not matched: The interface ignores it and waits for another Start condition.

**Address matched**: The interface generates in sequence:

- an acknowledge pulse if the ACK bit is set
- EVF and ADSL bits are set with an interrupt if the ITE bit is set.

Then the interface waits for a read of the SR1 register, **holding the SCL line low** (see *Figure 68: Transfer sequencing* EV1).

Next, in 7-bit mode read the DR register to determine from the least significant bit (Data Direction Bit) if the slave must enter Receiver or Transmitter mode.

In 10-bit mode, after receiving the address sequence the slave is always in receive mode. It will enter transmit mode on receiving a repeated Start condition followed by the header sequence with matching address bits and the least significant bit set (11110xx1).

#### Slave receiver

Following the address reception and after the SR1 register has been read, the slave receives bytes from the SDA line into the DR register via the internal shift register. After each byte the interface generates in sequence:

- an acknowledge pulse if the ACK bit is set
- EVF and BTF bits are set with an interrupt if the ITE bit is set.

Then the interface waits for a read of the SR1 register followed by a read of the DR register, holding the SCL line low (see *Figure 68: Transfer sequencing* EV2).

### Slave transmitter

Following the address reception and after SR1 register has been read, the slave sends bytes from the DR register to the SDA line via the internal shift register.

The slave waits for a read of the SR1 register followed by a write in the DR register, **holding the SCL line low** (see *Figure 68: Transfer sequencing* EV3).

When the acknowledge pulse is received:

The EVF and BTF bits are set by hardware with an interrupt if the ITE bit is set.

577

Doc ID 17660 Rev 1

### Closing slave communication

After the last data byte is transferred, a Stop Condition is generated by the master. The interface detects this condition and sets:

EVF and STOPF bits with an interrupt if the ITE bit is set.

Then the interface waits for a read of the SR2 register (see Figure 68: Transfer sequencing EV4).

#### **Error cases**

- BERR: Detection of a Stop or a Start condition during a byte transfer. In this case, the EVF and the BERR bits are set with an interrupt if the ITE bit is set. If it is a Stop then the interface discards the data, released the lines and waits for
  - another Start condition. If it is a Start then the interface discards the data and waits for the next slave address on the bus.
- AF: Detection of a non-acknowledge bit. In this case, the EVF and AF bits are set with an interrupt if the ITE bit is set.

The AF bit is cleared by reading the I2CSR2 register. However, if read before the completion of the transmission, the AF flag will be set again, thus possibly generating a new interrupt. Software must ensure either that the SCL line is back at 0 before reading the SR2 register, or be able to correctly handle a second interrupt during the 9th pulse of a transmitted byte.

Note:

In case of errors, the SCL line is not held low; however, the SDA line can remain low if the last bits transmitted are all 0. While AF = 1, the SCL line may be held low due to SB or BTF flags that are set at the same time. It is then necessary to release both lines by software.

#### How to release the SDA / SCL lines

Set and subsequently clear the STOP bit while BTF is set. The SDA/SCL lines are released after the transfer of the current byte.

### SMBus compatibility

The ST7 I<sup>2</sup>C is compatible with the SMBus V1.1 protocol. It supports all SMBus addressing modes. SMBus bus protocols and CRC-8 packet error checking. Refer to SMBus Slave Driver For ST7 I<sup>2</sup>C Peripheral (AN1713).

#### 16.4.2 Master mode

To switch from default Slave mode to Master mode a Start condition generation is needed.

#### Start condition

Setting the START bit while the BUSY bit is cleared causes the interface to switch to Master mode (M/SL bit set) and generates a Start condition.

Once the Start condition is sent:

The EVF and SB bits are set by hardware with an interrupt if the ITE bit is set.

Then the master waits for a read of the SR1 register followed by a write in the DR register with the Slave address, holding the SCL line low (see Figure 68: Transfer sequencing EV5).

#### Slave address transmission

Then the slave address is sent to the SDA line via the internal shift register.

- In 7-bit addressing mode, one address byte is sent.
- In 10-bit addressing mode, sending the first byte including the header sequence causes the following event:
  - The EVF bit is set by hardware with interrupt generation if the ITE bit is set.

Then the master waits for a read of the SR1 register followed by a write in the DR register, holding the SCL line low (see *Figure 68: Transfer sequencing* EV9).

Then the second address byte is sent by the interface.

After completion of this transfer (and acknowledge from the slave if the ACK bit is set):

The EVF bit is set by hardware with interrupt generation if the ITE bit is set.

Then the master waits for a read of the SR1 register followed by a write in the CR register (for example set PE bit), **holding the SCL line low** (see *Figure 68: Transfer sequencing* EV6).

Next, the master must enter Receiver or Transmitter mode.

Note:

In 10-bit addressing mode, to switch the master to Receiver mode, software must generate a repeated Start condition and resend the header sequence with the least significant bit set (11110xx1).

#### Master receiver

Following the address transmission and after SR1 and CR registers have been accessed, the master receives bytes from the SDA line into the DR register via the internal shift register. After each byte the interface generates in sequence:

- Acknowledge pulse if the ACK bit is set
- EVF and BTF bits are set by hardware with an interrupt if the ITE bit is set.

Then the interface waits for a read of the SR1 register followed by a read of the DR register, holding the SCL line low (see *Figure 68: Transfer sequencing* EV7).

To close the communication: Before reading the last byte from the DR register, set the STOP bit to generate the Stop condition. The interface goes automatically back to slave mode (M/SL bit cleared).

Note:

In order to generate the non-acknowledge pulse after the last received data byte, the ACK bit must be cleared just before reading the second last data byte.

#### **Master transmitter**

Following the address transmission and after SR1 register has been read, the master sends bytes from the DR register to the SDA line via the internal shift register.

The master waits for a read of the SR1 register followed by a write in the DR register, holding the SCL line low (see *Figure 68: Transfer sequencing* EV8).

When the acknowledge bit is received, the interface sets:

EVF and BTF bits with an interrupt if the ITE bit is set.

To close the communication: After writing the last byte to the DR register, set the STOP bit to generate the Stop condition. The interface goes automatically back to slave mode (M/SL bit cleared).

577

Doc ID 17660 Rev 1 163/276

#### **Error cases**

 BERR: Detection of a Stop or a Start condition during a byte transfer. In this case, the EVF and BERR bits are set by hardware with an interrupt if ITE is set.
 Note that BERR will not be set if an error is detected during the first or second pulse of each 9-bit transaction:

### Single Master Mode

If a Start or Stop is issued during the first or second pulse of a 9-bit transaction, the BERR flag will not be set and transfer will continue however the BUSY flag will be reset. To work around this, slave devices should issue a NACK when they receive a misplaced Start or Stop. The reception of a NACK or BUSY by the master in the middle of communication makes it possible to re-initiate transmission.

#### Multimaster Mode

Normally the BERR bit would be set whenever unauthorized transmission takes place while transfer is already in progress. However, an issue will arise if an external master generates an unauthorized Start or Stop while the I<sup>2</sup>C master is on the first or second pulse of a 9-bit transaction. It is possible to work around this by polling the BUSY bit during I<sup>2</sup>C master mode transmission. The resetting of the BUSY bit can then be handled in a similar manner as the BERR flag being set.

- AF: Detection of a non-acknowledge bit. In this case, the EVF and AF bits are set by hardware with an interrupt if the ITE bit is set. To resume, set the Start or Stop bit. The AF bit is cleared by reading the I2CSR2 register. However, if read before the completion of the transmission, the AF flag will be set again, thus possibly generating a new interrupt. Software must ensure either that the SCL line is back at 0 before reading the SR2 register, or be able to correctly handle a second interrupt during the 9th pulse of a transmitted byte.
- ARLO: Detection of an arbitration lost condition.
   In this case the ARLO bit is set by hardware (with an interrupt if the ITE bit is set and the interface goes automatically back to slave mode (the M/SL bit is cleared).

In all these cases, the SCL line is not held low; however, the SDA line can remain low due to possible '0' bits transmitted last. It is then necessary to release both lines by software.



Note:

Figure 68. Transfer sequencing



577

# 16.5 Low power modes

Table 81. Effect of low power modes on I<sup>2</sup>C

| Mode | Effect                                                                                                                                                                                                                                                                     |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Wait | No effect on I <sup>2</sup> C interface. I <sup>2</sup> C interrupts cause the device to exit from Wait mode.                                                                                                                                                              |
| Halt | I <sup>2</sup> C registers are frozen. In Halt mode, the I <sup>2</sup> C interface is inactive and does not acknowledge data on the bus. The I <sup>2</sup> C interface resumes operation when the MCU is woken up by an interrupt with "exit from Halt mode" capability. |

# 16.6 Interrupts

Figure 69. Interrupt control logic diagram



Table 82. I<sup>2</sup>C interrupt control/wake-up capability

| Interrupt event                                    | Event flag | Enable control bit | Exit from<br>Wait | Exit from<br>Halt |
|----------------------------------------------------|------------|--------------------|-------------------|-------------------|
| 10-bit Address Sent Event (Master mode)            | ADD10      |                    |                   |                   |
| End of Byte Transfer Event                         | BTF        |                    |                   |                   |
| Address Matched Event (Slave mode)                 | ADSEL      |                    |                   |                   |
| Start Bit Generation Event (Master mode)           | SB         | ITF Yes            | No                |                   |
| Acknowledge Failure Event                          | AF         | 1115               | 162               | INO               |
| Stop Detection Event (Slave mode)                  | STOPF      |                    |                   |                   |
| Arbitration Lost Event (Multimaster configuration) | ARLO       |                    |                   |                   |
| Bus Error Event                                    | BERR       |                    |                   |                   |

Note:

The  $I^2C$  interrupt events are connected to the same interrupt vector (see Interrupts chapter). They generate an interrupt if the corresponding Enable Control bit is set and the I-bit in the CC register is reset (RIM instruction).

# 16.7 Register description

# 16.7.1 I<sup>2</sup>C control register (CR)



Table 83. CR register description

| Bit | Name  | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | -     | Reserved. Forced to 0 by hardware.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 5   | PE    | Peripheral enable  This bit is set and cleared by software.  0: Peripheral disabled  1: Master/Slave capability  Notes:  - When PE = 0, all the bits of the CR register and the SR register except the Stop bit are reset. All outputs are released while PE = 0  - When PE = 1, the corresponding I/O pins are selected by hardware as alternate functions.  To enable the I <sup>2</sup> C interface, write the CR register <b>TWICE</b> with PE = 1 as the first write only activates the interface (only PE is set). |
| 4   | ENGC  | Enable General Call  This bit is set and cleared by software. It is also cleared by hardware when the interface is disabled (PE = 0). The 00h General Call address is acknowledged (01h ignored).  0: General Call disabled  1: General Call enabled  Note: In accordance with the I2C standard, when GCAL addressing is enabled, an I2C slave can only receive data. It will not transmit data to the master.                                                                                                           |
| 3   | START | Generation of a Start condition  This bit is set and cleared by software. It is also cleared by hardware when the interface is disabled (PE = 0) or when the Start condition is sent (with interrupt generation if ITE = 1).  In Master mode  0: No start generation  1: Repeated start generation  In Slave mode  0: No start generation  1: Start generation when the bus is free                                                                                                                                      |
| 2   | ACK   | Acknowledge enable  This bit is set and cleared by software. It is also cleared by hardware when the interface is disabled (PE = 0).  0: No acknowledge returned  1: Acknowledge returned after an address byte or a data byte is received                                                                                                                                                                                                                                                                               |

47/

Doc ID 17660 Rev 1

I2C bus interface (I2C) ST72521xx-Auto

Table 83. CR register description (continued)

| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | STOP | Generation of a Stop condition  This bit is set and cleared by software. It is also cleared by hardware in master mode.  Note: This bit is not cleared when the interface is disabled (PE = 0).  In Master mode  0: No stop generation 1: Stop generation after the current byte transfer or after the current Start condition is sent. The STOP bit is cleared by hardware when the Stop condition is sent.  In Slave mode  0: No stop generation 1: Release the SCL and SDA lines after the current byte transfer (BTF = 1). In this mode the STOP bit has to be cleared by software. |
| 0   | ITE  | Interrupt enable  This bit is set and cleared by software and cleared by hardware when the interface is disabled (PE = 0).  0: Interrupts disabled 1: Interrupts enabled Refer to Figure 69 and Table 82 for the relationship between the events and the interrupt.  SCL is held low when the ADD10, SB, BTF or ADSL flags or an EV6 event (see Figure 68) is detected.                                                                                                                                                                                                                 |

# 16.7.2 I<sup>2</sup>C status register 1 (SR1)



Table 84. SR1 register description

| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EVF  | Event flag  This bit is set by hardware as soon as an event occurs. It is cleared by software reading SR2 register in case of error event or as described in Figure 68. It is also cleared by hardware when the interface is disabled (PE = 0).  0: No event  1: One of the following events has occurred:  - BTF = 1 (Byte received or transmitted)  - ADSL = 1 (Address matched in Slave mode while ACK = 1)  - SB = 1 (Start condition generated in Master mode)  - AF = 1 (No acknowledge received after byte transmission)  - STOPF = 1 (Stop condition detected in Slave mode)  - ARLO = 1 (Arbitration lost in Master mode)  - BERR = 1 (Bus error, misplaced Start or Stop condition detected)  - ADD10 = 1 (Master has sent header byte)  - Address byte successfully transmitted in Master mode |

Table 84. SR1 register description (continued)

| Bit | Name  | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | ADD10 | 10-bit addressing in Master mode  This bit is set by hardware when the master has sent the first byte in 10-bit address mode. It is cleared by software reading SR2 register followed by a write in the DR register of the second address byte. It is also cleared by hardware when the peripheral is disabled (PE = 0).  0: No ADD10 event occurred.  1: Master has sent first address byte (header)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 5   | TRA   | Transmitter/Receiver  When BTF is set, TRA = 1 if a data byte has been transmitted. It is cleared automatically when BTF is cleared. It is also cleared by hardware after detection of Stop condition (STOPF = 1), loss of bus arbitration (ARLO = 1) or when the interface is disabled (PE = 0).  0: Data byte received (if BTF = 1)  1: Data byte transmitted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 4   | BUSY  | Bus busy  This bit is set by hardware on detection of a Start condition and cleared by hardware on detection of a Stop condition. It indicates a communication in progress on the bus. The BUSY flag of the I2CSR1 register is cleared if a Bus Error occurs.  0: No communication on the bus  1: Communication ongoing on the bus  Note: The BUSY flag is NOT updated when the interface is disabled (PE = 0). This can have consequences when operating in Multimaster mode; that is, a second active I <sup>2</sup> C master commencing a transfer with an unset BUSY bit can cause a conflict resulting in lost data. A software workaround consists of checking that the I <sup>2</sup> C is not busy before enabling the I <sup>2</sup> C Multimaster cell.                                                                                                                                        |
| 3   | BTF   | Byte transfer finished  This bit is set by hardware as soon as a byte is correctly received or transmitted with interrupt generation if ITE = 1. It is cleared by software reading SR1 register followed by a read or write of DR register. It is also cleared by hardware when the interface is disabled (PE = 0).  Following a byte transmission, this bit is set after reception of the acknowledge clock pulse. In case an address byte is sent, this bit is set only after the EV6 event (see Figure 68). BTF is cleared by reading SR1 register followed by writing the next byte in DR register.  Following a byte reception, this bit is set after transmission of the acknowledge clock pulse if ACK = 1. BTF is cleared by reading SR1 register followed by reading the byte from DR register.  The SCL line is held low while BTF = 1.  0: Byte transfer not done  1: Byte transfer succeeded |
| 2   | ADSL  | Address matched (Slave mode)  This bit is set by hardware as soon as the received slave address matched with the OAR register content or a general call is recognized. An interrupt is generated if ITE = 1. It is cleared by software reading SR1 register or by hardware when the interface is disabled (PE = 0).  The SCL line is held low while ADSL = 1.  0: Address mismatched or not received 1: Received address matched                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

Table 84. SR1 register description (continued)

| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | M/SL | Master/Slave  This bit is set by hardware as soon as the interface is in Master mode (writing START = 1). It is cleared by hardware after detecting a Stop condition on the bus or a loss of arbitration (ARLO = 1). It is also cleared when the interface is disabled (PE = 0).  0: Slave mode  1: Master mode                                                                                        |
| 0   | SB   | Start bit (Master mode)  This bit is set by hardware as soon as the Start condition is generated (following a write START = 1). An interrupt is generated if ITE = 1. It is cleared by software reading SR1 register followed by writing the address byte in DR register. It is also cleared by hardware when the interface is disabled (PE = 0).  0: No Start condition  1: Start condition generated |

# 16.7.3 I<sup>2</sup>C status register 2 (SR2)



Table 85. SR2 register description

| Bit | Name  | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | -     | Reserved. Forced to 0 by hardware.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 4   | AF    | Acknowledge failure  This bit is set by hardware when no acknowledge is returned. An interrupt is generated if ITE = 1. It is cleared by software reading SR2 register or by hardware when the interface is disabled (PE = 0).  The SCL line is not held low while AF = 1 but by other flags (SB or BTF) that are set at the same time.  0: No acknowledge failure  1: Acknowledge failure  Note: When an AF event occurs, the SCL line is not held low; however, the SDA line can remain low if the last bits transmitted are all 0. It is then necessary to release both lines by software. |
| 3   | STOPF | Stop detection (Slave mode)  This bit is set by hardware when a Stop condition is detected on the bus after an acknowledge (if ACK = 1). An interrupt is generated if ITE = 1. It is cleared by software reading SR2 register or by hardware when the interface is disabled (PE = 0).  The SCL line is not held low while STOPF = 1.  0: No Stop condition detected  1: Stop condition detected                                                                                                                                                                                               |

Table 85. SR2 register description (continued)

| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | ARLO | Arbitration lost  This bit is set by hardware when the interface loses the arbitration of the bus to another master. An interrupt is generated if ITE = 1. It is cleared by software reading SR2 register or by hardware when the interface is disabled (PE = 0).  After an ARLO event the interface switches back automatically to Slave mode (M/SL = 0).  The SCL line is not held low while ARLO = 1.  0: No arbitration lost detected 1: Arbitration lost detected Note: In a Multimaster environment, when the interface is configured in Master Receive mode it does not perform arbitration during the reception of the Acknowledge bit. Mishandling of the ARLO bit from the I2CSR2 register may occur when a second master simultaneously requests the same data from the same slave and the I <sup>2</sup> C master does not acknowledge the data. The ARLO bit is then left at 0 instead of being set. |
| 1   | BERR | Bus error  This bit is set by hardware when the interface detects a misplaced Start or Stop condition. An interrupt is generated if ITE = 1. It is cleared by software reading SR2 register or by hardware when the interface is disabled (PE = 0).  The SCL line is not held low while BERR = 1.  0: No misplaced Start or Stop condition  1: Misplaced Start or Stop condition  Note: If a Bus Error occurs, a Stop or a repeated Start condition should be generated by the Master to re-synchronize communication, get the transmission acknowledged and the bus released for further communication.                                                                                                                                                                                                                                                                                                          |
| 0   | GCAL | General Call (Slave mode)  This bit is set by hardware when a general call address is detected on the bus while ENGC = 1. It is cleared by hardware detecting a Stop condition (STOPF = 1) or when the interface is disabled (PE = 0).  0: No general call address detected on bus 1: General call address detected on bus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

# 16.7.4 I<sup>2</sup>C clock control register (CCR)



Table 86. CCR register description

| Bit | Name  | Function                                                                                                                                                                                                   |  |  |  |  |  |
|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7   | FM/SM | Fast/Standard I <sup>2</sup> C mode  This bit is set and cleared by software. It is not cleared when the interface is disabled (PE = 0).  0: Standard I <sup>2</sup> C mode  1: Fast I <sup>2</sup> C mode |  |  |  |  |  |

Doc ID 17660 Rev 1 171/276

I2C bus interface (I2C) ST72521xx-Auto

Table 86. CCR register description (continued)

| Bit | Name    | Function                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 6:0 | CC[6:0] | 7-bit clock divider  These bits select the speed of the bus ( $f_{SCL}$ ) depending on the $I^2C$ mode. They are not cleared when the interface is disabled (PE = 0).  Refer to Section 20: Electrical characteristics for the table of values.  Note: The programmed $f_{SCL}$ assumes no load on SCL and SDA lines. |  |  |  |  |  |

# 16.7.5 I<sup>2</sup>C data register (DR)



Table 87. DR register description

| Bit | Name   | Function                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7:0 | D[7:0] | 8-bit Data Register  These bits contain the byte to be received or transmitted on the bus.  Transmitter mode: Byte transmission start automatically when the software writes in the DR register.  Receiver mode: The first data byte is received automatically in the DR register using the least significant bit of the address.  Then, the following data bytes are received one by one after reading the DR register. |  |  |  |  |  |  |

# 16.7.6 I<sup>2</sup>C own address register (OAR1)



Table 88. OAR1 register description

| Bit | Name     | Function                                                                                                                                                                              |                                                                                                                                                                              |  |  |  |  |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|     | Name     | 7-bit addressing mode                                                                                                                                                                 | 10-bit addressing mode                                                                                                                                                       |  |  |  |  |
| 7:1 | ADD[7:1] | Interface address  These bits define the I <sup>2</sup> C bus address of the interface. They are not cleared when the interface is disabled (PE = 0).                                 |                                                                                                                                                                              |  |  |  |  |
| 0   | ADD0     | Address direction bit  This bit is 'don't care', the interface acknowledges either 0 or 1. It is not cleared when the interface is disabled (PE = 0).  Address 01h is always ignored. | Not applicable                                                                                                                                                               |  |  |  |  |
| 7:0 | ADD[7:0] | Not applicable                                                                                                                                                                        | Interface address  These are the least significant bits of the I <sup>2</sup> C bus address of the interface.  They are not cleared when the interface is disabled (PE = 0). |  |  |  |  |

# 16.7.7 I<sup>2</sup>C own address register (OAR2)



Table 89. OAR2 register description

| Bit | Name     | Function                                                                                                                                                                                                                                                                              |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | FR[1:0]  | Frequency bits  These bits are set by software only when the interface is disabled (PE = 0). To configure the interface to $\rm I^2C$ specified delays, select the value corresponding to the CPU frequency $\rm f_{CPU}$ .  00: $\rm f_{CPU} < 6~MHz$ 01: $\rm f_{CPU} = 6~to~8~MHz$ |
| 5:3 | -        | Reserved                                                                                                                                                                                                                                                                              |
| 2:1 | ADD[9:8] | Interface address  These are the most significant bits of the I <sup>2</sup> C bus address of the interface (10-bit mode only). They are not cleared when the interface is disabled (PE = 0).                                                                                         |
| 0   | -        | Reserved                                                                                                                                                                                                                                                                              |

Table 90. I<sup>2</sup>C register map and reset values

| Address<br>(Hex.) | Register<br>label      | 7          | 6          | 5         | 4         | 3          | 2         | 1         | 0         |
|-------------------|------------------------|------------|------------|-----------|-----------|------------|-----------|-----------|-----------|
| 0018h             | I2CCR<br>Reset value   | 0          | 0          | PE<br>0   | ENGC<br>0 | START<br>0 | ACK<br>0  | STOP<br>0 | ITE<br>0  |
| 0019h             | I2CSR1<br>Reset value  | EVF<br>0   | ADD10<br>0 | TRA<br>0  | BUSY<br>0 | BTF<br>0   | ADSL<br>0 | M/SL<br>0 | SB<br>0   |
| 001Ah             | I2CSR2<br>Reset value  | 0          | 0          | 0         | AF<br>0   | STOPF<br>0 | ARLO<br>0 | BERR<br>0 | GCAL<br>0 |
| 001Bh             | I2CCCR<br>Reset value  | FM/SM<br>0 | CC6<br>0   | CC5<br>0  | CC4<br>0  | CC3<br>0   | CC2<br>0  | CC1<br>0  | CC0<br>0  |
| 001Ch             | I2COAR1<br>Reset value | ADD7<br>0  | ADD6<br>0  | ADD5<br>0 | ADD4<br>0 | ADD3<br>0  | ADD2<br>0 | ADD1<br>0 | ADD0<br>0 |
| 001Dh             | I2COAR2<br>Reset value | FR1<br>0   | FR0<br>1   | 0         | 0         | 0          | ADD9<br>0 | ADD8<br>0 | 0         |
| 001Eh             | I2CDR<br>Reset value   | MSB<br>0   | 0          | 0         | 0         | 0          | 0         | 0         | LSB<br>0  |

# 17 Controller area network (CAN)

## 17.1 Introduction

This peripheral is designed to support serial data exchanges using a multimaster contention based priority scheme as described in CAN specification Rev. 2.0 part A. It can also be connected to a 2.0 B network without problems, since extended frames are checked for correctness and acknowledged accordingly although such frames cannot be transmitted nor received. The same applies to overload frames which are recognized but never initiated.

Figure 70. CAN block diagram



### 17.2 Main features

- Support of CAN specification 2.0A and 2.0B passive
- 3 prioritized 10-byte Transmit/Receive message buffers
- 2 programmable global 12-bit message acceptance filters
- Programmable baud rates up to 1 Mbit/s
- Buffer flip-flopping capability in transmission
- Maskable interrupts for transmit, receive (one per buffer), error and wake-up
- Automatic low-power mode after 20 recessive bits or on demand (standby mode)
- Interrupt-driven wake-up from standby mode upon reception of dominant pulse
- Optional dominant pulse transmission on leaving standby mode
- Automatic message queuing for transmission upon writing of data byte 7
- Programmable loop-back mode for self-test operation
- Advanced error detection and diagnosis functions
- Software-efficient buffer mapping at a unique address space
- Scalable architecture

## 17.3 Functional description

### 17.3.1 Frame formats

A summary of all the CAN frame formats is given in *Figure 71* for reference. It covers only the standard frame format since the extended one is only acknowledged.

A message begins with a start bit called Start Of Frame (SOF). This bit is followed by the arbitration field which contains the 11-bit identifier (ID) and the Remote Transmission Request bit (RTR). The RTR bit indicates whether it is a data frame or a remote request frame. A remote request frame does not have any data byte.

The control field contains the Identifier Extension bit (IDE), which indicates standard or extended format, a reserved bit (ro) and, in the last four bits, a count of the data bytes (DLC). The data field ranges from zero to eight bytes and is followed by the Cyclic Redundancy Check (CRC) used as a frame integrity check for detecting bit errors.

The acknowledgement (ACK) field comprises the ACK slot and the ACK delimiter. The bit in the ACK slot is placed on the bus by the transmitter as a recessive bit (logical 1). It is overwritten as a dominant bit (logical 0) by those receivers which have at this time received the data correctly. In this way, the transmitting node can be assured that at least one receiver has correctly received its message.

Note:

Messages are acknowledged by the receivers regardless of the outcome of the acceptance test.

The end of the message is indicated by the End Of Frame (EOF). The intermission field defines the minimum number of bit periods separating consecutive messages. If there is no subsequent bus access by any station, the bus remains idle.

#### 17.3.2 Hardware blocks

The CAN controller contains the following functional blocks (refer to Figure 70):

- ST7 interface: buffering of the ST7 internal bus and address decoding of the CAN registers
- TX/RX buffers: three 10-byte buffers for transmission and reception of maximum length messages
- ID filters: two 12-bit compare and don't care masks for message acceptance filtering
- PSR: page selection register (see memory map)
- BRPR: clock divider for different data rates
- BTR: bit timing register
- ICR: interrupt control register
- ISR: interrupt status register
- CSR: general purpose control/status register
- TECR: transmit error counter register
- RECR: receive error counter register
- BTL: bit timing logic providing programmable bit sampling and bit clock generation for synchronization of the controller
- BCDL: bit coding logic generating a NRZ-coded datastream with stuff bits.
- SHREG: 8-bit shift register for serialization of data to be transmitted and parallelization of received data
- CRC: 15-bit CRC calculator and checker
- EML: error detection and management logic
- CAN core: CAN 2.0B passive protocol controller

Figure 71. CAN frames



## 17.3.3 Modes of operation

The CAN core unit assumes one of the seven states described below.

### Standby

Standby mode is entered either on a chip reset or on resetting the RUN bit in the Control/Status Register (CSR). Any on-going transmission or reception operation is not interrupted and completes normally before the Bit Time Logic and the clock prescaler are turned off for minimum power consumption. This state is signalled by the RUN bit being read-back as 0.

Once in standby, the only event monitored is the reception of a dominant bit which causes a wake-up interrupt if the SCIE bit of the Interrupt Control Register (ICR) is set.

The Standby mode is left by setting the RUN bit. If the WKPS bit is set in the CSR register, then the controller passes through WAKE-UP, otherwise it enters RESYNC directly.

It is important to note that the wake-up mechanism is software-driven and therefore carries a significant time overhead. All messages received after the wake-up bit and before the controller is set to run and has completed synchronization are ignored.

Note:

Standby mode is not entered on resetting the RUN bit in the Control/Status register (CSR) if the CANRX pin is shorted to GND.

### Wake-up

The CAN bus line is forced to dominant for one bit time signalling the wake-up condition to all other bus members.



Figure 72. CAN controller state diagram

Doc ID 17660 Rev 1

### Resync

The resynchronization mode is used to find the correct entry point for starting transmission or reception after the node has gone asynchronous either by going into the Standby or bus-off states.

Resynchronization is achieved when 128 sequences of 11 recessive bits have been monitored unless the node is not bus-off and the FSYN bit in the CSR register is set in which case a single sequence of 11 recessive bits needs to be monitored.

#### Idle

The CAN controller looks for one of the following events: The RUN bit is reset, a Start Of Frame appears on the CAN bus or the DATA7 register of the currently active page is written to.

#### **Transmission**

Once the LOCK bit of a Buffer Control/Status Register (BCSRx) has been set and read back as such, a transmit job can be submitted by writing to the DATA7 register. The message with the highest priority will be transmitted as soon as the CAN bus becomes idle. Among those messages with a pending transmission request, the highest priority is given to Buffer 3, then 2 and 1. If the transmission fails due to a lost arbitration or to an error while the NRTX bit of the CSR register is reset, then a new transmission attempt is performed. This goes on until the transmission ends successfully or until the job is cancelled by unlocking the buffer, by setting the NRTX bit or if the node ever enters bus-off or if a higher priority message becomes pending. The RDY bit in the BCSRx register, which was set since the job was submitted, gets reset. When a transmission is in progress, the BUSY bit in the BCSRx register is set. If it ends successfully then the TXIF bit in the Interrupt Status Register (ISR) is set, otherwise the TEIF bit is set. An interrupt is generated in either case provided the TXIE and TEIE bits of the ICR register are set.

Note:

Setting the SRTE bit of the CSR register allows transmitted messages to be simultaneously received when they pass the acceptance filtering. This is particularly useful for checking the integrity of the communication path.

#### Reception

Once the CAN controller has synchronized itself onto the bus activity, it is ready for reception of new messages. The identifier of every incoming message is compared to the acceptance filters. If the bitwise comparison of the selected bits ends up with a match for at least one of the filters then that message is elected for reception and a target buffer is searched for. This buffer will be the first one - order is 1 to 3 - that has the LOCK and RDY bits of its BCSRx register reset.

- When no such buffer exists then an overrun interrupt is generated if the ORIE bit of the ICR register has been set. In this case the identifier of the last message is made available in the Last Identifier Register (LIDHR and LIDLR) at least until it is overwritten by a new identifier picked-up from the bus.
- When a buffer does exist, the accepted message gets written into it, the ACC bit in the BCSRx register gets the number of the matching filter, the RDY and RXIF bits get set and an interrupt is generated if the RXIE bit in the ISR register is set.

Up to three messages can be automatically received without intervention from the CPU because each buffer has its own set of status bits, greatly reducing the reactiveness requirements in the processing of the receive interrupts.



#### **Error**

The error management as described in the CAN protocol is completely handled by hardware using two error counters which are incremented or decremented according to the error condition. Both of them may be read by the application to determine the stability of the network. Moreover, as one of the node status bits (EPSV or BOFF of the CSR register) changes, an interrupt is generated if the SCIE bit is set in the ICR Register. Refer to *Figure 73*.

When TECR or RECR > 127, the EPSV bit is set

ERROR ACTIVE

When TECR and RECR < 128, the EPSV bit is cleared

When 128 \* 11 recessive bits occur:

- the BOFF bit is cleared

- the TECR register is cleared

- the RECR register is cleared

BUS OFF

BUS OFF

Figure 73. CAN error state diagram

### 17.3.4 Bit timing logic

The bit timing logic monitors the serial bus-line and performs sampling and adjustment of the sample point by synchronizing on the start-bit edge and resynchronizing on following edges.

Explaining its operation is simplified when the nominal bit time is divided into segments as follows:

- Synchronization segment (SYNC\_SEG): A bit change is expected to lie within this time segment. It has a fixed length of one time quanta (1 x t<sub>CAN</sub>).
- Bit segment 1 (BS1): Defines the location of the sample point. It includes the PROP\_SEG and PHASE\_SEG1 of the CAN standard. Its duration is programmable between 1 and 16 time quanta but may be automatically lengthened to compensate for positive phase drifts due to differences in the frequency of the various nodes of the network.
- Bit segment 2 (BS2): Defines the location of the transmit point. It represents the PHASE\_SEG2 of the CAN standard. Its duration is programmable between 1 and 8 time quanta but may also be automatically shortened to compensate for negative phase drifts.
- Resynchronization Jump Width (RJW): Defines an upper boundary to the amount of lengthening or shortening of the bit segments. It is programmable between 1 and 4 time quanta.

477

Doc ID 17660 Rev 1

181/276

To guarantee the correct behavior of the CAN controller, SYNC\_SEG + BS1 + BS2 must be greater than or equal to 5 time quanta.

The CAN controller resynchronizes on recessive to dominant edges only.

For a detailed description of the CAN resynchronization mechanism and other bit timing configuration constraints, please refer to the Bosch CAN standard 2.0.

As a safeguard against programming errors, the configuration of the Bit Timing Register (BTR) is only possible while the device is in Standby mode.

Figure 74. Bit timing



# 17.4 Register description

The CAN registers are organized as 6 general purpose registers plus 5 pages of 16 registers spanning the same address space and primarily used for message and filter storage. The page actually selected is defined by the content of the Page Selection Register.

### 17.4.1 General purpose registers

#### Interrupt status register (ISR)



Table 91. ISR register description

| Bit | Name  | Function                                                                                                                                                                                                      |
|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RXIF3 | Receive Interrupt Flag for Buffer 3  Set by hardware to signal that a new error-free message is available in buffer 3.  Cleared by software to release buffer 3.  Also cleared by resetting bit RDY of BCSR3. |

Table 91. ISR register description (continued)

| Bit | Name  | Function                                                                                                                                                                                                                                                                                          |
|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | RXIF2 | Receive Interrupt Flag for Buffer 2  Set by hardware to signal that a new error-free message is available in buffer 2.  Cleared by software to release buffer 2.  Also cleared by resetting bit RDY of BCSR2.                                                                                     |
| 5   | RXIF1 | Receive Interrupt Flag for Buffer 1  Set by hardware to signal that a new error-free message is available in buffer 1.  Cleared by software to release buffer 1.  Also cleared by resetting bit RDY of BCSR1.                                                                                     |
| 4   | TXIF  | Transmit Interrupt Flag  Set by hardware to signal that the highest priority message queued for transmission has been successfully transmitted.  Cleared by software.                                                                                                                             |
| 3   | SCIF  | Status Change Interrupt Flag  Set by hardware to signal the reception of a dominant bit while in standby mode. In  Run mode this bit is set when EPVS is set or reset (refer to Figure 73: CAN error state diagram). This bit also signals any receive error when ESCI = 1.  Cleared by software. |
| 2   | ORIF  | Overrun Interrupt Flag  Set by hardware to signal that a message could not be stored because no receive buffer was available.  Cleared by software.                                                                                                                                               |
| 1   | TEIF  | Transmit Error Interrupt Flag  Set by hardware to signal that an error occurred during the transmission of the highest priority message queued for transmission.  Cleared by software.                                                                                                            |
| 0   | EPND  | Error Interrupt Pending  Set by hardware when at least one of the three error interrupt flags SCIF, ORIF or TEIF is set.  Reset by hardware when all error interrupt flags have been cleared.                                                                                                     |

### Caution:

Interrupt flags are reset by writing a '0' to the corresponding bit position. The appropriate way consists in writing an immediate mask or the one's complement of the register content initially read by the interrupt handler. Bit manipulation instruction BRES should never be used due to its read-modify-write nature.

# Interrupt control register (ICR)

ICR Reset value: 00h 7 5 4 3 2 1 0 6 ORIE Reserved **ESCI RXIE** TXIE SCIE TEIE Reserved RSC RSC **RSC** RSC RSC RSC

Table 92. ICR register description

| Bit | Name | Function                                                                                                                                                                                                                                                  |
|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | -    | Reserved; must be kept at '0'                                                                                                                                                                                                                             |
| 6   | ESCI | Extended Status Change Interrupt Set by software to specify that SCIF is to be set on receive errors also. Cleared by software to set SCIF only on status changes and wake-up but not on all receive errors.                                              |
| 5   | RXIE | Receive Interrupt Enable  Set by software to enable an interrupt request whenever a message has been received free of errors.  Cleared by software to disable receive interrupt requests.                                                                 |
| 4   | TXIE | Transmit Interrupt Enable  Set by software to enable an interrupt request whenever a message has been successfully transmitted.  Cleared by software to disable transmit interrupt requests.                                                              |
| 3   | SCIE | Status Change Interrupt Enable  Set by software to enable an interrupt request whenever the node's status changes in run mode or whenever a dominant pulse is received in standby mode.  Cleared by software to disable status change interrupt requests. |
| 2   | ORIE | Overrun Interrupt Enable  Set by software to enable an interrupt request whenever a message should be stored and no receive buffer is available.  Cleared by software to disable overrun interrupt requests.                                              |
| 1   | TEIE | Transmit Error Interrupt Enable  Set by software to enable an interrupt whenever an error has been detected during transmission of a message.  Cleared by software to disable transmit error interrupts.                                                  |
| 0   | -    | Reserved; must be kept at '0'                                                                                                                                                                                                                             |

# Control/Status register (CSR)

CSR Reset value: 00h 7 5 4 3 2 1 0 6 BOFF **EPSV** RUN Reserved SRTE NRTX **FSYN WKPS** RO RO **RSC** RSC RSC RSC RSC

### Table 93. CSR register description

| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | -    | Reserved; must be kept at '0'                                                                                                                                                                                                                                                                                                                                                                                               |
| 6   | BOFF | Bus-Off State  Set by hardware to indicate that the node is in bus-off state, that is, the Transmit Error Counter exceeds 255.  Reset by hardware to indicate that the node is involved in bus activities.                                                                                                                                                                                                                  |
| 5   | EPSV | Error Passive State  Set by hardware to indicate that the node is error passive.  Reset by hardware to indicate that the node is either error active (BOFF = 0) or busoff.                                                                                                                                                                                                                                                  |
| 4   | SRTE | Simultaneous Receive/Transmit Enable  Set by software to enable simultaneous transmission and reception of a message passing the acceptance filtering. Allows to check the integrity of the communication path.  Reset by software to discard all messages transmitted by the node. Allows remote and data frames to share the same identifier.                                                                             |
| 3   | NRTX | No Retransmission  Set by software to disable the retransmission of unsuccessful messages. It does not stop transmission in case of Arbitration Lost.  Cleared by software to enable retransmission of messages until success is met.                                                                                                                                                                                       |
| 2   | FSYN | Fast Synchronization  Set by software to enable a fast resynchronization when leaving standby mode, i.e. wait for only 11 recessive bits in a row.  Cleared by software to enable the standard resynchronization when leaving standby mode, i.e. wait for 128 sequences of 11 recessive bits.                                                                                                                               |
| 1   | WKPS | Wake-up Pulse  Set by software to generate a dominant pulse when leaving standby mode.  Cleared by software for no dominant wake-up pulse.                                                                                                                                                                                                                                                                                  |
| 0   | RUN  | CAN Enable  Set by software to leave standby mode after 128 sequences of 11 recessive bits or just 11 recessive bits if FSYN is set.  Cleared by software to request a switch to the standby or low-power mode as soon as any on-going transfer is complete. Read-back as 1 in the meantime to enable proper signalling of the standby state. The CPU clock may therefore be safely switched OFF whenever RUN is read as 0. |

47/

Doc ID 17660 Rev 1

185/276

### Baud rate prescaler register (BRPR)



**BRPR** register description Table 94.

| Bit | Name     | Function                                                                                                                                                                                                                                                                 |
|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RJW[1:0] | Resynchronization Jump Width  These bits determine the maximum number of time quanta by which a bit period may be shortened or lengthened to achieve resynchronization. $t_{RJW} = t_{CAN}^{\ \ \ } (RJW + 1)$                                                           |
| 5:0 | BRP[5:0] | Baud rate prescaler  These bits determine the CAN system clock cycle time or time quanta which is used to build up the individual bit timing. $t_{\text{CAN}} = t_{\text{CPU}} ^{\star}  (\text{BRP} + 1)$ Where $t_{\text{CPU}} = \text{time}$ period of the CPU clock. |

The resulting baud rate can be computed by the formula:

$$\mathsf{BR} = \frac{1}{\mathsf{t}_{\mathsf{CPU}} \times (\mathsf{BRP} + 1) \times (\mathsf{BS1} + \mathsf{BS2} + 3)}$$

Writing to this register is allowed only in Standby mode to prevent any accidental CAN protocol violation through programming errors.

#### Bit timing register (BTR)

**BTR** Reset value: 23h 7 5 3 2 BS2[2:0] BS1[3:0] Reserved R/W\_Standby mode R/W\_Standby mode

Table 95. BTR register description

| Bit | Name     | Function                                                                                                          |
|-----|----------|-------------------------------------------------------------------------------------------------------------------|
| 7   | -        | Reserved; must be kept at '0'                                                                                     |
| 6:4 | BS2[2:0] | Bit Segment 2 These bits determine the length of Bit Segment 2. $t_{BS2} = t_{CAN} * (BS2 + 1)$                   |
| 3:0 | BS1[3:0] | Bit Segment 1  These bits determine the length of Bit Segment 1.  t <sub>BS1</sub> = t <sub>CAN</sub> * (BS1 + 1) |

Note: Writing to this register is allowed only in Standby mode to prevent any accidental CAN protocol violation through programming errors.

186/276 Doc ID 17660 Rev 1

Note:

# Page selection register (PSR)



Table 96. PSR register description

| Bit | Name      | Function                                                                                                                                                                                                                                                                                                                 |
|-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3 | -         | Reserved; must be kept at '0'                                                                                                                                                                                                                                                                                            |
| 2:0 | PAGE[2:0] | Page Selection  These bits determine which buffer or filter page is mapped at addresses 0010h to 001Fh.  000:Page title = Diagnosis 001:Page title = Buffer 1 010:Page title = Buffer 2 011:Page title = Buffer 3 100:Page title = Filters 101:Page title = Reserved 110:Page title = Reserved 111:Page title = Reserved |

# 17.4.2 Paged registers

# Last identifier high register (LIDHR)



Table 97. LIDHR register description

| Bit | Name      | Function                                                                          |
|-----|-----------|-----------------------------------------------------------------------------------|
| 7:0 | LID[10:3] | Last Identifier (MSB)                                                             |
| 7.0 |           | These are the most significant 8 bits of the last Identifier read on the CAN bus. |

### Last identifier low register (LIDLR)



Table 98. LIDLR register description

| Bit | Name      | Function                                                                                                  |
|-----|-----------|-----------------------------------------------------------------------------------------------------------|
| 7:5 | LID[2:0]  | Last Identifier (LSB)  These are the least significant 3 bits of the last Identifier read on the CAN bus. |
| 4   | LRTR      | Last Remote Transmission Request This is the last Remote Transmission Request bit read on the CAN bus.    |
| 3:0 | LDLC[3:0] | Last Data Length Code This is the last Data Length Code read on the CAN bus.                              |

### Transmit error counter register (TECR)



Table 99. TECR register description

| Bit | Name     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | TEC[7:0] | Transmit Error Counter  This is the least significant byte of the 9-bit Transmit Error Counter implementing part of the fault confinement mechanism of the CAN protocol. In case of an error during transmission, this counter is incremented by 8. It is decremented by 1 after every successful transmission. When the counter value exceeds 127, the CAN controller enters the error passive state. When a value of 256 is reached, the CAN controller is disconnected from the bus. |

### Receive error counter register (RECR)



### Table 100. RECR register description

| Bit | Name     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | REC[7:0] | Receive Error Counter  This is the Receive Error Counter implementing part of the fault confinement mechanism of the CAN protocol. In case of an error during reception, this counter is incremented by 1 or by 8 depending on the error condition as defined by the CAN standard. After every successful reception the counter is decremented by 1 or reset to 120 if its value was higher than 128. When the counter value exceeds 127, the CAN controller enters the error passive state. |

# Identifier high registers (IDHRx)



### Table 101. IDHRx register description

|   | Bit | Name     | Function                                                                                                                                                                                               |
|---|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| , | 7:0 | ID[10:3] | Message Identifier (MSB)  These are the most significant 8 bits of the 11-bit message identifier. The identifier acts as the message's name, used for bus access arbitration and acceptance filtering. |

**577** 

### Identifier low registers (IDLRx)



### Table 102. IDLRx register description

| Bit | Name     | Function                                                                                                    |  |  |  |
|-----|----------|-------------------------------------------------------------------------------------------------------------|--|--|--|
| 7:5 | ID[2:0]  | Message Identifier (LSB)  These are the least significant 3 bits of the 11-bit message identifier.          |  |  |  |
| 4   | RTR      | Remote Transmission Request  This bit is set to indicate a remote frame and reset to indicate a data frame. |  |  |  |
| 3:0 | DLC[3:0] | Data Length Code  It gives the number of bytes in the data field of the message. The valid range is 0 to 8. |  |  |  |

# Data registers (DATA0-7x)



### Table 103. DATA0-7x register description

| Bit | Name      | Function                                                                                                                                                                                                                  |
|-----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | DATA[7:0] | Message Data  DATA[7:0] is a message data byte. Up to eight such bytes may be part of a message. Writing to byte DATA7 initiates a transmit request and should always be done even when DATA7 is not part of the message. |

# **Buffer control/status registers (BCSRx)**



### Table 104. BCSRx register description

| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | -    | Reserved; must be kept at '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3   | ACC  | Acceptance Code  Set by hardware with the message identifier of the highest priority filter which accepted the message stored in the buffer.  0: Match for Filter/Mask0. Possible match for Filter/Mask1.  1: No match for Filter/Mask0 and match for Filter/Mask1.  Reset by hardware when either RDY or RXIF is reset.                                                                                                                                                                                                                                                                                            |
| 2   | RDY  | Message Ready  Set by hardware to signal that a new error-free message is available (LOCK = 0) or that a transmission request is pending (LOCK = 1).  Cleared by software when LOCK = 0 to release the buffer and to clear the corresponding RXIF bit in the Interrupt Status Register.  Cleared by hardware when LOCK = 1 to indicate that the transmission request has been serviced or cancelled.                                                                                                                                                                                                                |
| 1   | BUSY | Busy Buffer  Set by hardware when the buffer is being filled (LOCK = 0) or emptied (LOCK = 1) and reset after the 2nd intermission bit.  Reset by hardware when the buffer is not accessed by the CAN core for transmission nor reception purposes.                                                                                                                                                                                                                                                                                                                                                                 |
| 0   | LOCK | Lock Buffer  Set by software to lock a buffer. No more message can be received into the buffer thus preserving its content and making it available for transmission.  Cleared by software to make the buffer available for reception. Cancels any pending transmission request.  Cleared by hardware once a message has been successfully transmitted provided the early transmit interrupt mode is on. Left untouched otherwise.  Note that in order to prevent any message corruption or loss of context, LOCK cannot be set nor reset while BUSY is set. Trying to do so will result in LOCK not changing state. |

### Filter high registers (FHRx)



### Table 105. FHRx register description

| Bit | Name      | Function                                                                                                                                                                                                                                                                                                                |  |  |  |
|-----|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7:0 | FIL[11:4] | Acceptance Filter  These are the most significant 8 bits of a 12-bit message filter. The acceptance filter is compared bit by bit with the identifier and the RTR bit of the incoming message. If there is a match for the set of bits specified by the acceptance mask then the message is stored in a receive buffer. |  |  |  |

### Filter low registers (FLRx)



### Table 106. FLRx register description

| Bit | Name     | Function                                                                             |
|-----|----------|--------------------------------------------------------------------------------------|
| 7:4 | FIL[3:0] | Acceptance Filter These are the least significant 4 bits of a 12-bit message filter. |
| 3:0 | -        | Reserved; must be kept at '0'                                                        |

### Mask high registers (MHRx)



### Table 107. MHRx register description

| Bit | Name      | Function                                                                                                                                                                                                                                                                  |
|-----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | MSK[11:4] | Acceptance Mask  These are the most significant 8 bits of a 12-bit message mask. The acceptance mask defines which bits of the acceptance filter should match the identifier and the RTR bit of the incoming message.  MSK[i] = 0: Don't care  MSK[i] = 1: Match required |

### Mask low registers (MLRx)



Table 108. MLRx register description

| Bit | Name     | Function                                                                                |
|-----|----------|-----------------------------------------------------------------------------------------|
| 7:4 | MSK[3:0] | Acceptance Mask (LSB)  These are the least significant 4 bits of a 12-bit message mask. |
| 3:0 | -        | Reserved; must be kept at '0'                                                           |

Figure 75. CAN register map



57

Figure 76. Page maps

|     | PAGE 0    | PAGE 1   | PAGE 2   | PAGE 3   | PAGE 4             |
|-----|-----------|----------|----------|----------|--------------------|
| 60h | LIDHR     | IDHR1    | IDHR2    | IDHR3    | FHR0               |
| 61h | LIDLR     | IDLR1    | IDLR2    | IDLR3    | FLR0               |
| 62h |           | DATA01   | DATA02   | DATA03   | MHR0               |
| 63h |           | DATA11   | DATA12   | DATA13   | MLR0               |
| 64h |           | DATA21   | DATA22   | DATA23   | FHR1               |
| 65h |           | DATA31   | DATA32   | DATA33   | FLR1               |
| 66h |           | DATA41   | DATA42   | DATA43   | MHR1               |
| 67h | Decembed  | DATA51   | DATA52   | DATA53   | MLR1               |
| 68h | Reserved  | DATA61   | DATA62   | DATA63   |                    |
| 69h |           | DATA71   | DATA72   | DATA73   |                    |
| 6Ah |           |          |          |          |                    |
| 6Bh |           |          |          |          | Decembed           |
| 6Ch |           | Reserved | Reserved | Reserved | Reserved           |
| 6Dh |           |          |          |          |                    |
| 6Eh | TECR      |          |          |          |                    |
| 6Fh | RECR      | BCSR1    | BCSR2    | BCSR3    |                    |
| _   | Diagnosis | Buffer 1 | Buffer 2 | Buffer 3 | Acceptance Filters |

Table 109. CAN register map and reset values

| Table 109.        | <u> </u>    | register illa           | - uu . oc  | ot raido   |            |           |           |            |            |            |
|-------------------|-------------|-------------------------|------------|------------|------------|-----------|-----------|------------|------------|------------|
| Address<br>(Hex.) | Page        | Register<br>label       | 7          | 6          | 5          | 4         | 3         | 2          | 1          | 0          |
| 5A                | \ /         | CANISR<br>Reset value   | RXIF3<br>0 | RXIF2<br>0 | RXIF1<br>0 | TXIF<br>0 | SCIF<br>0 | ORIF<br>0  | TEIF<br>0  | EPND<br>0  |
| 5B                |             | CANICR<br>Reset value   | 0          | ESCI<br>0  | RXIE<br>0  | TXIE<br>0 | SCIE<br>0 | ORIE<br>0  | TEIE<br>0  | ETX<br>0   |
| 5C                |             | CANCSR<br>Reset value   | 0          | BOFF<br>0  | EPSV<br>0  | SRTE<br>0 | NRTX<br>0 | FSYN<br>0  | WKPS<br>0  | RUN<br>0   |
| 5D                | $\setminus$ | CANBRPR<br>Reset value  | RJW1<br>0  | RJW0<br>0  | BRP5<br>0  | BRP4<br>0 | BRP3<br>0 | BRP2<br>0  | BRP1<br>0  | BRP0<br>0  |
| 5E                |             | CANBTR<br>Reset value   | 0          | BS22<br>0  | BS21<br>1  | BS20<br>0 | BS13<br>0 | BS12<br>0  | BS11<br>1  | BS10<br>1  |
| 5F                | / \         | CANPSR<br>Reset value   | 0          | 0          | 0          | 0         | 0         | PAGE2<br>0 | PAGE1<br>0 | PAGE0<br>0 |
| 60                | 0           | CANLIDHR<br>Reset value | LID10<br>x | LID9<br>x  | LID8<br>x  | LID7<br>x | LID6<br>x | LID5<br>x  | LID4<br>x  | LID3<br>x  |
| 80                | 1 to 3      | CANIDHRx<br>Reset value | ID10<br>x  | ID9<br>x   | ID8<br>x   | ID7<br>x  | ID6<br>x  | ID5<br>x   | ID4<br>x   | ID3<br>x   |
| 60, 64            | 4           | CANFHRx<br>Reset value  | FIL11<br>x | FIL10<br>x | FIL9<br>x  | FIL8<br>x | FIL7<br>x | FIL6<br>x  | FIL5<br>x  | FIL4<br>x  |
| 61                | 0           | CANLIDLR<br>Reset value | LID2<br>x  | LID1<br>x  | LID0<br>x  | LRTR<br>x | LDLC3     | LDLC2<br>x | LDLC1<br>x | LDLC0<br>x |
| 61                | 1 to 3      | CANIDLRx<br>Reset value | ID2<br>x   | ID1<br>x   | ID0<br>x   | RTR<br>x  | DLC3<br>x | DLC2<br>x  | DLC1<br>x  | DLC0<br>x  |
| 61, 65            | 4           | CANFLRx<br>Reset value  | FIL3<br>x  | FIL2<br>x  | FIL1<br>x  | FIL0<br>x | 0         | 0          | 0          | 0          |
| 62 to 69          | 1 to 3      | CANDRx<br>Reset value   | MSB<br>x   | x          | х          | х         | х         | x          | x          | LSB<br>x   |
| 62, 66            | 4           | CANMHRx<br>Reset value  | MSK11<br>x | MSK10<br>x | MSK9<br>x  | MSK8<br>x | MSK7<br>x | MSK6<br>x  | MSK5<br>x  | MSK4<br>x  |
| 63, 67            | 4           | CANMLRx<br>Reset value  | MSK3<br>x  | MSK2<br>x  | MSK1<br>x  | MSK0<br>x | 0         | 0          | 0          | 0          |
| 6E                | 0           | CANTECR<br>Reset value  | MSB<br>0   | 0          | 0          | 0         | 0         | 0          | 0          | LSB<br>0   |
| 65                |             | CANRECR<br>Reset value  | MSB<br>0   | 0          | 0          | 0         | 0         | 0          | 0          | LSB<br>0   |
| 6F                | 1 to 3      | CANBCSRx<br>Reset value | 0          | 0          | 0          | 0         | ACC<br>0  | RDY<br>0   | BUSY<br>0  | LOCK<br>0  |

### 17.5 List of CAN cell limitations

#### 17.5.1 Omitted SOF bit

#### **Symptom**

Start of Frame (SOF) bit is omitted if transmission is requested in the last Intermission bit.

#### **Details**

The IUT is requested to start transmission immediately after the completion of the previous transmission. The LT also starts its transmission and asserts the SOF bit just after the 3<sup>rd</sup> Intermission bit. The IUT also starts transmission but omits the SOF bit. The IUT wins the arbitration and continues the transmission. The frame is sent correctly.

#### Impact on the application

As this effect only occurs when the IUT detects a SOF bit on the CAN bus, the fact that it omits its own SOF bit has no impact on the communication.

#### 17.5.2 CPU write access (more than one cycle) corrupts CAN frame

#### **Symptoms**

For CAN received messages the identifier high byte or last data byte can be corrupted.

For CAN transmitted messages the 2nd data byte can be corrupted.

#### **Details**

The CAN transmit and receive buffers are implemented as dual ported RAM. During the reception of a CAN frame the CAN core writes the received identifier and the data byte-by-byte in the corresponding buffer.

**IF** the CAN bit timing configuration is  $t_{BS2}$  < 5 time quanta **AND** 

**IF** concurrently with the pCAN, the CPU executes a write access to the dual ported RAM using an instruction with more than one cycle access, e.g. CLR, BSET, BRES **THEN** the access conflict can lead to the corruption described in the symptoms paragraph above.

#### Impact on the application

Several CAN frames with erroneous data or identifier will be received/transmitted.

#### Software workaround

Program  $t_{BS2} > 4$  time quanta or, when accessing the receive or transmit buffers, do not use the critical instructions which are:

BSET, BRES, CLR, CPL, DEC, INC, NEG, RLC, SLL, SRL, RRC, SRA, SWAP.

**577** 

### 17.5.3 Unexpected message transmission

#### **Symptom**

The previous message received by pCAN, even if this message did not pass the receive filter, will be retransmitted by pCAN with a correct identifier and DLC but with corrupted data. The data bytes will be a copy of the identifier bytes IDHR and IDLR in the following repetitive pattern:

 $DATA_0 = IDHR$  $DATA_1 = IDLR$ 

DATA 2 = IDHR

DATA 3 = IDLR

etc.

 $DATA_7 = IDLR$ 

If no message has been received before the problem occurs then identifier byte values are random but the data bytes are in the same repetitive pattern.

#### **Details**

The buffers of the pCAN cell are configurable as receive or transmit buffers. By default, all buffers are configured in reception. To use a buffer to transmit a CAN message the application has to reserve this buffer for transmission by setting the LOCK bit in the BCSR register. So the buffer is then locked for any further reception and reserved for transmission.

Once a transmission has been requested by a write access to data byte 7 of the buffer the application might need to abort this transmission request. To do so, the application can reset the LOCK bit in the BCSR register.

If the message is pending (RDY bit set) but not currently being transmitted, then clearing the LOCK bit will abort it immediately.

If the message is pending (RDY bit set) and currently being transmitted then the message will not be interrupted but the CAN core will wait until the end of this transmission attempt. Then software must clear the LOCK bit again to abort the transmission.

An unexpected transmission can occur:

IF the application resets the LOCK bit

**WHILE** the CAN core is preparing the transmission<sup>(a)</sup> **AND** there is no other transmission pending in another buffer

**THEN** the LOCK bit is reset but the transmission is not stopped. Instead the content of the page 0 buffer will be transmitted.

#### Impact on the application

pCAN will echo some messages sent by other nodes. Identifier and DLC will be correct but data are corrupted as described previously.

a. The preparation lasts two bit times just before SOF; this is the **critical window** during which the LOCK bit must not be reset by the application.

#### Software workaround - devices with hardware fix (ST72F521 rev "R")

To implement a transmission abort under safe conditions, the LOCK bit must not be reset during the critical window (2 bit times). A new function has been implemented in the MCU allowing the application to synchronize the reset of the LOCK bit (abort request) with the reset of the TXRQST bit (internal signal) in the pCAN core.

The synchronization is done using the WKPS bit in the CANCSR register, the function of this bit has been modified and no more Wake-up Pulse (dominant bit) is sent on the CAN\_TX signal when the WKPS bit is set. This means the functionality described in the datasheet is no longer applicable (see *Section 17.5.4: WKPS functionality*).

To abort the transmission, the application first sets the WKPS bit and polls it until it is set. The maximum time needed to set this bit is two CAN bit times. Once the application has read the WKPS bit as one, it can reset the LOCK bit to stop the current transmission.

The abort is completed when the LOCK bit is read back as zero by the application. Once the abort has been completed, the application must reset the WKPS bit to be able to transmit again. Of course the transmit buffer must be in LOCK state as usual before any transmission attempt.

The "C" code sequence below shows the software workaround using the WKPS bit.

```
CANCSR |= WKPS;// Set WKPS bit
while(!(CANCSR & WKPS) );// Wait until WKPS bit is set
while( CANBCSR & LOCK )// Wait until abort has been confirmed
{
   CANBCSR &= ~LOCK;
}
CANCSR &= ~WKPS; // Allow transmission again
CANBCSR |= LOCK; //Alloc buffer for next transmission
```

#### Software workaround - devices without hardware fix

To implement a transmission abort under safe conditions, any reset of the LOCK bit during the critical window (2 bit times) must be avoided. Two different cases have to be considered, either the pCAN enters standby mode after the abort, or the abort is performed and pCAN keeps running.

Abort followed by Standby mode (RUN = 0)

In this case, aborting the pending transmissions can safely be done by first entering Standby mode and then releasing the transmit buffers. Standby mode is entered by resetting the RUN bit in the CSR register and once the current transmission attempt, even if it fails due to error or lost arbitration, has been performed, pCAN enters Standby mode (RUN = 0). Once in Standby mode the application can abort all pending transmissions by resetting the corresponding LOCK bit.

Abort while staying in RUN mode (RUN = 1)

Contrary to the STANDBY case described previously, in the RUN case the application has to handle the error or arbitration lost conditions. In case of transmission errors, causing the frame to be transmitted again and again, the application must set the NRTX bit in the CSR register. This will cause pCAN to abort the transmission at the end of the current attempt.

In case of arbitration lost, setting the NRTX bit does not abort the transmission, therefore the application must reset the LOCK bit to abort the transmission. To avoid resetting the LOCK bit during the critical time window, leading to the problem described at the start of this



section, the application must monitor the BUSY bit in the BCSR register and reset the LOCK bit just after the falling edge of the BUSY bit. The time between the falling edge of the BUSY bit and the SOF of the next transmission attempt is in any case long enough to guarantee that the LOCK bit is reset before the critical time window.

The "C" code sequence below shows the software workaround for both the error and arbitration lost cases.

```
_asm("SIM\n"); // Mask interrupts
CANCSR |= NRTX;// Set non automatic retransmission bit
while(!(CANBCSR & BUSY) &&// Wait till BUSY bit is set
     (CANBCSR & RDY) ); // or transmission done
while (CANBCSR & BUSY); // Wait till BUSY bit is reset (falling
edge)
if ( CANBCSR & RDY )
{ // transmission still pending -> must be aborted
  CANBCSR &= ~LOCK; //Arbitration lost => cancel transmission
  while ( CANBCSR & RDY ); // Wait for unlock confirmed
  CANCSR &= ~NRTX; // Reset NRTX bit once abort sequence done
  _asm("RIM\n");
}
else
{ // No more abort required as RDY bit already reset
  CANCSR &= ~NRTX; // Reset NRTX bit once abort sequence done
  _asm("RIM\n"); // Enable interrupts
```

577

Doc ID 17660 Rev 1



Figure 77. Workaround flowchart

The figures below show the abort behavior in the four possible cases.

Figure 78. Abort and successful transmission



In this case the abort request performed during the transmission has no effect, as the first transmission is successful.



Figure 79. Abort and transmission delayed by busy CAN bus

In this case the NRTX bit is set to abort the transmission after the first attempt. As the first attempt is successful the READY and BUSY bits are reset by pCAN and the transmit buffer becomes empty. An abort is no longer required.

Figure 80. Abort and error during transmission



In this case NRTX (abort request) is set before the error, thus pCAN resets READY and BUSY after the error (the first attempt). The abort has been successful and the transmit buffer is empty.

Figure 81. Abort and arbitration lost



In this case the NRTX bit is set but has no effect, as the previous transmission attempt failed due to an arbitration lost. The application waits for the falling edge of BUSY bit and checks that READY is still set. This is the case, this means pCAN has lost the arbitration and LOCK bit can be safely reset. Abort is immediate and pCAN resets the READY and BUSY bits.

#### Timing considerations

As no interrupt signals that an abort has been successful, the application has to wait until the transmit buffer is empty (transmission has been aborted or transmitted successfully). This time can vary depending on the case in which the abort is performed (arbitration lost, error or successful transmission). To show the impact of the software workaround on this timing behavior *Figure 82* and *Figure 83* compare the reference behavior (worst case when abort is done by LOCK only) with the behavior when NRTX, BUSY and LOCK bits are used.

57

Doc ID 17660 Rev 1

201/276

Figure 82. Abort by LOCK only - reference behavior



The worst case is when the abort request is done when the transmission has just started. In this case the LOCK bit cannot be reset as long as the BUSY bit is set, this means until the end of the frame. So the application will wait for READY to be reset during the whole frame and in this case the worst case will be the longest frame the application is expected to transmit.

Figure 83. Abort with the software workaround - by NRTX, BUSY and LOCK



Using the software workaround the worst case occurs in the arbitration lost case. If the abort is requested just after pCAN has lost the arbitration then the application has to wait for the next falling edge of the BUSY bit before the LOCK bit can be reset. If the next arbitration is won by pCAN then the BUSY bit will be reset by the end of the successful transmission. The longest time the application has to wait in this case is the time of the longest message expected on the bus (minus identifier) plus the longest message expected to be transmitted by the application. This roughly double the time the application may have to wait before the abort sequence is performed.

#### 17.5.4 WKPS functionality

Due to a fix implemented to solve the "Unexpected Message Transmission" issue (see *Section 17.5.3: Unexpected message transmission*) the WKPS functionality has been modified as follows in Flash ST72F521 devices:

Table 110. WKPS functionality modifications

| Device                    | Modification                                                                                                                                                                                  |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                           | WKPS bit does not generate a wake-up pulse. It is used to synchronize the reset of the LOCK bit (see <i>Software workaround - devices with hardware fix (ST72F521 rev "R") on page 198</i> ). |
| ROM ST72521 All revisions | WKPS bit functions according to the datasheet description.                                                                                                                                    |

#### 17.5.5 Bus-off state not entered

#### **Symptom**

pCAN does not enter bus-off state under certain conditions. This is fixed in Flash version of ST72F521 starting from silicon Rev R and in ROM version ST72521B starting from silicon Rev Y.

#### **Details**

According to the CAN standard, pCAN is expected to enter bus-off state when TEC (Transmit Error Counter) is greater than 255.

However, if REC (Receive Error Counter) is greater than 127 (Error Passive State) pCAN does not enter bus-off and the BOFF bit of the CSR register is not set. To enter bus-off, REC must decrease to a value lower than 128; this is the case with any correct reception even if the message is filtered out.

As bus-off state is not entered and pCAN still attempts to transmit its message, after the overflow the TEC register continues to increment as long as transmission errors occur.

#### Impact on the application

The application will not stop attempting to transmit CAN messages, even when the bus-off conditions have been reached, until the transmission has been successful or the value of REC becomes lower than 128. However the application will not disturb the communication of the other nodes on the CAN network as pCAN is in Error Passive State.



Figure 84. CAN error state diagram showing "BUSOFF not entered" limitation

#### Workaround

The bus-off entry works correctly in almost all cases, only when REC is greater than 127 a bus-off will not be recognized by pCAN. Therefore the pCAN bus-off signalling (BOFF) is still used but it needs to be complemented by monitoring TEC by software.

To detect the bus-off condition by software the application has to monitor the value of the TEC register periodically. An overflow signals a bus-off condition. When a bus-off condition has been detected the application must execute the following sequence to recover from bus-off properly: The application stops pCAN by clearing the RUN bit in the CANCSR register, resets all pending transmission by clearing the LOCK bit in the BCSR register and starts it again by setting the RUN bit.

To detect the bus-off condition properly, the TEC monitoring period must be lower than the time between two overflows. As the problem only occurs when pCAN is in Error Passive State (REC > 127) pCAN will continuously try to send a SOF followed by an Error Passive Flag and a Suspend Transmission. This leads to 26 (1 + 6 + 8 + 3 + 8) bit times. Each time TEC is incremented by 8, hence to reach 256 the sequence must be executed 32 times. Under these conditions the shortest sequence leading to a TEC overflow lasts 832 bit times.

Depending on the baudrate, the application will have to adapt the monitoring period (for example, at 500kbps the period must be less than 1600µs).

The 'C' code below shows an implementation example of the monitoring sequence. This code is called periodically as described above.

To detect the overflow, the test condition must take into account that TEC might also have been decremented due to a successful transmission. So an overflow condition is detected:

IF the current TEC value is lower than the previous TEC value

AND the difference is greater than the number of possible successful transmissions during the monitoring period.

In the example above, one message can be sent, therefore one is added to CANTECR.

```
/* INITIALIZATION
/********************************
unsigned char TECReg=0; //Previous value of TEC
unsigned char BusOffFlag=0; //Set to one if bus-off
/*****************************
/* BUS-OFF MONITORING SEQUENCE
/******************

if( (CANCSR & BOFF) || ( CANTECR+1 < TECReg) )
{
    BusOffFlag = 1;
}
else
{
    TECReg = CANTECR;
}</pre>
```

Doc ID 17660 Rev 1

204/276

# 18 10-bit A/D converter (ADC)

### 18.1 Introduction

The on-chip Analog to Digital Converter (ADC) peripheral is a 10-bit, successive approximation converter with internal sample and hold circuitry. This peripheral has up to 16 multiplexed analog input channels (refer to device pin out description) that allow the peripheral to convert the analog voltage levels from up to 16 different sources.

The result of the conversion is stored in a 10-bit data register. The A/D converter is controlled through a control/status register.

### 18.2 Main features

- 10-bit conversion
- Up to 16 channels with multiplexed input
- Linear successive approximation
- Data register (DR) which contains the results
- Conversion complete status flag
- On/off bit (to reduce consumption)

The block diagram is shown in Figure 85.

Figure 85. ADC block diagram  $f_{CPU}$ DIV 4 f<sub>ADC</sub> DIV 2 SPEED ADON CH2 CH1 CH0 **ADCCSR** AIN0 ANALOG TO DIGITAL ANALOG MUX CONVERTER AINx → **ADCDRH** D8 D7 D6 D5 D4 D3 D2 **ADCDRL** 0 D0 0

577

Doc ID 17660 Rev 1

205/276

### 18.3 Functional description

The conversion is monotonic, meaning that the result never decreases if the analog input does not and never increases if the analog input does not.

If the input voltage  $(V_{AIN})$  is greater than  $V_{AREF}$  (high-level voltage reference) then the conversion result is FFh in the ADCDRH register and 03h in the ADCDRL register (without overflow indication).

If the input voltage ( $V_{AIN}$ ) is lower than  $V_{SSA}$  (low-level voltage reference) then the conversion result in the ADCDRH and ADCDRL registers is 00 00h.

The A/D converter is linear and the digital result of the conversion is stored in the ADCDRH and ADCDRL registers. The accuracy of the conversion is described in *Section 20:*Electrical characteristics.

R<sub>AIN</sub> is the maximum recommended impedance for an analog input signal. If the impedance is too high, this will result in a loss of accuracy due to leakage and sampling not being completed in the allotted time.

#### 18.3.1 A/D converter configuration

The analog input ports must be configured as input, no pull-up, no interrupt. Refer to the *Chapter 9: I/O ports.* Using these pins as analog inputs does not affect the ability of the port to be read as a logic input.

In the ADCCSR register:

Select the CS[3:0] bits to assign the analog channel to convert.

### 18.3.2 Starting the conversion

In the ADCCSR register:

• Set the ADON bit to enable the A/D converter and to start the conversion. From this time on, the ADC performs a continuous conversion of the selected channel.

When a conversion is complete:

- The EOC bit is set by hardware.
- The result is in the ADCDR registers.

A read to the ADCDRH or a write to any bit of the ADCCSR register resets the EOC bit.

To read the 10 bits, perform the following steps:

- 1. Poll the EOC bit.
- 2. Read the ADCDRL register.
- 3. Read the ADCDRH register. This clears EOC automatically.

Note:

The data is not latched, so both the low and the high data register must be read before the next conversion is complete, so it is recommended to disable interrupts while reading the conversion result.

To read only 8 bits, perform the following steps:

- 1. Poll the EOC bit.
- 2. Read the ADCDRH register. This clears EOC automatically.

**57** 

207/276

### 18.3.3 Changing the conversion channel

The application can change channels during conversion. When software modifies the CH[3:0] bits in the ADCCSR register, the current conversion is stopped, the EOC bit is cleared, and the A/D converter starts converting the newly selected channel.

### 18.4 Low power modes

Note:

The A/D converter may be disabled by resetting the ADON bit. This feature allows reduced power consumption when no conversion is needed and between single shot conversions.

Table 111. Effect of low power modes on ADC

| Mode | Effect                                                                                                                                                                                                              |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Wait | No effect on A/D converter                                                                                                                                                                                          |
| Halt | A/D converter disabled.  After wake-up from Halt mode, the A/D converter requires a stabilization time t <sub>STAB</sub> (see Section 20: Electrical characteristics) before accurate conversions can be performed. |

### 18.5 Interrupts

None.

### 18.6 ADC registers

# 18.6.1 Control/status register (ADCCSR)

**ADCCSR** Reset value: 0000 0000 (00h) 7 6 5 4 3 0 **EOC SPEED ADON** CH[3:0] Reserved RO RW RW RW

Table 112. ADCCSR register description

| Bit | Name  | Function                                                                                                                                                                                                              |  |  |  |
|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7   | EOC   | End of Conversion  This bit is set by hardware. It is cleared by hardware when software reads the ADCDRH register or writes to any bit of the ADCCSR register.  0: Conversion is not complete  1: Conversion complete |  |  |  |
| 6   | SPEED | ADC clock selection  This bit is set and cleared by software.  0: f <sub>ADC</sub> = f <sub>CPU</sub> /4  1: f <sub>ADC</sub> = f <sub>CPU</sub> /2                                                                   |  |  |  |

Table 112. ADCCSR register description (continued)

| Bit | Name    | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 5   | ADON    | A/D Converter on  This bit is set and cleared by software.  0: Disable ADC and stop conversion  1: Enable ADC and start conversion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 4   | -       | Reserved. Must be kept cleared                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 3:0 | CH[3:0] | Channel Selection  These bits are set and cleared by software. They select the analog input to convert. 0000: Channel pin = AIN0 0001: Channel pin = AIN1 0010: Channel pin = AIN2 0011: Channel pin = AIN3 0100: Channel pin = AIN4 0101: Channel pin = AIN5 0110: Channel pin = AIN5 0110: Channel pin = AIN5 0110: Channel pin = AIN7 1000: Channel pin = AIN7 1000: Channel pin = AIN8 1001: Channel pin = AIN9 1010: Channel pin = AIN10 1011: Channel pin = AIN11 1100: Channel pin = AIN11 11100: Channel pin = AIN12 1101: Channel pin = AIN13 1110: Channel pin = AIN14 1111: Channel pin = AIN15 Note: The number of channels is device dependent. Refer to the device pinout description. |  |  |  |  |  |

# 18.6.2 Data register (ADCDRH)



Table 113. ADCDRH register description

| Bit | Name   | Function                      |
|-----|--------|-------------------------------|
| 7:0 | D[9:2] | MSB of Converted Analog Value |

# 18.6.3 Data register (ADCDRL)



Table 114. ADCDRL register description

| Bit | Name   | Function                           |
|-----|--------|------------------------------------|
| 7:2 | -      | Reserved. Forced by hardware to 0. |
| 1:0 | D[1:0] | LSB of Converted Analog Value      |

# 18.6.4 ADC register map and reset values

Table 115. ADC register map and reset values

| Address<br>(Hex.) | Register<br>label     | 7        | 6          | 5         | 4       | 3        | 2        | 1        | 0        |
|-------------------|-----------------------|----------|------------|-----------|---------|----------|----------|----------|----------|
| 0070h             | ADCCSR<br>Reset value | EOC<br>0 | SPEED<br>0 | ADON<br>0 | 0       | CH3<br>0 | CH2<br>0 | CH1<br>0 | CH0<br>0 |
| 0071h             | ADCDRH<br>Reset value | D9<br>0  | D8<br>0    | D7<br>0   | D6<br>0 | D5<br>0  | D4<br>0  | D3<br>0  | D2<br>0  |
| 0072h             | ADCDRL<br>Reset value | 0        | 0          | 0         | 0       | 0        | 0        | D1<br>0  | D0<br>0  |

Instruction set ST72521xx-Auto

### 19 Instruction set

# 19.1 CPU addressing modes

The CPU features 17 different addressing modes which can be classified in seven main groups as listed in the following table:

Table 116. Addressing modes

| Group         | Example         |
|---------------|-----------------|
| Inherent      | NOP             |
| Immediate     | LD A,#\$55      |
| Direct        | LD A,\$55       |
| Indexed       | LD A,(\$55,X)   |
| Indirect      | LD A,([\$55],X) |
| Relative      | JRNE loop       |
| Bit operation | BSET byte,#5    |

The CPU instruction set is designed to minimize the number of bytes required per instruction: To do so, most of the addressing modes may be divided in two submodes called long and short:

- Long addressing mode is more powerful because it can use the full 64 Kbyte address space; however, it uses more bytes and more CPU cycles.
- Short addressing mode is less powerful because it can generally only access page zero (0000h - 00FFh range), but the instruction size is more compact, and faster. All memory to memory instructions use short addressing modes only (CLR, CPL, NEG, BSET, BRES, BTJT, BTJF, INC, DEC, RLC, RRC, SLL, SRL, SRA, SWAP).

The ST7 Assembler optimizes the use of long and short addressing modes.

Table 117. CPU addressing mode overview

|           | Mode     |         | Syntax          | Destination | Pointer<br>address<br>(Hex.) | Pointer<br>size<br>(Hex.) | Length<br>(bytes) |
|-----------|----------|---------|-----------------|-------------|------------------------------|---------------------------|-------------------|
| Inherent  |          |         | nop             |             |                              |                           | + 0               |
| Immediate |          |         | ld A,#\$55      |             |                              |                           | + 1               |
| Short     | Direct   |         | ld A,\$10       | 00FF        |                              |                           | + 1               |
| Long      | Direct   |         | ld A,\$1000     | 0000FFFF    |                              |                           | + 2               |
| No Offset | Direct   | Indexed | ld A,(X)        | 00FF        |                              |                           | + 0               |
| Short     | Direct   | Indexed | ld A,(\$10,X)   | 001FE       |                              |                           | + 1               |
| Long      | Direct   | Indexed | ld A,(\$1000,X) | 0000FFFF    |                              |                           | + 2               |
| Short     | Indirect |         | ld A,[\$10]     | 00FF        | 00FF                         | byte                      | + 2               |
| Long      | Indirect |         | ld A,[\$10.w]   | 0000FFFF    | 00FF                         | word                      | + 2               |
| Short     | Indirect | Indexed | ld A,([\$10],X) | 001FE       | 00FF                         | byte                      | + 2               |

ST72521xx-Auto Instruction set

Table 117. CPU addressing mode overview (continued)

|          | Mode     |          | Syntax              | Destination | Pointer<br>address<br>(Hex.) | Pointer<br>size<br>(Hex.) | Length<br>(bytes) |
|----------|----------|----------|---------------------|-------------|------------------------------|---------------------------|-------------------|
| Long     | Indirect | Indexed  | ld A,([\$10.w],X)   | 0000FFFF    | 00FF                         | word                      | + 2               |
| Relative | Direct   |          | jrne loop           | PC+/-127    |                              |                           | + 1               |
| Relative | Indirect |          | jrne [\$10]         | PC+/-127    | 00FF                         | byte                      | + 2               |
| Bit      | Direct   |          | bset \$10,#7        | 00FF        |                              |                           | + 1               |
| Bit      | Indirect |          | bset [\$10],#7      | 00FF        | 00FF                         | byte                      | + 2               |
| Bit      | Direct   | Relative | btjt \$10,#7,skip   | 00FF        |                              |                           | + 2               |
| Bit      | Indirect | Relative | btjt [\$10],#7,skip | 00FF        | 00FF                         | byte                      | + 3               |

### 19.1.1 Inherent

All Inherent instructions consist of a single byte. The opcode fully specifies all the required information for the CPU to process the operation.

Table 118. Inherent instructions

| Instruction             | Function                            |
|-------------------------|-------------------------------------|
| NOP                     | No operation                        |
| TRAP                    | S/W Interrupt                       |
| WFI                     | Wait For Interrupt (Low Power Mode) |
| HALT                    | Halt Oscillator (Lowest Power Mode) |
| RET                     | Sub-routine Return                  |
| IRET                    | Interrupt Sub-routine Return        |
| SIM                     | Set Interrupt Mask (level 3)        |
| RIM                     | Reset Interrupt Mask (level 0)      |
| SCF                     | Set Carry Flag                      |
| RCF                     | Reset Carry Flag                    |
| RSP                     | Reset Stack Pointer                 |
| LD                      | Load                                |
| CLR                     | Clear                               |
| PUSH/POP                | Push/Pop to/from the stack          |
| INC/DEC                 | Increment/Decrement                 |
| TNZ                     | Test Negative or Zero               |
| CPL, NEG                | 1 or 2 Complement                   |
| MUL                     | Byte Multiplication                 |
| SLL, SRL, SRA, RLC, RRC | Shift and Rotate Operations         |
| SWAP                    | Swap Nibbles                        |

Instruction set ST72521xx-Auto

#### 19.1.2 **Immediate**

Immediate instructions have 2 bytes. The first byte contains the opcode and the second byte contains the operand value.

Table 119. Immediate instructions

| Instruction        | Function              |
|--------------------|-----------------------|
| LD                 | Load                  |
| СР                 | Compare               |
| BCP                | Bit Compare           |
| AND, OR, XOR       | Logical Operations    |
| ADC, ADD, SUB, SBC | Arithmetic Operations |

#### 19.1.3 **Direct**

In Direct instructions, the operands are referenced by their memory address.

The direct addressing mode consists of two submodes:

#### Direct (short)

The address is a byte, thus requires only one byte after the opcode, but only allows 00 - FF addressing space.

#### Direct (long)

The address is a word, thus allowing 64 Kbyte addressing space, but requires 2 bytes after the opcode.

#### 19.1.4 Indexed (no offset, short, long)

In this mode, the operand is referenced by its memory address, which is defined by the unsigned addition of an index register (X or Y) with an offset.

The indexed addressing mode consists of three submodes:

#### Indexed (no offset)

There is no offset, (no extra byte after the opcode), and allows 00 - FF addressing space.

#### Indexed (short)

The offset is a byte, thus requires only one byte after the opcode and allows 00 - 1FE addressing space.

#### Indexed (long)

Downloaded from Elcodis.com electronic components distributor

The offset is a word, thus allowing 64 Kbyte addressing space and requires 2 bytes after the opcode.

ST72521xx-Auto Instruction set

### 19.1.5 Indirect (short, long)

The required data byte to do the operation is found by its memory address, located in memory (pointer).

The pointer address follows the opcode. The indirect addressing mode consists of two submodes:

#### Indirect (short)

The pointer address is a byte, the pointer size is a byte, thus allowing 00 - FF addressing space, and requires 1 byte after the opcode.

#### Indirect (long)

The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode.

### 19.1.6 Indirect indexed (short, long)

This is a combination of indirect and short indexed addressing modes. The operand is referenced by its memory address, which is defined by the unsigned addition of an index register value (X or Y) with a pointer value located in memory. The pointer address follows the opcode.

The indirect indexed addressing mode consists of two submodes:

#### Indirect indexed (short)

The pointer address is a byte, the pointer size is a byte, thus allowing 00 - 1FE addressing space, and requires 1 byte after the opcode.

#### Indirect indexed (long)

The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode.

Table 120. Instructions supporting direct, indexed, indirect, and indirect indexed addressing modes

| Туре                        | Instruction        | Function                                     |  |
|-----------------------------|--------------------|----------------------------------------------|--|
|                             | LD                 | Load                                         |  |
|                             | СР                 | Compare                                      |  |
| Long and short instructions | AND, OR, XOR       | Logical operations                           |  |
|                             | ADC, ADD, SUB, SBC | Arithmetic Additions/Subtractions operations |  |
|                             | ВСР                | Bit Compare                                  |  |

Instruction set ST72521xx-Auto

Table 120. Instructions supporting direct, indexed, indirect, and indirect indexed addressing modes (continued)

| Туре                    | Instruction             | Function                     |
|-------------------------|-------------------------|------------------------------|
|                         | CLR                     | Clear                        |
|                         | INC, DEC                | Increment/Decrement          |
|                         | TNZ                     | Test Negative or Zero        |
|                         | CPL, NEG                | 1 or 2 Complement            |
| Short instructions only | BSET, BRES              | Bit Operations               |
|                         | BTJT, BTJF              | Bit Test and Jump Operations |
|                         | SLL, SRL, SRA, RLC, RRC | Shift and Rotate Operations  |
|                         | SWAP                    | Swap Nibbles                 |
|                         | CALL, JP                | Call or Jump subroutine      |

### 19.1.7 Relative (direct, indirect)

This addressing mode is used to modify the PC register value, by adding an 8-bit signed offset to it.

Table 121. Available relative direct/indirect instructions

| Instruction | Function         |
|-------------|------------------|
| JRxx        | Conditional Jump |
| CALLR       | Call Relative    |

The relative addressing mode consists of two submodes:

### Relative (direct)

The offset is following the opcode.

#### Relative (indirect)

The offset is defined in memory, which address follows the opcode.

# 19.2 Instruction groups

The ST7 family devices use an Instruction Set consisting of 63 instructions. The instructions may be subdivided into 13 main groups as illustrated in the following table:

Table 122. Instruction groups

| Group               | Instructions |     |     |  |  |  |  |  |
|---------------------|--------------|-----|-----|--|--|--|--|--|
| Load and Transfer   | LD           | CLR |     |  |  |  |  |  |
| Stack operation     | PUSH         | POP | RSP |  |  |  |  |  |
| Increment/Decrement | INC          | DEC |     |  |  |  |  |  |
| Compare and Tests   | СР           | TNZ | ВСР |  |  |  |  |  |

ST72521xx-Auto Instruction set

Table 122. Instruction groups (continued)

| Group                            | Instructions |      |      |      |      |       |     |     |
|----------------------------------|--------------|------|------|------|------|-------|-----|-----|
| Logical operations               | AND          | OR   | XOR  | CPL  | NEG  |       |     |     |
| Bit Operation                    | BSET         | BRES |      |      |      |       |     |     |
| Conditional Bit Test and Branch  | BTJT         | BTJF |      |      |      |       |     |     |
| Arithmetic operations            | ADC          | ADD  | SUB  | SBC  | MUL  |       |     |     |
| Shift and Rotates                | SLL          | SRL  | SRA  | RLC  | RRC  | SWAP  | SLA |     |
| Unconditional Jump or Call       | JRA          | JRT  | JRF  | JP   | CALL | CALLR | NOP | RET |
| Conditional Branch               | JRxx         |      |      |      |      |       |     |     |
| Interruption management          | TRAP         | WFI  | HALT | IRET |      |       |     |     |
| Condition Code Flag modification | SIM          | RIM  | SCF  | RCF  |      |       |     |     |

### 19.2.1 Using a prebyte

The instructions are described with one to four opcodes.

In order to extend the number of available opcodes for an 8-bit CPU (256 opcodes), three different prebyte opcodes are defined. These prebytes modify the meaning of the instruction they precede.

The whole instruction becomes:

PC - 2 End of previous instruction

PC - 1 Prebyte

PC Opcode

PC + 1 Additional word (0 to 2) according to the number of bytes required to compute the effective address

These prebytes enable instruction in Y as well as indirect addressing modes to be implemented. They precede the opcode of the instruction in X or the instruction using direct addressing mode. The prebytes are:

PDY 90 Replace an X based instruction using immediate, direct, indexed, or inherent addressing mode by a Y one.

PIX 92 Replace an instruction using direct, direct bit, or direct relative addressing mode to an instruction using the corresponding indirect addressing mode.

It also changes an instruction using X indexed addressing mode to an instruction using indirect X indexed addressing mode.

PIY 91 Replace an instruction using X indirect indexed addressing mode by a Y one.

Instruction set ST72521xx-Auto

Table 123. Instruction set overview

| Mnemo | Description               | Function/Example    | Dst    | Src |   | l1 | Н | 10 | N | Z |   |
|-------|---------------------------|---------------------|--------|-----|---|----|---|----|---|---|---|
| ADC   | Add with Carry            | A = A + M + C       | Α      | М   |   |    | Н |    | N | Z | 1 |
| ADD   | Addition                  | A = A + M           | Α      | М   |   |    | Н |    | N | Z |   |
| AND   | Logical And               | A = A . M           | Α      | М   |   |    |   |    | Ν | Z |   |
| ВСР   | Bit compare A, Memory     | tst (A . M)         | Α      | М   |   |    |   |    | N | Z |   |
| BRES  | Bit Reset                 | bres Byte, #3       | М      |     |   |    |   |    |   |   |   |
| BSET  | Bit Set                   | bset Byte, #3       | М      |     |   |    |   |    |   |   |   |
| BTJF  | Jump if bit is false (0)  | btjf Byte, #3, Jmp1 | М      |     |   |    |   |    |   |   |   |
| BTJT  | Jump if bit is true (1)   | btjt Byte, #3, Jmp1 | М      |     |   |    |   |    |   |   |   |
| CALL  | Call subroutine           |                     |        |     |   |    |   |    |   |   | Ī |
| CALLR | Call subroutine relative  |                     |        |     |   |    |   |    |   |   | Ī |
| CLR   | Clear                     |                     | reg, M |     |   |    |   |    | 0 | 1 | J |
| СР    | Arithmetic Compare        | tst(Reg - M)        | reg    | М   | 1 |    |   |    | Ν | Z | Ī |
| CPL   | One Complement            | A = FFH-A           | reg, M |     |   |    |   |    | Ν | Z | Ī |
| DEC   | Decrement                 | dec Y               | reg, M |     |   |    |   |    | Ν | Z | J |
| HALT  | Halt                      |                     |        |     |   | 1  |   | 0  |   |   |   |
| IRET  | Interrupt routine return  | Pop CC, A, X, PC    |        |     |   | l1 | Н | 10 | N | Z | Ī |
| INC   | Increment                 | inc X               | reg, M |     |   |    |   |    | N | Z |   |
| JP    | Absolute Jump             | jp [TBL.w]          |        |     |   |    |   |    |   |   |   |
| JRA   | Jump relative always      |                     |        |     |   |    |   |    |   |   | Ī |
| JRT   | Jump relative             |                     |        |     |   |    |   |    |   |   |   |
| JRF   | Never jump                | jrf *               |        |     |   |    |   |    |   |   |   |
| JRIH  | Jump if ext. INT pin = 1  | (ext. INT pin high) |        |     |   |    |   |    |   |   |   |
| JRIL  | Jump if ext. INT pin = 0  | (ext. INT pin low)  |        |     |   |    |   |    |   |   |   |
| JRH   | Jump if H = 1             | H = 1 ?             |        |     |   |    |   |    |   |   | J |
| JRNH  | Jump if H = 0             | H = 0 ?             |        |     |   |    |   |    |   |   | I |
| JRM   | Jump if I1:0 = 11         | I1:0 = 11 ?         |        |     |   |    |   |    |   |   | I |
| JRNM  | Jump if I1:0 <> 11        | I1:0 <> 11 ?        |        |     |   |    |   |    |   |   | I |
| JRMI  | Jump if N = 1 (minus)     | N = 1 ?             |        |     |   |    |   |    |   |   | I |
| JRPL  | Jump if N = 0 (plus)      | N = 0 ?             |        |     |   |    |   |    |   |   | J |
| JREQ  | Jump if Z = 1 (equal)     | Z = 1 ?             |        |     |   |    |   |    |   |   | Ī |
| JRNE  | Jump if Z = 0 (not equal) | Z = 0 ?             |        |     |   |    |   |    |   |   | J |
| JRC   | Jump if C = 1             | C = 1 ?             |        |     |   |    |   |    |   |   |   |
| JRNC  | Jump if C = 0             | C = 0 ?             |        |     |   |    |   |    |   |   | J |
| JRULT | Jump if C = 1             | Unsigned <          |        |     |   |    |   |    |   |   | Ī |
| JRUGE | Jump if C = 0             | Jmp if unsigned >=  |        |     | 1 |    |   |    |   |   | Ī |

ST72521xx-Auto Instruction set

Table 123. Instruction set overview (continued)

| Mnemo | Description            | Function/Example    | Dst     | Src     |
|-------|------------------------|---------------------|---------|---------|
| JRUGT | Jump if $(C + Z = 0)$  | Unsigned >          |         |         |
| JRULE | Jump if $(C + Z = 1)$  | Unsigned <=         |         |         |
| LD    | Load                   | dst <= src          | reg, M  | M, reg  |
| MUL   | Multiply               | X,A = X * A         | A, X, Y | X, Y, A |
| NEG   | Negate (2's compl)     | neg \$10            | reg, M  |         |
| NOP   | No Operation           |                     |         |         |
| OR    | OR operation           | A = A + M           | Α       | М       |
| POP   | Pan from the Stack     | pop reg             | reg     | М       |
| POP   | Pop from the Stack     | pop CC              | СС      | М       |
| PUSH  | Push onto the Stack    | push Y              | М       | reg, CC |
| RCF   | Reset carry flag       | C = 0               |         |         |
| RET   | Subroutine Return      |                     |         |         |
| RIM   | Enable Interrupts      | I1:0 = 10 (level 0) |         |         |
| RLC   | Rotate left true C     | C <= A <= C         | reg, M  |         |
| RRC   | Rotate right true C    | C => A => C         | reg, M  |         |
| RSP   | Reset Stack Pointer    | S = Max allowed     |         |         |
| SBC   | Subtract with Carry    | A = A - M - C       | Α       | М       |
| SCF   | Set carry flag         | C = 1               |         |         |
| SIM   | Disable Interrupts     | I1:0 = 11 (level 3) |         |         |
| SLA   | Shift left Arithmetic  | C <= A <= 0         | reg, M  |         |
| SLL   | Shift left Logic       | C <= A <= 0         | reg, M  |         |
| SRL   | Shift right Logic      | 0 => A => C         | reg, M  |         |
| SRA   | Shift right Arithmetic | A7 => A => C        | reg, M  |         |
| SUB   | Subtraction            | A = A - M           | Α       | М       |
| SWAP  | SWAP nibbles           | A7-A4 <=> A3-A0     | reg, M  |         |
| TNZ   | Test for Neg & Zero    | tnz lbl1            |         |         |
| TRAP  | S/W trap               | S/W interrupt       |         |         |
| WFI   | Wait for Interrupt     |                     |         |         |
| XOR   | Exclusive OR           | A = A XOR M         | Α       | М       |

| 11 | н | 10 | N | z             | С       |
|----|---|----|---|---------------|---------|
|    |   |    |   |               |         |
|    |   |    |   |               |         |
|    |   |    | Ν | Z             |         |
|    | 0 |    |   |               | 0       |
|    |   |    | N | Z             | С       |
|    |   |    |   |               |         |
|    |   |    | Ν | Z             |         |
|    |   |    |   |               |         |
| 11 | Ι | 10 | N | Z             | С       |
|    |   |    |   |               |         |
|    |   |    |   |               | 0       |
|    |   |    |   |               |         |
| 1  |   | 0  |   |               |         |
|    |   |    | N | Z             | С       |
|    |   |    | N | Z             | C<br>C  |
|    |   |    |   |               |         |
|    |   |    | N | Z             | С       |
|    |   |    |   |               | 1       |
| 1  |   | 1  |   |               |         |
|    |   |    | N | Z             | С       |
|    |   |    | N | Z             | С       |
|    |   |    | 0 | Z             | С       |
|    |   |    | N | Z Z Z Z Z Z Z | C C C C |
|    |   |    | N | Z             | С       |
|    |   |    | Ν | Z             |         |
|    |   |    | N | Z             |         |
| 1  |   | 1  |   |               |         |
| 1  |   | 0  |   |               |         |
|    |   |    | N | Z             |         |

### 20 Electrical characteristics

### 20.1 Parameter conditions

Unless otherwise specified, all voltages are referred to V<sub>SS</sub>.

#### 20.1.1 Minimum and maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25$ °C and  $T_A = T_{Amax}$  (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean  $\pm 3\Sigma$ ).

### 20.1.2 Typical values

Unless otherwise specified, typical data is based on  $T_A = 25^{\circ}C$ ,  $V_{DD} = 5V$ . The typical values are given only as design guidelines and are not tested.

### 20.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

### 20.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in Figure 86.

Figure 86. Pin loading conditions



### 20.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in *Figure 87*.

Figure 87. Pin input voltage



# 20.2 Absolute maximum ratings

Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### 20.2.1 Voltage characteristics

Table 124. Voltage characteristics

| Symbol                                    | Ratings                                            | Maximum value                                  | Unit |
|-------------------------------------------|----------------------------------------------------|------------------------------------------------|------|
| V <sub>DD</sub> - V <sub>SS</sub>         | Supply voltage                                     | 6.5                                            |      |
| V <sub>PP</sub> - V <sub>SS</sub>         | Programming voltage                                | 13                                             | v    |
| V <sub>IN</sub> <sup>(1)</sup>            | Input voltage on true open-drain pin               | V <sub>SS</sub> - 0.3 to 6.5                   | ]    |
| VIN'                                      | Input voltage on any other pin                     | V <sub>SS</sub> - 0.3 to V <sub>DD</sub> + 0.3 |      |
| $ \Delta V_{DDx} $ and $ \Delta V_{SSx} $ | Variations between different digital power pins    | 50                                             | mV   |
| IV <sub>SSA</sub> - V <sub>SSx</sub> I    | Variations between digital and analog ground pins  | 50                                             | IIIV |
| V <sub>ESD(HBM)</sub>                     | Electrostatic discharge voltage (Human Body Model) | See Section 20.7.3 on page 2                   |      |
| V <sub>ESD(MM)</sub>                      | Electrostatic discharge voltage (Machine Model)    |                                                |      |

Directly connecting the RESET and I/O pins to V<sub>DD</sub> or V<sub>SS</sub> could damage the device if an unintentional internal reset is generated or an unexpected change of the I/O configuration occurs (for example, due to a corrupted program counter). To guarantee safe operation, this connection has to be done through a pull-up or pull-down resistor (typical: 4.7kΩ for RESET, 10kΩ for I/Os). For the same reason, unused I/O pins must not be directly tied to V<sub>DD</sub> or V<sub>SS</sub>.

#### 20.2.2 Current characteristics

Table 125. Current characteristics

| Symbol                             | Ratings                                                                 | Maximum value | Unit |
|------------------------------------|-------------------------------------------------------------------------|---------------|------|
| I <sub>VDD</sub>                   | Total current into V <sub>DD</sub> power lines (source) <sup>(1)</sup>  | 150           | mA   |
| I <sub>VSS</sub>                   | Total current out of V <sub>SS</sub> ground lines (sink) <sup>(1)</sup> | 150           | IIIA |
|                                    | Output current sunk by any standard I/O and control pin                 | 25            |      |
| I <sub>IO</sub> <sup>(2)</sup>     | Output current sunk by any high sink I/O pin                            | 50            |      |
|                                    | Output current source by any I/Os and control pin                       | - 25          |      |
|                                    | Injected current on V <sub>PP</sub> pin                                 | ± 5           |      |
|                                    | Injected current on RESET pin                                           | ± 5           | mA   |
| I <sub>INJ(PIN)</sub> (3)(4)       | Injected current on OSC1 and OSC2 pins                                  | ± 5           |      |
|                                    | Injected current on PC6 pin (Flash devices only)                        | + 5           |      |
|                                    | Injected current on any other pin <sup>(5)(6)</sup>                     | ± 5           |      |
| $\Sigma I_{\text{INJ(PIN)}}^{(3)}$ | Total injected current (sum of all I/O and control pins) <sup>(5)</sup> | ± 25          |      |

- 1. All power  $(V_{DD})$  and ground  $(V_{SS})$  lines must always be connected to the external supply.
- 2. Directly connecting the  $\overline{\text{RESET}}$  and I/O pins to  $V_{DD}$  or  $V_{SS}$  could damage the device if an unintentional internal reset is generated or an unexpected change of the I/O configuration occurs (for example, due to a corrupted program counter). To guarantee safe operation, this connection has to be done through a pull-up or pull-down resistor (typical:  $4.7 \text{k}\Omega$  for RESET,  $10 \text{k}\Omega$  for I/Os). For the same reason, unused I/O pins must not be directly tied to  $V_{DD}$  or  $V_{SS}$ .
- 3. I<sub>INJ(PIN)</sub> must never be exceeded. This is implicitly ensured if V<sub>IN</sub> maximum is respected. If V<sub>IN</sub> maximum cannot be respected, the injection current must be limited externally to the I<sub>INJ(PIN)</sub> value. A positive injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. For true open-drain pads, there is no positive injection current, and the corresponding V<sub>IN</sub> maximum must always be respected.
- Negative injection may disturb the analog performance of the device. See Note 1 in Table 157: ADC accuracy on page 252.
- When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the
  positive and negative injected currents (instantaneous values). These results are based on
  characterization with ΣI<sub>INJ(PIN)</sub> maximum current injection on four I/O port pins of the device.
- 6. True open-drain I/O port pins do not accept positive injection.

#### 20.2.3 Thermal characteristics

Table 126. Thermal characteristics

| Symbol           | Ratings                                                                                             | Value       | Unit |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------|-------------|------|--|--|--|--|
| T <sub>STG</sub> | Storage temperature range                                                                           | -65 to +150 | °C   |  |  |  |  |
| TJ               | T <sub>J</sub> Maximum junction temperature (see Section 21.1: Thermal characteristics on page 256) |             |      |  |  |  |  |

# 20.3 Operating conditions

## 20.3.1 General operating conditions

Table 127. General operating conditions

| Symbol           | Parameter                                         | Conditions                      | Min     | Max | Unit |
|------------------|---------------------------------------------------|---------------------------------|---------|-----|------|
| f <sub>CPU</sub> | Internal clock frequency                          |                                 | 0       | 8   | MHz  |
| V <sub>DD</sub>  | Standard voltage range (except Flash Write/Erase) |                                 | 3.8     | 5.5 | ٧    |
|                  | Operating voltage for Flash Write/Erase           | V <sub>PP</sub> = 11.4 to 12.6V | 4.5 5.5 |     |      |
|                  |                                                   | A suffix version                |         | 85  |      |
| $T_A$            | Ambient temperature range                         | B suffix version                | -40     | 105 | °C   |
|                  |                                                   | C suffix version                |         | 125 |      |

Note: Some temperature ranges are only available with a specific package and memory size.

Refer to Section 22: Device configuration and ordering information on page 257.





### 20.3.2 Operating conditions with low voltage detector (LVD)

Subject to general operating conditions for  $V_{DD}$ ,  $f_{CPU}$ , and  $T_A$ .

Table 128. Operating conditions with low voltage detector (LVD)

| Symbol                | Parameter                                                              | Conditions                                    | Min                 | Тур  | Max                 | Unit |
|-----------------------|------------------------------------------------------------------------|-----------------------------------------------|---------------------|------|---------------------|------|
|                       |                                                                        | VD level = High in option byte                | 4.0 <sup>(1)</sup>  | 4.2  | 4.5                 |      |
| V <sub>IT+(LVD)</sub> | Reset release threshold (V <sub>DD</sub> rise)                         | VD level = Med. in option byte <sup>(2)</sup> | 3.55 <sup>(1)</sup> | 3.75 | 4.0 <sup>(1)</sup>  |      |
|                       |                                                                        | VD level = Low in option byte <sup>(2)</sup>  | 2.95 <sup>(1)</sup> | 3.15 | 3.35 <sup>(1)</sup> | v    |
|                       |                                                                        | VD level = High in option byte                | 3.8                 | 4.0  | 4.25 <sup>(1)</sup> | V    |
| V <sub>IT-(LVD)</sub> | Reset generation threshold (V <sub>DD</sub> fall)                      | VD level = Med. in option byte <sup>(2)</sup> | 3.35 <sup>(1)</sup> | 3.55 | 3.75 <sup>(1)</sup> |      |
|                       |                                                                        | VD level = Low in option byte <sup>(2)</sup>  | 2.8 <sup>(1)</sup>  | 3.0  | 3.15 <sup>(1)</sup> |      |
| V <sub>hys(LVD)</sub> | LVD voltage threshold hysteresis                                       | V <sub>IT+(LVD)</sub> -V <sub>IT-(LVD)</sub>  |                     | 200  |                     | mV   |
| Vt <sub>POR</sub>     | V <sub>DD</sub> rise time <sup>(2)(3)</sup>                            | LVD enabled                                   | 6µs/V               |      | 100ms/V             | -    |
| t <sub>g(VDD)</sub>   | V <sub>DD</sub> glitches filtered (not detected) by LVD <sup>(4)</sup> |                                               |                     |      | 40                  | ns   |

<sup>1.</sup> Data based on characterization results, tested in production for ROM devices only

## 20.3.3 Auxiliary voltage detector (AVD) thresholds

Subject to general operating conditions for V<sub>DD</sub>, f<sub>CPU</sub>, and T<sub>A</sub>.

Table 129. Auxiliary voltage detector (AVD) thresholds

| Symbol                | Parameter                                                 | Conditions                                   | Min                 | Тур  | Max                 | Unit |
|-----------------------|-----------------------------------------------------------|----------------------------------------------|---------------------|------|---------------------|------|
|                       |                                                           | VD level = High in option byte               | 4.4 <sup>(1)</sup>  | 4.6  | 4.9 <sup>(1)</sup>  |      |
| V <sub>IT+(AVD)</sub> | 1⇒0 AVDF flag toggle threshold (V <sub>DD</sub> rise)     | VD level = Med. in option byte               | 3.95 <sup>(1)</sup> | 4.15 | 4.4 <sup>(1)</sup>  |      |
|                       | (                                                         | VD level = Low in option byte                | 3.4 <sup>(1)</sup>  | 3.6  | 3.8 <sup>(1)</sup>  | V    |
|                       |                                                           | VD level = High in option byte               | 4.2 <sup>(1)</sup>  | 4.4  | 4.65 <sup>(1)</sup> | V    |
| V <sub>IT-(AVD)</sub> | 0⇒1 AVDF flag toggle threshold (V <sub>DD</sub> fall)     | VD level = Med. in option byte               | 3.75 <sup>(1)</sup> | 4.0  | 4.2 <sup>(1)</sup>  |      |
|                       | (100)                                                     | VD level = Low in option byte                | 3.2 <sup>(1)</sup>  | 3.4  | 3.6 <sup>(1)</sup>  |      |
| V <sub>hys(AVD)</sub> | AVD voltage threshold hysteresis                          | V <sub>IT+(AVD)</sub> -V <sub>IT-(AVD)</sub> |                     | 200  |                     |      |
| ΔV <sub>IT-</sub>     | Voltage drop between AVD flag set and LVD reset activated | V <sub>IT-(AVD)</sub> -V <sub>IT-(LVD)</sub> |                     | 450  |                     | mV   |

<sup>1.</sup> Data based on characterization results, tested in production for ROM devices only

<sup>2.</sup> Data based on characterization results, not tested in production

When Vt<sub>POR</sub> is faster than 100µs/V, the Reset signal is released after a delay of maximum 42µs after V<sub>DD</sub> crosses the V<sub>IT+(LVD)</sub> threshold.

<sup>4.</sup> If the medium or low thresholds are selected, the detection may occur outside the specified operating voltage range. Below 3.8V, device operation is not guaranteed.

# 20.3.4 External voltage detector (EVD) thresholds

Subject to general operating conditions for  $V_{DD}$ ,  $f_{CPU}$ , and  $T_A$ .

Table 130. External voltage detector (EVD) thresholds

| Symbol                | Parameter                                                            | Conditions                                   | Min  | Тур  | Max  | Unit |
|-----------------------|----------------------------------------------------------------------|----------------------------------------------|------|------|------|------|
| V <sub>IT+(EVD)</sub> | 1⇒0 AVDF flag toggle threshold (V <sub>DD</sub> rise <sup>(1)</sup>  |                                              | 1.15 | 1.26 | 1.35 | V    |
| V <sub>IT-(EVD)</sub> | 0⇒1 AVDF flag toggle threshold (V <sub>DD</sub> fall) <sup>(1)</sup> |                                              | 1.1  | 1.2  | 1.3  | v    |
| V <sub>hys(EVD)</sub> | EVD voltage threshold hysteresis                                     | V <sub>IT+(EVD)</sub> -V <sub>IT-(EVD)</sub> |      | 200  |      | mV   |

<sup>1.</sup> Data based on characterization results, not tested in production

#### 20.4 **Supply current characteristics**

The following current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To obtain the total device consumption, the two current values must be added (except for Halt mode, for which the clock is stopped).

#### 20.4.1 **Current consumption**

Table 131. Current consumption

| Symbol Parameter |                                                   | Conditions                                                                                                                                                                                                                                                 |                           | ish<br>ices                  | R(<br>dev                 | Unit                         |    |
|------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------------|---------------------------|------------------------------|----|
|                  |                                                   |                                                                                                                                                                                                                                                            | Тур                       | Max <sup>(1)</sup>           | Тур                       | Max <sup>(1)</sup>           |    |
|                  | Supply current in Run mode <sup>(2)</sup>         | $\begin{split} &f_{OSC} = 2\text{MHz}, f_{CPU} = 1 \text{ MHz} \\ &f_{OSC} = 4 \text{ MHz}, f_{CPU} = 2 \text{ MHz} \\ &f_{OSC} = 8 \text{ MHz}, f_{CPU} = 4 \text{ MHz} \\ &f_{OSC} = 16 \text{ MHz}, f_{CPU} = 8 \text{ MHz} \end{split}$                | 1.3<br>2.0<br>3.6<br>7.1  | 3.0<br>5.0<br>8.0<br>15.0    | 1.3<br>2.0<br>3.6<br>7.1  | 2.0<br>3.0<br>5.0<br>10.0    | mA |
|                  | Supply current in Slow mode <sup>(2)</sup>        | $\begin{split} f_{OSC} &= 2 \text{ MHz, } f_{CPU} = 62.5 \text{ kHz} \\ f_{OSC} &= 4 \text{ MHz, } f_{CPU} = 125 \text{ kHz} \\ f_{OSC} &= 8 \text{ MHz, } f_{CPU} = 250 \text{ kHz} \\ f_{OSC} &= 16 \text{ MHz, } f_{CPU} = 500 \text{ kHz} \end{split}$ | 600<br>700<br>800<br>1100 | 2700<br>3000<br>3600<br>4000 | 600<br>700<br>800<br>1100 | 1800<br>2100<br>2400<br>3000 | μА |
| I <sub>DD</sub>  | Supply current in Wait mode <sup>(2)</sup>        | $\begin{split} &f_{OSC}=2\text{ MHz, }f_{CPU}=1\text{ MHz}\\ &f_{OSC}=4\text{ MHz, }f_{CPU}=2\text{ MHz}\\ &f_{OSC}=8\text{ MHz, }f_{CPU}=4\text{ MHz}\\ &f_{OSC}=16\text{ MHz, }f_{CPU}=8\text{ MHz} \end{split}$                                         | 1.0<br>1.5<br>2.5<br>4.5  | 3.0<br>4.0<br>5.0<br>7.0     | 1.0<br>1.5<br>2.5<br>4.5  | 1.3<br>2.0<br>3.3<br>6.0     | mA |
|                  | Supply current in Slow Wait mode <sup>(2)</sup>   | $\begin{split} f_{OSC} &= 2 \text{ MHz},  f_{CPU} = 62.5 \text{ kHz} \\ f_{OSC} &= 4 \text{ MHz},  f_{CPU} = 125 \text{ kHz} \\ f_{OSC} &= 8 \text{ MHz},  f_{CPU} = 250 \text{ kHz} \\ f_{OSC} &= 16 \text{ MHz},  f_{CPU} = 500 \text{ kHz} \end{split}$ | 580<br>650<br>770<br>1050 | 1200<br>1300<br>1800<br>2000 | 70<br>100<br>200<br>350   | 200<br>300<br>600<br>1200    | μА |
|                  | Supply current in Halt mode <sup>(3)</sup>        | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$<br>$-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$                                                                                                            | <1<br><1                  | 10<br>50                     | <1<br><1                  | 10<br>50                     | μΑ |
| I <sub>DD</sub>  | Supply current in Active Halt mode <sup>(4)</sup> | f <sub>OSC</sub> = 2 MHz<br>f <sub>OSC</sub> = 4 MHz<br>f <sub>OSC</sub> = 8 MHz<br>f <sub>OSC</sub> = 16 MHz                                                                                                                                              | 80<br>160<br>325<br>650   | No max.<br>guaran-<br>teed   | 15<br>30<br>60<br>120     | 25<br>50<br>100<br>200       | μА |

- 1. Data based on characterization results, tested in production at  $V_{DD}$  max. and  $f_{CPU}$  max.
- 2. Measurements are done in the following conditions:
   Program executed from RAM, CPU running with RAM access. The increase in consumption when executing from Flash is
  - All I/O pins in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load)

  - All I/O pins in input mode with a static value at v<sub>DD</sub> or v<sub>SS</sub> (no load).

     All peripherals in reset state.

     LVD disabled.

     Clock input (OSC1) driven by external square wave.

     In Slow and Slow Wait mode, f<sub>CPU</sub> is based on f<sub>OSC</sub> divided by 32.

     To obtain the total current consumption of the device, add the clock source (*Section 20.4.2*) and the peripheral power consumption (Section 20.4.3).
- All I/O pins in push-pull 0 mode (when applicable) with a static value at V<sub>DD</sub> or VSS (no load), LVD disabled. Data based on characterization results, tested in production at V<sub>DD</sub> max. and f<sub>CPU</sub> max.
- 4. Data based on characterization results, not tested in production. All I/O pins in push-pull 0 mode (when applicable) with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load); clock input (OSC1) driven by external square wave, LVD disabled. To obtain the total current consumption of the device, add the clock source consumption (Section 20.4.2).

# Power consumption vs $f_{CPU}$ : Flash devices

Figure 89. Typical I<sub>DD</sub> in Run mode



Figure 90. Typical  $I_{DD}$  in Slow mode



Figure 91. Typical I<sub>DD</sub> in Wait mode



Doc ID 17660 Rev 1 225/276



Figure 92. Typical I<sub>DD</sub> in Slow Wait mode

### 20.4.2 Supply and clock managers

The previous current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To obtain the total device consumption, the two current values must be added (except for Halt mode).

Table 132. Oscillators, PLL and LVD current consumption

| Symbol                 | Parameter                                                | Parameter Conditions Typ |                                | Max | Unit |
|------------------------|----------------------------------------------------------|--------------------------|--------------------------------|-----|------|
| I <sub>DD(RCINT)</sub> | Supply current of internal RC oscillator                 |                          | 625                            |     |      |
| I <sub>DD(RES)</sub>   | Supply current of resonator oscillator <sup>(1)(2)</sup> |                          | see section 20.5.3 on page 229 |     | μA   |
| I <sub>DD(PLL)</sub>   | PLL supply current                                       | V <sub>DD</sub> = 5V     | 360                            |     |      |
| I <sub>DD(LVD)</sub>   | LVD supply current                                       | v <sub>DD</sub> – 3v     | 150                            | 300 |      |

Data based on characterization results done with the external components specified in Section 20.5.3, not tested in production

<sup>2.</sup> As the oscillator is based on a current source, the consumption does not depend on the voltage.

#### 20.4.3 On-chip peripherals

Measured on LQFP64 generic board  $T_A = 25$ °C,  $f_{CPU} = 4$  MHz.

Table 133. On-chip peripherals current consumption

| Symbol               | Parameter                                         | Conditions             | Тур | Unit |
|----------------------|---------------------------------------------------|------------------------|-----|------|
| I <sub>DD(TIM)</sub> | 16-bit timer supply current <sup>(1)</sup>        | $V_{DD} = 5.0V$        | 50  | μΑ   |
| I <sub>DD(ART)</sub> | ART PWM supply current <sup>(2)</sup>             | V <sub>DD</sub> = 5.0V | 75  | μA   |
| I <sub>DD(SPI)</sub> | SPI supply current <sup>(3)</sup>                 | V - 5 0V               | 400 |      |
| I <sub>DD(SCI)</sub> | SCI supply current <sup>(4)</sup>                 | $V_{DD} = 5.0V$        | 400 | μΑ   |
| I <sub>DD(I2C)</sub> | I2C supply current <sup>(5)</sup>                 | $V_{DD} = 5.0V$        | 175 | μΑ   |
| I <sub>DD(ADC)</sub> | ADC supply current when converting <sup>(6)</sup> | V <sub>DD</sub> = 5.0V | 400 | μΑ   |
| I <sub>DD(CAN)</sub> | CAN supply current <sup>(7)</sup>                 | V <sub>DD</sub> = 5.0V | 400 | μA   |

Data based on a differential I<sub>DD</sub> measurement between reset configuration (timer counter running at f<sub>CPU</sub>/4) and timer counter stopped (only TIMD bit set). Data valid for one timer.

- Data based on a differential I<sub>DD</sub> measurement between reset configuration (SPI disabled) and a permanent SPI master communication at maximum speed (data sent equal to 55h). This measurement includes the pad toggling consumption.
- Data based on a differential I<sub>DD</sub> measurement between SCI low power state (SCID = 1) and a permanent SCI data transmit sequence.
- 5. Data based on a differential I<sub>DD</sub> measurement between reset configuration (I2C disabled) and a permanent I2C master communication at 100 kHz (data sent equal to 55h). This measurement includes the pad toggling consumption (27k ohm external pull-up on clock and data lines).
- Data based on a differential I<sub>DD</sub> measurement between reset configuration and continuous A/D conversions.
- Data based on a differential I<sub>DD</sub> measurement between reset configuration (CAN disabled) and a
  permanent CAN data transmit sequence with RX and TX connected together. This measurement include
  the pad toggling consumption.

Data based on a differential I<sub>DD</sub> measurement between reset configuration (timer stopped) and timer counter enabled (only TCE bit set).

# 20.5 Clock and timing characteristics

Subject to general operating conditions for  $V_{DD}$ ,  $f_{CPU}$ , and  $T_A$ .

### 20.5.1 General timings

Table 134. General timings

| Symbol               | Parameter                                                                    | Conditions               | Min  | Typ <sup>(1)</sup> | Max  | Unit             |
|----------------------|------------------------------------------------------------------------------|--------------------------|------|--------------------|------|------------------|
| t <sub>c(INST)</sub> | Instruction cycle time                                                       |                          | 2    | 3                  | 12   | t <sub>CPU</sub> |
|                      |                                                                              | f <sub>CPU</sub> = 8 MHz | 250  | 375                | 1500 | ns               |
|                      | Interrupt reaction time <sup>(2)</sup> $t_{v(IT)} = \Delta t_{c(INST)} + 10$ |                          | 10   |                    | 22   | t <sub>CPU</sub> |
|                      |                                                                              | f <sub>CPU</sub> = 8 MHz | 1.25 |                    | 2.75 | μs               |

<sup>1.</sup> Data based on typical application software.

#### 20.5.2 External clock source

Table 135. External clock source

| Symbol                                                   | Parameter                             | Conditions                     | Min             | Тур | Max                 | Unit |
|----------------------------------------------------------|---------------------------------------|--------------------------------|-----------------|-----|---------------------|------|
| V <sub>OSC1H</sub>                                       | OSC1 input pin high level voltage     |                                | $0.7xV_{DD}$    |     | $V_{DD}$            | V    |
| V <sub>OSC1L</sub>                                       | OSC1 input pin low level voltage      |                                | V <sub>SS</sub> |     | 0.3xV <sub>DD</sub> | V    |
| t <sub>w(OSC1L)</sub>                                    | OSC1 high or low time <sup>(1)</sup>  | See Figure 93                  | 5               |     |                     | ns   |
| $\begin{matrix} t_{r(OSC1)} \\ t_{f(OSC1)} \end{matrix}$ | OSC1 rise or fall time <sup>(1)</sup> | See Figure 93                  |                 |     | 15                  | 113  |
| I <sub>lkg</sub>                                         | OSC1 input leakage current            | $V_{SS} \le V_{IN} \le V_{DD}$ |                 |     | ±1                  | μΑ   |

<sup>1.</sup> Data based on design simulation and/or technology characteristics, not tested in production.

Figure 93. Typical application with an external clock source



<sup>2.</sup> Time measured between interrupt event and interrupt vector fetch.  $\Delta t_{c(INST)}$  is the number of  $t_{CPU}$  cycles needed to finish the current instruction execution.

### 20.5.3 Crystal and ceramic resonator oscillators

The ST7 internal clock can be supplied with four different crystal/ceramic resonator oscillators. All the information given in this paragraph is based on characterization results with specified typical external components. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. Refer to the crystal/ceramic resonator manufacturer for more details (such as frequency, package or accuracy).

Table 136. Crystal and ceramic resonator oscillators

| Symbol                             | Parameter                                                                                                                             | Conditio                                                                          | ns                                                               | Min                  | Тур                     | Max                      | Unit |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------|-------------------------|--------------------------|------|
| f <sub>OSC</sub>                   | Oscillator frequency <sup>(1)</sup>                                                                                                   | LP: Low power osci<br>MP: Medium power<br>MS: Medium speed<br>HS: High speed osci | oscillator<br>oscillator                                         | 1<br>>2<br>>4<br>>8  | -                       | 2<br>4<br>8<br>16        | MHz  |
| R <sub>F</sub>                     | Feedback resistor <sup>(2)</sup>                                                                                                      | -                                                                                 |                                                                  | 20                   | -                       | 40                       | kΩ   |
| C <sub>L1</sub><br>C <sub>L2</sub> | Recommended load capacitance versus equivalent serial resistance of the crystal or ceramic resonator (R <sub>S</sub> ) <sup>(3)</sup> | $R_S = 200\Omega$ $R_S = 200\Omega$ $R_S = 200\Omega$ $R_S = 100\Omega$           | LP oscillator<br>MP oscillator<br>MS oscillator<br>HS oscillator | 22<br>22<br>18<br>15 | -                       | 56<br>46<br>33<br>33     | pF   |
| i <sub>2</sub>                     | OSC2 driving current                                                                                                                  | $V_{DD} = 5V$ , $V_{IN} = V_{SS}$                                                 | LP oscillator<br>MP oscillator<br>MS oscillator<br>HS oscillator | -                    | 80<br>160<br>310<br>610 | 150<br>250<br>460<br>910 | μА   |

- The oscillator selection can be optimized in terms of supply current using a high-quality resonator with small R<sub>S</sub> value. Refer to crystal/ceramic resonator manufacturer for more details.
- Data based on characterization results, not tested in production. The relatively low value of the RF resistor
  offers a good protection against issues resulting from use in a humid environment, due to the induced
  leakage and the bias condition change. However, it is recommended to take this point into account if the
  microcontroller is used in tough humidity conditions.
- 3. For C<sub>L1</sub> and C<sub>L2</sub> it is recommended to use high-quality ceramic capacitors in the 5pF to 25pF range (typ.) designed for high-frequency applications and selected to match the requirements of the crystal or resonator. C<sub>L1</sub> and C<sub>L2</sub>, are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of C<sub>L1</sub> and C<sub>L2</sub>. PCB and MCU pin capacitance must be included when sizing C<sub>L1</sub> and C<sub>L2</sub> (10pF can be used as a rough estimate of the combined pin and board capacitance).

Figure 94. Typical application with a crystal or ceramic resonator



Doc ID 17660 Rev 1 229/276

Typical ceramic resonators<sup>(1)</sup> **Supplier** f<sub>OSC</sub> (MHz) **Recommended OSCRANGE option bit** Reference configuration MP mode<sup>(2)</sup> 2 CSTCC2M00G56A-R0 4 CSTCR4M00G55B-R0 MS mode Murata 8 CSTCE8M00G55A-R0 HS mode CSTCE16M0G53A-R0 16

Table 137. OSCRANGE selection for typical resonators

#### 20.5.4 RC oscillators

Table 138. RC oscillator characteristics

| Symbol                  | Parameter                                                | Conditions                       | Min | Тур | Max | Unit |
|-------------------------|----------------------------------------------------------|----------------------------------|-----|-----|-----|------|
| f <sub>OSC(RCINT)</sub> | Internal RC oscillator frequency (see <i>Figure 95</i> ) | $T_A = 25^{\circ}C, V_{DD} = 5V$ | 2   | 3.5 | 5.6 | MHz  |



Note:

To reduce disturbance to the RC oscillator, it is recommended to place decoupling capacitors between  $V_{DD}$  and  $V_{SS}$  as shown in Figure 115.

Resonator characteristics given by the ceramic resonator manufacturer. For more information on these resonators, please consult www.murata.com.

LP mode is not recommended for 2 MHz resonator because the peak to peak amplitude is too small (> 0.8V).

#### 20.5.5 PLL characteristics

Table 139. PLL characteristics

| Symbol                               | Parameter                               | ter Conditions                            |   | Тур | Max | Unit |
|--------------------------------------|-----------------------------------------|-------------------------------------------|---|-----|-----|------|
| fosc                                 | PLL input frequency range               |                                           | 2 |     | 4   | MHz  |
| Δ f <sub>CPU</sub> /f <sub>CPU</sub> |                                         | ROM device,<br>f <sub>OSC</sub> = 4 MHz   |   | 0.7 | 2   |      |
|                                      | Instantaneous PLL jitter <sup>(1)</sup> | Flash device,<br>f <sub>OSC</sub> = 4 MHz |   | 1.0 | 2.5 | %    |
|                                      |                                         | Flash device,<br>f <sub>OSC</sub> = 2 MHz |   | 2.5 | 4.0 |      |

<sup>1.</sup> Data based on characterization results

The user must take the PLL jitter into account in the application (for example, in serial communication or sampling of high frequency signals). The PLL jitter is a periodic effect, which is integrated over several CPU cycles. Therefore, the longer the period of the application signal, the less it is impacted by the PLL jitter.

*Figure 96* shows the PLL jitter integrated on application signals in the range 125 kHz to 4 MHz. At frequencies of less than 125 kHz, the jitter is negligible.

+/-Jitter (%)

1.2

1.2

ROM max
ROM typ

4 MHz 2 MHz 1 MHz 500 kHz 250 kHz 125 kHz

Application Frequency

Figure 96. Integrated PLL jitter versus signal frequency<sup>(1)</sup>

1. Measurement conditions:  $f_{CPU} = 8 \text{ MHz}$ 

# 20.6 Memory characteristics

### 20.6.1 RAM and hardware registers

Table 140. RAM supply voltage

| Symbol   | Parameter                          | Conditions           | Min | Тур | Max | Unit |
|----------|------------------------------------|----------------------|-----|-----|-----|------|
| $V_{RM}$ | Data retention mode <sup>(1)</sup> | Halt mode (or RESET) | 1.6 |     |     | V    |

Minimum V<sub>DD</sub> supply voltage without losing data stored in RAM (in Halt mode or under RESET) or in hardware registers (only in Halt mode). Not tested in production.

### 20.6.2 Flash memory

Table 141. Dual voltage HDFlash memory

| Symbol                                  | Parameter                                   | Conditions                          | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit    |
|-----------------------------------------|---------------------------------------------|-------------------------------------|--------------------|-----|--------------------|---------|
| f.                                      | Operating frequency                         | Read mode                           | 0                  |     | 8                  | MHz     |
| f <sub>CPU</sub>                        | Operating frequency                         | Write / Erase mode                  | 1                  |     | 8                  | IVII IZ |
| V <sub>PP</sub>                         | Programming voltage <sup>(2)</sup>          | $4.5V \le V_{DD} \le 5.5V$          | 11.4               |     | 12.6               | V       |
|                                         |                                             | Run mode (f <sub>CPU</sub> = 4 MHz) |                    |     | 3                  | mA      |
| $I_{DD}$                                | Supply current <sup>(3)</sup>               | Write / Erase                       |                    | 0   |                    | IIIA    |
|                                         |                                             | Power down mode / HALT              |                    | 1   | 10                 |         |
|                                         | V <sub>PP</sub> current <sup>(3)</sup>      | Read (V <sub>PP</sub> = 12V)        |                    |     | 200                | μΑ      |
| l <sub>PP</sub>                         |                                             | Write / Erase                       |                    |     | 30                 | mA      |
| t <sub>VPP</sub>                        | Internal V <sub>PP</sub> stabilization time |                                     |                    | 10  |                    | μs      |
| t <sub>RET</sub>                        | Data retention                              | T <sub>A</sub> = 55°C               | 20                 |     |                    | years   |
| N <sub>RW</sub>                         | Write erase cycles                          | T <sub>A</sub> = 85°C               | 100                |     |                    | cycles  |
| T <sub>PROG</sub><br>T <sub>ERASE</sub> | Programming or erasing temperature range    |                                     | -40                | 25  | 85                 | °C      |

<sup>1.</sup> Data based on characterization results, not tested in production

Warning: Do not connect 12V to  $V_{PP}$  before  $V_{DD}$  is powered on, as this may damage the device.

V<sub>PP</sub> must be applied only during the programming or erasing operation and not permanently for reliability reasons

<sup>3.</sup> Data based on simulation results, not tested in production

## 20.7 EMC (electromagnetic compatibility) characteristics

Susceptibility tests are performed on a sample basis during product characterization.

### 20.7.1 Functional EMS (electromagnetic susceptibility)

Based on a simple running application on the product (toggling two LEDs through I/O ports), the product is stressed by two electromagnetic events until a failure occurs (indicated by the LEDs).

- ESD: Electrostatic discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms with the IEC 1000-4-2 standard.
- FTB: A burst of fast transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100pF capacitor until a functional disturbance occurs. This test conforms with the IEC 1000-4-4 standard.

A device reset allows normal operations to be resumed. The test results given in *Table 142* below are based on the EMS levels and classes defined in application note AN1709.

#### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

#### Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)

#### Prequalification trials

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the RESET pin or the oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

Table 142. EMS test results

| Symbol            | Parameter                                                                                                                        | Conditions                                                                                       | Level/Class |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to                                                                                   | Flash device: $V_{DD} = 5V$ , $T_A = +25^{\circ}C$ , $f_{OSC} = 8$ MHz, conforms to IEC 1000-4-2 | 4B          |
|                   | induce a functional disturbance                                                                                                  | ROM device: $V_{DD} = 5V$ , $T_A = +25^{\circ}C$ , $f_{OSC} = 8$ MHz, conforms to IEC 1000-4-2   | 3B          |
| V <sub>FFTB</sub> | Fast transient voltage burst limits to be applied through 100pF on $V_{DD}$ and $V_{DD}$ pins to induce a functional disturbance | Flash device: $V_{DD} = 5V$ , $T_A = +25^{\circ}C$ , $f_{OSC} = 8$ MHz, conforms to IEC 1000-4-4 | 3B          |

### 20.7.2 EMI (electromagnetic interference)

Based on a simple application running on the product (toggling two LEDs through the I/O ports), the product is monitored in terms of emission. This emission test is in line with the norm SAE J 1752/3 which specifies the board and the loading of each pin.

Table 143. EMI emissions

|                    |                                                                                    | Conditions                        | Monitored              | Max vs [f <sub>OSC</sub> /f <sub>CPU</sub> ] <sup>(1)</sup> |          |      |  |
|--------------------|------------------------------------------------------------------------------------|-----------------------------------|------------------------|-------------------------------------------------------------|----------|------|--|
| Symbol             | Parameter V <sub>DD</sub> = 5V, T <sub>A</sub> = +25°C, conforming to SAE J 1752/3 |                                   | frequency band         | 8/4 MHz                                                     | 16/8 MHz | Unit |  |
|                    |                                                                                    |                                   | 0.1 MHz to 30 MHz      | 15                                                          | 15       |      |  |
|                    | Peak level                                                                         | Desk lavel                        | 30 MHz to 130 MHz      | 20                                                          | 27       | dΒμV |  |
| S <sub>EMI</sub> F | reak level                                                                         | Peak level LQFP64 14 x 14 package | LQFF04 14 x 14 package | 130 MHz to 1 GHz                                            | 0        | 5    |  |
|                    |                                                                                    |                                   | SAE EMI Level          | 2.5                                                         | 3.0      | -    |  |

<sup>1.</sup> Data based on characterization results, not tested in production.

#### 20.7.3 Absolute maximum ratings (electrical sensitivity)

Based on two different tests (ESD and LU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity.

#### Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts\*(n+1) supply pin). This test conforms to the AEC-Q100-002/-003/-011 standard. For more details, refer to the application note AN1181.

Table 144. ESD absolute maximum ratings

| Symbol                | Ratings                                            | Conditions                                        | Class | Max. value <sup>(1)</sup> | Unit |
|-----------------------|----------------------------------------------------|---------------------------------------------------|-------|---------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (Human Body Model) | T <sub>A</sub> = +25°C conforming to AEC-Q100-002 | H1C   | 2000                      | V    |
| V <sub>ESD(MM)</sub>  |                                                    | T <sub>A</sub> = +25°C conforming to AEC-Q100-003 | M2    | 200                       | V    |

<sup>1.</sup> Data based on characterization results, not tested in production.

#### Static latch-up (LU)

Two complementary static tests are required on six parts to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin.
- A current injection is applied to each input, output and configurable I/O pin.

These tests are compliant with the EIA/JESD 78 IC latch-up standard.

Table 145. Electrical sensitivities

| Symbol | Parameter             | Conditions                                                                   | Class |
|--------|-----------------------|------------------------------------------------------------------------------|-------|
| LU     | Static latch-up class | $T_A = +25$ °C<br>$T_A = +85$ °C<br>$T_A = +125$ °C<br>conforming to JESD 78 | А     |

# 20.8 I/O port pin characteristics

#### 20.8.1 General characteristics

Subject to general operating conditions for V<sub>DD,</sub> f<sub>OSC</sub>, and T<sub>A</sub> unless otherwise specified.

Table 146. I/O port pin general characteristics

| Symbol                             | Parameter                                                | Conc                                         | ditions                    | Min          | Тур | Max          | Unit             |
|------------------------------------|----------------------------------------------------------|----------------------------------------------|----------------------------|--------------|-----|--------------|------------------|
| V <sub>IL</sub>                    | Input low level voltage <sup>(1)</sup>                   |                                              |                            |              |     | $0.3xV_{DD}$ |                  |
| V <sub>IH</sub>                    | Input high level voltage <sup>(1)</sup>                  | CMOS port                                    | s                          | $0.7xV_{DD}$ |     |              | V                |
| V <sub>hys</sub>                   | Schmitt trigger voltage hysteresis <sup>(2)</sup>        |                                              |                            |              | 0.7 |              |                  |
| V <sub>IL</sub>                    | Input low level voltage <sup>(1)</sup>                   |                                              |                            |              |     | 0.8          |                  |
| V <sub>IH</sub>                    | Input high level voltage <sup>(1)</sup>                  | TTL ports                                    |                            | 2            |     |              | V                |
| V <sub>hys</sub>                   | Schmitt trigger voltage hysteresis <sup>(2)</sup>        |                                              |                            |              | 1   |              |                  |
| I <sub>INJ(PIN)</sub> (3)          | Injected current on PC6 pin (Flash devices only)         | V <sub>DD</sub> = 5V                         |                            | 0            |     | +4           |                  |
| ,                                  | Injected current on an I/O pin                           |                                              |                            |              |     | ±4           | mA               |
| $\Sigma I_{\text{INJ(PIN)}}^{(3)}$ | Total injected current (sum of all I/O and control pins) |                                              |                            |              |     | ±25          |                  |
| I <sub>lkg</sub>                   | Input leakage current                                    | $V_{SS} \leq V_{IN} \leq$                    | V <sub>DD</sub>            |              |     | ±1           |                  |
| I <sub>S</sub>                     | Static current consumption                               | Floating inp                                 | out mode <sup>(4)(5)</sup> |              | 400 |              | μA               |
| R <sub>PU</sub>                    | Weak pull-up equivalent resistor <sup>(6)</sup>          | $V_{IN} = V_{SS}$                            | V <sub>DD</sub> = 5V       | 50           | 120 | 250          | kΩ               |
| C <sub>IO</sub>                    | I/O pin capacitance                                      |                                              |                            |              | 5   |              | pF               |
| t <sub>f(IO)out</sub>              | Output high to low level fall time <sup>(1)</sup>        | C <sub>L</sub> = 50pF<br>Between 10% and 90% |                            |              | 25  |              | no               |
| t <sub>r(IO)out</sub>              | Output low to high level rise time <sup>(1)</sup>        |                                              |                            |              | 25  |              | ns               |
| t <sub>w(IT)in</sub>               | External interrupt pulse time <sup>(7)</sup>             |                                              |                            | 1            |     |              | t <sub>CPU</sub> |

<sup>1.</sup> Data based on characterization results, not tested in production.

- The R<sub>PU</sub> pull-up equivalent resistor is based on a resistive transistor (corresponding I<sub>PU</sub> current characteristics described in Figure 98).
- 7. To generate an external interrupt, a minimum pulse width has to be applied on an I/O port pin configured as an external interrupt source.

<sup>2.</sup> Hysteresis voltage between Schmitt trigger switching levels. Based on characterization results, not tested.

When the current limitation is not possible, the V<sub>IN</sub> maximum must be respected, otherwise refer to I<sub>INJ(PIN)</sub> specification. A positive injection is induced by V<sub>IN</sub> > V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. Refer to Section 20.2.2: Current characteristics for more details.

Static peak current value taken at a fixed V<sub>IN</sub> value, based on design simulation and technology characteristics, not tested in production. This value depends on V<sub>DD</sub> and temperature values.

<sup>5.</sup> The Schmitt trigger that is connected to every I/O port is disabled for analog inputs only when ADON bit is ON and the particular ADC channel is selected (with port configured in input floating mode). When the ADON bit is OFF, static current consumption may result. This can be avoided by keeping the input voltage of this pin close to V<sub>DD</sub> or V<sub>SS</sub>.

Figure 97. Unused I/O pins configured as input

Figure 98. Typical  $I_{PU}$  vs  $V_{DD}$  with  $V_{IN} = V_{SS}$ 



### 20.8.2 Output driving current

Subject to general operating conditions for V<sub>DD</sub>, f<sub>CPU</sub>, and T<sub>A</sub> unless otherwise specified.

Table 147. Output driving current

| Symbol                         | Parameter                                                                                                          | Con                  | ditions                                                                                | Min                                            | Max        | Unit |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------|------------------------------------------------|------------|------|
|                                | Output low level voltage for a standard I/O pin                                                                    |                      | I <sub>IO</sub> = +5mA                                                                 |                                                | 1.2        |      |
|                                | when 8 pins are sunk at same time (see <i>Figure 99</i> )                                                          |                      | I <sub>IO</sub> = +2mA                                                                 |                                                | 0.5        |      |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for a high sink I/O pin when 4 pins are sunk at same time (see Figure 100 and Figure 102) | V <sub>DD</sub> = 5V | $I_{IO} = +20\text{mA},$ $T_{A} \le 85^{\circ}\text{C}$ $T_{A} \ge 85^{\circ}\text{C}$ |                                                | 1.3<br>1.5 | v    |
|                                | (See Figure 100 and Figure 102)                                                                                    | 100 01               | I <sub>IO</sub> = +8mA                                                                 |                                                | 0.6        |      |
| V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin when 4 pins are sourced at same time (see Figure 101 and Figure 104)      |                      | $I_{IO} = -5\text{mA},$ $T_{A} \le 85^{\circ}\text{C}$ $T_{A} \ge 85^{\circ}\text{C}$  | V <sub>DD</sub> - 1.4<br>V <sub>DD</sub> - 1.6 |            |      |
|                                | (See Figure 101 and Figure 104)                                                                                    |                      | I <sub>IO</sub> = -2mA                                                                 | V <sub>DD</sub> - 0.7                          |            |      |

The I<sub>IO</sub> current sunk must always respect the absolute maximum rating specified in Section 20.2.2 and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.

The I<sub>IO</sub> current sourced must always respect the absolute maximum rating specified in Section 20.2.2 and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VDD</sub>. True open-drain I/O pins do not have V<sub>OH</sub>.

Figure 99. Typical  $V_{OL}$  at  $V_{DD}$  = 5V (standard) Figure 100. Typical  $V_{OL}$  at  $V_{DD}$  = 5V (high-sink)





Figure 101. Typical  $V_{OH}$  at  $V_{DD} = 5V$ 



Figure 102. Typical V<sub>OL</sub> versus V<sub>DD</sub> (standard)



Figure 103. Typical V<sub>OL</sub> versus V<sub>DD</sub> (high-sink)



Figure 104. Typical  $V_{DD}$  -  $V_{OH}$  versus  $V_{DD}$ 



Doc ID 17660 Rev 1 239/276

# 20.9 Control pin characteristics

# 20.9.1 Asynchronous RESET pin

Subject to general operating conditions for  $V_{DD}$ ,  $f_{CPU}$ , and  $T_A$  unless otherwise specified.

Table 148. Asynchronous RESET pin characteristics

| Symbol                  | Parameter                                         | Conditions                        | Min                 | Тур | Max                 | Unit |
|-------------------------|---------------------------------------------------|-----------------------------------|---------------------|-----|---------------------|------|
| V <sub>IL</sub>         | Input low level voltage <sup>(1)</sup>            |                                   |                     |     | 0.16xV <sub>D</sub> |      |
|                         |                                                   |                                   | 0.85xV <sub>D</sub> |     | D                   |      |
| V <sub>IH</sub>         | Input high level voltage <sup>(1)</sup>           |                                   | D D                 |     |                     | V    |
| V <sub>hys</sub>        | Schmitt trigger voltage hysteresis <sup>(2)</sup> |                                   |                     | 2.5 |                     |      |
| V <sub>OL</sub>         | Output low level voltage <sup>(3)</sup>           | $V_{DD} = 5V$ , $I_{IO} = +2mA$   |                     | 0.2 | 0.5                 |      |
| I <sub>IO</sub>         | Input current on RESET pin                        |                                   |                     | 2   |                     | mA   |
| R <sub>ON</sub>         | Weak pull-up equivalent resistor                  |                                   | 20                  | 30  | 120                 | kΩ   |
| +                       | Generated reset pulse duration                    | Stretch applied on external pulse | 0                   |     | 42 <sup>(4)</sup>   |      |
| t <sub>w(RSTL)out</sub> | denerated reset pulse duration                    | Internal reset sources            | 20                  | 30  | 42 <sup>(4)</sup>   | μs   |
| t <sub>h(RSTL)in</sub>  | External reset pulse hold time <sup>(5)</sup>     |                                   | 2.5                 |     |                     |      |
| t <sub>g(RSTL)in</sub>  | Filtered glitch duration <sup>(6)</sup>           |                                   |                     | 200 |                     | ns   |

<sup>1.</sup> Data based on characterization results, not tested in production.

<sup>2.</sup> Hysteresis voltage between Schmitt trigger switching levels.

The I<sub>IO</sub> current sunk must always respect the absolute maximum rating specified in Section 20.2.2 and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.

<sup>4.</sup> Data guaranteed by design, not tested in production.

To guarantee the reset of the device, a minimum pulse has to be applied to the RESET pin. All short pulses applied on the RESET pin with a duration below t<sub>h(RSTL)in</sub> can be ignored.

<sup>6.</sup> The reset network (the resistor and two capacitors) protects the device against parasitic resets, especially in noisy environments

Required Optional (note 3)

EXTERNAL RESET

O.01μF

IMΩ

PULSE

GENERATOR

PULSE

GENERATOR

LVD RESET

Figure 105. RESET pin protection when LVD is enabled

Note: 1 The reset network protects the device against parasitic resets.

The output of the external reset circuit must have an open-drain output to drive the ST7 reset pad. Otherwise the device can be damaged when the ST7 generates an internal reset (LVD or watchdog).

Whether the reset source is internal or external, the user must ensure that the level on the  $\overline{RESET}$  pin can go below the  $V_{IL}$  maximum level specified in Section 20.9.1 on page 240. Otherwise the reset will not be taken into account internally.

Because the reset circuit is designed to allow the internal RESET to be output in the RESET pin, the user must ensure that the current sunk on the RESET pin is less than the absolute maximum value specified for I<sub>INJ(RESET)</sub> in Section 20.2.2 on page 220.

- When the LVD is enabled, it is recommended not to connect a pull-up resistor or capacitor. A 10nF pull-down capacitor is required to filter noise on the reset line.
- In case a capacitive power supply is used, it is recommended to connect a  $1M\Omega$  pull-down resistor to the  $\overline{RESET}$  pin to discharge any residual voltage induced by the capacitive effect of the power supply (this will add  $5\mu A$  to the power consumption of the MCU).
- 4 Tips when using the LVD:
  - A. Check that all recommendations related to reset circuit have been applied (see notes above).
  - B. Check that the power supply is properly decoupled (100nF + 10 $\mu$ F close to the MCU). Refer to AN1709 and AN2017. If this cannot be done, it is recommended to put a 100nF + 1M $\Omega$  pull-down on the RESET pin.
  - C. The capacitors connected on the RESET pin and also the power supply are key to avoid any start-up marginality. In most cases, steps A and B above are sufficient for a robust solution. Otherwise, replace 10nF pull-down on the RESET pin with a 5µF to 20µF capacitor.

USER EXTERNAL RESET CIRCUIT 0.01µF PULSE GENERATOR WATCHDOG

Figure 106. RESET pin protection when LVD is disabled

Note:

The reset network protects the device against parasitic resets.

The output of the external reset circuit must have an open-drain output to drive the ST7 reset pad. Otherwise the device can be damaged when the ST7 generates an internal reset (LVD or watchdog).

Whether the reset source is internal or external, the user must ensure that the level on the  $\overline{RESET}$  pin can go below the  $V_{IL}$  maximum level specified in Section 20.9.1 on page 240. Otherwise the reset will not be taken into account internally.

Because the reset circuit is designed to allow the internal RESET to be output in the RESET pin, the user must ensure that the current sunk on the RESET pin is less than the absolute maximum value specified for I<sub>INJ(RESET)</sub> in Section 20.2.2 on page 220.

### 20.9.2 ICCSEL/V<sub>PP</sub> pin

Subject to general operating conditions for  $V_{DD}$ ,  $f_{CPU}$ , and  $T_A$  unless otherwise specified.

Table 149. ICCSEL/V<sub>PP</sub> pin characteristics

| Symbol           | Parameter                               | Conditions        | Min                  | Max                 | Unit |
|------------------|-----------------------------------------|-------------------|----------------------|---------------------|------|
| V                | Input low level voltage <sup>(1)</sup>  | Flash versions    | $V_{SS}$             | 0.2                 |      |
| V <sub>IL</sub>  | input low level voltage                 | ROM versions      | V <sub>SS</sub>      | 0.3xV <sub>DD</sub> | V    |
| V                | Input high level voltage <sup>(1)</sup> | Flash versions    | V <sub>DD</sub> -0.1 | 12.6                | V    |
| V <sub>IH</sub>  | input nigh level voltage.               | ROM versions      | 0.7xV <sub>DD</sub>  | $V_{DD}$            |      |
| I <sub>lkg</sub> | Input leakage current                   | $V_{IN} = V_{SS}$ |                      | ±1                  | μΑ   |

<sup>1.</sup> Data based on design simulation and/or technology characteristics, not tested in production.

**577** 

Figure 107. Two typical applications with ICCSEL/V<sub>PP</sub> pin<sup>(1)</sup>



1. When ICC mode is not required by the application, the ICCSEL/ $V_{PP}$  pin must be tied to  $V_{SS}$ .

# 20.10 Timer peripheral characteristics

Subject to general operating conditions for  $V_{DD}$ ,  $f_{OSC}$ , and  $T_A$  unless otherwise specified.

Refer to Section 20.8: I/O port pin characteristics for more details on the input/output alternate function characteristics (such as output compare, input capture, external clock, or PWM output).

Table 150. 8-bit PWM-ART auto-reload timer characteristics

| Symbol                | Parameter                    | Conditions                                   | Min | Тур | Max                 | Unit             |
|-----------------------|------------------------------|----------------------------------------------|-----|-----|---------------------|------------------|
| +                     | PWM resolution time          |                                              | 1   |     |                     | t <sub>CPU</sub> |
| <sup>t</sup> res(PWM) | r www.resolution time        | f <sub>CPU</sub> = 8 MHz                     | 125 |     |                     | ns               |
| f <sub>EXT</sub>      | ART external clock frequency |                                              | 0   |     | f /0                | MHz              |
| f <sub>PWM</sub>      | PWM repetition rate          |                                              |     |     | f <sub>CPU</sub> /2 | IVIITZ           |
| Res <sub>PWM</sub>    | PWM resolution               |                                              |     |     | 8                   | bit              |
| V <sub>OS</sub>       | PWM/DAC output step voltage  | V <sub>DD</sub> = 5V,<br>Resolution = 8 bits |     | 20  |                     | mV               |

Table 151. 16-bit timer characteristics

| Symbol                 | Parameter                      | Conditions               | Min | Тур | Max                 | Unit             |
|------------------------|--------------------------------|--------------------------|-----|-----|---------------------|------------------|
| t <sub>w(ICAP)in</sub> | Input capture pulse time       |                          | 1   |     |                     | t <sub>CPU</sub> |
| +                      | DWM resolution time            |                          | 2   |     |                     | t <sub>CPU</sub> |
| ¹res(PWM)              | res(PWM) PWM resolution time   | f <sub>CPU</sub> = 8 MHz | 250 |     |                     | ns               |
| f <sub>EXT</sub>       | Timer external clock frequency |                          | 0   |     | f . //              | MHz              |
| f <sub>PWM</sub>       | PWM repetition rate            |                          | U   |     | f <sub>CPU</sub> /4 | IVIITIZ          |
| Res <sub>PWM</sub>     | PWM resolution                 |                          |     |     | 16                  | bit              |

### 20.11 Communication interface characteristics

## 20.11.1 SPI (serial peripheral interface)

Subject to general operating conditions for  $V_{DD}$ ,  $f_{CPU}$ , and  $T_A$  unless otherwise specified.

Refer to *Section 20.8: I/O port pin characteristics* for more details on the input/output alternate function characteristics (SS, SCK, MOSI, MISO).

Table 152. SPI characteristics

| Symbol                                               | Parameter                    | Conditions                       | Min                    | Max                     | Unit             |
|------------------------------------------------------|------------------------------|----------------------------------|------------------------|-------------------------|------------------|
| f <sub>SCK</sub>                                     | SPI clock frequency          | Master, f <sub>CPU</sub> = 8 MHz | $f_{CPU}/128 = 0.0625$ | $f_{CPU}/4 = 2$         | MHz              |
| 1/t <sub>c(SCK)</sub>                                | SFI Clock frequency          | Slave, f <sub>CPU</sub> = 8 MHz  | 0                      | f <sub>CPU</sub> /2 = 4 | IVITIZ           |
| t <sub>r(SCK)</sub>                                  | SPI clock rise and fall time |                                  | see I/O po             | rt pin description      |                  |
| $t_{su(\overline{SS})}^{(1)}$                        | SS setup time <sup>(2)</sup> | Slave                            | t <sub>CPU</sub> + 50  |                         |                  |
| $t_{h(\overline{SS})}^{(1)}$                         | SS hold time                 | Slave                            | 120                    |                         |                  |
| t <sub>w(SCKH)</sub> (1)<br>t <sub>w(SCKL)</sub> (1) | SCK high and low time        | Master<br>Slave                  | 100<br>90              |                         |                  |
| t <sub>su(MI)</sub> (1)<br>t <sub>su(SI)</sub> (1)   | Data input setup time        | Master<br>Slave                  | 100<br>100             |                         |                  |
| t <sub>h(MI)</sub> (1)<br>t <sub>h(SI)</sub> (1)     | Data input hold time         | Master<br>Slave                  | 100<br>100             |                         | ns               |
| t <sub>a(SO)</sub> (1)                               | Data output access time      | Slave                            | 0                      | 120                     |                  |
| t <sub>dis(SO)</sub> <sup>(1)</sup>                  | Data output disable time     | Slave                            |                        | 240                     |                  |
| t <sub>v(SO)</sub> <sup>(1)</sup>                    | Data output valid time       | Slave (after enable edge)        |                        | 120                     |                  |
| t <sub>h(SO)</sub> <sup>(1)</sup>                    | Data output hold time        | Slave (allel ellable euge)       | 0                      |                         |                  |
| t <sub>v(MO)</sub> <sup>(1)</sup>                    | Data output valid time       | Master (after enable adds)       |                        | 120                     | +.               |
| t <sub>h(MO)</sub> <sup>(1)</sup>                    | Data output hold time        | Master (after enable edge)       | 0                      |                         | t <sub>CPU</sub> |

<sup>1.</sup> Data based on design simulation and/or characterization results, not tested in production.

<sup>2.</sup> Depends on  $f_{CPU}$ . For example, if  $f_{CPU}$  = 8 MHz, then  $t_{CPU}$  = 1 /  $f_{CPU}$  = 125 ns and  $t_{su(\overline{SS})}$  = 175 ns.

 $\overline{\rm SS}$  INPUT  $t_{su(\overline{SS})}$  $t_{c(SCK)}$ th(SS) CPHA=0 CPOL=0 CPHA=0 CPOL=1 w(SCKH) t<sub>r(SCK)</sub>  $t_{\text{dis}(\text{SO})}$  $t_{a(SO)}$ t<sub>v(SO)</sub> t<sub>h(SO)</sub> w(SCKL)  $\mathsf{MISO}_{\,\mathsf{OUTPUT}}$ MSB OUT BIT6 OUT LSB OUT See note 2  $t_{su(SI)}$  $t_{h(SI)}$ MOSI INPUT MSB IN BIT1 IN LSB IN

Figure 108. SPI slave timing diagram with CPHA =  $0^{(1)}$ 

- 1. Measurement points are done at CMOS levels:  $0.3xV_{DD}$  and  $0.7xV_{DD}$ .
- 2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration.

Figure 109. SPI slave timing diagram with CPHA =  $1^{(1)}$ 



- 1. Measurement points are done at CMOS levels:  $0.3xV_{DD}$  and  $0.7xV_{DD}$ .
- When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends of the I/O port configuration.

57

Figure 110. SPI master timing diagram<sup>(1)</sup>



- 1. Measurement points are done at CMOS levels:  $0.3 \mathrm{xV}_{\mathrm{DD}}$  and  $0.7 \mathrm{xV}_{\mathrm{DD}}$ .
- 2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends of the I/O port configuration.

**577** 

## 20.11.2 I<sup>2</sup>C - inter IC control interface

Subject to general operating conditions for  $V_{DD}$ ,  $f_{CPU}$ , and  $T_A$  unless otherwise specified.

Refer to Section 20.8: I/O port pin characteristics for more details on the input/output alternate function characteristics (SDAI and SCLI). The ST7 I2C interface meets the requirements of the standard I2C communication protocol described in the following table.

Table 153. I<sup>2</sup>C control interface characteristics

| Complete                                               | Parameter                               | Standard           | mode I <sup>2</sup> C | Fast mo              | de I <sup>2</sup> C <sup>(1)</sup> | I I mid |
|--------------------------------------------------------|-----------------------------------------|--------------------|-----------------------|----------------------|------------------------------------|---------|
| Symbol                                                 | Parameter                               | Min <sup>(2)</sup> | Max <sup>(2)</sup>    | Min <sup>(2)</sup>   | Max <sup>(2)</sup>                 | Unit    |
| t <sub>w(SCLL)</sub>                                   | SCL clock low time                      | 4.7                |                       | 1.3                  |                                    | ше      |
| t <sub>w(SCLH)</sub>                                   | SCL clock high time                     | 4.0                |                       | 0.6                  |                                    | μs      |
| t <sub>su(SDA)</sub>                                   | SDA setup time                          | 250                |                       | 100                  |                                    |         |
| t <sub>h(SDA)</sub>                                    | SDA data hold time                      | 0(3)               |                       | 0 <sup>(4)</sup>     | 900 <sup>(3)</sup>                 |         |
| $t_{r(SDA)} \ t_{r(SCL)}$                              | SDA and SCL rise time                   |                    | 1000                  | 20+0.1C <sub>h</sub> | 300                                | ns      |
| $\begin{matrix} t_{f(SDA)} \\ t_{f(SCL)} \end{matrix}$ | SDA and SCL fall time                   |                    | 300                   | 20+0.10 <sub>b</sub> | 300                                |         |
| t <sub>h(STA)</sub>                                    | START condition hold time               | 4.0                |                       |                      |                                    |         |
| t <sub>su(STA)</sub>                                   | Repeated START condition setup time     | 4.7                |                       | 0.6                  |                                    | 116     |
| t <sub>su(STO)</sub>                                   | STOP condition setup time               | 4.0                |                       |                      |                                    | μs      |
| t <sub>w(STO:STA)</sub>                                | STOP to START condition time (bus free) | 4.7                |                       | 1.3                  |                                    |         |
| C <sub>b</sub>                                         | Capacitive load for each bus line       |                    | 400                   |                      | 400                                | pF      |

At 4 MHz f<sub>CPU</sub>, maximum I<sup>2</sup>C speed (400 kHz) is not achievable. In this case, maximum I<sup>2</sup>C speed will be approximately 260 kHz.

<sup>2.</sup> Data based on standard I<sup>2</sup>C protocol requirement, not tested in production.

The maximum hold time of the START condition has only to be met if the interface does not stretch the low period of SCL signal.

<sup>4.</sup> The device must internally provide a hold time of at least 300ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL.



Figure 111. Typical application with I<sup>2</sup>C BUS and timing diagram<sup>(1)</sup>

1. Measurement points are done at CMOS levels:  $0.3xV_{DD}$  and  $0.7xV_{DD}$ .

The following table provides the values to be written in the I2CCCR register to obtain the required I<sup>2</sup>C SCL line frequency.

Table 154. SCL frequency table

|                  |                                                                                         | OCE ITEMPORAL MADIE |                                           |                    |                     |                    |                      |            |
|------------------|-----------------------------------------------------------------------------------------|---------------------|-------------------------------------------|--------------------|---------------------|--------------------|----------------------|------------|
|                  |                                                                                         |                     |                                           | I2CCC              | R value             |                    |                      |            |
| f <sub>SCL</sub> |                                                                                         | f <sub>CPU</sub> =  | 4 MHz                                     |                    |                     | f <sub>CPU</sub> = | 8 MHz                |            |
| (kHz)            | V <sub>DD</sub> = 4.1V                                                                  |                     | $V_{DD} = 4.1V \qquad \qquad V_{DD} = 5V$ |                    | V <sub>DD</sub> =   | = 4.1V             | V <sub>DD</sub> = 5V |            |
|                  | $R_{p} = 3.3 k\Omega$ $R_{p} = 4.7 k\Omega$ $R_{p} = 3.3 k\Omega$ $R_{p} = 4.7 k\Omega$ |                     |                                           | $R_P = 3.3k\Omega$ | $R_P = 4.7 k\Omega$ | $R_P = 3.3k\Omega$ | $R_P = 4.7 k\Omega$  |            |
| 400              |                                                                                         | Not ach             | nievable                                  |                    | 83h                 |                    |                      |            |
| 300              |                                                                                         | Not ach             | nievable                                  |                    |                     | 85                 | 5h                   |            |
| 200              |                                                                                         | 83                  | 3h                                        |                    | 8Ah                 | 89h                | 8/                   | <b>A</b> h |
| 100              |                                                                                         | 10                  | )h                                        |                    | 24h                 | 23h                | 24h                  | 23h        |
| 50               | 24h                                                                                     |                     |                                           | 24h 4Ch            |                     |                    |                      |            |
| 20               |                                                                                         | 51                  | Fh                                        |                    |                     | FI                 | Fh                   |            |

Legend:

R<sub>P</sub> = External pull-up resistance

 $f_{SCL} = I^2C$  speed

Note:

- For speeds around 200 kHz, the achieved speed can have a  $\pm 5\%$  tolerance.
- For other speed ranges, the achieved speed can have a  $\pm 2\%$  tolerance.

The above variations depend on the accuracy of the external components used.

Downloaded from Elcodis.com electronic components distributor

#### 20.11.3 CAN - Controller area network interface

Subject to general operating conditions for  $V_{DD}$ ,  $f_{OSC}$ , and  $T_A$  unless otherwise specified. Refer to *Chapter 9: I/O ports* for more details on the input/output alternate function characteristics (CANTX and CANRX).

Table 155. CAN characteristics

| Symbol                | Parameter                                      | Conditions | Min | Тур | Max | Unit |
|-----------------------|------------------------------------------------|------------|-----|-----|-----|------|
| t <sub>p(RX:TX)</sub> | CAN controller propagation time <sup>(1)</sup> |            |     |     | 60  | ns   |

<sup>1.</sup> Data based on simulation results, not tested in production

# 20.12 10-bit ADC characteristics

Subject to general operating conditions for V<sub>DD</sub>, f<sub>CPU</sub>, and T<sub>A</sub> unless otherwise specified.

Table 156. 10-bit ADC characteristics

| Symbol            | Parameter                                                                                           | Conditions                            | Min              | Тур | Max               | Unit               |
|-------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------|------------------|-----|-------------------|--------------------|
| f <sub>ADC</sub>  | ADC clock frequency                                                                                 |                                       | 0.4              |     | 2                 | MHz                |
| V <sub>AREF</sub> | Analog reference voltage                                                                            | $0.7^*V_{DD} \le V_{AREF} \le V_{DD}$ | 3.8              |     | $V_{DD}$          | V                  |
| V <sub>AIN</sub>  | Conversion voltage range                                                                            |                                       | V <sub>SSA</sub> |     | V <sub>AREF</sub> | v                  |
|                   | Positive input leakage current for                                                                  | -40°C ≤ T <sub>A</sub> ≤ 85°C range   |                  |     | ±250              | nA                 |
| I <sub>lkg</sub>  | analog input <sup>(1)</sup>                                                                         | Other T <sub>A</sub> ranges           |                  |     | ±1                | μΑ                 |
| R <sub>AIN</sub>  | External input impedance <sup>(2)</sup>                                                             |                                       |                  |     | See               | kΩ                 |
| C <sub>AIN</sub>  | External capacitor on analog input                                                                  |                                       |                  |     | Figure 112        | pF                 |
| f <sub>AIN</sub>  | Variation frequency of analog input signal                                                          |                                       |                  |     | and<br>Figure 113 | Hz                 |
| C <sub>ADC</sub>  | Internal sample and hold capacitor                                                                  |                                       |                  | 12  |                   | pF                 |
| t <sub>ADC</sub>  | Conversion time (Sample + Hold)<br>f <sub>CPU</sub> = 8 MHz, speed = 0,<br>f <sub>ADC</sub> = 2 MHz |                                       |                  | 7.5 |                   | μs                 |
| t <sub>ADC</sub>  | No. of sample capacitor loading cycles                                                              |                                       |                  | 4   |                   | 1/f <sub>ADC</sub> |
|                   | No. of hold conversion cycles                                                                       |                                       |                  | 11  |                   |                    |

Injecting negative current on adjacent pins may result in increased leakage currents. Software filtering of the converted analog value is recommended.

Any added external serial resistor will downgrade the ADC accuracy (especially for resistance greater than 10kΩ). Data based on characterization results, not tested in production.

Figure 112.  $R_{AIN}$  maximum versus  $f_{ADC}$  with  $C_{AIN} = 0 p F^{(1)}$ 

Figure 113. Recommended  $C_{AIN}$  and  $R_{AIN}$  values<sup>(1)</sup>





- C<sub>PARASITIC</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (3pF). A high C<sub>PARASITIC</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced.
- This graph shows that, depending on the input signal variation (f<sub>AIN</sub>), C<sub>AIN</sub> can be increased for stabilization time and decreased to allow the use of a larger serial resistor (R<sub>AIN</sub>).

Figure 114. Typical A/D converter application



#### 20.12.1 Analog power supply and reference pins

Depending on the MCU pin count, the package may feature separate  $V_{AREF}$  and  $V_{SSA}$  analog power supply pins. These pins supply power to the A/D converter cell and function as the high and low reference voltages for the conversion.

Separation of the digital and analog power pins allow board designers to improve A/D performance. Conversion accuracy can be impacted by voltage drops and noise in the event of heavily loaded or badly decoupled power supply lines (see *Section 20.12.2: General PCB design guidelines*).

### 20.12.2 General PCB design guidelines

To obtain best results, some general design and layout rules should be followed when designing the application PCB to shield the noise-sensitive, analog physical interface from noise-generating CMOS logic signals.

- Use separate digital and analog planes. The analog ground plane should be connected to the digital ground plane via a single point on the PCB.
- Filter power to the analog power planes. It is recommended to connect capacitors, with good high frequency characteristics, between the power and ground lines, placing 0.1µF and optionally, if needed 10pF capacitors as close as possible to the ST7 power supply pins and a 1 to 10µF capacitor close to the power source (see *Figure 115*).
- The analog and digital power supplies should be connected in a star network. Do not use a resistor, as V<sub>AREF</sub> is used as a reference voltage by the A/D converter and any resistance would cause a voltage drop and a loss of accuracy.
- Properly place components and route the signal traces on the PCB to shield the analog inputs. Analog signals paths should run over the analog ground plane and be as short as possible. Isolate analog signals from digital signals that may switch while the analog inputs are being sampled by the A/D converter. Do not toggle digital outputs on the same I/O port as the A/D input being converted.



#### 20.12.3 ADC accuracy

Conditions:  $V_{DD} = 5V^{(1)}$ 

Table 157. ADC accuracy

| Symbol            | Parameter <sup>(1)</sup>     | Conditions                               | Тур | Max <sup>(2)</sup> | Unit |
|-------------------|------------------------------|------------------------------------------|-----|--------------------|------|
| IE <sub>T</sub> I | Total unadjusted error       |                                          | 3   | 4                  |      |
| IE <sub>O</sub> I | Offset error                 |                                          | 2   | 3                  |      |
| IE <sub>G</sub> I | Gain error                   | CPU in run mode @ f <sub>ADC</sub> 2 MHz | 0.5 | 3                  | LSB  |
| IE <sub>D</sub> I | Differential linearity error |                                          | 1   | 2                  |      |
| IE <sub>L</sub> I | Integral linearity error     |                                          | ı   | 2                  |      |

- ADC Accuracy versus Negative Injection Current: Injecting negative current may reduce the accuracy of the conversion being performed on another analog input. The effect of negative injection current on robust pins is specified in Section 20.12.
   Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 20.8 does not affect the ADC accuracy.
- 2. Data based on characterization results, monitored in production to guarantee 99.73% within  $\pm$  max value from -40°C to 125°C ( $\pm$  3 $\sigma$  distribution limits).

Figure 116. ADC error classification



#### Package characteristics 21

D1 

Figure 117. 80-pin low profile quad flat package outline

Table 158. 80-pin low profile quad flat package mechanical data

| Dim. |       | mm     |       | inches <sup>(1)</sup> |        |        |  |
|------|-------|--------|-------|-----------------------|--------|--------|--|
| DIM. | Min   | Тур    | Max   | Min                   | Тур    | Max    |  |
| Α    |       |        | 1.600 |                       |        | 0.0630 |  |
| A1   | 0.050 |        | 0.150 | 0.0020                |        | 0.0059 |  |
| A2   | 1.350 | 1.400  | 1.450 | 0.0531                | 0.0551 | 0.0571 |  |
| b    | 0.220 | 0.320  | 0.380 | 0.0087                | 0.0126 | 0.0150 |  |
| С    | 0.090 |        | 0.200 | 0.0035                |        | 0.0079 |  |
| D    |       | 16.000 |       |                       | 0.6299 |        |  |
| D1   |       | 14.000 |       |                       | 0.5512 |        |  |
| Е    |       | 16.000 |       |                       | 0.6299 |        |  |
| E1   |       | 14.000 |       |                       | 0.5512 |        |  |
| е    |       | 0.650  |       |                       | 0.0256 |        |  |
| θ    | 0°    | 3.5°   | 7°    | 0°                    | 3.5°   | 7°     |  |
| L    | 0.450 | 0.600  | 0.750 | 0.0177                | 0.0236 | 0.0295 |  |
| L1   |       | 1.000  |       |                       | 0.0394 |        |  |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 118. 64-pin (14x14) low profile quad flat package outline

Table 159. 64-pin (14x14) low profile quad flat package mechanical data

| Dimension | mm    |        |       | inches <sup>(1)</sup> |        |        |  |
|-----------|-------|--------|-------|-----------------------|--------|--------|--|
| Dimension | Min   | Тур    | Max   | Min                   | Тур    | Max    |  |
| Α         |       |        | 1.600 |                       |        | 0.0630 |  |
| A1        | 0.050 |        | 0.150 | 0.0020                |        | 0.0059 |  |
| A2        | 1.350 | 1.400  | 1.450 | 0.0531                | 0.0551 | 0.0571 |  |
| b         | 0.300 | 0.370  | 0.450 | 0.0118                | 0.0146 | 0.0177 |  |
| С         | 0.090 |        | 0.200 | 0.0035                |        | 0.0079 |  |
| D         |       | 16.000 |       |                       | 0.6299 |        |  |
| D1        |       | 14.000 |       |                       | 0.5512 |        |  |
| Е         |       | 16.000 |       |                       | 0.6299 |        |  |
| E1        |       | 14.000 |       |                       | 0.5512 |        |  |
| е         |       | 0.800  |       |                       | 0.0315 |        |  |
| θ         | 0°    | 3.5°   | 7°    | 0°                    | 3.5°   | 7°     |  |
| L         | 0.450 | 0.600  | 0.750 | 0.0177                | 0.0236 | 0.0295 |  |
| L1        |       | 1.000  |       |                       | 0.0394 |        |  |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

577



Figure 119. 64-pin (10x10) low profile quad flat package outline

Table 160. 64-pin (10x10) low profile quad flat package mechanical data

| Dimension |       | mm     |       | inches <sup>(1)</sup> |        |        |  |
|-----------|-------|--------|-------|-----------------------|--------|--------|--|
| Dimension | Min   | Тур    | Max   | Min                   | Тур    | Max    |  |
| А         |       |        | 1.600 |                       |        | 0.0630 |  |
| A1        | 0.050 |        | 0.150 | 0.0020                |        | 0.0059 |  |
| A2        | 1.350 | 1.400  | 1.450 | 0.0531                | 0.0551 | 0.0571 |  |
| b         | 0.170 | 0.220  | 0.270 | 0.0067                | 0.0087 | 0.0106 |  |
| С         | 0.090 |        | 0.200 | 0.0035                |        | 0.0079 |  |
| D         |       | 12.000 |       |                       | 0.4724 |        |  |
| D1        |       | 10.000 |       |                       | 0.3937 |        |  |
| Е         |       | 12.000 |       |                       | 0.4724 |        |  |
| E1        |       | 10.000 |       |                       | 0.3937 |        |  |
| е         |       | 0.500  |       |                       | 0.0197 |        |  |
| θ         | 0°    | 3.5°   | 7°    | 0°                    | 3.5°   | 7°     |  |
| L         | 0.450 | 0.600  | 0.750 | 0.0177                | 0.0236 | 0.0295 |  |
| L1        |       | 1.000  |       |                       | 0.0394 |        |  |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

## 21.1 Thermal characteristics

Table 161. Thermal characteristics

| Symbol            | Ratings                                                                                    | Value          | Unit |
|-------------------|--------------------------------------------------------------------------------------------|----------------|------|
| R <sub>thJA</sub> | Package thermal resistance (junction to ambient)  LQFP80 14x14  LQFP64 14x14  LQFP64 10x10 | 55<br>47<br>50 | °C/W |
| $P_{D}$           | Power dissipation <sup>(1)</sup>                                                           | 500            | mW   |
| $T_{Jmax}$        | Maximum junction temperature <sup>(2)</sup>                                                | 150            | °C   |

The maximum power dissipation is obtained from the formula P<sub>D</sub> = (T<sub>J</sub> -T<sub>A</sub>) / R<sub>th,JA</sub>. The power dissipation of an application can be defined by the user with the formula: P<sub>D</sub> = P<sub>INT</sub> + P<sub>PORT</sub> where P<sub>INT</sub> is the chip internal power (I<sub>DD</sub> x V<sub>DD</sub>) and P<sub>PORT</sub> is the port power dissipation depending on the ports used in the application.

## 21.2 Ecopack information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.

## 21.3 Packaging for automatic handling

The devices can be supplied in trays or with tape and reel conditioning.

Tape and reel conditioning can be ordered with pin 1 left-oriented or right-oriented when facing the tape sprocket holes as shown in *Figure 120*.

Figure 120. Pin 1 orientation in tape and reel conditioning



See also Section Figure 121.: ST72F521xxx-Auto Flash commercial product structure on page 260 and Figure 122: ST72P521xxx-Auto FastROM commercial product structure on page 262.

<sup>2.</sup> The maximum chip-junction temperature is based on technology characteristics.

# 22 Device configuration and ordering information

Each device is available for production in user programmable versions (Flash) as well as in factory coded versions (ROM/FASTROM).

ST72521B-Auto devices are ROM versions. ST72P521-Auto devices are Factory Advanced Service Technique ROM (FASTROM) versions: They are factory-programmed HDFlash devices. Flash devices are shipped to customers with a default content, whereas ROM/FASTROM factory coded parts contain the code supplied by the customer. This implies that Flash devices have to be configured by the customer using the option bytes while the ROM/FASTROM devices are factory-configured.

Detailed device configuration and ordering information is presented in the following Section 22.1: Flash devices and Section 22.2: ROM device ordering information and transfer of customer code.

## 22.1 Flash devices

## 22.1.1 Flash configuration

Table 162. Flash option bytes

|                | Static option byte 0 |    |     |   | Static option byte 1 |     |      |     |                  |      |    |      |    |     |   |     |
|----------------|----------------------|----|-----|---|----------------------|-----|------|-----|------------------|------|----|------|----|-----|---|-----|
|                | 7                    | 6  | 5   | 4 | 3                    | 2   | 1    | 0   | 7                | 6    | 5  | 4    | 3  | 2   | 1 | 0   |
|                | W                    | OG | Res | V | 75                   |     | 31   | G1  | OSC <sup>-</sup> | ГҮРЕ | OS | CRAN | GE | OFF |   |     |
|                | HALT                 | SW | nes | 1 | 0                    | nes | PKG0 | FMP | PKG1             | RSTC | 1  | 0    | 2  | 1   | 0 | PLL |
| Default value: | 1                    | 1  | 1   | 0 | 0                    | 1   | 1    | 1   | (1)              | 1    | 1  | 0    | 1  | 1   | 1 | 1   |

<sup>1.</sup> Depends on device type as defined in Table 165: Package selection (OPT7) on page 259

The option bytes allow the hardware configuration of the microcontroller to be selected. They have no address in the memory map and can be accessed only in programming mode (for example, using a standard ST7 programming tool). The default content of the Flash is fixed to FFh. To program the Flash devices directly using ICP, Flash devices are shipped to customers with the internal RC clock source enabled. In masked ROM devices, the option bytes are fixed in hardware by the ROM code (see option list).

Table 163. Option byte 0 bit description

| Bit  | Name     | Function                                                                                                                                                                                                                   |
|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OPT7 | WDG HALT | Watchdog and Halt mode This option bit determines if a RESET is generated when entering Halt mode while the Watchdog is active. 0: No Reset generation when entering Halt mode 1: Reset generation when entering Halt mode |

Table 163. Option byte 0 bit description (continued)

| Bit    | Name    | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ОРТ6   | WDG SW  | Hardware or software watchdog This option bit selects the watchdog type. 0: Hardware (watchdog always enabled) 1: Software (watchdog to be enabled by software)                                                                                                                                                                                                                                                                                                                                                                                                                          |
| OPT5   | -       | Reserved, must be kept at default value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| OPT4:3 | VD[1:0] | Voltage detection  These option bits enable the voltage detection block (LVD and AVD) with a selected threshold for the LVD and AVD (EVD + AVD).  00: Selected LVD = Highest threshold (V <sub>DD</sub> ~4V)  01: Selected LVD = Medium threshold (V <sub>DD</sub> ~3.5V)  10: Selected LVD = Lowest threshold (V <sub>DD</sub> ~3V)  11: LVD and AVD off                                                                                                                                                                                                                                |
|        |         | <b>Caution</b> : If the medium or low thresholds are selected, the detection may occur outside the specified operating voltage range. Below 3.8V, device operation is not guaranteed. For details on the AVD and LVD threshold levels refer to Section 20.3.2: Operating conditions with low voltage detector (LVD).                                                                                                                                                                                                                                                                     |
| OPT2   | -       | Reserved, must be kept at default value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| OPT1   | PKG0    | Package selection bit 0 This option bit is used to select the package (see Table 165: Package selection (OPT7)).                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| ОРТО   | FMP_R   | Flash memory readout protection Readout protection, when selected, provides a protection against program memory content extraction and against write access to Flash memory.  Erasing the option bytes when the FMP_R option is selected causes the whole user memory to be erased first, after which the device can be reprogrammed. Refer to Section 4.3.1: Readout protection on page 33 and the ST7 Flash Programming Reference Manual for more details.  Note: Readout protection is not supported if LVD is enabled.  0: Readout protection enabled 1: Readout protection disabled |

Table 164. Option byte 1 bit description

| Bit  | Name | Function                                                                                                                                                                                                                                                                                                              |
|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ОРТ7 | PKG1 | Package selection bit 1  This option bit, with the PKG0 bit, selects the package (see <i>Table 165: Package selection (OPT7)</i> ).                                                                                                                                                                                   |
| OPT6 | RSTC | RESET clock cycle selection  This option bit selects the number of CPU cycles applied during the RESET phase and when exiting Halt mode. For resonator oscillators, it is advised to select 4096 due to the long crystal stabilization time.  0: Reset phase with 4096 CPU cycles  1: Reset phase with 256 CPU cycles |

Table 164. Option byte 1 bit description (continued)

| Bit    | Name          | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OPT5:4 | OSCTYPE[1:0]  | Oscillator type These option bits select the ST7 main clock source type. 00: Clock source = Resonator oscillator 01: Reserved 10: Clock source = Internal RC oscillator 11: Clock source = External source                                                                                                                                                                                                                                                                                    |
| OPT3:1 | OSCRANGE[2:0] | Oscillator range  When the resonator oscillator type is selected, these option bits select the resonator oscillator current source corresponding to the frequency range of the used resonator. Otherwise, these bits are used to select the normal operating frequency range (see <i>Table 166: Oscillator frequency range selection (OPT3:1)</i> ).                                                                                                                                          |
| ОРТ0   | PLLOFF        | PLL activation  This option bit activates the PLL which allows multiplication by two of the main input clock frequency. The PLL must not be used with the internal RC oscillator or with external clock source. The PLL is guaranteed only with an input frequency between 2 and 4 MHz.  0: PLL x2 enabled  1: PLL x2 disabled  Caution: The PLL can be enabled only if the "OSCRANGE" (OPT3:1) bits are configured to "MP - 2~4 MHz". Otherwise, the device functionality is not guaranteed. |

Table 165. Package selection (OPT7)

| Version | Selected package | PKG1 | PKG0 |
|---------|------------------|------|------|
| М       | LQFP80           | 1    | 1    |
| (A)R    | LQFP64           | 1    | 0    |

Note:

On the chip, each I/O port has eight pads. Pads that are not bonded to external pins are in input pull-up configuration after reset. The configuration of these pads must be kept at reset state to avoid added current consumption.

Table 166. Oscillator frequency range selection (OPT3:1)

| Typical frequency range |                      | OSCRANGE |   |   |  |  |
|-------------------------|----------------------|----------|---|---|--|--|
| Тур                     | ncal frequency range | 2        | 1 | 0 |  |  |
| LP                      | 1~2 MHz              | 0        | 0 | 0 |  |  |
| MP                      | 2~4 MHz              | 0        | 0 | 1 |  |  |
| MS                      | 4~8 MHz              | 0        | 1 | 0 |  |  |
| HS                      | 8~16 MHz             | 0        | 1 | 1 |  |  |



## 22.1.2 Flash ordering information

The following Figure 121 serves as a guide for ordering.

Figure 121. ST72F521xxx-Auto Flash commercial product structure



For a list of available options (e.g. memory size, package) and orderable part numbers or for further information on any aspect of this device, please go to www.st.com or contact the ST Sales Office nearest to you.

477

# 22.2 ROM device ordering information and transfer of customer code

Customer code is made up of the ROM/FASTROM contents and the list of the selected options (if any). The ROM/FASTROM contents are to be sent on diskette, or by electronic means, with the S19 hexadecimal file generated by the development tool. All unused bytes must be set to FFh.

Complete the appended *ST72521-Auto Microcontroller FASTROM/ROM Option List on page 264* to communicate the selected options to STMicroelectronics and check for regular updates of the option list on the ST website or ask your ST representative.

Refer to application note AN1635 for information on the counter listing returned by ST after code has been transferred.

The following *Figure 122* and *Figure 123* serve as guides for ordering. The STMicroelectronics Sales Organization will be pleased to provide detailed information on contractual points.

#### Caution:

The Readout Protection binary value is inverted between ROM and Flash products. The option byte checksum will differ between ROM and Flash.



Figure 122. ST72P521xxx-Auto FastROM commercial product structure



Figure 123. ST72521xxx-Auto ROM commercial product structure

|                                                         |                                                                 | rocontroller FASTRO                                                                                                    | -                                              |                                |
|---------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------------------|
|                                                         | (                                                               | Last update: July 2010                                                                                                 | ט)                                             |                                |
| Customer: Address:                                      |                                                                 |                                                                                                                        |                                                |                                |
| Contact:                                                |                                                                 |                                                                                                                        |                                                |                                |
| Phone No:                                               |                                                                 |                                                                                                                        |                                                |                                |
| The FASTROM/ROM cod                                     | e name is assigned by                                           | STMicroelectronics.                                                                                                    |                                                |                                |
| FASTROM/ROM code mu                                     | ust be sent in .S19 form                                        | atHex extension car                                                                                                    | nnot be processed.                             |                                |
| Device Type/Memory Size                                 | e/Package (check only                                           | one option):                                                                                                           |                                                |                                |
| FASTROM DEVICE:                                         | 60K                                                             | 32K                                                                                                                    |                                                |                                |
| LQFP80 14x14:                                           | []ST72P521(M9)T                                                 | [] 07700504/0                                                                                                          | 10\T                                           |                                |
| LQFP64 14x14:<br>LQFP64 10x10:                          | []ST72P521(R9)T<br>[]ST72P521(AR9)T                             | []ST72P521(A                                                                                                           | 19) I<br>R9)T                                  |                                |
|                                                         |                                                                 |                                                                                                                        |                                                |                                |
| ROM DEVICE:                                             | 60K                                                             | 32K                                                                                                                    |                                                |                                |
| LQFP80 14x14:                                           | [] ST72521B(M9)T                                                |                                                                                                                        |                                                |                                |
| LQFP64 14x14:<br>LQFP64 10x10:                          | [] ST72521B(R9)T<br>[] ST72521B(AR9)T                           | [ ] ST72521B(R<br>[ ] ST72521B(A                                                                                       | 19) I<br>R9)T                                  |                                |
|                                                         |                                                                 |                                                                                                                        |                                                |                                |
| Conditioning (check only                                | one option):<br>[] Tape & Reel                                  | []Tray                                                                                                                 |                                                |                                |
| Temperature range :                                     | [] A (-40° to +85°C)<br>[] C (-40° to +125°C)                   | )                                                                                                                      |                                                |                                |
| Special Marking:                                        | [] No                                                           | [ ] Yes "<br>Authorized characte                                                                                       | " (10 characters ers are letters, digits, '.', | max) '-', '/' and spaces only. |
| Clock Source Selection:                                 | [] MP: Mediu<br>[] MS: Mediu<br>[] HS: High s<br>[] Internal RC | ower resonator (1 to 2<br>m power resonator (2<br>m speed resonator (4<br>peed resonator (8 to 1<br>ts MP Medium Power | to 4 MHz)<br>to 8 MHz)                         | te)                            |
| PLL <sup>(1)(2)</sup>                                   | [] Disabled                                                     | [] Enabled                                                                                                             |                                                |                                |
| LVD Reset                                               | [] Disabled                                                     | [] High threshold                                                                                                      | [] Med.threshold                               | [] Low threshold               |
| Reset Delay                                             | [] 256 Cycles                                                   | [] 4096 Cycles                                                                                                         |                                                |                                |
| Watchdog Selection                                      | [] Software Activation                                          | n [] Hardware Activati                                                                                                 | on                                             |                                |
| Halt when Watchdog on                                   | [] Reset                                                        | [] No reset                                                                                                            |                                                |                                |
| Readout Protection                                      | [] Disabled                                                     | [] Enabled                                                                                                             |                                                |                                |
|                                                         |                                                                 |                                                                                                                        |                                                |                                |
| Date                                                    | . Signature                                                     |                                                                                                                        |                                                |                                |
| Note 1: PLL must be disa<br>Note 2: The PLL can be e    |                                                                 |                                                                                                                        | Medium Power: 2~4 M                            | Hz".                           |
| <b>CAUTION:</b> The Readout I will differ between ROM a | Protection binary value nd Flash.                               | is inverted between R                                                                                                  | OM and Flash products                          | s. The option byte checksu     |
| Please download the later                               | st version of this option                                       | list from www.st.com.                                                                                                  |                                                |                                |
| i icase download the late.                              |                                                                 |                                                                                                                        |                                                |                                |



## 22.3 Development tools

#### 22.3.1 Introduction

Development tools for the ST7 microcontrollers include a complete range of hardware systems and software tools from STMicroelectronics and third-party tool suppliers. The range of tools includes solutions to help you evaluate microcontroller peripherals, develop and debug your application, and program your microcontrollers.

#### 22.3.2 Evaluation tools and starter kits

ST offers complete, affordable starter kits and full-featured evaluation boards that allow you to evaluate microcontroller features and quickly start developing ST7 applications. Starter kits are complete, affordable hardware/software tool packages that include features and samples to help you quickly start developing your application. ST evaluation boards are open-design, embedded systems, which are developed and documented to serve as references for your application design. They include sample application software to help you demonstrate, learn about and implement your ST7's features.

## 22.3.3 Development and debugging tools

Application development for ST7 is supported by fully optimizing C Compilers and the ST7 Assembler-Linker toolchain, which are all seamlessly integrated in the ST7 integrated development environments in order to facilitate the debugging and fine-tuning of your application. The Cosmic C Compiler is available in a free version that outputs up to 16 Kbytes of code.

The range of hardware tools includes cost effective ST7-DVP3 series emulators. These tools are supported by the ST7 Toolset from STMicroelectronics, which includes the STVD7 integrated development environment (IDE) with high-level language debugger, editor, project manager and integrated programming interface.

#### 22.3.4 Programming tools

During the development cycle, the ST7-DVP3 and ST7-EMU3 series emulators and the RLink provide in-circuit programming capability for programming the Flash microcontroller on your application board.

ST also provides a low-cost dedicated in-circuit programmer, the ST7-STICK, as well as ST7 socket boards which provide all the sockets required for programming any of the devices in a specific ST7 subfamily on a platform that can be used with any tool with incircuit programming capability for ST7.

For production programming of ST7 devices, ST's third-party tool partners also provide a complete range of gang and automated programming solutions, which are ready to integrate into your production environment.

For additional ordering codes for spare parts, accessories and tools available for the ST7 (including from third party manufacturers), refer to the online product selector at www.st.com/mcu.

Table 167. STMicroelectronics development tools

|                          |                   | Programming          |                    |                         |                            |
|--------------------------|-------------------|----------------------|--------------------|-------------------------|----------------------------|
| Supported products       | ST7 DVP3 series   |                      | ST7 EMU3 series    |                         | ICC socket                 |
|                          | Emulator          | Connection kit       | Emulator           | Active probe and T.E.B. | board                      |
| ST72521M,<br>ST72F521M   |                   | ST7MDT20-<br>T80/DVP | ST7MDT20M-<br>EMU3 | ST7MDT20M-<br>TEB       | ST7SB20M/xx <sup>(1)</sup> |
| ST72521R,<br>ST72F521R   | ST7MDT20-<br>DVP3 | ST7MDT20-<br>T64/DVP |                    |                         |                            |
| ST72521AR,<br>ST72F521AR |                   | ST7MDT20-<br>T6A/DVP |                    |                         |                            |

<sup>1.</sup> Add suffix /EU, /UK, /US for the power supply of your region.

Table 168. Suggested list of socket types

| Device         | Socket<br>(supplied with ST7MDT20M-EMU3) | Emulator adapter (supplied with ST7MDT20M-EMU3) |  |
|----------------|------------------------------------------|-------------------------------------------------|--|
| LQFP80 14 X 14 | YAMAICHI IC149-080-*51-*5                | YAMAICHI ICP-080-7                              |  |
| LQFP64 14 x14  | CAB 3303262                              | CAB 3303351                                     |  |
| LQFP64 10 x10  | YAMAICHI IC149-064-*75-*5                | YAMAICHI ICP-064-6                              |  |

## 22.3.5 Socket and emulator adapter information

For information on the type of socket that is supplied with the emulator, refer to the suggested list of sockets in *Table 168*.

Note:

Before designing the board layout, it is recommended to check the overall dimensions of the socket as they may be greater than the dimensions of the device.

For footprint and other mechanical information about these sockets and adapters, refer to the manufacturer's datasheet.

#### **Related documentation**

ST7 Visual Develop Software Key Debugging Features (AN 978)

ST7 Visual Develop for ST7 Cosmic C toolset users (AN 1938)

ST7 Visual Develop for ST7 Metroworks C toolset users (AN 1939)

ST7 Visual Develop for ST7 Assembler Linker toolset users (AN 1940)

ST72521xx-Auto Known limitations

## 23 Known limitations

#### 23.1 All Flash and ROM devices

### 23.1.1 External RC option

The external RC clock source option described in previous datasheet revisions is no longer supported and has been removed from this specification.

## 23.1.2 Safe connection of OSC1/OSC2 pins

The OSC1 and/or OSC2 pins must not be left unconnected, otherwise the ST7 main oscillator may start and, in this configuration, could generate an f<sub>OSC</sub> clock frequency in excess of the allowed maximum (> 16 MHz), putting the ST7 in an unsafe/undefined state. Refer to *Section 6.4: Multi-oscillator (MO) on page 41*.

## 23.1.3 Reset pin protection with LVD enabled

As mentioned in *Note 2* below *Figure 105: RESET pin protection when LVD is enabled on page 241*, when the LVD is enabled, it is recommended not to connect a pull-up resistor or capacitor. A 10nF pull-down capacitor is required to filter noise on the reset line.

## 23.1.4 Unexpected reset fetch

If an interrupt request occurs while a "POP CC" instruction is executed, the interrupt controller does not recognize the source of the interrupt and, by default, passes the RESET vector address to the CPU.

#### Workaround

To solve this issue, a "POP CC" instruction must always be preceded by a "SIM" instruction.

#### 23.1.5 External interrupt missed

To avoid any risk of generating a parasitic interrupt, the edge detector is automatically disabled for one clock cycle during an access to either DDR and OR. Any input signal edge during this period will not be detected and will not generate an interrupt.

This case can typically occur if the application refreshes the port configuration registers at intervals during runtime.

#### Workaround

The workaround is based on software checking the level on the interrupt pin before and after writing to the PxOR or PxDDR registers. If there is a level change (depending on the sensitivity programmed for this pin) the interrupt routine is invoked using the call instruction with three extra PUSH instructions before executing the interrupt routine (this is to make the call compatible with the IRET instruction at the end of the interrupt service routine).

But detection of the level change does not make sure that edge occurs during the critical 1 cycle duration and the interrupt has been missed. This may lead to occurrence of same interrupt twice (one hardware and another with software call).

57

Doc ID 17660 Rev 1 267/276

Known limitations ST72521xx-Auto

To avoid this, a semaphore is set to '1' before checking the level change. The semaphore is changed to level '0' inside the interrupt routine. When a level change is detected, the semaphore status is checked. If it is '1', it means that the last interrupt has been missed. In this case, the interrupt routine is invoked with the call instruction.

There is another possible case, that is, if PxOR or PxDDR are written to with global interrupts disabled (interrupt mask bit set). In this case, the semaphore is changed to '1' when the level change is detected. Detecting a missed interrupt is done after the global interrupts are enabled (interrupt mask bit reset) and by checking the status of the semaphore. If it is '1', it means that the last interrupt was missed and the interrupt routine is invoked with the call instruction.

To implement the workaround, the following software sequence is to be followed for writing into the PxOR/PxDDR registers. The example is for Port PF1 with falling edge interrupt sensitivity. The software sequence is given for both cases (global interrupts disabled / global interrupts enabled):

Case 1: Writing to PxOR or PxDDR with global interrupts enabled:

```
LD A, #01
LD sema, A
; set the semaphore to '1'
LD A, PFDR
AND A, #02
LD X,A
; store the level before writing to PxOR/PxDDR
LD A, #$90
LD PFDDR, A
; Write to PFDDR
LD A, #$ff
LD PFOR, A
 ; Write to PFOR
LD A, PFDR
AND A, #02
LD Y, A
; store the level after writing to PxOR/PxDDR
LD A,X
; check for falling edge
cp A, #02
jrne OUT
TNZ Y
jrne OUT
LD A, sema
```

ST72521xx-Auto Known limitations

```
; check the semaphore status if edge is detected
CP A,#01
jrne OUT
call call_routine
; call the interrupt routine
OUT:LD A, #00
LD sema, A
.call_routine
; entry to call_routine
PUSH A
PUSH X
PUSH CC
.ext1_rt
; entry to interrupt routine
LD A,#00
LD sema, A
IRET
```

#### Case 2: Writing to PxOR or PxDDR with global interrupts disabled:

```
; set the interrupt mask
LD A, PFDR
AND A, #$02
LD X,A
; store the level before writing to PxOR/PxDDR
LD A, #$90
LD PFDDR, A
; Write into PFDDR
LD A, #$ff
LD PFOR, A
          ; Write to PFOR
LD A, PFDR
AND A, #$02
LD Y,A
; store the level after writing to PxOR/PxDDR
LD A,X
```

Doc ID 17660 Rev 1 269/276

Known limitations ST72521xx-Auto

```
; check for falling edge
cp A, #$02
jrne OUT
TNZ Y
jrne OUT
LD A, #$01
LD sema,A
; set the semaphore to '1' if edge is detected
; reset the interrupt mask
LD A, sema
; check the semaphore status
CP A, #$01
jrne OUT
call call_routine
; call the interrupt routine
RIM
OUT:
RIM
JP while_loop
.call_routine
; entry to call_routine
PUSH A
PUSH X
PUSH CC
.ext1_rt
; entry to interrupt routine
LD A, #$00
LD sema, A
```

270/276 Doc ID 17660 Rev 1

IRET

ST72521xx-Auto Known limitations

## 23.1.6 Clearing active interrupts outside interrupt routine

When an active interrupt request occurs at the same time as the related flag is being cleared, an unwanted reset may occur.

Note: Clearing the related interrupt mask will not generate an unwanted reset.

#### Concurrent interrupt context

The symptom does not occur when the interrupts are handled normally, that is, when:

- The interrupt flag is cleared within its own interrupt routine
- The interrupt flag is cleared within any interrupt routine
- The interrupt flag is cleared in any part of the code while this interrupt is disabled

If these conditions are not met, the symptom can be avoided by implementing the following sequence:

Perform SIM and RIM operation before and after resetting an active interrupt request.

#### Example:

SIM

Reset interrupt flag

RIM

#### **Nested interrupt context**

The symptom does not occur when the interrupts are handled normally, that is, when:

- The interrupt flag is cleared within its own interrupt routine
- The interrupt flag is cleared within any interrupt routine with higher or identical priority level
- The interrupt flag is cleared in any part of the code while this interrupt is disabled

If these conditions are not met, the symptom can be avoided by implementing the following sequence:

**PUSH CC** 

SIM

Reset interrupt flag

POP CC

Known limitations ST72521xx-Auto

## 23.1.7 SCI wrong break duration

#### **Description**

A single break character is sent by setting and resetting the SBK bit in the SCICR2 register. In some cases, the break character may have a longer duration than expected:

- 20 bits instead of 10 bits if M = 0
- 22 bits instead of 11 bits if M = 1

In the same way, as long as the SBK bit is set, break characters are sent to the TDO pin. This may lead to generating one break more than expected.

#### **Occurrence**

The occurrence of the problem is random and proportional to the baud rate. With a transmit frequency of 19200 baud ( $f_{CPU} = 8$  MHz and SCIBRR = 0xC9), the wrong break duration occurrence is around 1%.

#### Workaround

If this wrong duration is not compliant with the communication protocol in the application, software can request that an Idle line be generated before the break character. In this case, the break duration is always correct assuming the application is not doing anything between the idle and the break. This can be ensured by temporarily disabling interrupts.

The exact sequence is:

- Disable interrupts
- Reset and Set TE (IDLE request)
- Set and Reset SBK (Break Request)
- Re-enable interrupts

#### 23.1.8 16-bit timer PWM mode

Downloaded from Elcodis.com electronic components distributor

In PWM mode, the first PWM pulse is missed after writing the value FFFCh in the OC1R register (OC1HR, OC1LR). It leads to either full or no PWM during a period, depending on the OLVL1 and OLVL2 settings.

ST72521xx-Auto Known limitations

## 23.1.9 TIMD set simultaneously with OC interrupt

If the 16-bit timer is disabled at the same time the output compare event occurs, the output compare flag then gets locked and cannot be cleared before the timer is enabled again.

#### Impact on the application

If the output compare interrupt is enabled, then the output compare flag cannot be cleared in the timer interrupt routine. Consequently, the interrupt service routine is called repeatedly.

#### Workaround

Disable the timer interrupt before disabling the timer. Again while enabling, first enable the timer, then the timer interrupts.

- Perform the following to disable the timer:
  - TACR1 or TBCR1 = 0x00h; // Disable the compare interrupt
  - TACSR | or TBCSR | = 0x40; // Disable the timer
- Perform the following to enable the timer again:
  - TACSR & or TBCSR & = ~0x40; // Enable the timer
  - TACR1 or TBCR1 = 0x40; // Enable the compare interrupt

#### 23.1.10 CAN cell limitations

Table 169. CAN cell limitations

| Limitation <sup>(1)</sup>                                 | Flash            | ROM              |
|-----------------------------------------------------------|------------------|------------------|
| Omitted SOF bit                                           | Х                | х                |
| CPU write access (more than one cycle) corrupts CAN frame | х                | х                |
| Unexpected Message transmission                           | x <sup>(2)</sup> |                  |
| Bus Off State not entered                                 |                  | x <sup>(3)</sup> |
| WKPS functionality                                        |                  | x <sup>(4)</sup> |

<sup>1.</sup> For details see Section 17.5: List of CAN cell limitations on page 196

#### Legend

x = limitation present

## 23.1.11 I<sup>2</sup>C multimaster

In multimaster configurations, if the ST7 I2C receives a START condition from another I2C master after the START bit is set in the I2CCR register and before the START condition is generated by the ST7 I2C, it may ignore the START condition from the other I2C master. In this case, the ST7 master will receive a NACK from the other device. On reception of the NACK, ST7 can send a restart and Slave address to re-initiate communication.

<sup>2.</sup> Software workaround possible using modified WKPS bit.

<sup>3.</sup> Limitation present on ROM Rev W and Rev Z. Not present in Flash and ROM Rev Y.

<sup>4.</sup> Functionality modified for Unexpected Message Transmission workaround in Flash.

Known limitations ST72521xx-Auto

## 23.2 All Flash devices

#### 23.2.1 Internal RC oscillator with LVD

The internal RC can only be used if LVD is enabled.

## 23.2.2 I/O behavior during ICC mode entry sequence

#### **Symptom**

In 80-pin devices (Flash), both ports G and H are forced to output push-pull during ICC mode entry sequence. 80-pin ROM devices are not impacted by this issue.

#### **Details**

To enable programming of all Flash sectors, the device must leave USER mode and be configured in ICC mode. Once in ICC mode, the ICC protocol enables an ST7 microcontroller to communicate with an external controller (such as a PC). ICC mode is entered by applying 39 pulses on the ICCDATA signal during reset. To enter ICC mode, the device goes through other modes, some modes are critical because the I/Os PG[7:0] and PH[7:0] are forced to output push-pull.

#### Impact on the application

The PG and PH I/O ports are forced to output push-pull during three pulses on ICCDATA. In certain circumstances, this behavior can lead to a short-circuit between the I/O signals and  $V_{DD}$ ,  $V_{SS}$  or an output signal of another application component.

In addition, switching these I/Os to output mode can cause the application to leave reset state, disturbing the ICC communication and preventing the user from programming the Flash.

#### 23.2.3 Readout protection with LVD

The LVD is not supported if readout protection is enabled.

ST72521xx-Auto Revision history

# 24 Revision history

Table 170. Document revision history

| Date        | Revision | Changes         |
|-------------|----------|-----------------|
| 12-Jul-2010 | 1        | Initial release |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION). OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2010 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

