# **INTEGRATED CIRCUITS**



Product data Supersedes data of 2002 Sep 12 2003 Jan 24



#### Product data

# P80C3xX2; P80C5xX2; P87C5xX2

### DESCRIPTION

The Philips microcontrollers described in this data sheet are high-performance static 80C51 designs incorporating Philips' high-density CMOS technology with operation from 2.7 V to 5.5 V. They support both 6-clock and 12-clock operation.

The P8xC31X2/51X2 and P8xC32X2/52X2/54X2/58X2 contain 128 byte RAM and 256 byte RAM respectively, 32 I/O lines, three 16-bit counter/timers, a six-source, four-priority level nested interrupt structure, a serial I/O port for either multi-processor communications, I/O expansion or full duplex UART, and on-chip oscillator and clock circuits.

In addition, the devices are low power static designs which offer a wide range of operating frequencies down to zero. Two software

selectable modes of power reduction — idle mode and power-down mode — are available. The idle mode freezes the CPU while allowing the RAM, timers, serial port, and interrupt system to continue functioning. The power-down mode saves the RAM contents but freezes the oscillator, causing all other chip functions to be inoperative. Since the design is static, the clock can be stopped without loss of user data. Then the execution can be resumed from the point the clock was stopped.

### SELECTION TABLE

For applications requiring more ROM and RAM, as well as more on-chip peripherals, see the P89C66x and P89C51Rx2 data sheets.

| Туре     |      | Mem | ory |       |             | Tim | ers |    | Se   | rial In | terfac | es  |              |          |                          |                     |                       |                        |                                                |                                  |                                  |
|----------|------|-----|-----|-------|-------------|-----|-----|----|------|---------|--------|-----|--------------|----------|--------------------------|---------------------|-----------------------|------------------------|------------------------------------------------|----------------------------------|----------------------------------|
|          | RAM  | ROM | ОТР | Flash | # of Timers | MWM | PCA | MD | UART | 12C     | CAN    | SPI | ADC bits/ch. | I/O Pins | Interrupts<br>(External) | Program<br>Security | Default Clock<br>Rate | Optional<br>Clock Rate | Max.<br>Freq.<br>at 6-clk<br>/ 12-clk<br>(MHz) | Freq.<br>Range<br>at 3V<br>(MHz) | Freq.<br>Range<br>at 5V<br>(MHz) |
| P87C58X2 | 256B | -   | 32K | -     | 3           | -   | -   | -  | ~    | -       | -      | -   | -            | 32       | 6 (2)                    | ~                   | 12–clk                | 6-clk                  | 30/33                                          | 0–16                             | 0–30/33                          |
| P80C58X2 | 256B | 32K | -   | -     | 3           | -   | -   | -  | ~    | -       | -      | -   | -            | 32       | 6 (2)                    | ~                   | 12–clk                | 6-clk                  | 30/33                                          | 0–16                             | 0–30/33                          |
| P87C54X2 | 256B | -   | 16K | -     | 3           | -   | -   | -  | ~    | -       | -      | -   | -            | 32       | 6 (2)                    | ~                   | 12–clk                | 6-clk                  | 30/33                                          | 0–16                             | 0–30/33                          |
| P80C54X2 | 256B | 16K | -   | -     | 3           | -   | -   | -  | ~    | -       | -      | -   | -            | 32       | 6 (2)                    | ~                   | 12–clk                | 6-clk                  | 30/33                                          | 0–16                             | 0–30/33                          |
| P87C52X2 | 256B | -   | 8K  | -     | 3           | -   | -   | -  | ~    | -       | -      | -   | -            | 32       | 6 (2)                    | ~                   | 12–clk                | 6-clk                  | 30/33                                          | 0–16                             | 0–30/33                          |
| P80C52X2 | 256B | 8K  | -   | -     | 3           | -   | -   | -  | ~    | -       | -      | -   | -            | 32       | 6 (2)                    | ~                   | 12–clk                | 6-clk                  | 30/33                                          | 0–16                             | 0–30/33                          |
| P87C51X2 | 128B | -   | 4K  | -     | 3           | -   | -   | -  | ~    | -       | -      | -   | -            | 32       | 6 (2)                    | ~                   | 12–clk                | 6-clk                  | 30/33                                          | 0–16                             | 0–30/33                          |
| P80C51X2 | 128B | 4K  | -   | -     | 3           | -   | -   | -  | ~    | -       | -      | -   | -            | 32       | 6 (2)                    | ~                   | 12–clk                | 6-clk                  | 30/33                                          | 0–16                             | 0–30/33                          |
| P80C32X2 | 256B | -   | -   | -     | 3           | -   | -   | -  | ~    | -       | -      | -   | -            | 32       | 6 (2)                    | -                   | 12–clk                | 6-clk                  | 30/33                                          | 0–16                             | 0–30/33                          |
| P80C31X2 | 128B | -   | -   | -     | 3           | -   | -   | -  | ~    | -       | -      | -   | -            | 32       | 6 (2)                    | -                   | 12–clk                | 6-clk                  | 30/33                                          | 0–16                             | 0–30/33                          |

#### NOTE:

1. I<sup>2</sup>C = Inter-Integrated Circuit Bus; CAN = Controller Area Network; SPI = Serial Peripheral Interface; PCA = Programmable Counter Array; ADC = Analog-to-Digital Converter; PWM = Pulse Width Modulation

# P80C3xX2; P80C5xX2; P87C5xX2

### FEATURES

- 80C51 Central Processing Unit
- 4 kbytes ROM/EPROM (P80/P87C51X2)
- 8 kbytes ROM/EPROM (P80/P87C52X2)
- 16 kbytes ROM/EPROM (P80/P87C54X2)
- 32 kbytes ROM/EPROM (P80/P87C58X2)
- 128 byte RAM (P80/P87C51X2 and P80C31X2)
- 256 byte RAM (P80/P87C52/54X2/58X2 and P80C32X2)
- Boolean processor
- Fully static operation
- Low voltage (2.7 V to 5.5 V at 16 MHz) operation
- 12-clock operation with selectable 6-clock operation (via software or via parallel programmer)
- Memory addressing capability
  - Up to 64 kbytes ROM and 64 kbytes RAM
- Power control modes:
  - Clock can be stopped and resumed
  - Idle mode
  - Power-down mode
- CMOS and TTL compatible
- Two speed ranges at  $V_{CC} = 5 V$ 
  - 0 to 30 MHz with 6-clock operation
- 0 to 33 MHz with 12-clock operation

- PLCC, DIP, TSSOP or LQFP packages
- Extended temperature ranges
- Dual Data Pointers
- Security bits:
- ROM (2 bits)
- OTP (3 bits)
- Encryption array 64 bytes
- Four interrupt priority levels
- Six interrupt sources
- Four 8-bit I/O ports
- Full-duplex enhanced UART
  - Framing error detection
  - Automatic address recognition
- Three 16-bit timers/counters T0, T1 (standard 80C51) and additional T2 (capture and compare)
- Programmable clock-out pin
- Asynchronous port reset
- Low EMI (inhibit ALE, slew rate controlled outputs, and 6-clock mode)
- Wake-up from Power Down by an external interrupt.

# P80C3xX2; P80C5xX2; P87C5xX2

### P80C31/32X2 ORDERING INFORMATION (ROMLESS)

| Type number | Package |                                                                        |          | Temperature<br>Range (°C) |  |
|-------------|---------|------------------------------------------------------------------------|----------|---------------------------|--|
|             | Name    | Description                                                            | Version  |                           |  |
| P80C31X2BA  | PLCC44  | plastic leaded chip carrier; 44 leads                                  | SOT187-2 | 0 to +70                  |  |
| P80C31X2BN  | DIP40   | plastic dual in-line package; 40 leads (600 mil)                       | SOT129-1 | 0 to +70                  |  |
| P80C32X2BA  | PLCC44  | plastic leaded chip carrier; 44 leads                                  | SOT187-2 | 0 to +70                  |  |
| P80C32X2BN  | DIP40   | plastic dual in-line package; 40 leads (600 mil)                       | SOT129-1 | 0 to +70                  |  |
| P80C32X2BBD | LQFP44  | plastic low profile quad flat package; 44 leads; body 10 x 10 x 1.4 mm | SOT389-1 | 0 to +70                  |  |
| P80C32X2FA  | PLCC44  | plastic leaded chip carrier; 44 leads                                  | SOT187-2 | -40 to +85                |  |
| P80C32X2FN  | DIP40   | plastic dual in-line package; 40 leads (600 mil)                       | SOT129-1 | -40 to +85                |  |

### P87C51X2 ORDERING INFORMATION (4 KBYTE OTP)

| Type number | Package | Package                                                                |          |            |  |  |  |  |  |
|-------------|---------|------------------------------------------------------------------------|----------|------------|--|--|--|--|--|
|             | Name    | Description                                                            | Version  | Range (°C) |  |  |  |  |  |
| P87C51X2BA  | PLCC44  | plastic leaded chip carrier; 44 leads                                  | SOT187-2 | 0 to +70   |  |  |  |  |  |
| P87C51X2BN  | DIP40   | plastic dual in-line package; 40 leads (600 mil)                       | SOT129-1 | 0 to +70   |  |  |  |  |  |
| P87C51X2BBD | LQFP44  | plastic low profile quad flat package; 44 leads; body 10 x 10 x 1.4 mm | SOT389-1 | 0 to +70   |  |  |  |  |  |
| P87C51X2FA  | PLCC44  | plastic leaded chip carrier; 44 leads                                  | SOT187-2 | -40 to +85 |  |  |  |  |  |
| P87C51X2FBD | LQFP44  | plastic low profile quad flat package; 44 leads; body 10 x 10 x 1.4 mm | SOT389-1 | -40 to +85 |  |  |  |  |  |

### P87C52X2 ORDERING INFORMATION (8 KBYTE OTP)

| Type number | Package |                                                                        |                       |            |  |  |  |  |  |  |
|-------------|---------|------------------------------------------------------------------------|-----------------------|------------|--|--|--|--|--|--|
|             | Name    | Description                                                            | Description Version F |            |  |  |  |  |  |  |
| P87C52X2BA  | PLCC44  | plastic leaded chip carrier; 44 leads                                  | SOT187-2              | 0 to +70   |  |  |  |  |  |  |
| P87C52X2BN  | DIP40   | plastic dual in-line package; 40 leads (600 mil)                       | SOT129-1              | 0 to +70   |  |  |  |  |  |  |
| P87C52X2BBD | LQFP44  | plastic low profile quad flat package; 44 leads; body 10 x 10 x 1.4 mm | SOT389-1              | 0 to +70   |  |  |  |  |  |  |
| P87C52X2FA  | PLCC44  | plastic leaded chip carrier; 44 leads                                  | SOT187-2              | -40 to +85 |  |  |  |  |  |  |
| P87C52X2FN  | DIP40   | plastic dual in-line package; 40 leads (600 mil)                       | SOT129-1              | -40 to +85 |  |  |  |  |  |  |
| P87C52X2FBD | LQFP44  | plastic low profile quad flat package; 44 leads; body 10 x 10 x 1.4 mm | SOT389-1              | -40 to +85 |  |  |  |  |  |  |

# P87C54X2 ORDERING INFORMATION (16 KBYTE OTP)

| Type number | Package |                                                                                           |          |            |  |  |  |  |
|-------------|---------|-------------------------------------------------------------------------------------------|----------|------------|--|--|--|--|
|             | Name    | Description                                                                               | Version  | Range (°C) |  |  |  |  |
| P87C54X2BA  | PLCC44  | plastic lead chip carrier; 44 leads                                                       | SOT187-2 | 0 to +70   |  |  |  |  |
| P87C54X2BN  | DIP40   | plastic dual in-line package; 40 leads (600 mil)                                          | SOT129-1 | 0 to +70   |  |  |  |  |
| P87C54X2BBD | LQFP44  | plastic low profile quad flat package; 44 leads; body 10 x 10 x 1.4 mm                    | SOT389-1 | 0 to +70   |  |  |  |  |
| P87C54X2BDH | TSSOP38 | plastic thin shrink small outline package; 38 leads; body width 4.4 mm; lead pitch 0.5 mm | SOT510-1 | 0 to +70   |  |  |  |  |
| P87C54X2FA  | PLCC44  | plastic lead chip carrier; 44 leads                                                       | SOT187-2 | -40 to +85 |  |  |  |  |
| P87C54X2FBD | LQFP44  | plastic low profile quad flat package; 44 leads; body 10 x 10 x 1.4 mm                    | SOT389-1 | -40 to +85 |  |  |  |  |

# P87C58X2 ORDERING INFORMATION (32 KBYTE OTP)

| Type number | Package | Package                                                                |          |            |  |  |  |  |  |
|-------------|---------|------------------------------------------------------------------------|----------|------------|--|--|--|--|--|
|             | Name    | Description                                                            | Version  | Range (°C) |  |  |  |  |  |
| P87C58X2BA  | PLCC44  | plastic lead chip carrier; 44 leads                                    | SOT187-2 | 0 to +70   |  |  |  |  |  |
| P87C58X2BN  | DIP40   | plastic dual in-line package; 40 leads (600 mil)                       | SOT129-1 | 0 to +70   |  |  |  |  |  |
| P87C58X2BBD | LQFP44  | plastic low profile quad flat package; 44 leads; body 10 x 10 x 1.4 mm | SOT389-1 | 0 to +70   |  |  |  |  |  |
| P87C58X2FA  | PLCC44  | plastic lead chip carrier; 44 leads                                    | SOT187-2 | -40 to +85 |  |  |  |  |  |
| P87C58X2FBD | LQFP44  | plastic low profile quad flat package; 44 leads; body 10 x 10 x 1.4 mm | SOT389-1 | -40 to +85 |  |  |  |  |  |
| P87C58X2FN  | DIP40   | plastic dual in-line package; 40 leads (600 mil)                       | SOT129-1 | -40 to +85 |  |  |  |  |  |

All OTP parts listed here are also available as ROM parts (80C5xX2). Please contact your Philips representative if you would like to order a ROM part.

# P80C3xX2; P80C5xX2; P87C5xX2

### PART NUMBER DERIVATION

| Memory                                       |                                                                                                                                               | Temperature Range              | Package                                    |                                                |
|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------------------|------------------------------------------------|
| P87C51X2<br>7 = OTP<br>0 = ROM or<br>ROMless | 1 = 128 BYTES RAM<br>4 KBYTES ROM/OTP<br>2 = 256 BYTES RAM<br>8 KBYTES ROM/OTP<br>4 = 256 BYTES RAM<br>16 KBYTES ROM/OTP<br>8 = 256 BYTES RAM | X2 = 6-clock<br>mode available | B = 0 °C TO +70 °C<br>F = -40 °C TO +85 °C | A = PLCC<br>N = DIP<br>BD = LQFP<br>DH = TSSOP |
|                                              | 32 KBYTES ROM/OTP                                                                                                                             |                                |                                            |                                                |

The following table illustrates the correlation between operating mode, power supply and maximum external clock frequency:

| Operating Mode | Power Supply   | Maximum Clock Frequency |
|----------------|----------------|-------------------------|
| 6-clock        | 5 V ± 10%      | 30 MHz                  |
| 6-clock        | 2.7 V to 5.5 V | 16 MHz                  |
| 12-clock       | 5 V ± 10%      | 33 MHz                  |
| 12-clock       | 2.7 V to 5.5 V | 16 MHz                  |

# P80C3xX2; P80C5xX2; P87C5xX2

### **BLOCK DIAGRAM 1**



# P80C3xX2; P80C5xX2; P87C5xX2

# **BLOCK DIAGRAM 2 (CPU-ORIENTED)**



NOTE:

1. P3.2 and P3.5 absent in the TSSOP38 package.

# P80C3xX2; P80C5xX2; P87C5xX2

# LOGIC SYMBOL



NOTE:

1. INT0/P3.2 and T1/P3.5 are absent in the TSSOP38 package.

#### PLASTIC DUAL IN-LINE PACKAGE **PIN CONFIGURATIONS** T2/P1.0 1 40 V<sub>CC</sub> T2EX/P1.1 2 39 P0.0/AD0 P1.2 3 38 P0.1/AD1 P1.3 4 37 P0.2/AD2 P1.4 5 36 P0.3/AD3 35 P0.4/AD4 P1.5 6 34 P0.5/AD5 P1.6 7 33 P0.6/AD6 P1.7 8 RST 9 32 P0.7/AD7 DUAL IN-LINE PACKAGE 31 EA/V<sub>PP</sub> RxD/P3.0 10 30 ALE TxD/P3.1 11 INT0/P3.2 12 29 PSEN INT1/P3.3 13 28 P2.7/A15 27 P2.6/A14 T0/P3.4 14 T1/P3.5 15 26 P2.5/A13 WR/P3.6 16 25 P2.4/A12 RD/P3.7 17 24 P2.3/A11 XTAL2 18 23 P2.2/A10 22 P2.1/A9 XTAL1 19 V<sub>SS</sub> 20 21 P2.0/A8 SU01063

# P80C3xX2; P80C5xX2; P87C5xX2

### PLASTIC LEADED CHIP CARRIER PIN FUNCTIONS



### LOW PROFILE QUAD FLAT PACK PIN FUNCTIONS



# PLASTIC THIN SHRINK SMALL OUTLINE PACK PIN FUNCTIONS



# P80C3xX2; P80C5xX2; P87C5xX2

### **PIN DESCRIPTIONS**

|                 | PIN NUMBER |              |               |       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|-----------------|------------|--------------|---------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| MNEMONIC        | DIP        | PLCC         | LQFP          | TSSOP | TYPE | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| V <sub>SS</sub> | 20         | 22           | 16            | 9     | I    | Ground: 0 V reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| V <sub>CC</sub> | 40         | 44           | 38            | 29    | I    | <b>Power Supply:</b> This is the power supply voltage for normal, idle, and power-down operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| P0.0-0.7        | 39–32      | 43–36        | 37–30         | 28–21 | I/O  | <b>Port 0:</b> Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application, it uses strong internal pull-ups when emitting 1s. Port 0 also outputs the code bytes during program verification and received code bytes during EPROM programming. External pull-ups are required during program verification.                                                                                                                                                                                                                                                                                                                |  |  |
| P1.0–P1.7       | 1–8        | 2–9          | 40–44,<br>1–3 | 30–37 | I/O  | <b>Port 1:</b> Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 1 also receives the low-order address byte during program memory verification. Alternate functions for Port 1 include:                                                                                                                                                                                                                                                                                                                                                    |  |  |
|                 | 1          | 2            | 40            | 30    | I/O  | <b>T2 (P1.0):</b> Timer/Counter 2 external count input/clockout (see Programmable Clock-Out)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|                 | 2          | 3            | 41            | 31    | 1    | T2EX (P1.1): Timer/Counter 2 Reload/Capture/Direction control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| P2.0-P2.7       | 21–28      | 24–31        | 18–25         | 10–17 | I/O  | <b>Port 2:</b> Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins have 1s written to them are pulled high by the internal pull-ups and can be used inputs. As inputs, port 2 pins that are externally being pulled low will source cur because of the internal pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 2 emits the high-order address byte during fetches from external program memor and during accesses to external data memory that use 16-bit addresses (MOV) @DTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @Ri), 2 emits the contents of the P2 special function register. Some Port 2 pins receive the high order address bits during EPROM programming and verification. |  |  |
| P3.0–P3.7       | 10–17      | 11,<br>13–19 | 5,<br>7–13    | 1–6   | I/O  | <b>Port 3:</b> Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 3 also serves the special features of the 80C51 family, as listed below:                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|                 | 10         | 11           | 5             | 1     | 1    | RxD (P3.0): Serial input port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                 | 11         | 13           | 7             | 2     | 0    | TxD (P3.1): Serial output port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                 | 12         | 14           | 8             |       | 1    | INTO (P3.2): External interrupt <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|                 | 13         | 15           | 9             | 3     | 1    | INT1 (P3.3): External interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|                 | 14         | 16           | 10            | 4     | 1    | T0 (P3.4): Timer 0 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|                 | 15         | 17           | 11            |       | 1    | <b>T1 (P3.5):</b> Timer 1 external input <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|                 | 16         | 18           | 12            | 5     | 0    | WR (P3.6): External data memory write strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|                 | 17         | 19           | 13            | 6     | 0    | RD (P3.7): External data memory read strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| RST             | 9          | 10           | 4             | 38    | I    | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to $V_{SS}$ permits a power-on reset using only an external capacitor to $V_{CC}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| ALE/PROG        | 30         | 33           | 27            | 19    | 0    | Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 (12-clock Mode) or 1/3 (6-clock Mode) the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during EPROM programming. ALE can be disabled by setting SFR auxiliary.0. With this bit set, ALE will be active only during a MOVX instruction.                                                                                                                                                                                                                                                    |  |  |

# P80C3xX2; P80C5xX2; P87C5xX2

|                    | PIN NUMBER |      |      |       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------|------------|------|------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MNEMONIC           | DIP        | PLCC | LQFP | TSSOP | TYPE | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| PSEN               | 29         | 32   | 26   | 18    | 0    | <b>Program Store Enable:</b> The read strobe to external program memory. When the device is executing code from the external program memory, <u>PSEN</u> is activated twice each machine cycle, except that two <u>PSEN</u> activations are skipped during each access to external data memory. <u>PSEN</u> is not activated during fetches from internal program memory.                                                                                                                                                                      |
| EA/V <sub>PP</sub> | 31         | 35   | 29   | 20    | I    | <b>External Access Enable/Programming Supply Voltage:</b> EA must be externally held low to enable the device to fetch code from external program memory locations 0000H to 0FFFH/1FFFH/3FFFH/1FFFH. If EA is held high, the device executes from internal program memory unless the program counter contains an address greater than the on-chip ROM/OTP. This pin also receives the 12.75 V programming supply voltage (V <sub>PP</sub> ) during EPROM programming. If security bit 1 is programmed, EA will be internally latched on Reset. |
| XTAL1              | 19         | 21   | 15   | 8     | I    | <b>Crystal 1:</b> Input to the inverting oscillator amplifier and input to the internal clock generator circuits.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| XTAL2              | 18         | 20   | 14   | 7     | 0    | Crystal 2: Output from the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

### NOTES:

To avoid "latch-up" effect at power-on, the voltage on any pin at any time must not be higher than  $V_{CC}$  + 0.5 V or  $V_{SS}$  – 0.5 V, respectively. 1. Absent in the TSSOP38 package.

# Table 1. Special Function Registers

| Table 1.           | Special Function        |                   |          |          |          |                   |         |         |         |             |                                         |
|--------------------|-------------------------|-------------------|----------|----------|----------|-------------------|---------|---------|---------|-------------|-----------------------------------------|
| SYMBOL             | DESCRIPTION             | DIRECT<br>ADDRESS | B<br>MSB | IT ADDRE | ESS, SYM | BOL, OR           | ALTERNA | TIVE PO | RT FUNC | TION<br>LSB | RESET<br>VALUE                          |
| ACC*               | Accumulator             | E0H               | E7       | E6       | E5       | E4                | E3      | E2      | E1      | E0          | 00H                                     |
| AUXR#              | Auxiliary               | 8EH               | -        | -        | -        | -                 | -       | -       | -       | AO          | xxxxxx0B                                |
| AUXR1#             | Auxiliary 1             | A2H               | _        | _        | _        | LPEP <sup>2</sup> | WUPD    | 0       | -       | DPS         | xxx000x0B                               |
| B*                 | B register              | F0H               | F7       | F6       | F5       | F4                | F3      | F2      | F1      | F0          | 00H                                     |
| CKCON              | Clock Control Register  | 8FH               | _        | _        | _        | -                 | -       | -       | -       | X2          | xxx00000B                               |
| DPTR:              | Data Pointer (2 bytes)  |                   |          |          |          |                   |         |         |         |             | 1                                       |
| DPH                | Data Pointer High       | 83H               |          |          |          |                   |         |         |         |             | 00H                                     |
| DPL                | Data Pointer Low        | 82H               |          |          |          |                   |         |         |         |             | 00H                                     |
|                    |                         |                   | AF       | AE       | AD       | AC                | AB      | AA      | A9      | A8          |                                         |
| IE*                | Interrupt Enable        | A8H               | ĒĀ       | _        | ET2      | ES                | ET1     | EX1     | ET0     | EX0         | 0x000000B                               |
|                    |                         |                   | BF       | BE       | BD       | BC                | BB      | BA      | B9      | B8          | 1                                       |
| IP*                | Interrupt Priority      | B8H               | -        | -        | PT2      | PS                | PT1     | PX1     | PT0     | PX0         | xx000000B                               |
| IPH#               | Interrupt Priority High | B7H               | -        | -        | PT2H     | PSH               | PT1H    | PX1H    | PT0H    | PX0H        | xx000000B                               |
|                    |                         |                   | 87       | 86       | 85       | 84                | 83      | 82      | 81      | 80          | 1                                       |
| P0*                | Port 0                  | 80H               | AD7      | AD6      | AD5      | AD4               | AD3     | AD2     | AD1     | AD0         | FFH                                     |
|                    |                         |                   | 97       | 96       | 95       | 94                | 93      | 92      | 91      | 90          | 1                                       |
| P1*                | Port 1                  | 90H               | -        | -        | -        | -                 | -       | -       | T2EX    | T2          | FFH                                     |
|                    |                         |                   | A7       | A6       | A5       | A4                | A3      | A2      | A1      | A0          | 1                                       |
| P2*                | Port 2                  | A0H               | AD15     | AD14     | AD13     | AD12              | AD11    | AD10    | AD9     | AD8         | FFH                                     |
|                    |                         |                   | B7       | B6       | B5       | B4                | B3      | B2      | B1      | B0          | 1                                       |
| P3*                | Port 3                  | B0H               | RD       | WR       | T1       | T0                | INT1    | ĪNT0    | TxD     | RxD         | FFH                                     |
| PCON# <sup>1</sup> | Power Control           | 87H               | SMOD1    | SMOD0    | -        | POF               | GF1     | GF0     | PD      | IDL         | 00xx0000B                               |
| FCON#*             |                         | 0/11              | D7       | D6       | <br>D5   | D4                | D3      | D2      | D1      | D0          | 000000000000000000000000000000000000000 |
| PSW*               | Program Status Word     | DOH               | CY       | AC       | F0       | RS1               | RS0     | OV      | _       | P           | 000000x0B                               |
| RACAP2H#           | Timer 2 Capture High    | CBH               | 01       | AC       | FU       | 1.01              | K30     | 00      | _       | Г           | 00000000B                               |
| RACAP21#           | Timer 2 Capture Low     | CAH               |          |          |          |                   |         |         |         |             | 00H                                     |
| SADDR#             | Slave Address           | A9H               |          |          |          |                   |         |         |         |             | 00H                                     |
| SADEN#             | Slave Address Mask      | B9H               |          |          |          |                   |         |         |         |             | 00H                                     |
| SBUF               | Serial Data Buffer      | 99H               |          |          |          |                   |         |         |         |             | xxxxxxxB                                |
| 0201               |                         |                   | 9F       | 9E       | 9D       | 9C                | 9B      | 9A      | 99      | 98          |                                         |
| SCON*              | Serial Control          | 98H               | SM0/FE   | SM1      | SM2      | REN               | TB8     | RB8     | TI      | RI          | 00Н                                     |
| SP                 | Stack Pointer           | 81H               |          | 1        | 1        | 1                 |         | 1       | 1       |             | 07H                                     |
|                    |                         |                   | 8F       | 8E       | 8D       | 8C                | 8B      | 8A      | 89      | 88          |                                         |
| TCON*              | Timer Control           | 88H               | TF1      | TR1      | TF0      | TR0               | IE1     | IT1     | IE0     | IT0         | 00H                                     |
|                    |                         |                   | CF       | CE       | CD       | CC                | СВ      | CA      | C9      | C8          |                                         |
| T2CON*             | Timer 2 Control         | C8H               | TF2      | EXF2     | RCLK     | TCLK              | EXEN2   | TR2     | C/T2    | CP/RL2      | 00Н                                     |
| T2MOD#             | Timer 2 Mode Control    | C9H               | _        | _        | _        | _                 | _       | _       | T2OE    | DCEN        | xxxxxx00B                               |
| TH0                | Timer High 0            | 8CH               |          |          |          |                   |         |         |         | 202.1       | 00H                                     |
| TH1                | Timer High 1            | 8DH               |          |          |          |                   |         |         |         |             | 00H                                     |
| TH2#               | Timer High 2            | CDH               |          |          |          |                   |         |         |         |             | 00H                                     |
| TL0                | Timer Low 0             | 8AH               |          |          |          |                   |         |         |         |             | 00H                                     |
| TL1                | Timer Low 1             | 8BH               |          |          |          |                   |         |         |         |             | 00H                                     |
| TL2#               | Timer Low 2             | ССН               |          |          |          |                   |         |         |         |             | 00H                                     |
| TMOD               | Timer Mode              | 89H               | GATE     | C/T      | M1       | M0                | GATE    | C/T     | M1      | MO          | 00H                                     |

### NOTE:

Unused register bits that are not defined should not be set by the user's program. If violated, the device could function incorrectly. \* SFRs are bit addressable.

# SFRs are modified from or added to the 80C51 SFRs.

- Reserved bits.

1. Reset value depends on reset source.

2. LPEP – Low Power EPROM operation (OTP only)

# P80C3xX2; P80C5xX2; P87C5xX2

### **OSCILLATOR CHARACTERISTICS**

### Using the oscillator

XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier. The pins can be configured for use as an on-chip oscillator, as shown in the logic symbol.

To drive the device from an external clock source, XTAL1 should be driven while XTAL2 is left unconnected. However, minimum and maximum high and low times specified in the data sheet must be observed.

### **Clock Control Register (CKCON)**

This device provides control of the 6-clock/12-clock mode by both an SFR bit (bit X2 in register CKCON and an OTP bit (bit OX2). When X2 is 0, 12-clock mode is activated. By setting this bit to 1, the system is switching to 6-clock mode. Having this option implemented as SFR bit, it can be accessed anytime and changed to either value. Changing X2 from 0 to 1 will result in executing user code at twice the speed, since all system time intervals will be divided by 2. Changing back from 6-clock to 12-clock mode will slow down running code by a factor of 2.

The OTP clock control bit (OX2) activates the 6-clock mode when programmed using a parallel programmer, superceding the X2 bit (CKCON.0). Please also see Table 2 below.

### Table 2.

| OX2 clock mode bit<br>(can only be set by<br>parallel programmer) | X2 bit<br>(CKCON.0) | CPU clock mode             |  |  |
|-------------------------------------------------------------------|---------------------|----------------------------|--|--|
| erased                                                            | 0                   | 12-clock mode<br>(default) |  |  |
| erased                                                            | 1                   | 6-clock mode               |  |  |
| programmed                                                        | Х                   | 6-clock mode               |  |  |

### **Programmable Clock-Out**

A 50% duty cycle clock can be programmed to be output on P1.0. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed:

1. to input the external clock for Timer/Counter 2, or

 to output a 50% duty cycle clock ranging from 61 Hz to 4 MHz at a 16 MHz operating frequency in 12-clock mode (122 Hz to 8 MHz in 6-clock mode).

To configure the Timer/Counter 2 as a clock generator, bit  $C/T_2$  (in T2CON) must be cleared and bit T20E in T2MOD must be set. Bit TR2 (T2CON.2) also must be set to start the timer.

The Clock-Out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, RCAP2L) as shown in this equation:

```
\frac{\text{Oscillator Frequency}}{n \times (65536 - \text{RCAP2H}, \text{RCAP2L})}
```

Where:

n = 2 in 6-clock mode, 4 in 12-clock mode. (RCAP2H,RCAP2L) = the content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer.

In the Clock-Out mode Timer 2 roll-overs will not generate an interrupt. This is similar to when it is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock

generator simultaneously. Note, however, that the baud-rate and the Clock-Out frequency will be the same.

### RESET

A reset is accomplished by holding the RST pin HIGH for at least two machine cycles (24 oscillator periods in 12-clock and 12 oscillator periods in 6-clock mode), while the oscillator is running. To insure a reliable power-up reset, the RST pin must be high long enough to allow the oscillator time to start up (normally a few milliseconds) plus two machine cycles. After the reset, the part runs in 12-clock mode, unless it has been set to 6-clock operation using a parallel programmer.

# LOW POWER MODES

### Stop Clock Mode

The static design enables the clock speed to be reduced down to 0 MHz (stopped). When the oscillator is stopped, the RAM and Special Function Registers retain their values. This mode allows step-by-step utilization and permits reduced system power consumption by lowering the clock frequency down to any value. For lowest power consumption the Power Down mode is suggested.

### **Idle Mode**

In idle mode (see Table 3), the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. The CPU contents, the on-chip RAM, and all of the special function registers remain intact during this mode. The idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset.

### **Power-Down Mode**

To save even more power, a Power Down mode (see Table 3) can be invoked by software. In this mode, the oscillator is stopped and the instruction that invoked Power Down is the last instruction executed. The on-chip RAM and Special Function Registers retain their values down to 2.0 V and care must be taken to return V<sub>CC</sub> to the minimum specified operating voltages before the Power Down Mode is terminated.

Either a hardware reset or external interrupt can be used to exit from Power Down. Reset redefines all the SFRs but does not change the on-chip RAM. An external interrupt allows both the SFRs and the on-chip RAM to retain their values. WUPD (AUXR1.3–Wakeup from Power Down) enables or disables the wakeup from power down with external interrupt. Where:

WUPD = 0: Disable WUPD = 1: Enable

To properly terminate Power Down, the reset or external interrupt should not be executed before  $V_{CC}$  is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize (normally less than 10 ms).

To terminate Power Down with an external interrupt, INT0 or INT1 must be enabled and configured as level-sensitive. Holding the pin low restarts the oscillator but bringing the pin back high completes the exit. Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put the device into Power Down.

### Low-Power EPROM operation (LPEP)

The EPROM array contains some analog circuits that are not required when V<sub>CC</sub> is less than 4 V, but are required for a V<sub>CC</sub> greater than 4 V. The LPEP bit (AUXR.4), when set, will powerdown these analog circuits resulting in a reduced supply current. This bit should be set ONLY for applications that operate at a V<sub>CC</sub> less than 4 V.

### **Design Consideration**

When the idle mode is terminated by a hardware reset, the device normally resumes program execution from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write when Idle is terminated by reset, the instruction following the one that invokes Idle should not be one that writes to a port pin or to external memory.

### **ONCE™ Mode**

The ONCE ("On-Circuit Emulation") Mode facilitates testing and debugging of systems without the device having to be removed from the circuit. The ONCE Mode is invoked in the following way:

- 1. Pull ALE low while the device is in reset and PSEN is high;
- 2. Hold ALE low as RST is deactivated.

While the device is in ONCE Mode, the Port 0 pins go into a float state, and the other port pins and ALE and PSEN are weakly pulled high. The oscillator circuit remains active. While the device is in this mode, an emulator or test CPU can be used to drive the circuit. Normal operation is restored when a normal reset is applied.

| Table 3. External Pin Status During Idle and Power-Down Mode | Table 3. | External Pin | Status During | Idle and | <b>Power-Down</b> | Modes |
|--------------------------------------------------------------|----------|--------------|---------------|----------|-------------------|-------|
|--------------------------------------------------------------|----------|--------------|---------------|----------|-------------------|-------|

| MODE       | PROGRAM MEMORY | ALE | PSEN | PORT 0 | PORT 1 | PORT 2  | PORT 3 |
|------------|----------------|-----|------|--------|--------|---------|--------|
| Idle       | Internal       | 1   | 1    | Data   | Data   | Data    | Data   |
| Idle       | External       | 1   | 1    | Float  | Data   | Address | Data   |
| Power-down | Internal       | 0   | 0    | Data   | Data   | Data    | Data   |
| Power-down | External       | 0   | 0    | Float  | Data   | Data    | Data   |

### **TIMER 0 AND TIMER 1 OPERATION**

#### **Timer 0 and Timer 1**

The "Timer" or "Counter" function is selected by control bits C/T in the Special Function Register TMOD. These two Timer/Counters have four operating modes, which are selected by bit-pairs (M1, M0) in TMOD. Modes 0, 1, and 2 are the same for both Timers/Counters. Mode 3 is different. The four operating modes are described in the following text.

#### Mode 0

Putting either Timer into Mode 0 makes it look like an 8048 Timer, which is an 8-bit Counter with a divide-by-32 prescaler. Figure 2 shows the Mode 0 operation.

In this mode, the Timer register is configured as a 13-bit register. As the count rolls over from all 1s to all 0s, it sets the Timer interrupt flag TFn. The counted input is enabled to the Timer when TRn = 1 and either GATE = 0 or  $\overline{INTn}$  = 1. (Setting GATE = 1 allows the Timer to be controlled by external input  $\overline{INTn}$ , to facilitate pulse width measurements). TRn is a control bit in the Special Function Register TCON (Figure 3).

The 13-bit register consists of all 8 bits of THn and the lower 5 bits of TLn. The upper 3 bits of TLn are indeterminate and should be ignored. Setting the run flag (TRn) does not clear the registers.

Mode 0 operation is the same for Timer 0 as for Timer 1. There are two different GATE bits, one for Timer 1 (TMOD.7) and one for Timer 0 (TMOD.3).

#### Mode 1

Mode 1 is the same as Mode 0, except that the Timer register is being run with all 16 bits.

#### Mode 2

Mode 2 configures the Timer register as an 8-bit Counter (TLn) with automatic reload, as shown in Figure 4. Overflow from TLn not only sets TFn, but also reloads TLn with the contents of THn, which is preset by software. The reload leaves THn unchanged.

Mode 2 operation is the same for Timer 0 as for Timer 1.

#### Mode 3

Timer 1 in Mode 3 simply holds its count. The effect is the same as setting TR1 = 0.

Timer 0 in Mode 3 establishes TL0 and TH0 as two separate counters. The logic for Mode 3 on Timer 0 is shown in Figure 5. TL0 uses the Timer 0 control bits: C/T, GATE, TR0, and TF0 as well as pin INT0. TH0 is locked into a timer function (counting machine cycles) and takes over the use of TR1 and TF1 from Timer 1. Thus, TH0 now controls the "Timer 1" interrupt.

Mode 3 is provided for applications requiring an extra 8-bit timer on the counter. With Timer 0 in Mode 3, an 80C51 can look like it has three Timer/Counters. When Timer 0 is in Mode 3, Timer 1 can be turned on and off by switching it out of and into its own Mode 3, or can still be used by the serial port as a baud rate generator, or in fact, in any application not requiring an interrupt.

P87C5xX2

P80C3xX2; P80C5xX2;

# P80C3xX2; P80C5xX2; P87C5xX2

| TMOD A                          | ddres       | s = 89            | )H                |                                |                                                                                                                                                         |           |           |                          |                         |             | Re         | set Value = 00H                                            |  |
|---------------------------------|-------------|-------------------|-------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|--------------------------|-------------------------|-------------|------------|------------------------------------------------------------|--|
| Ν                               | Not Bit     | Addre             | essable           | )                              |                                                                                                                                                         |           |           |                          |                         |             |            |                                                            |  |
|                                 |             |                   |                   | 7                              | 6                                                                                                                                                       | 5         | 4         | 3                        | 2                       | 1           | 0          |                                                            |  |
|                                 |             |                   |                   | GATE                           | C/T                                                                                                                                                     | M1        | MO        | GATE                     | C/T                     | M1          | MO         |                                                            |  |
|                                 |             |                   |                   |                                |                                                                                                                                                         |           |           |                          |                         |             |            | J<br>/                                                     |  |
|                                 |             |                   |                   |                                | ТІМІ                                                                                                                                                    | ER 1      |           |                          | ТІМІ                    | ER 0        |            |                                                            |  |
| BIT<br>TMO<br>TMO<br>TMO<br>TMO | D.7<br>D.2/ | SYM<br>Gat<br>C/T | I <b>BOL</b><br>E | "TRn" contro                   | ol pin is<br>unter Se                                                                                                                                   | set. whe  | en cleare | ed Timer '<br>or Timer ( | "n" is ena<br>operation | bled whe    | never "TR  | in is high and<br>n" control bit is set.<br>system clock.) |  |
|                                 |             | M1                | MO                | OPERATING                      | 3                                                                                                                                                       |           |           |                          |                         |             |            |                                                            |  |
|                                 |             | 0                 | 0                 | 8048 Timer:                    | "TLn" s                                                                                                                                                 | erves a   | s 5-bit p | rescaler.                |                         |             |            |                                                            |  |
|                                 |             | 0                 | 1                 | 16-bit Timer                   | Counte                                                                                                                                                  | r: "THn'  | and "Tl   | _n" are ca               | ascaded;                | there is n  | o prescale | er.                                                        |  |
|                                 |             | 1                 | 0                 | 8-bit auto-re<br>into "TLn" ea |                                                                                                                                                         |           |           | In" holds                | a value v               | which is to | be reload  | ded                                                        |  |
|                                 |             | 1                 | 1                 |                                | imer 0) TL0 is an 8-bit Timer/Counter controlled by the standard Timer 0 control bits.<br>H0 is an 8-bit timer only controlled by Timer 1 control bits. |           |           |                          |                         |             |            |                                                            |  |
|                                 |             | 1                 | 1                 | (Timer 1) Tir                  | ner/Cou                                                                                                                                                 | inter 1 s | topped.   |                          |                         |             |            |                                                            |  |
|                                 |             |                   |                   |                                |                                                                                                                                                         |           |           |                          |                         |             |            | SU01580                                                    |  |

Figure 1. Timer/Counter 0/1 Mode Control (TMOD) Register



Figure 2. Timer/Counter 0/1 Mode 0: 13-Bit Timer/Counter

# P80C3xX2; P80C5xX2; P87C5xX2







Figure 4. Timer/Counter 0/1 Mode 2: 8-Bit Auto-Reload

P87C5xX2

P80C3xX2; P80C5xX2;

### 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)



Figure 5. Timer/Counter 0 Mode 3: Two 8-Bit Counters

# TIMER 2 OPERATION

### Timer 2

Timer 2 is a 16-bit Timer/Counter which can operate as either an event timer or an event counter, as selected by C/T2 in the special function register T2CON (see Figure 6). Timer 2 has three operating modes: Capture, Auto-reload (up or down counting), and Baud Rate Generator, which are selected by bits in the T2CON as shown in Table 4.

### **Capture Mode**

In the capture mode there are two options which are selected by bit EXEN2 in T2CON. If EXEN2=0, then timer 2 is a 16-bit timer or counter (as selected by C/T2 in T2CON) which, upon overflowing, sets bit TF2, the timer 2 overflow bit. This bit can be used to generate an interrupt (by enabling the Timer 2 interrupt bit in the IE register). If EXEN2=1, Timer 2 operates as described above, but with the added feature that a 1-to-0 transition at external input T2EX causes the current value in the Timer 2 registers, TL2 and TH2, to be captured into registers RCAP2L and RCAP2H, respectively. In addition, the transition at T2EX causes bit EXF2 in T2CON to be set, and EXF2 (like TF2) can generate an interrupt (which vectors to the same location as Timer 2 overflow interrupt. The Timer 2 interrupt service routine can interrogate TF2 and EXF2 to determine which event caused the interrupt). The capture mode is illustrated in Figure 7 (There is no reload value for TL2 and TH2 in this mode. Even when a capture event occurs from T2EX, the counter keeps on counting T2EX pin transitions or osc/12 (12-clock Mode) or osc/6 (6-clock Mode) pulses).

# Auto-Reload Mode (Up or Down Counter)

In the 16-bit auto-reload mode, Timer 2 can be configured as either a timer or counter (C/T2 in T2CON), then programmed to count up or down. The counting direction is determined by bit DCEN (Down

Counter Enable) which is located in the T2MOD register (see Figure 8). After reset, DCEN=0 which means Timer 2 will default to counting up. If DCEN is set, Timer 2 can count up or down depending on the value of the T2EX pin.

Figure 9 shows Timer 2 which will count up automatically since DCEN=0. In this mode there are two options selected by bit EXEN2 in T2CON register. If EXEN2=0, then Timer 2 counts up to 0FFFH and sets the TF2 (Overflow Flag) bit upon overflow. This causes the Timer 2 registers to be reloaded with the 16-bit value in RCAP2L and RCAP2H. The values in RCAP2L and RCAP2H are preset by software.

If EXEN2=1, then a 16-bit reload can be triggered either by an overflow or by a 1-to-0 transition at input T2EX. This transition also sets the EXF2 bit. The Timer 2 interrupt, if enabled, can be generated when either TF2 or EXF2 are 1.

In Figure 10 DCEN=1 which enables Timer 2 to count up or down. This mode allows pin T2EX to control the direction of count. When a logic 1 is applied at pin T2EX, Timer 2 will count up. Timer 2 will overflow at 0FFFFH and set the TF2 flag, which can then generate an interrupt, if the interrupt is enabled. This timer overflow also causes the 16-bit value in RCAP2L and RCAP2H to be reloaded into the timer registers TL2 and TH2.

A logic 0 applied to pin T2EX causes Timer 2 to count down. The timer will underflow when TL2 and TH2 become equal to the value stored in RCAP2L and RCAP2H. A Timer 2 underflow sets the TF2 flag and causes 0FFFFH to be reloaded into the timer registers TL2 and TH2.

The external flag EXF2 toggles when Timer 2 underflows or overflows. This EXF2 bit can be used as a 17th bit of resolution if needed. The EXF2 flag does not generate an interrupt in this mode of operation.

P87C5xX2

P80C3xX2; P80C5xX2;

# 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

### Table 4. Timer 2 Operating Modes

| RCLK + TCLK | CP/RL2 | TR2 | MODE                |
|-------------|--------|-----|---------------------|
| 0           | 0      | 1   | 16-bit Auto-reload  |
| 0           | 1      | 1   | 16-bit Capture      |
| 1           | Х      | 1   | Baud rate generator |
| Х           | Х      | 0   | (off)               |

|        | ddress = 0<br>t Addressa       |                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                    |                               |              |                |              | F             | Reset Value  | = 00H                                                        |  |  |
|--------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------|----------------|--------------|---------------|--------------|--------------------------------------------------------------|--|--|
|        |                                | 7                                                                                                                                                                                                                                                                                                                                           | 6                                                                                                                                                                                                                                  | 5                             | 4            | 3              | 2            | 1             | 0            |                                                              |  |  |
|        |                                | TF2                                                                                                                                                                                                                                                                                                                                         | EXF2                                                                                                                                                                                                                               | RCLK                          | TCLK         | EXEN2          | TR2          | C/T2          | CP/RL2       |                                                              |  |  |
| Symbol | Position Name and Significance |                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                    |                               |              |                |              |               |              |                                                              |  |  |
| TF2    | T2CON                          | 2CON.7 Timer 2 overflow flag set by a Timer 2 overflow and must be cleared by software. TF2 will not be set when either RCLK or TCLK = 1.                                                                                                                                                                                                   |                                                                                                                                                                                                                                    |                               |              |                |              |               |              |                                                              |  |  |
| EXF2   | T2CON                          | CON.6 Timer 2 external flag set when either a capture or reload is caused by a negative transition on T2EX and EXEN2 = 1. When Timer 2 interrupt is enabled, EXF2 = 1 will cause the CPU to vector to the Timer 2 interrupt routine. EXF2 must be cleared by software. EXF2 does not cause an interrupt in up/down counter mode (DCEN = 1). |                                                                                                                                                                                                                                    |                               |              |                |              |               |              |                                                              |  |  |
| RCLK   | T2CON                          |                                                                                                                                                                                                                                                                                                                                             | Receive clock flag. When set, causes the serial port to use Timer 2 overflow pulses for its receive clock n modes 1 and 3. RCLK = 0 causes Timer 1 overflow to be used for the receive clock.                                      |                               |              |                |              |               |              |                                                              |  |  |
| TCLK   | T2CON                          |                                                                                                                                                                                                                                                                                                                                             | Transmit clock flag. When set, causes the serial port to use Timer 2 overflow pulses for its transmit clock in modes 1 and 3. TCLK = 0 causes Timer 1 overflows to be used for the transmit clock.                                 |                               |              |                |              |               |              |                                                              |  |  |
| EXEN2  | T2CON                          | trar                                                                                                                                                                                                                                                                                                                                        | Timer 2 external enable flag. When set, allows a capture or reload to occur as a result of a negative transition on T2EX if Timer 2 is not being used to clock the serial port. EXEN2 = 0 causes Timer 2 to ignore events at T2EX. |                               |              |                |              |               |              |                                                              |  |  |
| TR2    | T2CON                          | I.2 Sta                                                                                                                                                                                                                                                                                                                                     | rt/stop conti                                                                                                                                                                                                                      | ol for Timer                  | 2. A logic 1 | starts the tir | mer.         |               |              |                                                              |  |  |
| C/T2   | T2CON                          | l.1 Tim                                                                                                                                                                                                                                                                                                                                     | Start/stop control for Timer 2. A logic 1 starts the timer.<br>Timer or counter select. (Timer 2)<br>0 = Internal timer (OSC/12 in 12-clock mode or OSC/6 in 6-clock mode)<br>1 = External event counter (falling edge triggered). |                               |              |                |              |               |              |                                                              |  |  |
| CP/RE2 | T2CON                          | clea<br>EXI                                                                                                                                                                                                                                                                                                                                 | ared, auto-re                                                                                                                                                                                                                      | eloads will o<br>nen either R | ccur either  | with Timer 2   | overflows of | or negative t | ransitions a | EXEN2 = 1. Wher<br>T2EX when<br>ced to auto-reload<br>SU0162 |  |  |

Figure 6. Timer/Counter 2 (T2CON) Control Register

# P80C3xX2; P80C5xX2; P87C5xX2



Figure 7. Timer 2 in Capture Mode

| T2MOD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Address = 00   | 9H    |              |               |               |       |      | Reset Va | lue = XXXX XX00B |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------|--------------|---------------|---------------|-------|------|----------|------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Not Bit Addres | sable |              |               |               |       |      |          |                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 7              | 6     | 5            | 4             | 3             | 2     | 1    | 0        |                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _              | _     | _            | _             | _             | _     | T2OE | DCEN     |                  |
| Symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Position       |       | Function     | nted, reserve | ed for future | use.* |      |          |                  |
| T2OE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | T2MOD.1        | ٦     | rimer 2 Outp | ut Enable bi  | t.            |       |      |          |                  |
| T2OE       T2MOD.1       Timer 2 Output Enable bit.         DCEN       T2MOD.0       Down Count Enable bit. When set, this allows Timer 2 to be configured as an up/down counter.         User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate. |                |       |              |               |               |       |      |          |                  |

Figure 8. Timer 2 Mode (T2MOD) Control Register

# P80C3xX2; P80C5xX2; P87C5xX2



Figure 9. Timer 2 in Auto-Reload Mode (DCEN = 0)



Figure 10. Timer 2 Auto Reload Mode (DCEN = 1)

P87C5xX2

P80C3xX2; P80C5xX2;

### 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)



Figure 11. Timer 2 in Baud Rate Generator Mode

### **Baud Rate Generator Mode**

Bits TCLK and/or RCLK in T2CON (Table 4) allow the serial port transmit and receive baud rates to be derived from either Timer 1 or Timer 2. When TCLK= 0, Timer 1 is used as the serial port transmit baud rate generator. When TCLK= 1, Timer 2 is used as the serial port transmit baud rate generator. RCLK has the same effect for the serial port receive baud rate. With these two bits, the serial port can have different receive and transmit baud rates – one generated by Timer 1, the other by Timer 2.

Figure 11 shows the Timer 2 in baud rate generation mode. The baud rate generation mode is like the auto-reload mode, in that a rollover in TH2 causes the Timer 2 registers to be reloaded with the 16-bit value in registers RCAP2H and RCAP2L, which are preset by software.

The baud rates in modes 1 and 3 are determined by Timer 2's overflow rate given below:

Modes 1 and 3 Baud Rates =  $\frac{\text{Timer 2 Overflow Rate}}{16}$ 

The timer can be configured for either "timer" or "counter" operation. In many applications, it is configured for "timer" operation (C/T2=0). Timer operation is different for Timer 2 when it is being used as a baud rate generator.

Usually, as a timer it would increment every machine cycle (i.e., 1/6 the oscillator frequency in 6-clock mode or 1/12 the oscillator frequency in 12-clock mode). As a baud rate generator, it increments at the oscillator frequency in 6-clock mode or at 1/2 the oscillator frequency in 12-clock mode. Thus the baud rate formula is as follows:

Modes 1 and 3 Baud Rates =

$$\frac{\text{Oscillator Frequency}}{[n \times [65536 - (\text{RCAP2H}, \text{RCAP2L})]]}$$

Where:

n = 16 in 6-clock mode, 32 in 12-clock mode.

(RCAP2H, RCAP2L)= The content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer.

The Timer 2 as a baud rate generator mode shown in Figure 11 is valid only if RCLK and/or TCLK = 1 in T2CON register. Note that a rollover in TH2 does not set TF2, and will not generate an interrupt. Thus, the Timer 2 interrupt does not have to be disabled when Timer 2 is in the baud rate generator mode. Also if the EXEN2 (T2 external enable flag) is set, a 1-to-0 transition in T2EX (Timer/counter 2 trigger input) will set EXF2 (T2 external flag) but will not cause a reload from (RCAP2H, RCAP2L) to (TH2,TL2). Therefore when Timer 2 is in use as a baud rate generator, T2EX can be used as an additional external interrupt, if needed.

When Timer 2 is in the baud rate generator mode, one should not try to read or write TH2 and TL2. As a baud rate generator, Timer 2 is incremented every state time (osc/2) or asynchronously from pin T2; under these conditions, a read or write of TH2 or TL2 may not be accurate. The RCAP2 registers may be read, but should not be written to, because a write might overlap a reload and cause write and/or reload errors. The timer should be turned off (clear TR2) before accessing the Timer 2 or RCAP2 registers.

Table 5 shows commonly used baud rates and how they can be obtained from Timer 2.

# P80C3xX2; P80C5xX2; P87C5xX2

# Table 5. Timer 2 Generated Commonly Used Baud Rates

| Baud           | Rate          |          | Tim    | er 2   |
|----------------|---------------|----------|--------|--------|
| 12-clk<br>mode | 6-clk<br>mode | Osc Freq | RCAP2H | RCAP2L |
| 375 K          | 750 K         | 12 MHz   | FF     | FF     |
| 9.6 K          | 19.2 K        | 12 MHz   | FF     | D9     |
| 4.8 K          | 9.6 K         | 12 MHz   | FF     | B2     |
| 2.4 K          | 4.8 K         | 12 MHz   | FF     | 64     |
| 1.2 K          | 2.4 K         | 12 MHz   | FE     | C8     |
| 300            | 600           | 12 MHz   | FB     | 1E     |
| 110            | 220           | 12 MHz   | F2     | AF     |
| 300            | 600           | 6 MHz    | FD     | 8F     |
| 110            | 220           | 6 MHz    | F9     | 57     |

### **Summary Of Baud Rate Equations**

Timer 2 is in baud rate generating mode. If Timer 2 is being clocked through pin T2(P1.0) the baud rate is:

Baud Rate =  $\frac{\text{Timer 2 Overflow Rate}}{16}$ 

If Timer 2 is being clocked internally, the baud rate is:

Baud Rate = 
$$\frac{f_{OSC}}{[n \times [65536 - (RCAP2H, RCAP2L)]]}$$

Where:

n = 16 in 6-clock mode, 32 in 12-clock mode.

f<sub>OSC</sub>= Oscillator Frequency

To obtain the reload value for RCAP2H and RCAP2L, the above equation can be rewritten as:

$$RCAP2H, RCAP2L = 65536 - \left(\frac{f_{OSC}}{n \times Baud Rate}\right)$$

### Timer/Counter 2 Set-up

Except for the baud rate generator mode, the values given for T2CON do not include the setting of the TR2 bit. Therefore, bit TR2 must be set, separately, to turn the timer on. See Table 6 for set-up of Timer 2 as a timer. Also see Table 7 for set-up of Timer 2 as a counter.

### Table 6. Timer 2 as a Timer

|                                                         | T20                             | ON                              |
|---------------------------------------------------------|---------------------------------|---------------------------------|
| MODE                                                    | INTERNAL<br>CONTROL<br>(Note 1) | EXTERNAL<br>CONTROL<br>(Note 2) |
| 16-bit Auto-Reload                                      | 00H                             | 08H                             |
| 16-bit Capture                                          | 01H                             | 09H                             |
| Baud rate generator receive and transmit same baud rate | 34H                             | 36H                             |
| Receive only                                            | 24H                             | 26H                             |
| Transmit only                                           | 14H                             | 16H                             |

### Table 7. Timer 2 as a Counter

|             | TMOD                            |                                 |  |  |  |  |
|-------------|---------------------------------|---------------------------------|--|--|--|--|
| MODE        | INTERNAL<br>CONTROL<br>(Note 1) | EXTERNAL<br>CONTROL<br>(Note 2) |  |  |  |  |
| 16-bit      | 02H                             | 0AH                             |  |  |  |  |
| Auto-Reload | 03H                             | 0BH                             |  |  |  |  |

### NOTES:

- 1. Capture/reload occurs only on timer/counter overflow.
- Capture/reload occurs on timer/counter overflow and a 1-to-0 transition on T2EX (P1.1) pin except when Timer 2 is used in the baud rate generator mode.

### FULL-DUPLEX ENHANCED UART

### Standard UART operation

The serial port is full duplex, meaning it can transmit and receive simultaneously. It is also receive-buffered, meaning it can commence reception of a second byte before a previously received byte has been read from the register. (However, if the first byte still hasn't been read by the time reception of the second byte is complete, one of the bytes will be lost.) The serial port receive and transmit registers are both accessed at Special Function Register SBUF. Writing to SBUF loads the transmit register, and reading SBUF accesses a physically separate receive register.

The serial port can operate in 4 modes:

- Mode 0: Serial data enters and exits through RxD. TxD outputs the shift clock. 8 bits are transmitted/received (LSB first). The baud rate is fixed at 1/12 the oscillator frequency in 12-clock mode or 1/6 the oscillator frequency in 6-clock mode.
- Mode 1: 10 bits are transmitted (through TxD) or received (through RxD): a start bit (0), 8 data bits (LSB first), and a stop bit (1). On receive, the stop bit goes into RB8 in Special Function Register SCON. The baud rate is variable.
- Mode 2: 11 bits are transmitted (through TxD) or received (through RxD): start bit (0), 8 data bits (LSB first), a programmable 9th data bit, and a stop bit (1). On Transmit, the 9th data bit (TB8 in SCON) can be assigned the value of 0 or 1. Or, for example, the parity bit (P, in the PSW) could be moved into TB8. On receive, the 9th data bit goes into RB8 in Special Function Register SCON, while the stop bit is ignored. The baud rate is programmable to either 1/32 or 1/64 the oscillator frequency in 12-clock mode or 1/16 or 1/32 the oscillator frequency in 6-clock mode.
- Mode 3: 11 bits are transmitted (through TxD) or received (through RxD): a start bit (0), 8 data bits (LSB first), a programmable 9th data bit, and a stop bit (1). In fact, Mode 3 is the same as Mode 2 in all respects except baud rate. The baud rate in Mode 3 is variable.

In all four modes, transmission is initiated by any instruction that uses SBUF as a destination register. Reception is initiated in Mode 0 by the condition RI = 0 and REN = 1. Reception is initiated in the other modes by the incoming start bit if REN = 1.

#### **Multiprocessor Communications**

Modes 2 and 3 have a special provision for multiprocessor communications. In these modes, 9 data bits are received. The 9th one goes into RB8. Then comes a stop bit. The port can be programmed such that when the stop bit is received, the serial port interrupt will be activated only if RB8 = 1. This feature is enabled by setting bit SM2 in SCON. A way to use this feature in multiprocessor systems is as follows:

When the master processor wants to transmit a block of data to one of several slaves, it first sends out an address byte which identifies the target slave. An address byte differs from a data byte in that the 9th bit is 1 in an address byte and 0 in a data byte. With SM2 = 1, no slave will be interrupted by a data byte. An address byte, however, will interrupt all slaves, so that each slave can examine the received byte and see if it is being addressed. The addressed slave will clear its SM2 bit and prepare to receive the data bytes that will be coming.

# P80C3xX2; P80C5xX2; P87C5xX2

The slaves that weren't being addressed leave their SM2s set and go on about their business, ignoring the coming data bytes.

SM2 has no effect in Mode 0, and in Mode 1 can be used to check the validity of the stop bit. In a Mode 1 reception, if SM2 = 1, the receive interrupt will not be activated unless a valid stop bit is received.

### Serial Port Control Register

The serial port control and status register is the Special Function Register SCON, shown in Figure 12. This register contains not only the mode selection bits, but also the 9th data bit for transmit and receive (TB8 and RB8), and the serial port interrupt bits (TI and RI).

#### **Baud Rates**

The baud rate in Mode 0 is fixed: Mode 0 Baud Rate = Oscillator Frequency / 12 (12-clock mode) or / 6 (6-clock mode). The baud rate in Mode 2 depends on the value of bit SMOD in Special Function Register PCON. If SMOD = 0 (which is the value on reset), and the port pins in 12-clock mode, the baud rate is 1/64 the oscillator frequency. If SMOD = 1, the baud rate is 1/32 the oscillator frequency. In 6-clock mode, the baud rate is 1/32 or 1/16 the oscillator frequency, respectively.

Mode 2 Baud Rate =

$$\frac{2^{\text{SMOD}}}{n} \times (\text{Oscillator Frequency})$$

Where:

n = 64 in 12-clock mode, 32 in 6-clock mode

The baud rates in Modes 1 and 3 are determined by the Timer 1 or Timer 2 overflow rate.

#### Using Timer 1 to Generate Baud Rates

When Timer 1 is used as the baud rate generator (T2CON.RCLK = 0, T2CON.TCLK = 0), the baud rates in Modes 1 and 3 are determined by the Timer 1 overflow rate and the value of SMOD as follows:

Mode 1, 3 Baud Rate =

$$\frac{2^{\text{SMOD}}}{n} \times$$
 (Timer 1 Overflow Rate)

Where:

n = 32 in 12-clock mode, 16 in 6-clock mode

The Timer 1 interrupt should be disabled in this application. The Timer itself can be configured for either "timer" or "counter" operation, and in any of its 3 running modes. In the most typical applications, it is configured for "timer" operation, in the auto-reload mode (high nibble of TMOD = 0010B). In that case the baud rate is given by the formula:

Mode 1, 3 Baud Rate =

$$\frac{2^{\text{SMOD}}}{n} \times \frac{\text{Oscillator Frequency}}{12 \times [256-(\text{TH1})]}$$

Where:

n = 32 in 12-clock mode, 16 in 6-clock mode

One can achieve very low baud rates with Timer 1 by leaving the Timer 1 interrupt enabled, and configuring the Timer to run as a 16-bit timer (high nibble of TMOD = 0001B), and using the Timer 1 interrupt to do a 16-bit software reload. Figure 13 lists various commonly used baud rates and how they can be obtained from Timer 1.

| S     | CON    | Addres                                                                                                                                     | ss = 98H                                  |           |                      |           |           |                       |                      |          |           | Reset Value = 00H                                                       |
|-------|--------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------|----------------------|-----------|-----------|-----------------------|----------------------|----------|-----------|-------------------------------------------------------------------------|
|       |        | Bit Add                                                                                                                                    | ressable                                  | 7         | 6                    | 5         | 4         | 3                     | 2                    | 1        | 0         | _                                                                       |
|       |        |                                                                                                                                            |                                           | SM0       | SM1                  | SM2       | REN       | TB8                   | RB8                  | ΤI       | RI        |                                                                         |
| Where | e SM0, | SM1 spe                                                                                                                                    | cify the serial po                        | ort mode  | e, as foll           | ows:      |           |                       |                      |          |           |                                                                         |
| SM0   | SM1    | Mode                                                                                                                                       | Description                               | E         | Baud Ra              | ate       |           |                       |                      |          |           |                                                                         |
| 0     | 0      | 0                                                                                                                                          | shift register                            |           | f <sub>OSC</sub> /12 | 2 (12-clo | ock moc   | le) or f <sub>O</sub> | <sub>SC</sub> /6 (6- | clock m  | node)     |                                                                         |
| 0     | 1      | 1                                                                                                                                          | 8-bit UART                                |           | variable             | Э         |           |                       |                      |          |           |                                                                         |
| 1     | 0      | 0 2 9-bit UART f <sub>OSC</sub> /64 or f <sub>OSC</sub> /32 (12-clock mode) or f <sub>OSC</sub> /32 or f <sub>OSC</sub> /16 (6-clock mode) |                                           |           |                      |           |           |                       |                      |          |           |                                                                         |
| 1     | 1      | 1 3 9-bit UART variable                                                                                                                    |                                           |           |                      |           |           |                       |                      |          |           |                                                                         |
| SM2   | acti   | vated if th                                                                                                                                |                                           | data bit  | (RB8) is             |           |           |                       |                      |          | ,         | M2 is set to 1, then RI will not be tivated if a valid stop bit was not |
| REN   | Ena    | ables seri                                                                                                                                 | al reception. Se                          | t by soft | ware to              | enable    | receptio  | on. Clea              | r by soft            | tware to | disable   | e reception.                                                            |
| TB8   | The    | e 9th data                                                                                                                                 | bit that will be t                        | ransmitt  | ed in M              | odes 2    | and 3. S  | Set or cl             | ear by s             | oftware  | as desi   | ired.                                                                   |
| RB8   |        | /lodes 2 a<br>8 is not us                                                                                                                  |                                           | data bit  | that wa              | s receiv  | red. In N | lode 1,               | it SM2=              | 0, RB8   | is the st | top bit that was received. In Mode 0,                                   |
| ті    |        |                                                                                                                                            | errupt flag. Set b<br>ny serial transmi   |           |                      |           |           |                       | e in Mo              | de 0, or | at the b  | beginning of the stop bit in the other                                  |
| RI    |        |                                                                                                                                            | rrupt flag. Set by<br>ny serial reception |           |                      |           |           |                       |                      |          | halfway   | / through the stop bit time in the other                                |

SU01626

Product data

P87C5xX2

P80C3xX2; P80C5xX2;

|               | Baud Rate     |              | 4          | SHOD | Timer 1 |      |              |  |
|---------------|---------------|--------------|------------|------|---------|------|--------------|--|
| Mode          | 12-clock mode | 6-clock mode | fosc       | SMOD | С/Т     | Mode | Reload Value |  |
| Mode 0 Max    | 1.67 MHz      | 3.34 MHz     | 20 MHz     | Х    | Х       | Х    | Х            |  |
| Mode 2 Max    | 625 k         | 1250 k       | 20 MHz     | 1    | X       | X    | Х            |  |
| Mode 1, 3 Max | 104.2 k       | 208.4 k      | 20 MHz     | 1    | 0       | 2    | FFH          |  |
| Mode 1, 3     | 19.2 k        | 38.4 k       | 11.059 MHz | 1    | 0       | 2    | FDH          |  |
|               | 9.6 k         | 19.2 k       | 11.059 MHz | 0    | 0       | 2    | FDH          |  |
|               | 4.8 k         | 9.6 k        | 11.059 MHz | 0    | 0       | 2    | FAH          |  |
|               | 2.4 k         | 4.8 k        | 11.059 MHz | 0    | 0       | 2    | F4H          |  |
|               | 1.2 k         | 2.4 k        | 11.059 MHz | 0    | 0       | 2    | E8H          |  |
|               | 137.5         | 275          | 11.986 MHz | 0    | 0       | 2    | 1DH          |  |
|               | 110           | 220          | 6 MHz      | 0    | 0       | 2    | 72H          |  |
|               | 110           | 220          | 12 MHz     | 0    | 0       | 1    | FEEBH        |  |

#### Figure 12. Serial Port Control (SCON) Register

Figure 13. Timer 1 Generated Commonly Used Baud Rates

#### More About Mode 0

Serial data enters and exits through RxD. TxD outputs the shift clock. 8 bits are transmitted/received: 8 data bits (LSB first). The baud rate is fixed a 1/12 the oscillator frequency (12-clock mode) or 1/6 the oscillator frequency (6-clock mode).

Figure 14 shows a simplified functional diagram of the serial port in Mode 0, and associated timing.

Transmission is initiated by any instruction that uses SBUF as a destination register. The "write to SBUF" signal at S6P2 also loads a 1 into the 9th position of the transmit shift register and tells the TX Control block to commence a transmission. The internal timing is such that one full machine cycle will elapse between "write to SBUF" and activation of SEND.

SEND enables the output of the shift register to the alternate output function line of P3.0 and also enable SHIFT CLOCK to the alternate output function line of P3.1. SHIFT CLOCK is low during S3, S4, and S5 of every machine cycle, and high during S6, S1, and S2. At

S6P2 of every machine cycle in which SEND is active, the contents of the transmit shift are shifted to the right one position.

As data bits shift out to the right, zeros come in from the left. When the MSB of the data byte is at the output position of the shift register, then the 1 that was initially loaded into the 9th position, is just to the left of the MSB, and all positions to the left of that contain zeros. This condition flags the TX Control block to do one last shift and then deactivate SEND and set T1. Both of these actions occur at S1P1 of the 10th machine cycle after "write to SBUF."

Reception is initiated by the condition REN = 1 and R1 = 0. At S6P2 of the next machine cycle, the RX Control unit writes the bits 11111110 to the receive shift register, and in the next clock phase activates RECEIVE.

RECEIVE enable SHIFT CLOCK to the alternate output function line of P3.1. SHIFT CLOCK makes transitions at S3P1 and S6P1 of every machine cycle. At S6P2 of every machine cycle in which RECEIVE is active, the contents of the receive shift register are

# P80C3xX2; P80C5xX2; P87C5xX2

shifted to the left one position. The value that comes in from the right is the value that was sampled at the P3.0 pin at S5P2 of the same machine cycle.

As data bits come in from the right, 1s shift out to the left. When the 0 that was initially loaded into the rightmost position arrives at the leftmost position in the shift register, it flags the RX Control block to do one last shift and load SBUF. At S1P1 of the 10th machine cycle after the write to SCON that cleared RI, RECEIVE is cleared as RI is set.

#### More About Mode 1

Ten bits are transmitted (through TxD), or received (through RxD): a start bit (0), 8 data bits (LSB first), and a stop bit (1). On receive, the stop bit goes into RB8 in SCON. In the 80C51 the baud rate is determined by the Timer 1 or Timer 2 overflow rate.

Figure 15 shows a simplified functional diagram of the serial port in Mode 1, and associated timings for transmit receive.

Transmission is initiated by any instruction that uses SBUF as a destination register. The "write to SBUF" signal also loads a 1 into the 9th bit position of the transmit shift register and flags the TX Control unit that a transmission is requested. Transmission actually commences at S1P1 of the machine cycle following the next rollover in the divide-by-16 counter. (Thus, the bit times are synchronized to the divide-by-16 counter, not to the "write to SBUF" signal.)

The transmission begins with activation of SEND which puts the start bit at TxD. One bit time later, DATA is activated, which enables the output bit of the transmit shift register to TxD. The first shift pulse occurs one bit time after that.

As data bits shift out to the right, zeros are clocked in from the left. When the MSB of the data byte is at the output position of the shift register, then the 1 that was initially loaded into the 9th position is just to the left of the MSB, and all positions to the left of that contain zeros. This condition flags the TX Control unit to do one last shift and then deactivate SEND and set TI. This occurs at the 10th divide-by-16 rollover after "write to SBUF."

Reception is initiated by a detected 1-to-0 transition at RxD. For this purpose RxD is sampled at a rate of 16 times whatever baud rate has been established. When a transition is detected, the divide-by-16 counter is immediately reset, and 1FFH is written into the input shift register. Resetting the divide-by-16 counter aligns its rollovers with the boundaries of the incoming bit times.

The 16 states of the counter divide each bit time into 16ths. At the 7th, 8th, and 9th counter states of each bit time, the bit detector samples the value of RxD. The value accepted is the value that was seen in at least 2 of the 3 samples. This is done for noise rejection. If the value accepted during the first bit time is not 0, the receive circuits are reset and the unit goes back to looking for another 1-to-0 transition. This is to provide rejection of false start bits. If the start bit proves valid, it is shifted into the input shift register, and reception of the rest of the frame will proceed.

As data bits come in from the right, 1s shift out to the left. When the start bit arrives at the leftmost position in the shift register (which in mode 1 is a 9-bit register), it flags the RX Control block to do one last shift, load SBUF and RB8, and set RI. The signal to load SBUF and RB8, and to set RI, will be generated if, and only if, the following conditions are met at the time the final shift pulse is generated.: 1. R1 = 0, and

2. Either SM2 = 0, or the received stop bit = 1.

If either of these two conditions is not met, the received frame is irretrievably lost. If both conditions are met, the stop bit goes into RB8, the 8 data bits go into SBUF, and RI is activated. At this time,

whether the above conditions are met or not, the unit goes back to looking for a 1-to-0 transition in RxD.

#### More About Modes 2 and 3

Eleven bits are transmitted (through TxD), or received (through RxD): a start bit (0), 8 data bits (LSB first), a programmable 9th data bit, and a stop bit (1). On transmit, the 9th data bit (TB8) can be assigned the value of 0 or 1. On receive, the 9the data bit goes into RB8 in SCON. The baud rate is programmable to either 1/32 or 1/64 (12-clock mode) or 1/16 or 1/32 the oscillator frequency (6-clock mode) the oscillator frequency in Mode 2. Mode 3 may have a variable baud rate generated from Timer 1 or Timer 2.

Figures 16 and 17 show a functional diagram of the serial port in Modes 2 and 3. The receive portion is exactly the same as in Mode 1. The transmit portion differs from Mode 1 only in the 9th bit of the transmit shift register.

Transmission is initiated by any instruction that uses SBUF as a destination register. The "write to SBUF" signal also loads TB8 into the 9th bit position of the transmit shift register and flags the TX Control unit that a transmission is requested. Transmission commences at S1P1 of the machine cycle following the next rollover in the divide-by-16 counter. (Thus, the bit times are synchronized to the divide-by-16 counter, not to the "write to SBUF" signal.)

The transmission begins with activation of SEND, which puts the start bit at TxD. One bit time later, DATA is activated, which enables the output bit of the transmit shift register to TxD. The first shift pulse occurs one bit time after that. The first shift clocks a 1 (the stop bit) into the 9th bit position of the shift register. Thereafter, only zeros are clocked in. Thus, as data bits shift out to the right, zeros are clocked in from the left. When TB8 is at the output position of the shift register, then the stop bit is just to the left of TB8, and all positions to the left of that contain zeros. This condition flags the TX Control unit to do one last shift and then deactivate SEND and set TI. This occurs at the 11th divide-by-16 rollover after "write to SUBF."

Reception is initiated by a detected 1-to-0 transition at RxD. For this purpose RxD is sampled at a rate of 16 times whatever baud rate has been established. When a transition is detected, the divide-by-16 counter is immediately reset, and 1FFH is written to the input shift register.

At the 7th, 8th, and 9th counter states of each bit time, the bit detector samples the value of R-D. The value accepted is the value that was seen in at least 2 of the 3 samples. If the value accepted during the first bit time is not 0, the receive circuits are reset and the unit goes back to looking for another 1-to-0 transition. If the start bit proves valid, it is shifted into the input shift register, and reception of the rest of the frame will proceed.

As data bits come in from the right, 1s shift out to the left. When the start bit arrives at the leftmost position in the shift register (which in Modes 2 and 3 is a 9-bit register), it flags the RX Control block to do one last shift, load SBUF and RB8, and set RI.

The signal to load SBUF and RB8, and to set RI, will be generated if, and only if, the following conditions are met at the time the final shift pulse is generated.

1. RI = 0, and

2. Either SM2 = 0, or the received 9th data bit = 1.

If either of these conditions is not met, the received frame is irretrievably lost, and RI is not set. If both conditions are met, the received 9th data bit goes into RB8, and the first 8 data bits go into SBUF. One bit time later, whether the above conditions were met or not, the unit goes back to looking for a 1-to-0 transition at the RxD input.

# P80C3xX2; P80C5xX2; P87C5xX2



Figure 14. Serial Port Mode 0

# P80C3xX2; P80C5xX2; P87C5xX2



Figure 15. Serial Port Mode 1





Figure 16. Serial Port Mode 2

# P80C3xX2; P80C5xX2; P87C5xX2



Figure 17. Serial Port Mode 3

# P80C3xX2; P80C5xX2; P87C5xX2

### Enhanced UART operation

In addition to the standard operation modes, the UART can perform framing error detect by looking for missing stop bits, and automatic address recognition. The UART also fully supports multiprocessor communication.

When used for framing error detect the UART looks for missing stop bits in the communication. A missing bit will set the FE bit in the SCON register. The FE bit shares the SCON.7 bit with SM0 and the function of SCON.7 is determined by PCON.6 (SMOD0) (see Figure 18). If SMOD0 is set then SCON.7 functions as FE. SCON.7 functions as SM0 when SMOD0 is cleared. When used as FE SCON.7 can only be cleared by software. Refer to Figure 19.

#### Automatic Address Recognition

Automatic Address Recognition is a feature which allows the UART to recognize certain addresses in the serial bit stream by using hardware to make the comparisons. This feature saves a great deal of software overhead by eliminating the need for the software to examine every serial address which passes by the serial port. This feature is enabled by setting the SM2 bit in SCON. In the 9 bit UART modes, mode 2 and mode 3, the Receive Interrupt flag (RI) will be automatically set when the received byte contains either the "Given" address or the "Broadcast" address. The 9 bit mode requires that the 9th information bit is a 1 to indicate that the received information is an address and not data. Automatic address recognition is shown in Figure 20.

The 8 bit mode is called Mode 1. In this mode the RI flag will be set if SM2 is enabled and the information received has a valid stop bit following the 8 address bits and the information is either a Given or Broadcast address.

Mode 0 is the Shift Register mode and SM2 is ignored.

Using the Automatic Address Recognition feature allows a master to selectively communicate with one or more slaves by invoking the Given slave address or addresses. All of the slaves may be contacted by using the Broadcast address. Two special Function Registers are used to define the slave's address, SADDR, and the address mask, SADEN. SADEN is used to define which bits in the SADDR are to be used and which bits are "don't care". The SADEN mask can be logically ANDed with the SADDR to create the "Given" address which the master will use for addressing each of the slaves. Use of the Given address allows multiple slaves to be recognized while excluding others. The following examples will help to show the versatility of this scheme:

| Slave 0 | SADDR | = | 1100 000        | 0   |
|---------|-------|---|-----------------|-----|
|         | SADEN | = | <u>1111 110</u> | 1   |
|         | Given | = | 1100 00>        | (0) |

| Slave 1 | SADDR | = | 1100 0000        |
|---------|-------|---|------------------|
|         | SADEN | = | <u>1111 1110</u> |
|         | Given | = | 1100 000X        |

In the above example SADDR is the same and the SADEN data is used to differentiate between the two slaves. Slave 0 requires a 0 in bit 0 and it ignores bit 1. Slave 1 requires a 0 in bit 1 and bit 0 is ignored. A unique address for Slave 0 would be 1100 0010 since slave 1 requires a 0 in bit 1. A unique address for slave 1 would be 1100 0001 since a 1 in bit 0 will exclude slave 0. Both slaves can be selected at the same time by an address which has bit 0 = 0 (for slave 0) and bit 1 = 0 (for slave 1). Thus, both could be addressed with 1100 0000.

In a more complex system the following could be used to select slaves 1 and 2 while excluding slave 0:

| Slave 0 | SADDR | = | 1100 0000        |
|---------|-------|---|------------------|
|         | SADEN | = | <u>1111 1001</u> |
|         | Given | = | 1100 0XX0        |
| Slave 1 | SADDR | = | 1110 0000        |
|         | SADEN | = | <u>1111 1010</u> |
|         | Given | = | 1110 0X0X        |
| Slave 2 | SADDR | = | 1110 0000        |
|         | SADEN | = | <u>1111 1100</u> |
|         | Given | = | 1110 00XX        |

In the above example the differentiation among the 3 slaves is in the lower 3 address bits. Slave 0 requires that bit 0 = 0 and it can be uniquely addressed by 1110 0110. Slave 1 requires that bit 1 = 0 and it can be uniquely addressed by 1110 and 0101. Slave 2 requires that bit 2 = 0 and its unique address is 1110 0011. To select Slaves 0 and 1 and exclude Slave 2 use address 1110 0100, since it is necessary to make bit 2 = 1 to exclude slave 2.

The Broadcast Address for each slave is created by taking the logical OR of SADDR and SADEN. Zeros in this result are trended as don't-cares. In most cases, interpreting the don't-cares as ones, the broadcast address will be FF hexadecimal.

Upon reset SADDR (SFR address 0A9H) and SADEN (SFR address 0B9H) are leaded with 0s. This produces a given address of all "don't cares" as well as a Broadcast address of all "don't cares". This effectively disables the Automatic Addressing mode and allows the microcontroller to use standard 80C51 type UART drivers which do not make use of this feature.

# P80C3xX2; P80C5xX2; P87C5xX2

|        |     | 7        | 6                                                                                                            | 5                      | 4                               | 3                               | 2           | 1                          | 0                          |                                                                                                   |
|--------|-----|----------|--------------------------------------------------------------------------------------------------------------|------------------------|---------------------------------|---------------------------------|-------------|----------------------------|----------------------------|---------------------------------------------------------------------------------------------------|
|        |     | SM0/FE   | SM1                                                                                                          | SM2                    | REN                             | TB8                             | RB8         | TI                         | RI                         | ]                                                                                                 |
|        |     | (SMOD0 = | 0/1)*                                                                                                        |                        |                                 |                                 |             |                            |                            |                                                                                                   |
| Symbol | Pos | ition    | Function                                                                                                     | n                      |                                 |                                 |             |                            |                            |                                                                                                   |
| FE     | SCC | )N.7     |                                                                                                              | y valid fra            | ames but sho                    |                                 |             |                            |                            | ected. The FE bit is not<br>ust be set to enable                                                  |
| SM0    | SCC | DN.7     | Serial Po                                                                                                    | rt Mode E              | Bit 0, (SMOD                    | 0 must = 0 to                   | access bit  | : SM0)                     |                            |                                                                                                   |
| SM1    | SCC | DN.6     | Serial Po                                                                                                    | rt Mode E              | Bit 1                           |                                 |             |                            |                            |                                                                                                   |
|        |     |          | SM0                                                                                                          | SM1                    | Mode                            | Description                     | Bau         | d Rate**                   |                            |                                                                                                   |
|        |     |          | 0                                                                                                            | 0                      | 0                               | shift register                  |             |                            | mode) or f <sub>C</sub>    | <sub>SC</sub> /6 (6-clk mode)                                                                     |
|        |     |          | 0                                                                                                            | 1                      | 1                               | 8-bit UART                      | varia       |                            |                            |                                                                                                   |
|        |     |          | 1 0 2 9-bit UART $f_{OSC}/64$ or $f_{OSC}/32$ or $f_{OSC}/16$ (6-clock mode) or $f_{OSC}/32$ (12-clock mode) |                        |                                 |                                 |             |                            |                            |                                                                                                   |
|        |     |          | 1                                                                                                            | 1                      | 3                               | 9-bit UART                      | varia       | able                       |                            |                                                                                                   |
| SM2    | SCC | DN.5     | unless th<br>Broadcas                                                                                        | e receive<br>at Addres | d 9th data bit<br>s. In Mode 1, | (RB8) is 1, ir<br>if SM2 = 1 th | dicating a  | n address, a not be activa | and the rec<br>ated unless | 1 then RI will not be set<br>eived byte is a Given or<br>a valid stop bit was<br>SM2 should be 0. |
| REN    | SCC | DN.4     | Enables                                                                                                      | serial rec             | eption. Set by                  | / software to e                 | enable rec  | eption. Clea               | ar by softwa               | re to disable reception.                                                                          |
| TB8    | SCC | DN.3     | The 9th o                                                                                                    | lata bit th            | at will be tran                 | smitted in Mo                   | des 2 and   | 3. Set or cl               | ear by soft                | ware as desired.                                                                                  |
| RB8    | SCC | )N.2     | was rece                                                                                                     | ived.                  | the 9th data<br>not used.       | bit that was re                 | eceived. Ir | n Mode 1, if               | SM2 = 0, R                 | B8 is the stop bit that                                                                           |
| TI     | SCC | DN.1     |                                                                                                              |                        |                                 | ardware at th<br>in any serial  |             |                            |                            | 0, or at the beginning of software.                                                               |
| RI     | SCC | DN.0     |                                                                                                              | me in ṫhe              |                                 |                                 |             |                            |                            | ), or halfway through the<br>st be cleared by                                                     |

Figure 18. SCON: Serial Port Control Register

# P80C3xX2; P80C5xX2; P87C5xX2



Figure 19. UART Framing Error Detection



Figure 20. UART Multiprocessor Communication, Automatic Address Recognition

# P80C3xX2; P80C5xX2; P87C5xX2

### **Interrupt Priority Structure**



Figure 21. Interrupt Sources

#### Interrupts

The devices described in this data sheet provide six interrupt sources. These are shown in Figure 21. The External Interrupts INTO and INT1 can each be either level-activated or transition-activated, depending on bits ITO and IT1 in Register TCON. The flags that actually generate these interrupts are bits IE0 and IE1 in TCON. When an external interrupt is generated, the flag that generated it is cleared by the hardware when the service routine is vectored to only if the interrupt was transition-activated. If the interrupt was level-activated, then the external requesting source is what controls the request flag, rather than the on-chip hardware.

The Timer 0 and Timer 1 Interrupts are generated by TF0 and TF1, which are set by a rollover in their respective Timer/Counter registers (except see Timer 0 in Mode 3). When a timer interrupt is generated, the flag that generated it is cleared by the on-chip hardware when the service routine is vectored to.

The Serial Port Interrupt is generated by the logical OR of RI and TI. Neither of these flags is cleared by hardware when the service routine is vectored to. In fact, the service routine will normally have to determine whether it was RI or TI that generated the interrupt, and the bit will have to be cleared in software.

All of the bits that generate interrupts can be set or cleared by software, with the same result as though it had been set or cleared by hardware. That is, interrupts can be generated or pending interrupts can be canceled in software.

Each of these interrupt sources can be individually enabled or disabled by setting or clearing a bit in Special Function Register IE (Figure 22). IE also contains a global disable bit,  $\overline{EA}$ , which disables all interrupts at once.

#### **Priority Level Structure**

Each interrupt source can also be individually programmed to one of four priority levels by setting or clearing bits in Special Function Registers IP (Figure 23) and IPH (Figure 24). A lower-priority interrupt can itself be interrupted by a higher-priority interrupt, but not by another interrupt of the same level. A high-priority level 3 interrupt can't be interrupted by any other interrupt source.

If two request of different priority levels are received simultaneously, the request of higher priority level is serviced. If requests of the same priority level are received simultaneously, an internal polling sequence determines which request is serviced. Thus within each priority level there is a second priority structure determined by the polling sequence as follows:

#### Source

### Priority Within Level

(lowest)

(highest)

- IE0 (External Int 0)
   TF0 (Timer 0)
- 3. IE1 (External Int 1)
- 4. TF1 (Timer 1)
- 5. RI+TI (UART)

6. TF2, EXF2 (Timer 2)

Note that the "priority within level" structure is only used to resolve simultaneous requests of the same priority level.

The IP and IPH registers contain a number of unimplemented bits. User software should not write 1s to these positions, since they may be used in other 80C51 Family products.

#### How Interrupts Are Handled

The interrupt flags are sampled at S5P2 of every machine cycle. The samples are polled during the following machine cycle. If one of the flags was in a set condition at S5P2 of the preceding cycle, the polling cycle will find it and the interrupt system will generate an LCALL to the appropriate service routine, provided this hardware-generated LCALL is not blocked by any of the following conditions:

- 1. An interrupt of equal or higher priority level is already in progress.
- 2. The current (polling) cycle is not the final cycle in the execution of the instruction in progress.
- 3. The instruction in progress is RETI or any write to the IE or IP registers.

Any of these three conditions will block the generation of the LCALL to the interrupt service routine. Condition 2 ensures that the instruction in progress will be completed before vectoring to any service routine. Condition 3 ensures that if the instruction in progress is RETI or any access to IE or IP, then at least one more instruction will be executed before any interrupt is vectored to.

The polling cycle is repeated with each machine cycle, and the values polled are the values that were present at S5P2 of the previous machine cycle. Note that if an interrupt flag is active but not being responded to for one of the above conditions, if the flag is not still active when the blocking condition is removed, the denied interrupt will not be serviced. In other words, the fact that the interrupt flag was once active but not serviced is not remembered. Every polling cycle is new.

P87C5xX2

P80C3xX2; P80C5xX2;

# 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

| IE   | Address = 0A8H  |        |                            |                          |           |                            |     |     | R         | eset Value = 0X000000B    |
|------|-----------------|--------|----------------------------|--------------------------|-----------|----------------------------|-----|-----|-----------|---------------------------|
|      | Bit Addressable | 7      | 6                          | 5                        | 4         | 3                          | 2   | 1   | 0         |                           |
|      |                 | EA     | _                          | ET2                      | ES        | ET1                        | EX1 | ET0 | EX0       |                           |
|      | -               |        | Bit = 1 ena<br>Bit = 0 dis | ables the i<br>ables it. | nterrupt. |                            |     |     |           | -                         |
| BIT  | SYMBOL          | FUNC   | TION                       |                          |           |                            |     |     |           |                           |
| IE.7 | EA              |        |                            |                          |           | rrupts are<br>earing its e |     |     | each inte | rrupt can be individually |
| IE.6 | ·               |        |                            | d. Reserv                |           |                            |     |     |           |                           |
| IE.5 | ET2             | Timer  | 2 interrup                 | t enable b               | it.       |                            |     |     |           |                           |
| IE.4 | ES              | Serial | Port inter                 | upt enabl                | e bit.    |                            |     |     |           |                           |
| IE.3 | ET1             | Timer  | 1 interrup                 | t enable b               | it.       |                            |     |     |           |                           |
| IE.2 | EX1             | Extern | al interrup                | ot 1 enable              | e bit.    |                            |     |     |           |                           |
| IE.1 | ET0             | Timer  | 0 interrup                 | t enable b               | it.       |                            |     |     |           |                           |
| IE.0 | EX0             | Extern | al interrup                | ot 0 enable              | e bit.    |                            |     |     |           |                           |
|      |                 |        |                            |                          |           |                            |     |     |           | SU01522                   |

### Figure 22. Interrupt Enable (IE) Register

| IP | Address = 0B8H  | -      |                                           |              |             |        |     |     | Re      | eset Value = xx000000B |
|----|-----------------|--------|-------------------------------------------|--------------|-------------|--------|-----|-----|---------|------------------------|
|    | Bit Addressable |        |                                           |              |             |        |     |     |         |                        |
|    |                 | 7      | 6                                         | 5            | 4           | 3      | 2   | 1   | 0       | _                      |
|    |                 | _      | —                                         | PT2          | PS          | PT1    | PX1 | PT0 | PX0     |                        |
|    |                 |        | Bit = 1 as<br>Bit = 0 as                  |              |             |        |     |     |         |                        |
|    | BIT SYMBO       | L FUNC | TION                                      |              |             |        |     |     |         |                        |
|    | IP.7 —          | Not in | plemente                                  | d, reserve   | d for futur | e use. |     |     |         |                        |
|    | IP.6 —          | Not in | Not implemented, reserved for future use. |              |             |        |     |     |         |                        |
|    | IP.5 PT2        | Timer  | 2 interrup                                | t priority b | it.         |        |     |     |         |                        |
|    | IP.4 PS         | Serial | Port inter                                | upt priorit  | y bit.      |        |     |     |         |                        |
|    | IP.3 PT1        | Timer  | 1 interrup                                | t priority b | it.         |        |     |     |         |                        |
|    | IP.2 PX1        | Exterr | nal interru                               | ot 1 priorit | y bit.      |        |     |     |         |                        |
|    | IP.1 PT0        | Timer  | 0 interrup                                | t priority b | it.         |        |     |     |         |                        |
|    | IP.0 PX0        | Exterr | nal interru                               | ot 0 priorit | y bit.      |        |     |     | SU01523 |                        |

| Figure 23. Interrupt Priority (IP) Register |
|---------------------------------------------|
|---------------------------------------------|

| IPH | Addres  | ss = B7H  |        |                                           |                        |             |      |      |      | Res   | set Value = xx000000B |
|-----|---------|-----------|--------|-------------------------------------------|------------------------|-------------|------|------|------|-------|-----------------------|
|     | Bit Ade | dressable | 7      | 6                                         | 5                      | 4           | 3    | 2    | 1    | 0     |                       |
|     |         |           | _      | _                                         | PT2H                   | PSH         | PT1H | PX1H | PT0H | PX0H  |                       |
|     |         | L         |        |                                           | igns high<br>igns lowe |             |      |      |      |       |                       |
|     | BIT     | SYMBOL    | FUNC   | TION                                      |                        |             |      |      |      |       |                       |
|     | IPH.7   | _         | Not im | Not implemented, reserved for future use. |                        |             |      |      |      |       |                       |
|     | IPH.6   | _         | Not im | Not implemented, reserved for future use. |                        |             |      |      |      |       |                       |
|     | IPH.5   | PT2H      | Timer  | Timer 2 interrupt priority bit high.      |                        |             |      |      |      |       |                       |
|     | IPH.4   | PSH       | Serial | Serial Port interrupt priority bit high.  |                        |             |      |      |      |       |                       |
|     | IPH.3   | PT1H      | Timer  | Timer 1 interrupt priority bit high.      |                        |             |      |      |      |       |                       |
|     | IPH.2   | PX1H      | Extern | External interrupt 1 priority bit high.   |                        |             |      |      |      |       |                       |
|     | IPH.1   | PT0H      | Timer  | 0 interrup                                | priority b             | it high.    |      |      |      |       |                       |
|     | IPH.0   | PX0H      | Extern | al interrup                               | ot 0 priority          | / bit high. |      |      |      | SU015 | 524                   |

Figure 24. Interrupt Priority HIGH (IPH) Register

# P80C3xX2; P80C5xX2; P87C5xX2



#### Figure 25. Interrupt Response Timing Diagram

The polling cycle/LCALL sequence is illustrated in Figure 25.

Note that if an interrupt of higher priority level goes active prior to S5P2 of the machine cycle labeled C3 in Figure 25, then in accordance with the above rules it will be vectored to during C5 and C6, without any instruction of the lower priority routine having been executed.

Thus the processor acknowledges an interrupt request by executing a hardware-generated LCALL to the appropriate servicing routine. In some cases it also clears the flag that generated the interrupt, and in other cases it doesn't. It never clears the Serial Port flag. This has to be done in the user's software. It clears an external interrupt flag (IE0 or IE1) only if it was transition-activated. The

hardware-generated LCALL pushes the contents of the Program Counter on to the stack (but it does not save the PSW) and reloads the PC with an address that depends on the source of the interrupt being vectored to, as shown in Table 8.

Execution proceeds from that location until the RETI instruction is encountered. The RETI instruction informs the processor that this interrupt routine is no longer in progress, then pops the top two bytes from the stack and reloads the Program Counter. Execution of the interrupted program continues from where it left off.

Note that a simple RET instruction would also have returned execution to the interrupted program, but it would have left the interrupt control system thinking an interrupt was still in progress, making future interrupts impossible.

#### **External Interrupts**

The external sources can be programmed to be level-activated or transition-activated by setting or clearing bit IT1 or IT0 in Register TCON. If ITx = 0, external interrupt x is triggered by a detected low at the  $\overline{INTx}$  pin. If ITx = 1, external interrupt x is edge triggered. In this mode if successive samples of the  $\overline{INTx}$  pin show a high in one cycle and a low in the next cycle, interrupt request flag IEx in TCON is set. Flag bit IEx then requests the interrupt.

Since the external interrupt pins are sampled once each machine cycle, an input high or low should hold for at least 12 oscillator periods to ensure sampling. If the external interrupt is transition-activated, the external source has to hold the request pin high for at least one cycle, and then hold it low for at least one cycle. This is done to ensure that the transition is seen so that interrupt request flag IEx will be set. IEx will be automatically cleared by the CPU when the service routine is called.

If the external interrupt is level-activated, the external source has to hold the request active until the requested interrupt is actually generated. Then it has to deactivate the request before the interrupt service routine is completed, or else another interrupt will be generated.

#### **Response Time**

The INTO and INT1 levels are inverted and latched into IEO and IE1 at S5P2 of every machine cycle. The values are not actually polled by the circuitry until the next machine cycle. If a request is active and conditions are right for it to be acknowledged, a hardware subroutine call to the requested service routine will be the next instruction to be executed. The call itself takes two cycles. Thus, a minimum of three complete machine cycles elapse between activation of an external interrupt request and the beginning of execution of the first instruction of the service routine. Figure 25 shows interrupt response timings.

A longer response time would result if the request is blocked by one of the 3 previously listed conditions. If an interrupt of equal or higher priority level is already in progress, the additional wait time obviously depends on the nature of the other interrupt's service routine. If the instruction in progress is not in its final cycle, the additional wait time cannot be more the 3 cycles, since the longest instructions (MUL and DIV) are only 4 cycles long, and if the instruction in progress is RETI or an access to IE or IP, the additional wait time cannot be more than 5 cycles (a maximum of one more cycle to complete the instruction in progress, plus 4 cycles to complete the next instruction if the instruction is MUL or DIV).

Thus, in a single-interrupt system, the response time is always more than 3 cycles and less than 9 cycles.

As previously mentioned, the derivatives described in this data sheet have a four-level interrupt structure. The corresponding registers are IE, IP and IPH. (See Figures 22, 23, and 24.) The IPH (Interrupt Priority High) register makes the four-level interrupt structure possible.

The function of the IPH SFR is simple and when combined with the IP SFR determines the priority of each interrupt. The priority of each interrupt is determined as shown in the following table:

| PRIORI | TY BITS | INTERRUPT PRIORITY LEVEL   |
|--------|---------|----------------------------|
| IPH.x  | IP.x    |                            |
| 0      | 0       | Level 0 (lowest priority)  |
| 0      | 1       | Level 1                    |
| 1      | 0       | Level 2                    |
| 1      | 1       | Level 3 (highest priority) |

P87C5xX2

P80C3xX2; P80C5xX2;

### 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

An interrupt will be serviced as long as an interrupt of equal or higher priority is not already being serviced. If an interrupt of equal or higher level priority is being serviced, the new interrupt will wait until it is finished before being serviced. If a lower priority level interrupt is being serviced, it will be stopped and the new interrupt serviced. When the new interrupt is finished, the lower priority level interrupt that was stopped will be completed.

### Table 8. Interrupt Table

| SOURCE               | POLLING PRIORITY | REQUEST BITS | HARDWARE CLEAR?                       | VECTOR ADDRESS |
|----------------------|------------------|--------------|---------------------------------------|----------------|
| External interrupt 0 | 1                | IE0          | N (L) <sup>1</sup> Y (T) <sup>2</sup> | 03H            |
| Timer 0              | 2                | TF0          | Y                                     | 0BH            |
| External interrupt 1 | 3                | IE1          | N (L) Y (T)                           | 13H            |
| Timer 1              | 4                | TF1          | Y                                     | 1BH            |
| UART                 | 5                | RI, TI       | Ν                                     | 23H            |
| Timer 2              | 6                | TF2, EXF2    | N                                     | 2BH            |

NOTES:

1. L = Level activated

2. T = Transition activated

### Reduced EMI

All port pins have slew rate controlled outputs. This is to limit noise generated by quickly switching output signals. The slew rate is factory set to approximately 10 ns rise and fall times.

### Reduced EMI Mode

The AO bit (AUXR.0) in the AUXR register when set disables the ALE output.

#### AUXR (8EH)



### **Dual DPTR**

The dual DPTR structure (see Figure 26) enables a way to specify the address of an external data memory location. There are two 16-bit DPTR registers that address the external memory, and a single bit called DPS = AUXR1/bit0 that allows the program code to switch between them.

- New Register Name: AUXR1#
- SFR Address: A2H
- Reset Value: xxx000x0B

#### AUXR1 (A2H)

| 7 | 6 | 5 | 4    | 3    | 2 | 1 | 0   |
|---|---|---|------|------|---|---|-----|
| - | - | - | LPEP | WUPD | 0 | - | DPS |
|   |   |   |      |      |   |   |     |

```
Where:
```

DPS = AUXR1/bit0 = Switches between DPTR0 and DPTR1.

| Select Reg | DPS |
|------------|-----|
| DPTR0      | 0   |
| DPTR1      | 1   |

The DPS bit status should be saved by software when switching between DPTR0 and DPTR1.

Note that bit 2 is not writable and is always read as a zero. This allows the DPS bit to be quickly toggled simply by executing an INC DPTR instruction without affecting the WUPD or LPEP bits.



Figure 26.

#### **DPTR Instructions**

The instructions that refer to DPTR refer to the data pointer that is currently selected using the AUXR1/bit 0 register. The six instructions that use the DPTR are as follows:

| INC DPTR          | Increments the data pointer by 1          |
|-------------------|-------------------------------------------|
| MOV DPTR, #data16 | Loads the DPTR with a 16-bit constant     |
| MOV A, @ A+DPTR   | Move code byte relative to DPTR to ACC    |
| MOVX A, @ DPTR    | Move external RAM (16-bit address) to ACC |
| MOVX @ DPTR , A   | Move ACC to external RAM (16-bit address) |
| JMP @ A + DPTR    | Jump indirect relative to DPTR            |

The data pointer can be accessed on a byte-by-byte basis by specifying the low or high byte in an instruction which accesses the SFRs. See application note AN458 for more details.

## P80C3xX2; P80C5xX2; P87C5xX2

### **ABSOLUTE MAXIMUM RATINGS1**, 2, 3

| PARAMETER                                                                                    | RATING                 | UNIT |
|----------------------------------------------------------------------------------------------|------------------------|------|
| Operating temperature under bias                                                             | 0 to +70 or -40 to +85 | °C   |
| Storage temperature range                                                                    | -65 to +150            | °C   |
| Voltage on $\overline{EA}/V_{PP}$ pin to $V_{SS}$                                            | 0 to +13.0             | V    |
| Voltage on any other pin to $V_{SS}$                                                         | -0.5 to +6.5           | V    |
| Maximum I <sub>OL</sub> per I/O pin                                                          | 15                     | mA   |
| Power dissipation (based on package heat transfer limitations, not device power consumption) | 1.5                    | W    |

NOTES:

 Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in the AC and DC Electrical Characteristics section of this specification is not implied.

This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.
 Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise

 Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.

### AC ELECTRICAL CHARACTERISTICS

 $T_{amb} = 0^{\circ}C$  to +70°C or -40°C to +85°C

|                     |        |                      |                |                         | CLOCK FREG |     |      |
|---------------------|--------|----------------------|----------------|-------------------------|------------|-----|------|
| SYMBOL              | FIGURE | PARAMETER            | OPERATING MODE | POWER SUPPLY<br>VOLTAGE | MIN        | MAX | UNIT |
| 1/t <sub>CLCL</sub> | 31     | Oscillator frequency | 6-clock        | 5 V ± 10%               | 0          | 30  | MHz  |
|                     |        |                      | 6-clock        | 2.7 V to 5.5 V          | 0          | 16  | MHz  |
|                     |        |                      | 12-clock       | 5 V ± 10%               | 0          | 33  | MHz  |
|                     |        |                      | 12-clock       | 2.7 V to 5.5 V          | 0          | 16  | MHz  |

Product data

## DC ELECTRICAL CHARACTERISTICS

 $T_{amb} = 0 \degree C$  to +70  $\degree C$  or -40  $\degree C$  to +85  $\degree C$ ;  $V_{CC} = 2.7 V$  to 5.5 V;  $V_{SS} = 0 \lor (16 \text{ MHz max. CPU clock})$ 

| SYMBOL           | PARAMETER                                                                               | TEST<br>CONDITIONS                                   | LIMITS                   |                  |                          | UNIT |
|------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------|------------------|--------------------------|------|
|                  |                                                                                         |                                                      | MIN                      | TYP <sup>1</sup> | MAX                      | 1    |
| V <sub>IL</sub>  | Input low voltage <sup>11</sup>                                                         | 4.0 V < V <sub>CC</sub> < 5.5 V                      | -0.5                     |                  | 0.2 V <sub>CC</sub> -0.1 | V    |
|                  |                                                                                         | 2.7 V < V <sub>CC</sub> < 4.0 V                      | -0.5                     |                  | 0.7 V <sub>CC</sub>      | V    |
| V <sub>IH</sub>  | Input high voltage (ports 0, 1, 2, 3, EA)                                               | -                                                    | 0.2 V <sub>CC</sub> +0.9 |                  | V <sub>CC</sub> +0.5     | V    |
| V <sub>IH1</sub> | Input high voltage, XTAL1, RST <sup>11</sup>                                            | -                                                    | 0.7 V <sub>CC</sub>      |                  | V <sub>CC</sub> +0.5     | V    |
| V <sub>OL</sub>  | Output low voltage, ports 1, 2, 8                                                       | $V_{CC} = 2.7 \text{ V}; I_{OL} = 1.6 \text{ mA}^2$  | -                        |                  | 0.4                      | V    |
| V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN <sup>8, 7</sup>                                   | $V_{CC} = 2.7 \text{ V}; I_{OL} = 3.2 \text{ mA}^2$  | -                        |                  | 0.4                      | V    |
| V <sub>OH</sub>  | Output high voltage, ports 1, 2, 3 3                                                    | V <sub>CC</sub> = 2.7 V; I <sub>OH</sub> = -20 μA    | V <sub>CC</sub> – 0.7    |                  | -                        | V    |
|                  |                                                                                         | V <sub>CC</sub> = 4.5 V; I <sub>OH</sub> = -30 μA    | V <sub>CC</sub> – 0.7    |                  | -                        | V    |
| V <sub>OH1</sub> | Output high voltage (port 0 in external bus mode), ALE <sup>9</sup> , PSEN <sup>3</sup> | $V_{CC} = 2.7 \text{ V}; I_{OH} = -3.2 \text{ mA}$   | V <sub>CC</sub> – 0.7    |                  | -                        | V    |
| IL               | Logical 0 input current, ports 1, 2, 3                                                  | V <sub>IN</sub> = 0.4 V                              | -1                       |                  | -50                      | μA   |
| I <sub>TL</sub>  | Logical 1-to-0 transition current, ports 1, 2, 3 <sup>6</sup>                           | V <sub>IN</sub> = 2.0 V; See note 4                  | -                        |                  | -650                     | μA   |
| ILI              | Input leakage current, port 0                                                           | $0.45 < V_{IN} < V_{CC} - 0.3$                       | -                        |                  | ±10                      | μA   |
| I <sub>CC</sub>  | Power supply current (see Figure 34 and Source Code):                                   |                                                      |                          |                  |                          |      |
|                  | Active mode @ 16 MHz                                                                    |                                                      |                          |                  |                          | μA   |
|                  | Idle mode @ 16 MHz                                                                      |                                                      |                          |                  |                          | μA   |
|                  | Power-down mode or clock stopped (see Figure 30 for conditions) <sup>12</sup>           | $T_{amb} = 0 \ ^{\circ}C \text{ to } 70 \ ^{\circ}C$ |                          | 2                | 30                       | μA   |
|                  |                                                                                         | T <sub>amb</sub> = −40 °C to +85 °C                  |                          | 3                | 50                       | μA   |
| V <sub>RAM</sub> | RAM keep-alive voltage                                                                  | -                                                    | 1.2                      |                  |                          | V    |
| R <sub>RST</sub> | Internal reset pull-down resistor                                                       | -                                                    | 40                       |                  | 225                      | kΩ   |
| C <sub>IO</sub>  | Pin capacitance <sup>10</sup> (except EA)                                               | _                                                    | -                        |                  | 15                       | pF   |

NOTES:

1. Typical ratings are not guaranteed. Values listed are based on tests conducted on limited number of samples at room temperature.

Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the Vol s of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100 pF), the noise pulse on the ALE pin may exceed 0.8 V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. IoL can exceed these conditions provided that no single output sinks more than 5 mA and no more than two outputs exceed the test conditions.

3. Capacitive loading on ports 0 and 2 may cause the V<sub>OH</sub> on ALE and PSEN to momentarily fall below the V<sub>CC</sub>-0.7 specification when the address bits are stabilizing.

Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when V<sub>IN</sub> is approximately 2 V.

See Figures 36 through 39 for I<sub>CC</sub> test conditions and Figure 34 for I<sub>CC</sub> vs. Frequency 5.

12-clock mode characteristics: Active mo

| ode (operating): | $I_{CC} = 1.0 \text{ mA} + 0.9 \text{ mA} \times \text{FREQ.[MHz]}$ |
|------------------|---------------------------------------------------------------------|

- Active mode (reset): I<sub>CC</sub> = 7.0 mA + 0.5 mA x FREQ.[MHz] Idle mode: I<sub>CC</sub> = 7.0 mA + 0.18 mA x FREQ.[MHz]
   6. This value applies to T<sub>amb</sub> = 0 °C to +70 °C. For T<sub>amb</sub> = -40 °C to +85 °C, I<sub>TL</sub> = -750 μA.
   7. Load capacitance for port 0, ALE, and PSEN = 100 pF, load capacitance for all other outputs = 80 pF.
- Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: Maximum I<sub>OL</sub> per port pin: 15 mA (\*NOTE: This is 85 °C specification.)
- Maximum I<sub>OL</sub> per port pin:
  - Maximum IOL per 8-bit port: 26 mA
  - Maximum total IOI for all outputs: 71 mA

If IOL exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

- 9. ALE is tested to V<sub>OH1</sub>, except when ALE is off then V<sub>OH</sub> is the voltage specification.
- 10. Pin capacitance is characterized but not tested. Pin capacitance is less than 25 pF. Pin capacitance of ceramic package is less than 15 pF (except EA is 25 pF).
- 11. To improve noise rejection a nominal 100 ns glitch rejection circuitry has been added to the RST pin, and a nominal 15 ns glitch rejection circuitry has been added to the INTO and INT1 pins. Previous devices provided only an inherent 5 ns of glitch rejection.
- 12. Power down mode for 3 V range: Commercial Temperature Range typ: 0.5 μA, max. 20 μA; Industrial Temperature Range typ. 1.0 μA, max. 30 µA;

### DC ELECTRICAL CHARACTERISTICS

 $T_{amb} = 0$  °C to +70 °C or -40 °C to +85 °C;  $V_{CC} = 5 V \pm 10\%$ ;  $V_{SS} = 0 V (30/33 \text{ MHz max. CPU clock})$ 

| SYMBOL           | PARAMETER                                                                               | TEST<br>CONDITIONS                                   | LIMITS                   |                  |                          | UNIT |
|------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------|------------------|--------------------------|------|
|                  |                                                                                         |                                                      | MIN                      | TYP <sup>1</sup> | MAX                      | 1    |
| V <sub>IL</sub>  | Input low voltage <sup>11</sup>                                                         | 4.5 V < V <sub>CC</sub> < 5.5 V                      | -0.5                     |                  | 0.2 V <sub>CC</sub> -0.1 | V    |
| V <sub>IH</sub>  | Input high voltage (ports 0, 1, 2, 3, EA)                                               | -                                                    | 0.2 V <sub>CC</sub> +0.9 |                  | V <sub>CC</sub> +0.5     | V    |
| V <sub>IH1</sub> | Input high voltage, XTAL1, RST <sup>11</sup>                                            | -                                                    | 0.7 V <sub>CC</sub>      |                  | V <sub>CC</sub> +0.5     | V    |
| V <sub>OL</sub>  | Output low voltage, ports 1, 2, 3 8                                                     | $V_{CC} = 4.5 \text{ V}; I_{OL} = 1.6 \text{ mA}^2$  | -                        |                  | 0.4                      | V    |
| V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN 7, 8                                              | $V_{CC} = 4.5 \text{ V}; I_{OL} = 3.2 \text{ mA}^2$  | -                        |                  | 0.4                      | V    |
| V <sub>OH</sub>  | Output high voltage, ports 1, 2, 3 3                                                    | $V_{CC} = 4.5 \text{ V}; I_{OH} = -30 \mu\text{A}$   | V <sub>CC</sub> – 0.7    |                  | -                        | V    |
| V <sub>OH1</sub> | Output high voltage (port 0 in external bus mode), ALE <sup>9</sup> , PSEN <sup>3</sup> | $V_{CC}$ = 4.5 V; I <sub>OH</sub> = -3.2 mA          | V <sub>CC</sub> - 0.7    |                  | -                        | V    |
| IIL              | Logical 0 input current, ports 1, 2, 3                                                  | V <sub>IN</sub> = 0.4 V                              | -1                       |                  | -50                      | μA   |
| I <sub>TL</sub>  | Logical 1-to-0 transition current, ports 1, 2, 3 <sup>6</sup>                           | V <sub>IN</sub> = 2.0 V; See note 4                  | -                        |                  | -650                     | μA   |
| ILI              | Input leakage current, port 0                                                           | $0.45 < V_{IN} < V_{CC} - 0.3$                       | -                        |                  | ±10                      | μA   |
| I <sub>CC</sub>  | Power supply current (see Figure 34):                                                   |                                                      |                          |                  |                          |      |
|                  | Active mode (see Note 5)                                                                |                                                      |                          |                  |                          |      |
|                  | Idle mode (see Note 5)                                                                  |                                                      |                          |                  |                          |      |
|                  | Power-down mode or clock stopped<br>(see Figure 39 for conditions)                      | $T_{amb} = 0 \ ^{\circ}C \text{ to } 70 \ ^{\circ}C$ |                          | 2                | 30                       | μA   |
|                  |                                                                                         | $T_{amb} = -40 \degree C$ to +85 $\degree C$         |                          | 3                | 50                       | μA   |
| V <sub>RAM</sub> | RAM keep-alive voltage                                                                  | -                                                    | 1.2                      |                  |                          | V    |
| R <sub>RST</sub> | Internal reset pull-down resistor                                                       | -                                                    | 40                       |                  | 225                      | kΩ   |
| C <sub>IO</sub>  | Pin capacitance <sup>10</sup> (except EA)                                               | -                                                    | -                        |                  | 15                       | pF   |

NOTES:

1. Typical ratings are not guaranteed. The values listed are at room temperature, 5 V.

Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the V<sub>OL</sub>s of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the 2. worst cases (capacitive loading > 100 pF), the noise pulse on the ALE pin may exceed 0.8 V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. IOL can exceed these conditions provided that no single output sinks more than 5 mA and no more than two outputs exceed the test conditions.

Capacitive loading on ports 0 and 2 may cause the V<sub>OH</sub> on ALE and PSEN to momentarily fall below the V<sub>CC</sub>-0.7 specification when the 3. address bits are stabilizing.

Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when  $V_{IN}$  is approximately 2 V.

See Figures 36 through 39 for I<sub>CC</sub> test conditions and Figure 34 for I<sub>CC</sub> vs. Frequency. 5. 12-clock mode characteristics:

| Active mode (operating):  | $I_{CC(MAX)} = 1.0 \text{ mA} + 0.9 \text{ mA} \times \text{FREQ}.[MHz]$                                                                                  |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Active mode (reset):      | $I_{CC(MAX)} = 7.0 \text{ mA} + 0.5 \text{ mA} \text{ x} \text{ FREQ}.[MHz]$                                                                              |
| Idle mode:                | $I_{CC(MAX)} = 7.0 \text{ mA} + 0.5 \text{ mA} \text{ x} \text{ FREQ}.[MHz]$<br>$I_{CC(MAX)} = 1.0 \text{ mA} + 0.18 \text{ mA} \times \text{FREQ}.[MHz]$ |
| This value applies to T ( | $1^{\circ}$ C to $\pm 70^{\circ}$ C. For T <sub>2</sub> = $-40^{\circ}$ C to $\pm 85^{\circ}$ C. $I_{\pi}$ =                                              |

 $40^{\circ}$ C to +85°C,  $I_{TL} = -750 \ \mu$ A. 6. This value applies to Tamb i to + iamb Load capacitance for port 0, ALE, and PSEN = 100 pF, load capacitance for all other outputs = 80 pF.

7.

8. Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: Maximum IOL per port pin: 15 mA (\*NOTE: This is 85 °C specification.)

Maximum IOL per 8-bit port:

26 mA Maximum total I<sub>OL</sub> for all outputs: 71 mA

If I<sub>OL</sub> exceeds the test condition, V<sub>OL</sub> may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

ALE is tested to V<sub>OH1</sub>, except when ALE is off then V<sub>OH</sub> is the voltage specification.

10. Pin capacitance is characterized but not tested. Pin capacitance is less than 25 pF. Pin capacitance of ceramic package is less than 15 pF (except EA is 25 pF).

11. To improve noise rejection a nominal 100 ns glitch rejection circuitry has been added to the RST pin, and a nominal 15 ns glitch rejection circuitry has been added to the INTO and INTT pins. Previous devices provided only an inherent 5 ns of glitch rejection.

2003 Jan 24

# P80C3xX2; P80C5xX2; P87C5xX2

## AC ELECTRICAL CHARACTERISTICS (12-CLOCK MODE, 5 V ±10% OPERATION)

 $T_{amb} = 0 \circ C$  to +70  $\circ C$  or -40  $\circ C$  to +85  $\circ C$  ;  $V_{CC} = 5 \vee \pm 10\%$ ,  $V_{SS} = 0 \vee^{1,2,3,4}$ 

| Symbol              | Figure | Parameter                                | Limits                   |                                       | 16 MHz | Clock    | Unit |
|---------------------|--------|------------------------------------------|--------------------------|---------------------------------------|--------|----------|------|
|                     |        |                                          | MIN                      | MAX                                   | MIN    | MAX      |      |
| 1/t <sub>CLCL</sub> | 31     | Oscillator frequency                     | 0                        | 33                                    | -      | -        | MHz  |
| LHLL                | 27     | ALE pulse width                          | 2 t <sub>CLCL</sub> -8   | -                                     | 117    | -        | ns   |
| t <sub>AVLL</sub>   | 27     | Address valid to ALE low                 | t <sub>CLCL</sub> –13    | -                                     | 49.5   | -        | ns   |
| t <sub>LLAX</sub>   | 27     | Address hold after ALE low               | t <sub>CLCL</sub> –20    | -                                     | 42.5   | -        | ns   |
| t <sub>LLIV</sub>   | 27     | ALE low to valid instruction in          | -                        | 4 t <sub>CLCL</sub> –35               | -      | 215      | ns   |
| t <sub>LLPL</sub>   | 27     | ALE low to PSEN low                      | t <sub>CLCL</sub> –10    | -                                     | 52.5   | -        | ns   |
| t <sub>PLPH</sub>   | 27     | PSEN pulse width                         | 3 t <sub>CLCL</sub> –10  | -                                     | 177.5  | -        | ns   |
| t <sub>PLIV</sub>   | 27     | PSEN low to valid instruction in         | _                        | 3 t <sub>CLCL</sub> –35               | -      | 152.5    | ns   |
| t <sub>PXIX</sub>   | 27     | Input instruction hold after PSEN        | 0                        | -                                     | 0      | -        | ns   |
| t <sub>PXIZ</sub>   | 27     | Input instruction float after PSEN       | _                        | t <sub>CLCL</sub> -10                 | -      | 52.5     | ns   |
| t <sub>AVIV</sub>   | 27     | Address to valid instruction in          | _                        | 5 t <sub>CLCL</sub> –35               | -      | 277.5    | ns   |
| t <sub>PLAZ</sub>   | 27     | PSEN low to address float                | _                        | 10                                    | -      | 10       | ns   |
| Data Mem            | nory   |                                          |                          | •                                     |        | <b>I</b> |      |
| t <sub>RLRH</sub>   | 28     | RD pulse width                           | 6 t <sub>CLCL</sub> –20  | -                                     | 355    | -        | ns   |
| t <sub>WLWH</sub>   | 29     | WR pulse width                           | 6 t <sub>CLCL</sub> –20  | -                                     | 355    | -        | ns   |
| t <sub>RLDV</sub>   | 28     | RD low to valid data in                  | -                        | 5 t <sub>CLCL</sub> –35               | -      | 277.5    | ns   |
| t <sub>RHDX</sub>   | 28     | Data hold after RD                       | 0                        | -                                     | 0      | _        | ns   |
| t <sub>RHDZ</sub>   | 28     | Data float after RD                      | _                        | 2 t <sub>CLCL</sub> –10               | -      | 115      | ns   |
| t <sub>LLDV</sub>   | 28     | ALE low to valid data in                 | _                        | 8 t <sub>CLCL</sub> –35               | -      | 465      | ns   |
| t <sub>AVDV</sub>   | 28     | Address to valid data in                 | _                        | 9 t <sub>CLCL</sub> –35               | -      | 527.5    | ns   |
| tLLWL               | 28, 29 | ALE low to RD or WR low                  | 3 t <sub>CLCL</sub> –15  | 3 t <sub>CLCL</sub> +15               | 172.5  | 202.5    | ns   |
| t <sub>AVWL</sub>   | 28, 29 | Address valid to WR low or RD low        | 4 t <sub>CLCL</sub> –15  | -                                     | 235    | -        | ns   |
| t <sub>QVWX</sub>   | 29     | Data valid to WR transition              | t <sub>CLCL</sub> –25    | -                                     | 37.5   | -        | ns   |
| t <sub>WHQX</sub>   | 29     | Data hold after WR                       | t <sub>CLCL</sub> –15    | -                                     | 47.5   | -        | ns   |
| t <sub>QVWH</sub>   | 29     | Data valid to WR high                    | 7 t <sub>CLCL</sub> –5   | -                                     | 432.5  | -        | ns   |
| t <sub>RLAZ</sub>   | 28     | RD low to address float                  | -                        | 0                                     | -      | 0        | ns   |
| t <sub>WHLH</sub>   | 28, 29 | RD or WR high to ALE high                | t <sub>CLCL</sub> –10    | t <sub>CLCL</sub> +10                 | 52.5   | 72.5     | ns   |
| External (          | Clock  |                                          |                          | 1                                     |        | I        | -    |
| t <sub>CHCX</sub>   | 31     | High time                                | 0.32 t <sub>CLCL</sub>   | t <sub>CLCL</sub> - t <sub>CLCX</sub> | -      | _        | ns   |
| t <sub>CLCX</sub>   | 31     | Low time                                 | 0.32 t <sub>CLCL</sub>   | t <sub>CLCL</sub> – t <sub>CHCX</sub> | -      | _        | ns   |
| t <sub>CLCH</sub>   | 31     | Rise time                                | -                        | 5                                     | -      | _        | ns   |
| t <sub>CHCL</sub>   | 31     | Fall time                                | _                        | 5                                     | -      | -        | ns   |
| Shift regi          | ster   |                                          |                          |                                       |        |          |      |
| t <sub>XLXL</sub>   | 30     | Serial port clock cycle time             | 12 t <sub>CLCL</sub>     | _                                     | 750    | -        | ns   |
| t <sub>QVXH</sub>   | 30     | Output data setup to clock rising edge   | 10 t <sub>CLCL</sub> –25 | _                                     | 600    | _        | ns   |
| t <sub>XHQX</sub>   | 30     | Output data hold after clock rising edge | 2 t <sub>CLCL</sub> –15  | _                                     | 110    | _        | ns   |
| t <sub>XHDX</sub>   | 30     | Input data hold after clock rising edge  | 0                        | _                                     | 0      |          | ns   |
| t <sub>XHDX</sub>   | 30     | Clock rising edge to input data valid    | -                        | 10 t <sub>CLCL</sub> –133             | -      | 492      | ns   |

#### NOTES:

Parameters are valid over operating temperature range unless otherwise specified.
 Load capacitance for port 0, ALE, and PSEN = 100 pF, load capacitance for all outputs = 80 pF

3. Interfacing the microcontroller to devices with float time up to 45 ns is permitted. This limited bus contention will not cause damage to port 0 drivers.

4. Parts are guaranteed by design to operate down to 0 Hz.

# P80C3xX2; P80C5xX2; P87C5xX2

## AC ELECTRICAL CHARACTERISTICS (12-CLOCK MODE, 2.7 V TO 5.5 V OPERATION)

T<sub>amb</sub> = 0 °C to +70 °C or -40 °C to +85 °C ; V<sub>CC</sub> = 2.7 V to 5.5 V, V<sub>SS</sub> = 0 V<sup>1,2,3,4</sup>

| Symbol              | Figure | Parameter                                | Limits                   |                                       | 16 MHz | Unit  |     |
|---------------------|--------|------------------------------------------|--------------------------|---------------------------------------|--------|-------|-----|
|                     |        |                                          | MIN                      | MAX                                   | MIN    | MAX   | 1   |
| 1/t <sub>CLCL</sub> | 31     | Oscillator frequency                     | 0                        | 16                                    | -      | -     | MHz |
| LHLL                | 27     | ALE pulse width                          | 2t <sub>CLCL</sub> -10   | -                                     | 115    | -     | ns  |
| t <sub>avll</sub>   | 27     | Address valid to ALE low                 | t <sub>CLCL</sub> –15    | -                                     | 47.5   | -     | ns  |
| t <sub>LLAX</sub>   | 27     | Address hold after ALE low               | t <sub>CLCL</sub> –25    | -                                     | 37.5   | -     | ns  |
| t <sub>LLIV</sub>   | 27     | ALE low to valid instruction in          | _                        | 4 t <sub>CLCL</sub> –55               | -      | 195   | ns  |
| t <sub>LLPL</sub>   | 27     | ALE low to PSEN low                      | t <sub>CLCL</sub> –15    | -                                     | 47.5   | _     | ns  |
| t <sub>PLPH</sub>   | 27     | PSEN pulse width                         | 3 t <sub>CLCL</sub> –15  | -                                     | 172.5  | _     | ns  |
| t <sub>PLIV</sub>   | 27     | PSEN low to valid instruction in         | -                        | 3 t <sub>CLCL</sub> –55               | -      | 132.5 | ns  |
| t <sub>PXIX</sub>   | 27     | Input instruction hold after PSEN        | 0                        | -                                     | 0      | -     | ns  |
| t <sub>PXIZ</sub>   | 27     | Input instruction float after PSEN       | _                        | t <sub>CLCL</sub> –10                 | -      | 52.5  | ns  |
| t <sub>AVIV</sub>   | 27     | Address to valid instruction in          | -                        | 5 t <sub>CLCL</sub> –50               | -      | 262.5 | ns  |
| t <sub>PLAZ</sub>   | 27     | PSEN low to address float                | _                        | 10                                    | -      | 10    | ns  |
| Data Men            | nory   | ·                                        |                          | •                                     | •      | •     |     |
| t <sub>RLRH</sub>   | 28     | RD pulse width                           | 6 t <sub>CLCL</sub> –25  | -                                     | 350    | -     | ns  |
| t <sub>WLWH</sub>   | 29     | WR pulse width                           | 6 t <sub>CLCL</sub> –25  | _                                     | 350    | -     | ns  |
| t <sub>RLDV</sub>   | 28     | RD low to valid data in                  | -                        | 5 t <sub>CLCL</sub> –50               | -      | 262.5 | ns  |
| t <sub>RHDX</sub>   | 28     | Data hold after RD                       | 0                        | -                                     | 0      | -     | ns  |
| t <sub>RHDZ</sub>   | 28     | Data float after RD                      | -                        | 2 t <sub>CLCL</sub> –20               | -      | 105   | ns  |
| t <sub>LLDV</sub>   | 28     | ALE low to valid data in                 | -                        | 8 t <sub>CLCL</sub> –55               | -      | 445   | ns  |
| t <sub>AVDV</sub>   | 28     | Address to valid data in                 | _                        | 9 t <sub>CLCL</sub> –50               | -      | 512.5 | ns  |
| tLLWL               | 28, 29 | ALE low to RD or WR low                  | 3 t <sub>CLCL</sub> –20  | 3 t <sub>CLCL</sub> +20               | 167.5  | 207.5 | ns  |
| t <sub>AVWL</sub>   | 28, 29 | Address valid to WR low or RD low        | 4 t <sub>CLCL</sub> –20  | -                                     | 230    | -     | ns  |
| t <sub>QVWX</sub>   | 29     | Data valid to WR transition              | t <sub>CLCL</sub> -30    | -                                     | 32.5   | -     | ns  |
| t <sub>WHQX</sub>   | 29     | Data hold after WR                       | t <sub>CLCL</sub> –20    | _                                     | 42.5   | -     | ns  |
| t <sub>QVWH</sub>   | 29     | Data valid to WR high                    | 7 t <sub>CLCL</sub> –10  | -                                     | 427.5  | -     | ns  |
| t <sub>RLAZ</sub>   | 28     | RD low to address float                  | _                        | 0                                     | -      | 0     | ns  |
| t <sub>WHLH</sub>   | 28, 29 | RD or WR high to ALE high                | t <sub>CLCL</sub> –15    | t <sub>CLCL</sub> +15                 | 47.5   | 77.5  | ns  |
| External            | Clock  | 1                                        | I                        | •                                     | -      | I     |     |
| t <sub>CHCX</sub>   | 31     | High time                                | 0.32 t <sub>CLCL</sub>   | t <sub>CLCL</sub> - t <sub>CLCX</sub> | -      | -     | ns  |
| t <sub>CLCX</sub>   | 31     | Low time                                 | 0.32 t <sub>CLCL</sub>   | t <sub>CLCL</sub> - t <sub>CHCX</sub> | -      | -     | ns  |
| t <sub>CLCH</sub>   | 31     | Rise time                                | _                        | 5                                     | -      | -     | ns  |
| t <sub>CHCL</sub>   | 31     | Fall time                                | _                        | 5                                     | -      | -     | ns  |
| Shift regi          | ster   |                                          | I                        |                                       |        |       |     |
| t <sub>XLXL</sub>   | 30     | Serial port clock cycle time             | 12 t <sub>CLCL</sub>     | -                                     | 750    | _     | ns  |
| t <sub>QVXH</sub>   | 30     | Output data setup to clock rising edge   | 10 t <sub>CLCL</sub> –25 | _                                     | 600    | _     | ns  |
| t <sub>XHQX</sub>   | 30     | Output data hold after clock rising edge | 2 t <sub>CLCL</sub> –15  | _                                     | 110    | _     | ns  |
| t <sub>XHDX</sub>   | 30     | Input data hold after clock rising edge  | 0                        | _                                     | 0      | _     | ns  |
| t <sub>XHDV</sub>   | 30     | Clock rising edge to input data valid    | -                        | 10 t <sub>CLCL</sub> –133             | -      | 492   | ns  |

NOTES:

Parameters are valid over operating temperature range unless otherwise specified.
 Load capacitance for port 0, ALE, and PSEN = 100 pF, load capacitance for all outputs = 80 pF

3. Interfacing the microcontroller to devices with float time up to 45 ns is permitted. This limited bus contention will not cause damage to port 0 drivers.

4. Parts are guaranteed by design to operate down to 0 Hz.

## P80C3xX2; P80C5xX2; P87C5xX2

### AC ELECTRICAL CHARACTERISTICS (6-CLOCK MODE, 5 V ±10% OPERATION)

 $T_{amb} = 0 \degree C$  to +70  $\degree C$  or -40  $\degree C$  to +85  $\degree C$  ;  $V_{CC} = 5 \lor \pm 10\%$ ,  $V_{SS} = 0 \lor^{1,2,3,4,5}$ 

| Symbol              | Figure | Parameter                                | Limits                    | 16 MHz (                              | Clock  | Unit   |     |
|---------------------|--------|------------------------------------------|---------------------------|---------------------------------------|--------|--------|-----|
|                     |        |                                          | MIN                       | MAX                                   | MIN    | MAX    | 1   |
| 1/t <sub>CLCL</sub> | 31     | Oscillator frequency                     | 0                         | 30                                    | -      | -      | MHz |
| LHLL                | 27     | ALE pulse width                          | t <sub>CLCL</sub> -8      | -                                     | 54.5   | -      | ns  |
| AVLL                | 27     | Address valid to ALE low                 | 0.5 t <sub>CLCL</sub> –13 | -                                     | 18.25  | -      | ns  |
| LLAX                | 27     | Address hold after ALE low               | 0.5 t <sub>CLCL</sub> –20 | -                                     | 11.25  | -      | ns  |
| t <sub>LLIV</sub>   | 27     | ALE low to valid instruction in          | -                         | 2 t <sub>CLCL</sub> -35               | -      | 90     | ns  |
| LLPL                | 27     | ALE low to PSEN low                      | 0.5 t <sub>CLCL</sub> –10 | -                                     | 21.25  | -      | ns  |
| t <sub>PLPH</sub>   | 27     | PSEN pulse width                         | 1.5 t <sub>CLCL</sub> –10 | -                                     | 83.75  | -      | ns  |
| t <sub>PLIV</sub>   | 27     | PSEN low to valid instruction in         | -                         | 1.5 t <sub>CLCL</sub> –35             | -      | 58.75  | ns  |
| t <sub>PXIX</sub>   | 27     | Input instruction hold after PSEN        | 0                         | -                                     | 0      | -      | ns  |
| t <sub>PXIZ</sub>   | 27     | Input instruction float after PSEN       | -                         | 0.5 t <sub>CLCL</sub> –10             | -      | 21.25  | ns  |
| t <sub>AVIV</sub>   | 27     | Address to valid instruction in          | -                         | 2.5 t <sub>CLCL</sub> -35             | -      | 121.25 | ns  |
| t <sub>PLAZ</sub>   | 27     | PSEN low to address float                | -                         | 10                                    | -      | 10     | ns  |
| Data Men            | nory   |                                          |                           |                                       |        |        |     |
| t <sub>RLRH</sub>   | 28     | RD pulse width                           | 3 t <sub>CLCL</sub> –20   | -                                     | 167.5  | -      | ns  |
| t <sub>WLWH</sub>   | 29     | WR pulse width                           | 3 t <sub>CLCL</sub> –20   | -                                     | 167.5  | -      | ns  |
| t <sub>RLDV</sub>   | 28     | RD low to valid data in                  | -                         | 2.5 t <sub>CLCL</sub> –35             | -      | 121.25 | ns  |
| t <sub>RHDX</sub>   | 28     | Data hold after RD                       | 0                         | -                                     | 0      | -      | ns  |
| t <sub>RHDZ</sub>   | 28     | Data float after RD                      | -                         | - t <sub>CLCL</sub> -10               |        | 52.5   | ns  |
| t <sub>LLDV</sub>   | 28     | ALE low to valid data in                 | -                         | 4 t <sub>CLCL</sub> -35               | -      | 215    | ns  |
| t <sub>AVDV</sub>   | 28     | Address to valid data in                 | -                         | 4.5 t <sub>CLCL</sub> -35             | -      | 246.25 | ns  |
| t <sub>LLWL</sub>   | 28, 29 | ALE low to RD or WR low                  | 1.5 t <sub>CLCL</sub> –15 | 1.5 t <sub>CLCL</sub> +15             | 78.75  | 108.75 | ns  |
| t <sub>AVWL</sub>   | 28, 29 | Address valid to WR low or RD low        | 2 t <sub>CLCL</sub> –15   | -                                     | 110    | -      | ns  |
| t <sub>QVWX</sub>   | 29     | Data valid to WR transition              | 0.5 t <sub>CLCL</sub> –25 | -                                     | 6.25   | -      | ns  |
| t <sub>WHQX</sub>   | 29     | Data hold after WR                       | 0.5 t <sub>CLCL</sub> –15 | -                                     | 16.25  | -      | ns  |
| t <sub>QVWH</sub>   | 29     | Data valid to WR high                    | 3.5 t <sub>CLCL</sub> –5  | -                                     | 213.75 | -      | ns  |
| t <sub>RLAZ</sub>   | 28     | RD low to address float                  | -                         | 0                                     | -      | 0      | ns  |
| t <sub>WHLH</sub>   | 28, 29 | RD or WR high to ALE high                | 0.5 t <sub>CLCL</sub> –10 | 0.5 t <sub>CLCL</sub> +10             | 21.25  | 41.25  | ns  |
| External            | Clock  |                                          |                           |                                       | -      |        |     |
| t <sub>CHCX</sub>   | 31     | High time                                | 0.4 t <sub>CLCL</sub>     | t <sub>CLCL</sub> - t <sub>CLCX</sub> | -      | -      | ns  |
| t <sub>CLCX</sub>   | 31     | Low time                                 | 0.4 t <sub>CLCL</sub>     | t <sub>CLCL</sub> - t <sub>CHCX</sub> | -      | -      | ns  |
| <sup>t</sup> CLCH   | 31     | Rise time                                | -                         | 5                                     | -      | -      | ns  |
| t <sub>CHCL</sub>   | 31     | Fall time                                | -                         | 5                                     | -      | -      | ns  |
| Shift regi          | ster   |                                          | ·                         |                                       |        |        |     |
| t <sub>XLXL</sub>   | 30     | Serial port clock cycle time             | 6 t <sub>CLCL</sub>       | -                                     | 375    | -      | ns  |
| <sup>t</sup> qvxh   | 30     | Output data setup to clock rising edge   | 5 t <sub>CLCL</sub> –25   | -                                     | 287.5  | -      | ns  |
| t <sub>XHQX</sub>   | 30     | Output data hold after clock rising edge | t <sub>CLCL</sub> –15     | -                                     | 47.5   | -      | ns  |
| t <sub>XHDX</sub>   | 30     | Input data hold after clock rising edge  | 0                         | -                                     | 0      | -      | ns  |
| t <sub>XHDV</sub>   | 30     | Clock rising edge to input data valid    | -                         | 5 t <sub>CLCL</sub> –133              | -      | 179.5  | ns  |

#### NOTES:

1. Parameters are valid over operating temperature range unless otherwise specified.

 Load capacitance for port 0, ALE, and PSEN=100 pF, load capacitance for all outputs = 80 pF
 Interfacing the microcontroller to devices with float time up to 45ns is permitted. This limited bus contention will not cause damage to port 0 drivers.

4. Parts are guaranteed by design to operate down to 0 Hz.

5. Data shown in the table are the best mathematical models for the set of measured values obtained in tests. If a particular parameter calculated at a customer specified frequency has a negative value, it should be considered equal to zero.

## P80C3xX2; P80C5xX2; P87C5xX2

## AC ELECTRICAL CHARACTERISTICS (6-CLOCK MODE, 2.7 V TO 5.5 V OPERATION)

 $T_{amb} = 0 \degree C$  to +70  $\degree C$  or -40  $\degree C$  to +85  $\degree C$  ;  $V_{CC}$ =2.7 V to 5.5 V,  $V_{SS} = 0 V^{1,2,3,4,5}$ 

| Symbol              | Figure | Parameter                                | Limits                    | 16 MHz Clock                          |        | Unit   |     |
|---------------------|--------|------------------------------------------|---------------------------|---------------------------------------|--------|--------|-----|
|                     |        |                                          | MIN                       | MAX                                   | MIN    | MAX    | 1   |
| 1/t <sub>CLCL</sub> | 31     | Oscillator frequency                     | 0                         | 16                                    | -      | -      | MHz |
| LHLL                | 27     | ALE pulse width                          | t <sub>CLCL</sub> -10     | -                                     | 52.5   | -      | ns  |
| AVLL                | 27     | Address valid to ALE low                 | 0.5 t <sub>CLCL</sub> –15 | -                                     | 16.25  | -      | ns  |
| t <sub>LLAX</sub>   | 27     | Address hold after ALE low               | 0.5 t <sub>CLCL</sub> –25 | -                                     | 6.25   | -      | ns  |
| t <sub>LLIV</sub>   | 27     | ALE low to valid instruction in          | -                         | 2 t <sub>CLCL</sub> –55               | -      | 70     | ns  |
| LLPL                | 27     | ALE low to PSEN low                      | 0.5 t <sub>CLCL</sub> –15 | -                                     | 16.25  | -      | ns  |
| t <sub>PLPH</sub>   | 27     | PSEN pulse width                         | 1.5 t <sub>CLCL</sub> –15 | -                                     | 78.75  | -      | ns  |
| t <sub>PLIV</sub>   | 27     | PSEN low to valid instruction in         | -                         | 1.5 t <sub>CLCL</sub> –55             | -      | 38.75  | ns  |
| t <sub>PXIX</sub>   | 27     | Input instruction hold after PSEN        | 0                         | -                                     | 0      | _      | ns  |
| t <sub>PXIZ</sub>   | 27     | Input instruction float after PSEN       | -                         | 0.5 t <sub>CLCL</sub> –10             | -      | 21.25  | ns  |
| t <sub>AVIV</sub>   | 27     | Address to valid instruction in          | -                         | 2.5 t <sub>CLCL</sub> -50             | -      | 101.25 | ns  |
| t <sub>PLAZ</sub>   | 27     | PSEN low to address float                | -                         | 10                                    | -      | 10     | ns  |
| Data Men            | nory   |                                          |                           |                                       |        |        |     |
| t <sub>RLRH</sub>   | 28     | RD pulse width                           | 3 t <sub>CLCL</sub> –25   | -                                     | 162.5  | -      | ns  |
| twlwh               | 29     | WR pulse width                           | 3 t <sub>CLCL</sub> –25   | -                                     | 162.5  | -      | ns  |
| t <sub>RLDV</sub>   | 28     | RD low to valid data in                  | -                         | 2.5 t <sub>CLCL</sub> –50             | -      | 106.25 | ns  |
| t <sub>RHDX</sub>   | 28     | Data hold after RD                       | 0                         | -                                     | 0      | -      | ns  |
| t <sub>RHDZ</sub>   | 28     | Data float after RD                      | -                         | – t <sub>CLCL</sub> –20               |        | 42.5   | ns  |
| t <sub>LLDV</sub>   | 28     | ALE low to valid data in                 | -                         | 4 t <sub>CLCL</sub> –55               | -      | 195    | ns  |
| t <sub>AVDV</sub>   | 28     | Address to valid data in                 | _                         | 4.5 t <sub>CLCL</sub> –50             | -      | 231.25 | ns  |
| t <sub>LLWL</sub>   | 28, 29 | ALE low to RD or WR low                  | 1.5 t <sub>CLCL</sub> –20 | 1.5 t <sub>CLCL</sub> +20             | 73.75  | 113.75 | ns  |
| t <sub>AVWL</sub>   | 28, 29 | Address valid to WR low or RD low        | 2 t <sub>CLCL</sub> –20   | _                                     | 105    | _      | ns  |
| t <sub>QVWX</sub>   | 29     | Data valid to WR transition              | 0.5 t <sub>CLCL</sub> –30 | -                                     | 1.25   | -      | ns  |
| t <sub>WHQX</sub>   | 29     | Data hold after WR                       | 0.5 t <sub>CLCL</sub> –20 | -                                     | 11.25  | -      | ns  |
| t <sub>QVWH</sub>   | 29     | Data valid to WR high                    | 3.5 t <sub>CLCL</sub> –10 | -                                     | 208.75 | -      | ns  |
| t <sub>RLAZ</sub>   | 28     | RD low to address float                  | -                         | 0                                     | -      | 0      | ns  |
| t <sub>WHLH</sub>   | 28, 29 | RD or WR high to ALE high                | 0.5 t <sub>CLCL</sub> –15 | 0.5 t <sub>CLCL</sub> +15             | 16.25  | 46.25  | ns  |
| External            | Clock  |                                          |                           |                                       |        |        |     |
| t <sub>CHCX</sub>   | 31     | High time                                | 0.4 t <sub>CLCL</sub>     | t <sub>CLCL</sub> - t <sub>CLCX</sub> | -      | -      | ns  |
| t <sub>CLCX</sub>   | 31     | Low time                                 | 0.4 t <sub>CLCL</sub>     | t <sub>CLCL</sub> - t <sub>CHCX</sub> | -      | -      | ns  |
| t <sub>CLCH</sub>   | 31     | Rise time                                | -                         | 5                                     | -      | -      | ns  |
| t <sub>CHCL</sub>   | 31     | Fall time                                | -                         | 5                                     | -      | -      | ns  |
| Shift regi          | ster   | 1                                        | 1                         | •                                     |        | 1      |     |
| t <sub>XLXL</sub>   | 30     | Serial port clock cycle time             | 6 t <sub>CLCL</sub>       | -                                     | 375    | -      | ns  |
| t <sub>QVXH</sub>   | 30     | Output data setup to clock rising edge   | 5 t <sub>CLCL</sub> –25   | -                                     | 287.5  | -      | ns  |
| t <sub>XHQX</sub>   | 30     | Output data hold after clock rising edge | t <sub>CLCL</sub> –15     | -                                     | 47.5   | -      | ns  |
| t <sub>XHDX</sub>   | 30     | Input data hold after clock rising edge  | 0                         | -                                     | 0      | -      | ns  |
| t <sub>XHDV</sub>   | 30     | Clock rising edge to input data valid    | -                         | 5 t <sub>CLCL</sub> –133              | _      | 179.5  | ns  |

### NOTES:

1. Parameters are valid over operating temperature range unless otherwise specified.

 Load capacitance for port 0, ALE, and PSEN=100 pF, load capacitance for all outputs = 80 pF
 Interfacing the microcontroller to devices with float time up to 45ns is permitted. This limited bus contention will not cause damage to port 0 drivers.

4. Parts are guaranteed by design to operate down to 0 Hz.

5. Data shown in the table are the best mathematical models for the set of measured values obtained in tests. If a particular parameter calculated at a customer specified frequency has a negative value, it should be considered equal to zero.

### **EXPLANATION OF THE AC SYMBOLS**

Each timing symbol has five characters. The first character is always 't' (= time). The other characters, depending on their positions, indicate the name of a signal or the logical status of that signal. The designations are:

- A Address
- C Clock
- D Input data
- H Logic level high
- I Instruction (program memory contents)
- L Logic level low, or ALE

- P PSEN
- Q Output data
- R RD signal
- t Time
- V Valid
- W- WR signal
- X No longer a valid logic level
- Z Float



Figure 27. External Program Memory Read Cycle



Figure 28. External Data Memory Read Cycle



Figure 29. External Data Memory Write Cycle



Figure 30. Shift Register Mode Timing



Figure 31. External Clock Drive











Figure 34. I<sub>CC</sub> vs. FREQ for 12-clock operation Valid only within frequency specifications of the specified operating voltage

| /*<br>##<br>##<br>## | as31 version  | V2.10              | / *js* /                                |    |
|----------------------|---------------|--------------------|-----------------------------------------|----|
| ##                   | source file:  | idd ljmpl.asm      |                                         |    |
| ##                   |               | _ 3 1              | created Fri Apr 20 15:51:40 2001        |    |
| ##                   |               |                    |                                         |    |
|                      | ############# | ################## | ####################################### |    |
| #0000                |               | # AUXR equ 081     | Eh                                      |    |
| #0000                |               | # CKCON equ 081    | Fh                                      |    |
|                      |               | #                  |                                         |    |
|                      |               | #                  |                                         |    |
| #0000                |               | # org 0            |                                         |    |
|                      |               | #                  |                                         |    |
|                      |               | # LJMP_LABEL:      |                                         |    |
|                      | 5;/8E;/01;    | # MOV              |                                         |    |
|                      | 2;/FF;/FD;    | # LJMI             |                                         |    |
| 0005 /0              | 0;            | # NOP              |                                         |    |
|                      |               | #                  |                                         |    |
| #FFFD                |               | # org Offfdh       |                                         |    |
|                      |               | #                  |                                         |    |
|                      |               | # LJMP_LABEL:      |                                         |    |
|                      | 0./00.00.     | #                  |                                         |    |
| FFFD /0              | 2;/FD;FF;     | # LJMI<br>#; NOP   | IP LJMP_LABEL                           |    |
|                      |               | # , NOP<br>#       |                                         |    |
|                      |               | #                  |                                         |    |
| * / "                |               | π                  |                                         |    |
| /                    |               |                    | SU0145                                  | 99 |

Figure 35. Source code used in measuring  $I_{\text{DD}}$  operational

P87C5xX2

P80C3xX2; P80C5xX2;

V<sub>CC</sub>

lcc

SU00720

### 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

# P80C3xX2; P80C5xX2; P87C5xX2

Vcc

P0

ĒΑ













Figure 39.  $I_{CC}$  Test Condition, Power Down Mode All other pins are disconnected.  $V_{CC}$  = 2 V to 5.5 V

The OTP devices described in this data sheet can be programmed by using a modified Improved Quick-Pulse Programming<sup>TM</sup> algorithm. It differs from older methods in the value used for V<sub>PP</sub> (programming supply voltage) and in the width and number of the ALE/PROG pulses.

The family contains two signature bytes that can be read and used by an EPROM programming system to identify the device. The signature bytes identify the device as being manufactured by Philips.

Table 9 shows the logic levels for reading the signature byte, and for programming the program memory, the encryption table, and the security bits. The circuit configuration and waveforms for quick-pulse programming are shown in Figures 40 and 41. Figure 42 shows the circuit configuration for normal program memory verification.

### **Quick-Pulse Programming**

The setup for microcontroller quick-pulse programming is shown in Figure 40. Note that the device is running with a 4 to 6 MHz oscillator. The reason the oscillator needs to be running is that the device is executing internal address and program data transfers.

The address of the EPROM location to be programmed is applied to ports 1 and 2, as shown in Figure 40. The code byte to be programmed into that location is applied to port 0. RST, PSEN and pins of ports 2 and 3 specified in Table 9 are held at the 'Program Code Data' levels indicated in Table 9. The ALE/PROG is pulsed low 5 times as shown in Figure 41.

To program the encryption table, repeat the 5 pulse programming sequence for addresses 0 through 1FH, using the 'Pgm Encryption Table' levels. Do not forget that after the encryption table is programmed, verification cycles will produce only encrypted data.

To program the security bits, repeat the 5 pulse programming sequence using the 'Pgm Security Bit' levels. After one security bit is programmed, further programming of the code memory and encryption table is disabled. However, the other security bits can still be programmed.

Note that the  $\overline{EA}/V_{PP}$  pin must not be allowed to go above the maximum specified  $V_{PP}$  level for any amount of time. Even a narrow glitch above that voltage can cause permanent damage to the

## P80C3xX2; P80C5xX2; P87C5xX2

device. The  $\mathsf{V}_{\mathsf{PP}}$  source should be well regulated and free of glitches and overshoot.

#### **Program Verification**

If security bits 2 and 3 have not been programmed, the on-chip program memory can be read out for program verification. The address of the program memory locations to be read is applied to ports 1 and 2 as shown in Figure 42. The other pins are held at the 'Verify Code Data' levels indicated in Table 9. The contents of the address location will be emitted on port 0. External pull-ups are required on port 0 for this operation.

If the 64 byte encryption table has been programmed, the data presented at port 0 will be the exclusive NOR of the program byte with one of the encryption bytes. The user will have to know the encryption table contents in order to correctly decode the verification data. The encryption table itself cannot be read out.

#### **Reading the Signature bytes**

The signature bytes are read by the same procedure as a normal verification of locations 030h and 031h, except that P3.6 and P3.7 need to be pulled to a logic low. The values are:

- (030h) = 15h; indicates manufacturer (Philips)
- (031h) = 92h/97h/BBh/BDh; indicates P87C51X2/52X2/54X2/ 58X2.

### **Program/Verify Algorithms**

Any algorithm in agreement with the conditions listed in Table 9, and which satisfies the timing specifications, is suitable.

### **Security Bits**

With none of the security bits programmed the code in the program memory can be verified. If the encryption table is programmed, the code will be encrypted when verified. When only security bit 1 (see Table 10) is programmed, MOVC instructions executed from external program memory are disabled from fetching code bytes from the internal memory, EA is latched on Reset and all further programming of the EPROM is disabled. When security bits 1 and 2 are programmed, in addition to the above, verify mode is disabled. When all three security bits are programmed, all of the conditions above apply and all external program memory execution is disabled.

### **Encryption Array**

64 bytes of encryption array are initially unprogrammed (all 1s).

<sup>™</sup>Trademark phrase of Intel Corporation.

# P80C3xX2; P80C5xX2; P87C5xX2

### Table 9. EPROM Programming Modes

| MODE                              | RST | PSEN | ALE/PROG | EA/V <sub>PP</sub> | P2.7 | P2.6 | P3.7 | P3.6 | P3.3 |
|-----------------------------------|-----|------|----------|--------------------|------|------|------|------|------|
| Read signature                    | 1   | 0    | 1        | 1                  | 0    | 0    | 0    | 0    | Х    |
| Program code data                 | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 0    | 1    | 1    | Х    |
| Verify code data                  | 1   | 0    | 1        | 1                  | 0    | 0    | 1    | 1    | Х    |
| Pgm encryption table              | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 0    | 1    | 0    | Х    |
| Pgm security bit 1                | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 1    | 1    | 1    | Х    |
| Pgm security bit 2                | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 1    | 0    | 0    | Х    |
| Pgm security bit 3                | 1   | 0    | 0*       | V <sub>PP</sub>    | 0    | 1    | 0    | 1    | Х    |
| Program to 6-clock mode           | 1   | 0    | 0*       | V <sub>PP</sub>    | 0    | 0    | 1    | 0    | 0    |
| Verify 6-clock <sup>4</sup>       | 1   | 0    | 1        | 1                  | е    | 0    | 0    | 1    | 1    |
| Verify security bits <sup>5</sup> | 1   | 0    | 1        | 1                  | е    | 0    | 1    | 0    | X    |

#### NOTES:

1. '0' =Valid low for that pin, '1' =valid high for that pin.

2. V<sub>PP</sub> = 12.75 V ±0.25 V.

3.  $V_{CC} = 5 V \pm 10\%$  during programming and verification. 4. Bit is output on P0.4 (1 = 12x, 0 = 6x).

5. Security bit one is output on P0.7.

Security bit two is output on P0.6.

Security bit three is output on P0.3.

\* ALE/PROG receives 5 programming pulses for code data (also for user array; 5 pulses for encryption or security bits) while VPP is held at 12.75 V. Each programming pulse is low for 100  $\mu$ s (±10  $\mu$ s) and high for a minimum of 10  $\mu$ s.

### Table 10. Program Security Bits for EPROM Devices

| PRO | PROGRAM LOCK BITS <sup>1, 2</sup> |   | 31, 2 |                                                                                                                                                                                                           |
|-----|-----------------------------------|---|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | SB1 SB2 SB3                       |   | SB3   | PROTECTION DESCRIPTION                                                                                                                                                                                    |
| 1   | U                                 | U | U     | No Program Security features enabled. (Code verify will still be encrypted by the Encryption Array if programmed.)                                                                                        |
| 2   | Р                                 | U | U     | MOVC instructions executed from external program memory are disabled from fetching code bytes from internal memory, EA is sampled and latched on Reset, and further programming of the EPROM is disabled. |
| 3   | Р                                 | Р | U     | Same as 2, also verify is disabled.                                                                                                                                                                       |
| 4   | Р                                 | Р | Р     | Same as 3, external execution is disabled. Internal data RAM is not accessible.                                                                                                                           |

NOTES:

1. P - programmed. U - unprogrammed.

2. Any other combination of the security bits is not defined.



Figure 40. Programming Configuration



Figure 41. PROG Waveform



Figure 42. Program Verification

Product data

## PROGRAMMING AND VERIFICATION CHARACTERISTICS

 $T_{amb} = 21 \text{ °C to } +27 \text{ °C}, V_{CC} = 5 \text{ V} \pm 10\%, V_{SS} = 0 \text{ V} \text{ (See Figure 43)}$ 

| SYMBOL              | PARAMETER                             | MIN                 | MAX                 | UNIT |
|---------------------|---------------------------------------|---------------------|---------------------|------|
| V <sub>PP</sub>     | Programming supply voltage            | 12.5                | 13.0                | V    |
| I <sub>PP</sub>     | Programming supply current            |                     | 50 <sup>1</sup>     | mA   |
| 1/t <sub>CLCL</sub> | Oscillator frequency                  | 4                   | 6                   | MHz  |
| t <sub>AVGL</sub>   | Address setup to PROG low             | 48t <sub>CLCL</sub> |                     |      |
| t <sub>GHAX</sub>   | Address hold after PROG               | 48t <sub>CLCL</sub> |                     |      |
| t <sub>DVGL</sub>   | Data setup to PROG low                | 48t <sub>CLCL</sub> |                     |      |
| t <sub>GHDX</sub>   | Data hold after PROG                  | 48t <sub>CLCL</sub> |                     |      |
| t <sub>EHSH</sub>   | P2.7 (ENABLE) high to V <sub>PP</sub> | 48t <sub>CLCL</sub> |                     |      |
| t <sub>SHGL</sub>   | V <sub>PP</sub> setup to PROG low     | 10                  |                     | μs   |
| t <sub>GHSL</sub>   | V <sub>PP</sub> hold after PROG       | 10                  |                     | μs   |
| t <sub>GLGH</sub>   | PROG width                            | 90                  | 110                 | μs   |
| t <sub>AVQV</sub>   | Address to data valid                 |                     | 48t <sub>CLCL</sub> |      |
| t <sub>ELQZ</sub>   | ENABLE low to data valid              |                     | 48t <sub>CLCL</sub> |      |
| t <sub>EHQZ</sub>   | Data float after ENABLE               | 0                   | 48t <sub>CLCL</sub> |      |
| t <sub>GHGL</sub>   | PROG high to PROG low                 | 10                  |                     | μs   |

NOTE:

1. Not tested.



### NOTES:

\* FOR PROGRAMMING CONFIGURATION SEE FIGURE 40. FOR VERIFICATION CONDITIONS SEE FIGURE 42.

\*\* SEE TABLE 9.

Figure 43. Programming and Verification

## P80C3xX2; P80C5xX2; P87C5xX2

Product data

MASK ROM DEVICES

### **Security Bits**

With none of the security bits programmed the code in the program memory can be verified. If the encryption table is programmed, the code will be encrypted when verified. When only security bit 1 (see Table 11) is programmed, MOVC instructions executed from external program memory are disabled from fetching code bytes from the internal memory,  $\overline{EA}$  is latched on Reset and all further programming

of the EPROM is disabled. When security bits 1 and 2 are programmed, in addition to the above, verify mode is disabled.

### **Encryption Array**

64 bytes (87C51), or 32 bytes (87C52/4) of encryption array are initially unprogrammed (all 1s).

### Table 11. Program Security Bits

| PROGRAM LOCK BITS <sup>1, 2</sup> |     | BITS <sup>1, 2</sup>          |                                                                                                                                                                                                           |
|-----------------------------------|-----|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                   | SB1 | B1 SB2 PROTECTION DESCRIPTION |                                                                                                                                                                                                           |
| 1                                 | U   | U                             | No Program Security features enabled.<br>(Code verify will still be encrypted by the Encryption Array if programmed.)                                                                                     |
| 2 P U                             |     | U                             | MOVC instructions executed from external program memory are disabled from fetching code bytes from internal memory, EA is sampled and latched on Reset, and further programming of the EPROM is disabled. |
| IOTES.                            | •   | •                             |                                                                                                                                                                                                           |

NOTES:

1. P – programmed. U – unprogrammed.

2. Any other combination of the security bits is not defined.

### 80C51X2 ROM CODE SUBMISSION

When submitting a ROM code for the 80C51X2, the following must be specified:

- 1. 4 kbyte user ROM data
- 2. 64 byte ROM encryption key
- 3. ROM security bits.

| ADDRESS        | CONTENT | BIT(S) | COMMENT            |
|----------------|---------|--------|--------------------|
| 0000H to 0FFFH | DATA    | 7:0    | User ROM Data      |
| 1000H to 103FH | KEY     | 7:0    | ROM Encryption Key |
| 1040H          | SEC     | 0      | ROM Security Bit 1 |
| 1040H          | SEC     | 1      | ROM Security Bit 2 |

Security Bit 1: When programmed, this bit has two effects on masked ROM parts:

1. External MOVC is disabled, and

2.  $\overline{EA}$  is latched on Reset.

Security Bit 2: When programmed, this bit inhibits Verify User ROM.

NOTE: Security Bit 2 cannot be enabled unless Security Bit 1 is enabled.

If the ROM Code file does not include the options, the following information must be included with the ROM code.

For each of the following, check the appropriate box, and send to Philips along with the code:

| Security Bit #1: | Enabled | □ Disabled                             |
|------------------|---------|----------------------------------------|
| Security Bit #2: | Enabled | □ Disabled                             |
| Encryption:      | 🗆 No    | $\Box$ Yes If Yes, must send key file. |

### 80C52X2 ROM CODE SUBMISSION

When submitting a ROM code for the 80C52X2, the following must be specified:

- 1. 8 kbyte user ROM data
- 2. 64 byte ROM encryption key
- 3. ROM security bits.

Product data

| ADDRESS        | CONTENT | BIT(S) | COMMENT            |
|----------------|---------|--------|--------------------|
| 0000H to 1FFFH | DATA    | 7:0    | User ROM Data      |
| 2000H to 203FH | KEY     | 7:0    | ROM Encryption Key |
| 2040H          | SEC     | 0      | ROM Security Bit 1 |
| 2040H          | SEC     | 1      | ROM Security Bit 2 |

Security Bit 1: When programmed, this bit has two effects on masked ROM parts:

1. External MOVC is disabled, and

2.  $\overline{\text{EA}}$  is latched on Reset.

Security Bit 2: When programmed, this bit inhibits Verify User ROM.

NOTE: Security Bit 2 cannot be enabled unless Security Bit 1 is enabled.

If the ROM Code file does not include the options, the following information must be included with the ROM code.

For each of the following, check the appropriate box, and send to Philips along with the code:

| Security Bit #1: | Enabled | Disabled |  |
|------------------|---------|----------|--|
| Security Bit #2: | Enabled | Disabled |  |

## 80C54X2 ROM CODE SUBMISSION

When submitting a ROM code for the 80C54X2, the following must be specified:

- 1. 16 kbyte user ROM data
- 2. 64 byte ROM encryption key
- 3. ROM security bits.

| ADDRESS        | CONTENT | BIT(S) | COMMENT                                                           |
|----------------|---------|--------|-------------------------------------------------------------------|
| 0000H to 3FFFH | DATA    | 7:0    | User ROM Data                                                     |
| 4000H to 403FH | KEY     | 7:0    | ROM Encryption Key<br>FFH = no encryption                         |
| 4040H          | SEC     | 0      | ROM Security Bit 1<br>0 = enable security<br>1 = disable security |
| 4040H          | SEC     | 1      | ROM Security Bit 2<br>0 = enable security<br>1 = disable security |

Security Bit 1: When programmed, this bit has two effects on masked ROM parts:

1. External MOVC is disabled, and

2.  $\overline{EA}$  is latched on Reset.

Security Bit 2: When programmed, this bit inhibits Verify User ROM.

**NOTE:** Security Bit 2 cannot be enabled unless Security Bit 1 is enabled.

If the ROM Code file does not include the options, the following information must be included with the ROM code.

For each of the following, check the appropriate box, and send to Philips along with the code:

| Security Bit #1: | □ Enabled | □ Disabled |  |
|------------------|-----------|------------|--|
| Security Bit #2: | Enabled   | Disabled   |  |

### 80C58X2 ROM CODE SUBMISSION

When submitting a ROM code for the 80C58X2, the following must be specified:

- 1. 32 kbyte user ROM data
- 2. 64 byte ROM encryption key
- 3. ROM security bits.

| ADDRESS        | CONTENT | BIT(S) | COMMENT                                                           |
|----------------|---------|--------|-------------------------------------------------------------------|
| 0000H to 7FFFH | DATA    | 7:0    | User ROM Data                                                     |
| 8000H to 803FH | KEY     | 7:0    | ROM Encryption Key<br>FFH = no encryption                         |
| 8040H          | SEC     | 0      | ROM Security Bit 1<br>0 = enable security<br>1 = disable security |
| 8040H          | SEC     | 1      | ROM Security Bit 2<br>0 = enable security<br>1 = disable security |

Security Bit 1: When programmed, this bit has two effects on masked ROM parts:

1. External MOVC is disabled, and

2.  $\overline{EA}$  is latched on Reset.

Security Bit 2: When programmed, this bit inhibits Verify User ROM.

**NOTE:** Security Bit 2 cannot be enabled unless Security Bit 1 is enabled.

If the ROM Code file does not include the options, the following information must be included with the ROM code.

For each of the following, check the appropriate box, and send to Philips along with the code:

| Security Bit #1: | Enabled | □ Disabled |
|------------------|---------|------------|
| Security Bit #2: | Enabled | Disabled   |



#### Note

1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.

| OUTLINE  | REFERENCES |        |           | EUROPEAN | ISSUE DATE |                                  |
|----------|------------|--------|-----------|----------|------------|----------------------------------|
| VERSION  | IEC        | JEDEC  | JEITA     |          | PROJECTION | ISSUE DATE                       |
| SOT129-1 | 051G08     | MO-015 | SC-511-40 |          |            | <del>-99-12-27</del><br>03-02-13 |





SOT510-1

98-09-16

 $\odot$ 

## P80C3xX2; P80C5xX2; P87C5xX2

### TSSOP38: plastic thin shrink small outline package; 38 leads; body width 4.4 mm; lead pitch 0.5 mm



IEC

SOT510-1

JEDEC

EIAJ

P80C3xX2; P80C5xX2; P87C5xX2

### **REVISION HISTORY**

| Rev | Date     | Description                                                            |  |
|-----|----------|------------------------------------------------------------------------|--|
| _6  | 20030124 | Product data (9397 750 10995); ECN 853-2337 29260 of 06 December 2002  |  |
|     |          | Modifications:                                                         |  |
|     |          | Added TSSOP38 package details                                          |  |
| _5  | 20020912 | Product data (9397 750 10361); ECN 853-2337 28906 of 12 September 2002 |  |
| _4  | 20020612 | Product data (9397 750 09969); ECN 853-2337 28427 of 12 June 2002      |  |
| _3  | 20020422 | Product data (9397 750 09779); ECN 853-2337 28059 of 22 April 2002     |  |
| _2  | 20020219 | Preliminary data (9397 750 09467)                                      |  |
| _1  | 20010924 | Preliminary data (9397 750 08895); initial release                     |  |

### Data sheet status

| Level | Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2] [3]</sup> | Definitions                                                                                                                                                                                                                                                                                    |  |  |
|-------|----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| I     | Objective data                   | Development                          | This data sheet contains data from the objective specification for product development.<br>Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                 |  |  |
| II    | Preliminary data                 | Qualification                        | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |  |  |
| 111   | Product data                     | Production                           | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |  |  |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

[3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### Definitions

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### Disclaimers

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### Contact information

For additional information please visit http://www.semiconductors.philips.com. Fax

Fax: +31 40 27 24825

© Koninklijke Philips Electronics N.V. 2003 All rights reserved. Printed in U.S.A.

Date of release: 01-03

For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com

Document order number:

9397 750 10995

Let's make things better.





Semiconductors

Philips