

## 1. Product profile

### 1.1 General description

Low capacitance unidirectional double ElectroStatic Discharge (ESD) protection array designed to protect up to two signal lines from the damage caused by ESD and other transients. The device is housed in a leadless ultra small SOT883B Surface-Mounted Device (SMD) plastic package.

### **1.2 Features and benefits**

- ESD protection of up to two lines
- Low diode capacitance C<sub>d</sub> = 16 pF
- Low clamping voltage V<sub>CL</sub> = 10 V
- Ultra low leakage current I<sub>RM</sub> = 5 nA

### **1.3 Applications**

- Computers and peripherals
- Audio and video equipment
- Cellular handsets and accessories

- ESD protection up to 15 kV
- IEC 61000-4-2; level 4 (ESD)
- IEC 61000-4-5 (surge); I<sub>PPM</sub> = 2.5 A
- AEC-Q101 qualified
- Portable electronics
- SIM card protection
- Communication systems

### 1.4 Quick reference data

#### Table 1. Quick reference data

| Symbol           | Parameter                       | Conditions                      | Min | Тур | Max | Unit |
|------------------|---------------------------------|---------------------------------|-----|-----|-----|------|
| Per diod         | e                               |                                 |     |     |     |      |
| V <sub>RWM</sub> | /M reverse standoff voltage 5 V |                                 | V   |     |     |      |
| C <sub>d</sub>   | diode capacitance               | f = 1 MHz; V <sub>R</sub> = 0 V | -   | 16  | 19  | pF   |



Low capacitance unidirectional double ESD protection array

## 2. Pinning information

| Table 2. | Pinning      |                           |                  |
|----------|--------------|---------------------------|------------------|
| Pin      | Description  | Simplified outline        | Graphic symbol   |
| 1        | cathode      |                           |                  |
| 2        | cathode      |                           | 3                |
| 3        | common anode | 2 Transparent<br>top view | 1 2<br>006aac923 |

## 3. Ordering information

| Table 3. Ordering | g information | on                                                                                           |         |
|-------------------|---------------|----------------------------------------------------------------------------------------------|---------|
| Type number       | Package       |                                                                                              |         |
|                   | Name          | Description                                                                                  | Version |
| PESD5V0L2UMB      | -             | leadless ultra small plastic package; 3 solder lands; body 1.0 $\times$ 0.6 $\times$ 0.37 mm | SOT883B |

### 4. Marking

| Table 4. Marking codes |                             |
|------------------------|-----------------------------|
| Type number            | Marking code <sup>[1]</sup> |
| PESD5V0L2UMB           | 0001 1011                   |

[1] For SOT883B binary marking code description, see Figure 1.

### 4.1 Binary marking code description



| PESD5V0L2UMB       | All information provided in this document is subject to legal disclaimers. | © NXP B.V. 2012. All rights reserved. |
|--------------------|----------------------------------------------------------------------------|---------------------------------------|
| Product data sheet | Rev. 1 — 21 February 2012                                                  | 2 of 13                               |

#### Low capacitance unidirectional double ESD protection array

## 5. Limiting values

#### Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

|                  |                          |                      | · · · · |      |      |
|------------------|--------------------------|----------------------|---------|------|------|
| Symbol           | Parameter                | Conditions           | Min     | Max  | Unit |
| Per diode        |                          |                      |         |      |      |
| I <sub>PPM</sub> | rated peak pulse current | $t_p = 8/20 \ \mu s$ | [1][2]  | 2.5  | А    |
| Per device       |                          |                      |         |      |      |
| Tj               | junction temperature     |                      | -       | 150  | °C   |
| T <sub>amb</sub> | ambient temperature      |                      | -55     | +150 | °C   |
| T <sub>stg</sub> | storage temperature      |                      | -65     | +150 | °C   |

[1] Device stressed with ten non-repetitive current pulses (8/20  $\mu$ s exponential decay waveform according to IEC 61000-4-5 and IEC 61643-321).

[2] Measured from pin 1 or 2 to 3.

#### Table 6.ESD maximum ratings

 $T_{amb} = 25 \$ °C unless otherwise specified.

| Symbol                                              | Parameter                            | Conditions                        | Min | Max | Unit |
|-----------------------------------------------------|--------------------------------------|-----------------------------------|-----|-----|------|
| Per diode                                           | )                                    |                                   |     |     |      |
| V <sub>ESD</sub> electrostatic<br>discharge voltage | IEC 61000-4-2<br>(contact discharge) | [1][2] _                          | 15  | kV  |      |
|                                                     | machine model                        | [2] _                             | 400 | V   |      |
|                                                     |                                      | MIL-STD-883<br>(human body model) | -   | 10  | kV   |

[1] Device stressed with ten non-repetitive ESD pulses.

[2] Measured from pin 1 or 2 to 3.

#### Table 7. ESD standards compliance

| Standard                                 | Conditions                      |
|------------------------------------------|---------------------------------|
| Per diode                                |                                 |
| IEC 61000-4-2; level 4 (ESD)             | > 15 kV (air); > 8 kV (contact) |
| MIL-STD-883; class 3B (human body model) | > 8 kV                          |

PESD5V0L2UMB

Low capacitance unidirectional double ESD protection array



## 6. Characteristics

#### Table 8. Characteristics

 $T_{amb} = 25 \$ °C unless otherwise specified.

| Symbol           | Parameter                   | Conditions                             |        | Min  | Тур  | Max  | Unit |
|------------------|-----------------------------|----------------------------------------|--------|------|------|------|------|
| Per diod         | e                           |                                        |        |      |      |      |      |
| V <sub>RWM</sub> | reverse standoff<br>voltage |                                        |        | -    | -    | 5    | V    |
| I <sub>RM</sub>  | reverse leakage current     | $V_{RWM} = 5 V$                        |        | -    | 5    | 25   | nA   |
| $V_{BR}$         | breakdown voltage           | I <sub>R</sub> = 1 mA                  |        | 6.46 | 6.80 | 7.14 | V    |
| C <sub>d</sub>   | diode capacitance           | $f = 1 MHz; V_R = 0 V$                 |        | -    | 16   | 19   | pF   |
|                  |                             | $f = 1 \text{ MHz}; V_R = 5 \text{ V}$ |        | -    | 8    | 11   | pF   |
| V <sub>CL</sub>  | clamping voltage            | I <sub>PP</sub> = 1 A                  | [1][2] | -    | -    | 10   | V    |
|                  |                             |                                        | [1][3] | -    | -    | 11   | V    |
|                  |                             | I <sub>PPM</sub> = 2.5 A               | [1][2] | -    | -    | 13   | V    |
|                  |                             |                                        | [1][3] | -    | -    | 15   | V    |
| r <sub>dyn</sub> | dynamic resistance          | I <sub>R</sub> = 10 A                  | [4]    | -    | 0.9  | -    | Ω    |

[1] Device stressed with 8/20 µs exponential decay waveform according to IEC 61000-4-5 and IEC 61643-321.

[2] Measured from pin 1 or 2 to 3.

[3] Measured from pin 1 to 2.

 [4] Non-repetitive current pulse, Transmission Line Pulse (TLP) t<sub>p</sub> = 100 ns; square pulse; ANS/IESD STM5-1-2008.

### **NXP Semiconductors**

# PESD5V0L2UMB

Low capacitance unidirectional double ESD protection array



### **NXP Semiconductors**

# PESD5V0L2UMB

#### Low capacitance unidirectional double ESD protection array



PESD5V0L2UMB Product data sheet

Low capacitance unidirectional double ESD protection array

## 7. Application information

The device is designed for the protection of up to two unidirectional data or signal lines from the damage caused by ESD and surge pulses. The device may be used on lines where the signal polarities are either positive or negative with respect to ground.



#### Circuit board layout and protection device placement

Circuit board layout is critical for the suppression of ESD, Electrical Fast Transient (EFT) and surge transients. The following guidelines are recommended:

- 1. Place the device as close to the input terminal or connector as possible.
- 2. Minimize the path length between the device and the protected line.
- 3. Keep parallel signal paths to a minimum.
- 4. Avoid running protected conductors in parallel with unprotected conductors.
- 5. Minimize all Printed-Circuit Board (PCB) conductive loops including power and ground loops.
- 6. Minimize the length of the transient return path to ground.
- 7. Avoid using shared transient return paths to a common ground point.
- 8. Use ground planes whenever possible. For multilayer PCBs, use ground vias.

### 8. Test information

### 8.1 Quality information

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q101* - *Stress test qualification for discrete semiconductors*, and is suitable for use in automotive applications.

PESD5V0L2UMB Product data sheet

Low capacitance unidirectional double ESD protection array

## 9. Package outline



# **10. Packing information**

#### Table 9. Packing methods

The indicated -xxx are the last three digits of the 12NC ordering code.[1]

| Type number  | Package | Description                    | Packing quantity |
|--------------|---------|--------------------------------|------------------|
|              |         |                                | 10000            |
| PESD5V0L2UMB | SOT883B | 2 mm pitch, 8 mm tape and reel | -315             |

[1] For further information and the availability of packing methods, see <u>Section 14</u>.

PESD5V0L2UMB

Low capacitance unidirectional double ESD protection array

# 11. Soldering



Low capacitance unidirectional double ESD protection array

# 12. Revision history

| Table 10. Revision history |              |                    |               |            |  |
|----------------------------|--------------|--------------------|---------------|------------|--|
| Document ID                | Release date | Data sheet status  | Change notice | Supersedes |  |
| PESD5V0L2UMB v.1           | 20120221     | Product data sheet | -             | -          |  |

Low capacitance unidirectional double ESD protection array

## 13. Legal information

### 13.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

### 13.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 13.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

PESD5V0L2UMB Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 1 — 21 February 2012 © NXP B.V. 2012. All rights reserved. 11 of 13

#### Low capacitance unidirectional double ESD protection array

Notice: All referenced brands, product names, service names and trademarks

13.4 Trademarks

are the property of their respective owners.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

## **14. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

### PESD5V0L2UMB

Low capacitance unidirectional double ESD protection array

## 15. Contents

| 1    | Product profile 1                 |
|------|-----------------------------------|
| 1.1  | General description 1             |
| 1.2  | Features and benefits 1           |
| 1.3  | Applications 1                    |
| 1.4  | Quick reference data 1            |
| 2    | Pinning information 2             |
| 3    | Ordering information 2            |
| 4    | Marking 2                         |
| 4.1  | Binary marking code description 2 |
| 5    | Limiting values 3                 |
| 6    | Characteristics 4                 |
| 7    | Application information 7         |
| 8    | Test information 7                |
| 8.1  | Quality information 7             |
| 9    | Package outline 8                 |
| 10   | Packing information 8             |
| 11   | Soldering 9                       |
| 12   | Revision history 10               |
| 13   | Legal information 11              |
| 13.1 | Data sheet status 11              |
| 13.2 | Definitions 11                    |
| 13.3 | Disclaimers 11                    |
| 13.4 | Trademarks 12                     |
| 14   | Contact information 12            |
| 15   | Contents 13                       |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2012.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 21 February 2012 Document identifier: PESD5V0L2UMB