

# Dual 9 MHz Precision Operational Amplifier

**OP285** 

#### **FEATURES**

Low Offset Voltage: 250 μV Low Noise: 6 nV/√Hz Low Distortion: 0.0006% High Slew Rate: 22 V/μs Wide Bandwidth: 9 MHz Low Supply Current: 5 mA Low Offset Current: 2 nA Unity-Gain Stable SO-8 Package

APPLICATIONS
High Performance Audio
Active Filters
Fast Amplifiers
Integrators

#### **GENERAL DESCRIPTION**

The OP285 is a precision high-speed amplifier featuring the Butler Amplifier front-end. This new front-end design combines the accuracy and low noise performance of bipolar transistors with the speed of JFETs. This yields an amplifier with high slew rates, low offset and good noise performance at low supply currents. Bias currents are also low compared to bipolar designs.

The OP285 offers the slew rate and low power of a JFET amplifier combined with the precision, low noise and low drift of a bipolar amplifier. Input offset voltage is laser-trimmed and guaranteed less than 250  $\mu$ V. This makes the OP285 useful in dc-coupled or summing applications without the need for special selections or the added noise of additional offset adjustment circuitry. Slew rates of 22 V/ $\mu$ s and a bandwidth of 9 MHz make the OP285 one of the most accurate medium speed amplifiers available.

#### PIN CONNECTIONS

#### 8-Lead Narrow-Body SO (S-Suffix)



#### 8-Lead Epoxy DIP (P-Suffix)



The combination of low noise, speed and accuracy can be used to build high speed instrumentation systems. Circuits such as instrumentation amplifiers, ramp generators, bi-quad filters and dc-coupled audio systems are all practical with the OP285. For applications that require long term stability, the OP285 has a guaranteed maximum long term drift specification.

The OP285 is specified over the XIND—extended industrial—(-40°C to +85°C) temperature range. OP285s are available in 8-pin plastic DIP and SOIC-8 surface mount packages.

REV. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781/326-8703 © Analog Devices, Inc., 2001

# $\label{eq:continuous} OP285 — SPECIFICATIONS \ (@Vs = \pm 15.0 \ V, \ TA = 25^{\circ}C, \ unless \ otherwise \ noted.)$

| Parameter                      | Symbol                   | Conditions                                                                     | Min   | Typ     | Max    | Unit           |
|--------------------------------|--------------------------|--------------------------------------------------------------------------------|-------|---------|--------|----------------|
| INPUT CHARACTERISTICS          |                          |                                                                                |       |         |        |                |
| Offset Voltage                 | Vos                      |                                                                                |       | 35      | 250    | μV             |
| č                              | Vos                      | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$          |       |         | 600    | μV             |
| Input Bias Current             | IB                       | $V_{CM} = 0 V$                                                                 |       | 100     | 350    | nA             |
| input Dino Current             | IB                       | $V_{CM} = 0 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$  |       |         | 400    | nA             |
| Input Offset Current           | Ios                      | $V_{CM} = 0 \text{ V}$                                                         |       | 2       | ±50    | nA             |
| 1                              | Ios                      | $V_{CM} = 0 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$  |       | 2       | ±100   | nA             |
| Input Voltage Range            | $V_{\rm CM}$             | · CM                                                                           | -10.5 |         | 10.5   | V              |
| Common-Mode Rejection          | CMRR                     | $V_{CM} = \pm 10.5 \text{ V},$                                                 |       |         |        |                |
|                                |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$          | 80    | 106     |        | dB             |
| Large-Signal Voltage Gain      | A <sub>VO</sub>          | $R_{L} = 2 k\Omega$                                                            | 250   | 100     |        | V/mV           |
| Large Orginal Voltage Calli    | A <sub>VO</sub>          | $R_{L} = 2 k\Omega, -40 ^{\circ} \text{C} \le T_{A} \le +85 ^{\circ} \text{C}$ | 175   |         |        | V/mV           |
|                                | A <sub>VO</sub>          | $R_{\rm L} = 600 \Omega$                                                       | 113   | 200     |        | V/mV           |
| Common-Mode Input Capacitance  | 1100                     | 14, 000 22                                                                     |       | 7.5     |        | pF             |
| Differential Input Capacitance |                          |                                                                                |       | 3.7     |        | pF             |
| Long-Term Offset Voltage       | $\Delta V_{OS}$          | Note 1                                                                         |       | 5.1     | 300    | μV             |
| Offset Voltage Drift           | $\Delta V_{OS}/\Delta T$ | Note 1                                                                         |       | 1       | 300    | μV/°C          |
|                                | Δ V OS/Δ I               |                                                                                |       | 1       |        | μν/ Ο          |
| OUTPUT CHARACTERISTICS         | 3.7                      | DI = 210                                                                       | 12.5  | . 12.0  | . 12 5 | X 7            |
| Output Voltage Swing           | Vo                       | $RL = 2 k\Omega$                                                               | -13.5 | +13.9   | +13.5  | V              |
|                                | Vo                       | RL = $2 k\Omega$ , $-40^{\circ}$ C $\leq T_A \leq +85^{\circ}$ C               | -13   | +13.9   | +13    | V              |
|                                |                          | RL = 600 Ω, $V_S = \pm 18 \text{ V}$                                           |       | -16/+14 |        | V              |
| POWER SUPPLY                   |                          |                                                                                |       |         |        |                |
| Power Supply Rejection Ratio   | PSRR                     | $V_S = \pm 4.5 \text{ V to } \pm 18 \text{ V}$                                 | 85    | 111     |        | dB             |
|                                | PSRR                     | $V_S = \pm 4.5 \text{ V to } \pm 18 \text{ V},$                                |       |         |        |                |
|                                |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$          | 80    |         |        | dB             |
| Supply Current                 | $I_{SY}$                 | $V_S = \pm 4.5 \text{ V to } \pm 18 \text{ V}, V_O = 0 \text{ V},$             |       |         |        |                |
|                                |                          | $R_{L} = x, -40^{\circ}C \le T_{A} \le +85^{\circ}C$                           |       | 4       | 5      | mA             |
|                                | $I_{SY}$                 | $V_S = \pm 22 \text{ V}, V_O, = 0 \text{ V}, R_L = x$                          |       |         |        |                |
|                                |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$          |       |         | 5.5    | mA             |
| Supply Voltage Range           | VS                       |                                                                                | ±4.5  |         | ±22    | V              |
| DYNAMIC PERFORMANCE            |                          |                                                                                |       |         |        |                |
| Slew Rate                      | SR                       | $R_L = 2 k\Omega$                                                              | 15    | 22      |        | V/µs           |
| Gain Bandwidth Product         | GBP                      | -L                                                                             |       | 9       |        | MHz            |
| Phase Margin                   | θο                       |                                                                                |       | 62      |        | Degrees        |
| Settling Time                  | t <sub>s</sub>           | To 0.1%, 10 V Step                                                             |       | 625     |        | ns             |
| · · · · · · · · · · · · · · ·  | t <sub>s</sub>           | To 0.01%, 10 V Step                                                            |       | 750     |        | ns             |
| Distortion                     | -8                       | $A_{V} = 1, V_{OUT} = 8.5 \text{ V p-p},$                                      |       |         |        |                |
|                                |                          | $f = 1 \text{ kHz}, R_L = 2 \text{ k}\Omega$                                   |       | -104    |        | dB             |
| Voltage Noise Density          | e <sub>n</sub>           | f = 30 Hz                                                                      |       | 7       |        | nV/√Hz         |
| voltage 14015e Delisity        | e <sub>n</sub>           | f = 1  kHz                                                                     |       | 6       |        | $nV/\sqrt{Hz}$ |
| Current Noise Density          | i <sub>n</sub>           | f = 1  kHz                                                                     |       | 0.9     |        | $pA/\sqrt{Hz}$ |
| Headroom                       | -n                       | THD + Noise $\leq 0.01\%$ ,                                                    |       | 0.7     |        | PIN VIIZ       |
| 11044100111                    |                          | $R_{L} = 2 k\Omega, V_{S} = \pm 18 V$                                          |       | >12.9   |        | dBu            |
|                                |                          | 11 - 2 N22, VS - ±10 V                                                         |       | - 14.7  |        | ubu            |

Specifications subject to change without notice.

NOTE  $^{1}$ Long-term offset voltage is guaranteed by a 1,000 hour life test performed on three independent wafer lots at 125  $^{\circ}$ C, with an LTPD of 1.3.

#### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

| Supply Voltage                                               |
|--------------------------------------------------------------|
| Input Voltage <sup>2</sup> ±18 V                             |
| Differential Input Voltage <sup>2</sup> ±7.5 V               |
| Output Short-Circuit Duration to Gnd <sup>3</sup> Indefinite |
| Storage Temperature Range                                    |
| P, S Package                                                 |
| Operating Temperature Range                                  |
| OP285G                                                       |
| Junction Temperature Range                                   |
| P, S Package                                                 |
| Lead Temperature Range (Soldering 60 Sec) 300°C              |

| Package Type          | $\theta_{\mathrm{JA}}^{\mathrm{4}}$ | $\theta_{ m JC}$ | Unit |
|-----------------------|-------------------------------------|------------------|------|
| 8-Pin Plastic DIP (P) | 103                                 | 43               | °C/W |
| 8-Pin SOIC (S)        | 158                                 | 43               | °C/W |

#### NOTES

#### **ORDERING GUIDE**

| Model    | Temperature<br>Range |                      | Package<br>Option |
|----------|----------------------|----------------------|-------------------|
| OP285GP* |                      |                      | N-8               |
| OP285GS  | −40°C to +85°C       | 8-Pin SOIC           | S0-8              |
| OP285GSR | −40°C to +85°C       | S0-8 Reel, 2500 pcs. |                   |

<sup>\*</sup>Not for new designs. Obsolete April 2002.

#### **CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the OP285 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. A -3-

 $<sup>^{1}</sup>$ Absolute Maximum Ratings apply to packaged parts, unless otherwise noted.  $^{2}$ For supply voltages less than  $\pm 7.5$  V, the absolute maximum input voltage is equal to the supply voltage.

 $<sup>^3</sup>$ Shorts to either supply may destroy the device. See data sheet for full details.  $^4\theta_{JA}$  is specified for the worst case conditions, i.e.,  $\theta_{JA}$  is specified for device in socket for cerdip, P-DIP, and LCC packages;  $\theta_{JA}$  is specified for device soldered in circuit board for SOIC package.



TPC 1. Output Voltage Swing vs. Supply Voltage



SLEW RATE – V/μs 35 30 +SR 25 20 -25 25 50 75 100 TEMPERATURE - °C

TPC 4. Slew Rate vs. Temperature



TPC 7. Common-Mode Rejection vs. Frequency



TPC 2. Open-Loop Gain vs. Temperature



TPC 5. Closed-Loop Gain vs. Frequency



TPC 8. Power Supply Rejection vs. Frequency



TPC 3. Slew Rate vs. Differential Input Voltage



TPC 6. Closed-Loop Output Imped ance vs. Frequency



TPC 9. Open-Loop Gain, Phase vs. Frequency

## **Typical Performance Characteristics—OP285**



TPC 10. Gain Bandwidth Product, Phase Margin vs. Temperature



TPC 11. Small-Signal Overshoot vs.| Load Capacitance



TPC 12. Maximum Output Voltage vs. Load Resistance



TPC 13. Maximum Output Swing vs. Frequency



TPC 14. Supply Current vs. Supply Voltage



TPC 15. Short Circuit Current vs. Temperature



TPC 16. Input Bias Current vs. Temperature



TPC 17. Current Noise Density vs. Frequency



TPC 18. t<sub>C</sub> V<sub>OS</sub> Distribution

REV. A -5-



TPC 19. Input Offset ( $V_{OS}$ ) Distribution



TPC 20. Settling Time vs. Step Size



TPC 21. Slew Rate vs. Capacitive Load



TPC 22. Negative Slew Rate  $R_L = 2 k\Omega$ ,  $V_S = \pm 15 V$ ,  $A_V = +1$ 



TPC 23. Positive Slew Rate  $RL = 2 k\Omega$ ,  $V_S = \pm 15 V$ ,  $A_V = +1$ 



TPC 24. Small Signal Response  $R_L = 2 k\Omega$ ,  $V_S = \pm 15 V$ ,  $A_V = +1$ 



TPC 25. OP285 Voltage Noise Density vs. Frequency  $V_S = \pm 15 \text{ V}$ ,  $A_V = 1000$ 

#### **APPLICATIONS**

#### **Short-Circuit Protection**

The OP285 has been designed with inherent short-circuit protection to ground. An internal 30  $\Omega$  resistor, in series with the output, limits the output current at room temperature to  $I_{SC}+=40$  mA and  $I_{SC}-=-90$  mA, typically, with  $\pm 15$  V supplies.

However, shorts to either supply may destroy the device when excessive voltages or current are applied. If it is possible for a user to short an output to a supply, for safe operation, the output current of the OP285 should be design-limited to  $\pm 30$  mA, as shown in Figure 1.



Figure 1. Recommended Output Short-Circuit Protection

#### **Input Over Current Protection**

The maximum input differential voltage that can be applied to the OP285 is determined by a pair of internal Zener diodes connected across the inputs. They limit the maximum differential input voltage to  $\pm 7.5$  V. This is to prevent emitter-base iunction breakdown from occurring in the input stage of the OP285 when very large differential voltages are applied. However, in order to preserve the OP285's low input noise voltage, internal resistance in series with the inputs were not used to limit the current in the clamp diodes. In small-signal applications, this is not an issue; however, in industrial applications, where large differential voltages can be inadvertently applied to the device, large transient currents can be made to flow through these diodes. The diodes have been designed to carry a current of  $\pm 8$  mA; and, in applications where the OP285's differential voltage were to exceed ±7.5 V, the resistor values shown in Figure 2 safely limit the diode current to ±8 mA.



Figure 2. OP285 Input Over Current Protection

#### **Output Voltage Phase Reversal**

Since the OP285's input stage combines bipolar transistors for low noise and p-channel JFETs for high speed performance, the output voltage of the OP285 may exhibit phase reversal if either of its inputs exceed its negative common-mode input voltage. This might occur in very severe industrial applications where a sensor or system fault might apply very large voltages on the inputs of the OP285. Even though the input voltage range of the OP285 is  $\pm 10.5$  V, an input voltage of approximately -13.5 V will cause output voltage phase reversal. In inverting amplifier configurations, the OP285's internal 7.5 V input clamping diodes will prevent phase reversal; however, they will not prevent this effect from occurring in noninverting applications. For these

applications, the fix is a simple one and is illustrated in Figure 3. A 3.92 k $\Omega$  resistor in series with the noninverting input of the OP285 cures the problem.



Figure 3. Output Voltage Phase Reversal Fix

#### Overload or Overdrive Recovery

Overload or overdrive recovery time of an operational amplifier is the time required for the output voltage to recover to a rated output voltage from a saturated condition. This recovery time is important in applications where the amplifier must recover quickly after a large abnormal transient event. The circuit shown in Figure 4 was used to evaluate the OP285's overload recovery time. The OP285 takes approximately 1.2  $\mu s$  to recover to  $V_{OUT}$  = +10 V and approximately 1.5  $\mu s$  to recover to  $V_{OUT}$  = -10 V.



Figure 4. Overload Recovery Time Test Circuit

#### Driving the Analog Input of an A/D Converter

Settling characteristics of operational amplifiers also include the amplifier's ability to recover, i.e., settle, from a transient output current load condition. When driving the input of an A/D converter, especially successive-approximation converters, the amplifier must maintain a constant output voltage under dynamically changing load current conditions. In these types of converters, the comparison point is usually diode clamped, but it may deviate several hundred millivolts resulting in high frequency modulation of the A/D input current. Amplifiers that exhibit high closed-loop output impedances and/or low unity-gain crossover frequencies recover very slowly from output load current transients. This slow recovery leads to linearity errors or missing codes because of errors in the instantaneous input voltage. Therefore, the amplifier chosen for this type of application should exhibit low output impedance and high unity-gain bandwidth so that its output has had a chance to settle to its nominal value before the converter makes its comparison.

The circuit in Figure 5 illustrates a settling measurement circuit for evaluating the recovery time of an amplifier from an output load current transient. The amplifier is configured as a follower with a very high speed current generator connected to its output. In this test, a 1 mA transient current was used. As shown in Figure 6, the OP285 exhibits an extremely fast recovery time of 139 ns to 0.01%. Because of its high gain-bandwidth product, high open-loop gain, and low output impedance, the OP285 is ideally suited to drive high speed A/D converters.



Figure 5. Transient Output Load Current Test Fixture



Figure 6. OP285's Output Load Current Recovery Time

16-20V

#### **Measuring Settling Time**

The design of OP285 combines high slew rate and wide gain-bandwidth product to produce a fast-settling (ts <  $1\,\mu s$ ) amplifier for 8- and 12-bit applications. The test circuit designed to measure the settling time of the OP285 is shown in Figure 7. This test method has advantages over false-sum node techniques in that the actual output of the amplifier is measured, instead of an error voltage at the sum node. Common-mode settling effects are exercised in this circuit in addition to the slew rate and bandwidth effects measured by the false-sum-node method. Of course, a reasonably flat-top pulse is required as the stimulus.

The output waveform of the OP285 under test is clamped by Schottky diodes and buffered by the JFET source follower. The signal is amplified by a factor of ten by the OP260 and then Schottky-clamped at the output to prevent overloading the oscilloscope's input amplifier. The OP41 is configured as a fast integrator which provides overall dc offset nulling.

#### **High Speed Operation**

As with most high speed amplifiers, care should be taken with supply decoupling, lead dress, and component placement. Recommended circuit configurations for inverting and noninverting applications are shown in Figures 8 and Figure 9.



Figure 8. Unity Gain Follower



Figure 7. OP285's Settling Time Test Fixture



Figure 9. Unity-Gain Inverter

In inverting and noninverting applications, the feedback resistance forms a pole with the source resistance and capacitance ( $R_S$  and  $C_S$ ) and the OP285's input capacitance ( $C_{\rm IN}$ ), as shown in Figure 10. With  $R_S$  and  $R_F$  in the kilohm range, this pole can create excess phase shift and even oscillation. A small capacitor,  $C_{FB}$ , in parallel with  $R_{FB}$  eliminates this problem. By setting  $R_S$  ( $C_S$  +  $C_{\rm IN}$ ) =  $R_{FB}C_{FB}$ , the effect of the feedback pole is completely removed.



Figure 10. Compensating the Feedback Pole

### High-Speed, Low-Noise Differential Line Driver

The circuit of Figure 11 is a unique line driver widely used in industrial applications. With  $\pm 18~V$  supplies, the line driver can deliver a differential signal of 30 V p-p into a 2.5 k $\Omega$  load. The high slew rate and wide bandwidth of the OP285 combine to yield a full power bandwidth of 130 kHz while the low noise front end produces a referred-to-input noise voltage spectral density of 10 nV/ $\!\!\!\!/\text{Hz}$ . The design is a transformerless, balanced transmission system where output common-mode rejection of noise is of paramount importance. Like the transformer-based design, either output can be shorted to ground for unbalanced line driver applications without changing the circuit gain of 1. Other circuit gains can be set according to the equation in the diagram. This allows the design to be easily set to noninverting, inverting, or differential operation.



Figure 11. High-Speed, Low-Noise Differential Line Driver

#### Low Phase Error Amplifier

The simple amplifier configuration of Figure 12 uses the OP285 and resistors to reduce phase error substantially over a wide frequency range when compared to conventional amplifier designs. This technique relies on the matched frequency characteristics of the two amplifiers in the OP285. Each amplifier in the circuit has the same feedback network which produces a circuit gain of 10. Since the two amplifiers are set to the same gain and are matched due to the monolithic construction of the OP285, they will exhibit identical frequency response. Recall from feedback theory that a pole of a feedback network becomes a zero in the loop gain response. By using this technique, the dominant pole of the amplifier in the feedback loop compensates for the dominant pole of the main amplifier,



Figure 12. Cancellation of A2's Dominant Pole by A1

REV. A -9-

thereby reducing phase error dramatically. This is shown in Figure 13 where the 10x composite amplifier's phase response exhibits less than 1.5° phase shift through 500 kHz. On the other hand, the single gain stage amplifier exhibits 25° of phase shift over the same frequency range. An additional benefit of the low phase error configuration is constant group delay, by virtue of constant phase shift at all frequencies below 500 kHz. Although this technique is valid for minimum circuit gains of 10, actual closed-loop magnitude response must be optimized for the amplifier chosen.



Figure 13. Phase Error Comparison

For a more detailed treatment on the design of low phase error amplifiers, see Application Note AN-107.

#### **Fast Current Pump**

A fast, 30 mA current source, illustrated in Figure 14, takes advantage of the OP285's speed and high output current drive. This is a variation of the Howland current source where a second amplifier, A2, is used to increase load current accuracy and output voltage compliance. With supply voltages of  $\pm 15~\rm V$ , the output voltage compliance of the current pump is  $\pm 8~\rm V$ . To keep the output resistance in the  $M\Omega$  range requires that 0.1% or better resistors be used in the circuit. The gain of the current pump can be easily changed according to the equations shown in the diagram.



Figure 14. A Fast Current Pump

#### A Low Noise, High Speed Instrumentation Amplifier

A high speed, low noise instrumentation amplifier, constructed with a single OP285, is illustrated in Figure 15. The circuit exhibits less than 1.2  $\mu V$  p-p noise (RTI) in the 0.1 Hz to 10 Hz band and an input noise voltage spectral density of 9 nV/\Hz (1 kHz) at a gain of 1000. The gain of the amplifier is easily set by  $R_G$  according to the formula:

$$\frac{V_{OUT}}{V_{IN}} = \frac{9.98 \ k\Omega}{R_G} + 2$$

The advantages of a two op amp instrumentation amplifier based on a dual op amp is that the errors in the individual amplifiers tend to cancel one another. For example, the circuit's input offset voltage is determined by the input offset voltage matching of the OP285, which is typically less than 250  $\mu$ V.



Figure 15. A High-Speed Instrumentation Amplifier

Common-mode rejection of the circuit is limited by the matching of resistors R1 to R4. For good common-mode rejection, these resistors ought to be matched to better than 1%. The circuit was constructed with 1% resistors and included potentiometer P1 for trimming the CMRR and a capacitor C1 for trimming the CMRR. With these two trims, the circuit's common-mode rejection was better than 95 dB at 60 Hz and better than 65 dB at 10 kHz. For the best common-mode rejection performance, use a matched (better than 0.1%) thin-film resistor network for R1 through R4 and use the variable capacitor to optimize the circuit's CMR.

The instrumentation amplifier exhibits very wide small- and large-signal bandwidths regardless of the gain setting, as shown in the table. Because of its low noise, wide gain-bandwidth product, and high slew rate, the OP285 is ideally suited for high speed signal conditioning applications.

| Circuit | $\mathbf{R}_{\mathbf{G}}$ | Circuit Bandwidth              |                              |  |
|---------|---------------------------|--------------------------------|------------------------------|--|
| Gain    | $(\Omega)$                | $V_{OUT} = 100 \text{ mV p-p}$ | $V_{OUT} = 20 \text{ V p-p}$ |  |
| 2       | Open                      | 5 MHz                          | 780 kHz                      |  |
| 10      | Open<br>1.24 k            | 1 MHz                          | 460 kHz                      |  |
| 100     | 102                       | 90 kHz                         | 85 kHz                       |  |
| 1000    | 10                        | 10 kHz                         | 10 kHz                       |  |



Figure 16. A 3-Pole, 40 kHz Low-Pass Filter

#### A 3-Pole, 40 kHz Low-Pass Filter

The closely matched and uniform ac characteristics of the OP285 make it ideal for use in GIC (Generalized Impedance Converter) and FDNR (Frequency Dependent Negative Resistor) filter applications. The circuit in Figure 16 illustrates a linear-phase, 3-pole, 40 kHz low-pass filter using an OP285 as an inductance simulator (gyrator). The circuit uses one OP285 (A2 and A3) for the FDNR and one OP285 (Al and A4) as an input buffer and bias current source for A3. Amplifier A4 is configured in a gain of 2 to set the pass band magnitude response to 0 dB. The benefits of this filter topology over classical approaches are that the op amp used in the FDNR is not in the signal path and that the filter's performance is relatively insensitive to component variations. Also, the configuration is such that large signal levels can be handled without overloading any of the filter's internal nodes. As shown in Figure 17, the OP285's symmetric slew rate and low distortion produce a clean, well-behaved transient response.



Figure 17. Low-Pass Filter Transient Response

#### **Driving Capacitive Loads**

The OP285 was designed to drive both resistive loads to 600  $\Omega$  and capacitive loads of over 1000 pF and maintain stability. While there is a degradation in bandwidth when driving capacitive loads, the designer need not worry about device stability. The graph in Figure 18 shows the 0 dB bandwidth of the OP285 with capacitive loads from 10 pF to 1000 pF.



Figure 18. Bandwidth vs. CLOAD

REV. A -11-

| OP285 SPIC                              | E Model                  |                                                                                      |
|-----------------------------------------|--------------------------|--------------------------------------------------------------------------------------|
| * Node assign                           |                          | * POLE/ZERO PAIR AT 1.5MHz/2.7MHz                                                    |
| *                                       | noninverting input       | *                                                                                    |
| *                                       | inverting input          | R8 21 98 1E3                                                                         |
| *<br>*                                  | positive supply          | R9 21 22 1.25E3                                                                      |
| *                                       | negative supply          | C4 22 98 47.2E-12<br>G2 98 21 18 28 1E-3                                             |
| *                                       | output                   | *                                                                                    |
| *                                       |                          | * POLE AT 100 MHZ                                                                    |
| .SUBCKT O                               | P285 1 2 99 50 34        | *                                                                                    |
| *                                       |                          | R10 23 98 1                                                                          |
| * INPUT ST                              | AGE & POLE AT 100 MHZ    | C5 23 98 1.59E-9<br>G3 98 23 21 28 1                                                 |
|                                         | 5.51 2.100               | *                                                                                    |
| R3<br>R4                                | 5 51 2.188<br>6 51 2.188 | * POLE AT 100 MHZ                                                                    |
| CIN 1 2                                 | 1.5E-12                  | *                                                                                    |
| C2                                      | 5 6 364E-12              | R11 24 98 1                                                                          |
| I1                                      | 97 4 100E-3              | C6 24 98 1.59E-9                                                                     |
| IOS 1 2                                 | 1E-9                     | G4 98 24 23 28 1                                                                     |
| EOS 9 3                                 | POLY(1) 26 28 35E-6 1    | * COMMON-MODE GAIN NETWORK WITH ZERO AT                                              |
| Q1                                      | 5 2 7 QX<br>6 9 8 QX     | 1 kHZ *                                                                              |
| Q2<br>R5                                | 7 4 1.672                | R12 25 26 1E6                                                                        |
| R6                                      | 8 4 1.672                | C7 25 26 1.59E-12                                                                    |
| D1                                      | 2 36 DZ                  | R13 26 98 1                                                                          |
| D2                                      | 1 36 DZ                  | E2 25 98 POLY(2) 1 98 2 98 0 2.506 2.506                                             |
| EN                                      | 3 1 100 1                | * POLE AT 100 MHZ                                                                    |
| GN1 0 2                                 | 13 0 1                   | * FOLE AT 100 MILL                                                                   |
| GN20 1<br>*                             | 16 0 1                   | R14 27 98 1                                                                          |
| EREF 98 0                               | 28 0 1                   | C8 27 98 1.59E-9                                                                     |
| EP                                      | 97 0 99 0 1              | G5 98 27 24 28 1                                                                     |
| EM                                      | 510 50 0 1               | *                                                                                    |
| *                                       |                          | * OUTPUT STAGE<br>*                                                                  |
| * VOLTAGE                               | NOISE SOURCE             | RI5 28 99 100E3                                                                      |
| DN1 35 10                               | DEN                      | R16 28 50 100E3                                                                      |
| DN2 10 11                               | DEN                      | C9 28 50 1 E-6                                                                       |
| VN1 35 0                                | DC 2                     | ISY 99 50 1.85E-3                                                                    |
| VN2 0 11                                | DC 2                     | R17 29 99 100                                                                        |
| *                                       | ANALOR COLIDOR           | R18 29 50 100<br>L2 29 34 1E-9                                                       |
| * CURRENT                               | NOISE SOURCE             | G6 32 50 27 29 10E-3                                                                 |
| DN3 12 13                               | DIN                      | G7 33 50 29 27 10E-3                                                                 |
| DN4 13 14                               | DIN                      | G8 29 99 99 27 10E-3                                                                 |
| VN3 12 0                                | DC 2                     | G9 50 29 27 50 10E-3                                                                 |
| VN4 0 14                                | DC 2                     | V4 30 29 1.3                                                                         |
| CN1 13 0                                | 7.53E-3                  | V5 29 31 3.8<br>F1 29 0 V4 1                                                         |
| * * CLIDDENIA                           | NOISE SOUDCE             | F2 0 29 V5 1                                                                         |
| * CURRENT                               | NOISE SOURCE             | D5 27 30 DX                                                                          |
| DN5 15 16                               | DIN                      | D6 31 27 DX                                                                          |
| DN6 16 17                               | DIN                      | D7 99 32 DX                                                                          |
| VN5 15 0                                | DC 2                     | D8 99 33 DX                                                                          |
| VN6 0 17                                | DC2                      | D9 50 32 DY                                                                          |
| CN2 16 0<br>*                           | 7.53E-3                  | D10 50 33 DY                                                                         |
| * GAIN STAGE & DOMINANT POLE AT 32 HZ * |                          | * MODELS USED                                                                        |
| R7 18 98                                | 1.09E6                   | *                                                                                    |
| C3 18 98                                | 4.55E-9                  | .MODEL QX PNP(BF = 5E5)                                                              |
| G1 98 18                                | 5 6 4.57E-1              | .MODEL DX D(IS = IE-12)                                                              |
| V2 97 19                                | 1.4                      | MODEL DY $D(IS = IE-15 BV = 50)$                                                     |
| V3 20 51                                | 1.4<br>DV                | .MODEL DZ D(IS = IE-15 BV = 7.0)<br>.MODEL DEN D(IS = IE-12 RS = 4.35K KF = 1.95E-15 |
| D3 18 19<br>D4 20 18                    | DX<br>DX                 | AF = 1) .MODEL DIN D(IS = $1E-12 RS = 4.53R RF = 1.95E-13$                           |
| D4 20 18<br>*                           | DA                       | KF = 3.38E-15 AF = 1) .ENDS OP-285                                                   |
|                                         |                          | 10                                                                                   |

-12- REV. A



Figure 19a. Spice Diagram



Figure 19b. Spice Diagram



Figure 19c. Spice Diagram

REV. A -13-

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

#### 8-Lead PDIP Package

(N-8)



#### 8-Lead SOIC Package

(R-8)



# **Revision History**

| Location                                  | Page |
|-------------------------------------------|------|
| Data Sheet changed from REV. 0 to REV. A. |      |
| Edits to ORDERING GUIDE                   |      |
| Deleted WAFER TEST LIMITS                 |      |
| Deleted DICE CHARACTERISTICS              |      |

REV. A -15-