## FEATURES

## Voltage feedback architecture

Rail-to-rail output swing: 0.1 V to 4.9 V
High speed amplifiers
$410 \mathrm{MHz},-3 \mathrm{~dB}$ bandwidth, $\mathrm{G}=1$
$210 \mathrm{MHz},-3 \mathrm{~dB}$ bandwidth, G = 2
Slew rate: $870 \mathrm{~V} / \mu \mathrm{s}$
$53 \mathrm{MHz}, 0.1 \mathrm{~dB}$ large signal flatness
5.3 ns settling time to $0.1 \%$ with 2 V step

High input common-mode voltage range
$-V_{s}-0.2 \mathrm{~V}$ to $+\mathrm{V}_{\mathrm{s}}-1 \mathrm{~V}$
Supply range: 3 V to 5.5 V
Differential gain error: 0.01\%
Differential phase error: $\mathbf{0 . 0 1}{ }^{\circ}$

## Low power

$7.8 \mathrm{~mA} / \mathrm{mplifier}$ typical supply current
Power-down feature

## Available in 16-lead LFCSP

## APPLICATIONS

## Professional video

## Consumer video

Imaging
Instrumentation

## Base stations

Active filters

## GENERAL DESCRIPTION

The ADA4855-3 (triple) is a single-supply, rail-to-rail output operational amplifier. It provides excellent high speed performance with $410 \mathrm{MHz},-3 \mathrm{~dB}$ bandwidth and a slew rate of $870 \mathrm{~V} / \mu \mathrm{s}$. It has a wide input common-mode voltage range that extends from 0.2 V below ground to 1 V below the positive rail.In addition, the output voltage swings within 100 mV of either supply rail, making this rail-to-rail operational amplifier easy to use on singlesupply voltages as low as 3.3 V .
The ADA4855-3 offers a typical low power of 7.8 mA per amplifier and is capable of delivering up to 57 mA of load current. It also features a power-down function for power sensitive applications that reduces the supply current down to 1 mA .

The ADA4855-3 is available in a 16 -lead LFCSP and is designed to work over the extended industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$.

Rev. 0
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## ADA4855-3

## TABLE OF CONTENTS

Features .....  1
Applications. .....  1
Connection Diagram .....  1
General Description ..... 1
Revision History ..... 2
Specifications ..... 3
5 V Operation ..... 3
3.3 V Operation ..... 4
Absolute Maximum Ratings ..... 5
Thermal Resistance ..... 5
Maximum Power Dissipation ..... 5
ESD Caution ..... 5
Pin Configuration and Function Descriptions. ..... 6
Typical Performance Characteristics ..... 7
Test Circuits ..... 13
Theory of Operation ..... 14
Applications Information ..... 15
Gain Configurations ..... 15
20 MHz Active Low-Pass Filter ..... 15
RGB Video Driver ..... 16
Driving Multiple Video Loads ..... 16
$\overline{\text { PD (Power-Down) Pin }}$ ..... 16
Single-Supply Operation ..... 17
Power Supply Bypassing ..... 17
Layout ..... 17
Outline Dimensions ..... 18
Ordering Guide ..... 18

## REVISION HISTORY

11/08—Revision 0: Initial Version

## SPECIFICATIONS

## 5 V OPERATION

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{G}=1, \mathrm{R}_{\mathrm{L}}=150 \Omega$, unless otherwise noted.
Table 1.

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate Settling Time to 0.1\% | $\begin{aligned} & \mathrm{V}_{0}=0.1 \mathrm{Vp-p} \\ & \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{~V}_{\mathrm{o}}=0.1 \mathrm{Vp-p,G=2} \\ & \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{G}=2 \\ & \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{G}=2 \\ & \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \text { step } \\ & \mathrm{V}_{\mathrm{o}}=2 \mathrm{~V} \text { step (rise/fall) } \\ & \mathrm{V}_{\mathrm{o}}=2 \mathrm{~V} \text { step (rise/fall), } \mathrm{G}=2 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 410 \\ & 200 \\ & 210 \\ & 120 \\ & 53 \\ & 50 \\ & 870 \\ & 5.3 / 9.5 \\ & 7.4 / 7 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> ns <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Harmonic Distortion (HD2/HD3) <br> Crosstalk, Output to Output Input Voltage Noise Input Current Noise Differential Gain Error Differential Phase Error | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{f}_{\mathrm{C}}=20 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{f}=5 \mathrm{MHz}, \mathrm{G}=2 \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{G}=2 \\ & \mathrm{G}=2 \end{aligned}$ |  | $\begin{aligned} & -84 /-105 \\ & -60 /-66 \\ & -90 \\ & 6.8 \\ & 2 \\ & 0.01 \\ & 0.01 \end{aligned}$ |  | dBc <br> dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> \% <br> Degrees |
| DC PERFORMANCE Input Offset Voltage Input Offset Voltage Drift Input Bias Current Input Offset Current Open-Loop Gain | $\mathrm{V}_{\mathrm{o}}=0.5 \mathrm{~V}$ to 4.5 V |  | $\begin{aligned} & 1.3 \\ & 5.5 \\ & -3.8 \\ & \pm 0.05 \\ & 92 \\ & \hline \end{aligned}$ | 3 | mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Common-Mode Rejection Ratio | V cm $=-0.2 \mathrm{~V}$ to +4 V | $-V_{s}-0.2$ | $\begin{aligned} & 6.4 \\ & 0.5 \\ & \\ & 94 \end{aligned}$ | $+V_{s}-1$ | $\mathrm{M} \Omega$ <br> pF <br> V <br> dB |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Linear Output Current per Amplifier | $\mathrm{HD} 2 \leq-60 \mathrm{dBc}, \mathrm{R}_{\mathrm{L}}=10 \Omega$ |  | $\begin{aligned} & 0.1 \text { to } 4.9 \\ & 57 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \end{aligned}$ |
| POWER-DOWN Turn-On Time Turn-Off Time Bias Current Turn-On Voltage | $\begin{aligned} & \text { On } \\ & \text { Off } \end{aligned}$ |  | $\begin{aligned} & 78 \\ & 1.2 \\ & 0.3 \\ & -125 \\ & +V_{s}-1.25 \end{aligned}$ |  | $\begin{aligned} & \mathrm{ns} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mathrm{~V} \end{aligned}$ |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current per Amplifier <br> Supply Current When Powered Down <br> Power Supply Rejection Ratio | $\Delta \mathrm{V}_{\mathrm{s}}=4.5 \mathrm{~V}$ to 5.5 V | 3 | $\begin{aligned} & 7.8 \\ & 1.1 \\ & 96 \end{aligned}$ | 5.5 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \end{aligned}$ |

## ADA4855-3

### 3.3 V OPERATION

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}=3.3 \mathrm{~V}, \mathrm{G}=1, \mathrm{R}_{\mathrm{L}}=150 \Omega$, unless otherwise noted.
Table 2.

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Settling Time to 0.1\% | $\begin{aligned} & \mathrm{V}_{\mathrm{o}}=0.1 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{~V}_{\mathrm{o}}=1.4 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{~V}_{\mathrm{o}}=0.1 \mathrm{Vp}-\mathrm{p}, \mathrm{G}=2 \\ & \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{G}=2 \\ & \mathrm{~V}_{\mathrm{o}}=1.4 \mathrm{Vp}-\mathrm{p}, \mathrm{G}=2 \\ & \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \text { step, } \mathrm{G}=2 \\ & \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \text { step (rise/fall), } \mathrm{G}=2 \end{aligned}$ |  | $\begin{aligned} & 430 \\ & 210 \\ & 210 \\ & 125 \\ & 55 \\ & 870 \\ & 7.4 / 7.1 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> MHz <br> MHz <br> V/us <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Harmonic Distortion (HD2/HD3) <br> Crosstalk, Output to Output Input Voltage Noise Input Current Noise Differential Gain Error Differential Phase Error | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{f}_{\mathrm{C}}=20 \mathrm{MHz}, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{f}=5 \mathrm{MHz}, \mathrm{G}=2 \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{G}=2 \\ & \mathrm{G}=2 \end{aligned}$ |  | $\begin{aligned} & -76 /-76 \\ & -68 /-75 \\ & -88 \\ & 6.8 \\ & 2 \\ & 0.01 \\ & 0.01 \end{aligned}$ |  | dBc <br> dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> \% <br> Degrees |
| DC PERFORMANCE Input Offset Voltage Input Offset Voltage Drift Input Bias Current Input Offset Current Open-Loop Gain | $\mathrm{V}_{\mathrm{o}}=0.5 \mathrm{~V}$ to 4.5 V |  | $\begin{aligned} & 1.3 \\ & 5.5 \\ & -3.8 \\ & 0.05 \\ & 92 \\ & \hline \end{aligned}$ |  | mV $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ $\mu \mathrm{A}$ dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Common-Mode Rejection Ratio | $\mathrm{V}_{\mathrm{cm}}=-0.2 \mathrm{~V}$ to +3.2 V | $-V_{s}-0.2$ | $\begin{aligned} & 6.4 \\ & 0.5 \\ & 94 \\ & \hline \end{aligned}$ | $+V_{s}-1$ | $\mathrm{M} \Omega$ <br> pF <br> V <br> dB |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing Linear Output Current per Amplifier | $\mathrm{HD} 2 \leq-60 \mathrm{dBc}, \mathrm{R}_{\mathrm{L}}=10 \Omega$ |  | $\begin{aligned} & 0.1 \text { to } 3.22 \\ & 40 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \end{aligned}$ |
| POWER-DOWN <br> Turn-On Time <br> Turn-Off Time Turn-On Voltage |  |  | $\begin{aligned} & 78 \\ & 1.2 \\ & +V_{s}-1.25 \end{aligned}$ |  | $\begin{aligned} & \mathrm{ns} \\ & \mu \mathrm{~s} \\ & \mathrm{~V} \end{aligned}$ |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current per Amplifier Supply Current When Powered Down Power Supply Rejection Ratio | $\Delta \mathrm{V}_{\mathrm{s}}=2.97 \mathrm{~V}$ to 3.63 V | 3 | $\begin{aligned} & 7.5 \\ & 0.95 \\ & 94 \end{aligned}$ | 5.5 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \end{aligned}$ |

## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 6 V |
| Internal Power Dissipation ${ }^{1}$ | See Figure 3 |
| Common-Mode Input Voltage | $\left(-\mathrm{V}_{\mathrm{s}}-0.2 \mathrm{~V}\right)$ to $\left(+\mathrm{V}_{s}-1 \mathrm{~V}\right)$ |
| Differential Input Voltage | $\pm \mathrm{V}_{\mathrm{s}}$ |
| Output Short-Circuit Duration | Observe power curves |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec$)$ | $300^{\circ} \mathrm{C}$ |

${ }^{1}$ Specification is for device in free air.
Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, $\theta_{\mathrm{JA}}$ is specified for a device soldered in a circuit board for surface-mount packages.

Table 4.

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | $\boldsymbol{\theta}_{\mathrm{Jc}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 16-Lead LFCSP | 67 | 17.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## MAXIMUM POWER DISSIPATION

The maximum power that can be safely dissipated by the ADA4855-3 is limited by the associated rise in junction temperature. The maximum safe junction temperature for plastic encapsulated devices is determined by the glass transition temperature of the plastic, approximately $150^{\circ} \mathrm{C}$. Temporarily exceeding this limit may cause a shift in parametric performance due to a change in the stresses exerted on the die by the package. Exceeding a junction temperature of $175^{\circ} \mathrm{C}$ for an extended period can result in device failure.

To ensure proper operation, it is necessary to observe the maximum power derating curves.


Figure 3. Maximum Power Dissipation vs. Ambient Temperature

ESD CAUTION


ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration

Table 5. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | NC | No Connect. |
| 2 | + IN2 | Noninverting Input 2. |
| 3 | NC | No Connect. |
| 4 | $\overline{\text { PD }}$ | Power Down. |
| 5 | + IN3 | Noninverting Input 3. |
| 6 | - IN3 | Inverting Input 3. |
| 7 | OUT3 | Output 3. |
| 8 | $-V_{s}$ | Negative Supply. |
| 9 | $+V_{s}$ | Positive Supply. |
| 10 | - IN2 | Inverting Input 2. |
| 11 | OUT2 | Output 2. |
| 12 | $+V_{s}$ | Positive Supply. |
| 13 | $-V_{s}$ | Negative Supply. |
| 14 | OUT1 | Output 1. |
| 15 | - IN1 | Inverting Input 1. |
| 16 | + IN1 | Noninverting Input 1. |
| 17 (EPAD) | Exposed Pad (EPAD) | The exposed pad must be connected to - Vs. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{G}=1, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega$ for $\mathrm{G}>1, \mathrm{R}_{\mathrm{L}}=150 \Omega$, small signal $\mathrm{V}_{\text {out }}=100 \mathrm{mV}$ p-p, and large signal $\mathrm{V}_{\text {out }}=2 \mathrm{~V}$ p-p, unless otherwise noted.


Figure 5. Small Signal Frequency Response vs. Gain


Figure 6. Small Signal Frequency Response vs. Gain


Figure 7. Small Signal Frequency Response vs. Load


Figure 8. Large Signal Frequency Response vs. Gain


Figure 9. Large Signal Frequency Response vs. Gain


Figure 10. Small Signal Frequency Response vs. Capacitive Load


Figure 11.0.1 dB Flatness vs. Supply Voltage


Figure 12. Small Signal Frequency Response vs. Temperature


Figure 13. Harmonic Distortion vs. Frequency


Figure 14.0.1dB Flatness vs. Supply Voltage


Figure 15. Open-Loop Gain and Phase vs. Frequency


Figure 16. Harmonic Distortion vs. Frequency


Figure 17. Forward Isolation vs. Frequency


Figure 18. Power Supply Rejection Ratio (PSRR) vs. Frequency


Figure 19. Input Current Noise vs. Frequency


Figure 20. Crosstalk vs. Frequency


Figure 21. Common-Mode Rejection Ratio (CMRR) vs. Frequency


Figure 22. Input Voltage Noise vs. Frequency

## ADA4855-3



Figure 23. Small Signal Transient Response vs. Supply Voltage


Figure 24. Small Signal Transient Response vs. Capacitive Load


Figure 25. Large Signal Transient Response vs. Load Resistance


Figure 26. Large Signal Transient Response vs. Capacitive Load


Figure 27. Small Signal Transient Response vs. Capacitive Load


Figure 28. Quiescent Current vs. Supply Voltage


Figure 29. Output Overdrive Recovery


Figure 30. Large Signal Transient Response vs. Capacitive Load


Figure 31. Settling Time


Figure 32. Output Overdrive Recovery


Figure 33. Turn-On/Turn-Off Time


Figure 34. Settling Time


Figure 35. Input Offset Voltage vs. Common-Mode Voltage


Figure 36. Quiescent Current vs. Temperature


Figure 37. Offset Drift vs. Temperature


Figure 38. Output Impedance vs. Frequency


Figure 39. Output Saturation Voltage vs. Load Current

## TEST CIRCUITS



Figure 40. Noninverting Load Configuration


Figure 41. Positive Power Supply Rejection


Figure 42. Typical Capacitive Load Configuration


Figure 43. Common-Mode Rejection


Figure 44. Negative Power Supply Rejection


Figure 45. Typical Noninverting Gain Configuration

## THEORY OF OPERATION

The ADA4855 is a voltage feedback op amp that employs a new input stage that achieves a high slew rate while maintaining a wide common-mode input range. The input common-mode range of the ADA4855 extends from 200 mV below the negative rail to 1 V below the positive rail. This feature makes the ADA4855 ideal for single-supply applications. In addition, this new input stage does not sacrifice noise performance for slew rate. At $6.8 \mathrm{nV} / \sqrt{\mathrm{Hz}}$, the ADA4855 is one of the lowest noise rail-torail output video amplifiers in the market.
Besides a novel input stage, the ADA4855 employs the Analog Devices, Inc., patented rail-to-rail output stage. This output stage makes efficient use of the power supplies, allowing the op amp to drive up to three video loads to within 350 mV of the positive power rail. In addition, this output stage provides the amplifier with very fast overdrive characteristics, which is an important property in video applications.

The ADA4855 comes in a 16-lead LFCSP that has an exposed thermal pad for lower operating temperature. This pad is internally connected to the negative rail. To avoid printed circuit board (PCB) layout problems, the ADA4855 features a new pinout flow that is optimized for video applications. As shown in Figure 4, the noninverting input and output pins of each amplifier are adjacent to each other for ease of layout.
The ADA4855 is fabricated in Analog Devices dielectrically isolated eXtra Fast Complementary Bipolar 3 (XFCB3) process, which results in the outstanding speed and dynamic range displayed by the amplifier.


Figure 46. High Level Design Schematic

## APPLICATIONS INFORMATION

## GAIN CONFIGURATIONS

The ADA4855-3 is a single-supply, high speed, voltage feedback amplifier. Table 6 provides a convenient reference for quickly determining the feedback and gain set resistor values and bandwidth for common gain configurations.

Table 6. Recommended Values and Frequency Performance ${ }^{1}$

| Gain | $\mathbf{R}_{\mathbf{F}}$ | $\mathbf{R}_{\mathbf{G}}$ | $\mathbf{- 3 ~ d B ~ S S}$ <br> $\mathbf{B W}(\mathbf{M H z})$ | Large Signal 0.1 dB <br> Flatness (MHz) |
| :--- | :--- | :--- | :--- | :--- |
| 1 | $0 \Omega$ | $\mathrm{~N} / \mathrm{A}$ | 200 | 53 |
| 2 | $1 \mathrm{k} \Omega$ | $1 \mathrm{k} \Omega$ | 120 | 50 |
| 5 | $1 \mathrm{k} \Omega$ | $200 \Omega$ | 45 | 6 |

${ }^{1}$ Conditions: $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=150 \Omega$.
Figure 47 and Figure 48 show the typical noninverting and inverting configurations and recommended bypass capacitor values.


Figure 47. Noninverting Gain Configuration


Figure 48. Inverting Gain Configuration

## 20 MHz ACTIVE LOW-PASS FILTER

The ADA4855-3 triple amplifier lends itself to higher order active filters. Figure 49 shows a 20 MHz , 6-pole, Sallen-Key low-pass filter.


Figure 49. 20 MHz , 6-Pole Low-Pass Filter
The filter has a gain of approximately 6 dB and flat frequency response out to 14 MHz . This type of filter is commonly used at the output of a video DAC as a reconstruction filter. The frequency response of the filter is shown in Figure 50.


Figure 50. 20 MHz , Low-Pass Filter Frequency Response

## ADA4855-3

## RGB VIDEO DRIVER

Figure 51 shows a typical RGB driver application using dual supplies. The gain of the amplifier is set at +2 , where $\mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=$ $1 \mathrm{k} \Omega$. The amplifier inputs are terminated with shunt $75 \Omega$ resistors, and the outputs have series $75 \Omega$ resistors for proper video matching. In Figure 51, the $\overline{\mathrm{PD}}$ pin is not shown connected to any signal source for simplicity. If the power-down function is not used, it is recommended that the $\overline{\mathrm{PD}}$ pin be tied to the positive supply or be left floating (not connected).


Figure 51. RGB Video Driver

## DRIVING MULTIPLE VIDEO LOADS

Each amplifier in the ADA4855-3 can drive up to three video loads simultaneously, as shown in Figure 52. When driving three video loads, the ADA4855-3 maintains its excellent performance for 0.1 dB flatness and 3 dB bandwidth. Figure 53 shows the large signal frequency response of the ADA4855-3 with three different load configurations: $150 \Omega, 75 \Omega$ and $50 \Omega$.

Figure 52. Video Driver Schematic for Triple Video Loads



Figure 53. Large Signal Frequency Response vs. Loads

## $\overline{\text { PD }}$ (POWER-DOWN) PIN

The ADA4855-3 is equipped with a $\overline{\mathrm{PD}}$ (power-down) pin for all three amplifiers. This allows the user to reduce the quiescent supply current when an amplifier is inactive. The power-down threshold levels are derived from the voltage applied to the $+\mathrm{V}_{\mathrm{s}}$ pin. When used in single-supply applications, this is especially useful with conventional logic levels. The amplifier is enabled when the voltage applied to the $\overline{\mathrm{PD}}$ pin is greater than $+\mathrm{V}_{\mathrm{S}}-1.25 \mathrm{~V}$. In a single-supply application, the voltage threshold is typically +3.75 V , and in a $\pm 2.5 \mathrm{~V}$ dualsupply application, the voltage threshold is typically +1.25 V . The amplifier is also enabled when the $\overline{\mathrm{PD}}$ pin is left floating (not connected). However, the amplifier is powered down when the voltage on the $\overline{\mathrm{PD}}$ pin is lower than 2.5 V from $+\mathrm{V}_{\mathrm{s}}$. If the $\overline{\mathrm{PD}}$ pin is not used, it is best to connect it to the positive supply.

Table 7. Power-Down Voltage Control

| $\overline{\text { PD Pin }}$ | $\mathbf{5}$ V | $\mathbf{\pm 2 . 5} \mathbf{~ V}$ | $\mathbf{3} \mathbf{V}$ |
| :--- | :--- | :--- | :--- |
| Not Active | $>3.75 \mathrm{~V}$ | $>1.25 \mathrm{~V}$ | $>1.75 \mathrm{~V}$ |
| Active | $<2 \mathrm{~V}$ | $<0 \mathrm{~V}$ | $<1 \mathrm{~V}$ |

## SINGLE-SUPPLY OPERATION

The ADA4855-3 is designed for a single power supply. Figure 54 shows the schematic for a single 5 V supply video driver. The input signal is ac-coupled into the amplifier via C1. Resistor R2 and Resistor R4 establish the input midsupply reference for the amplifier. C5 prevents constant current from being drawn through the gain set resistor. C6 is the output coupling capacitor. For more information on ac-coupled single-supply operation of op amps, see Avoiding Op-Amp Instability Problems in SingleSupply Applications, Analog Dialogue, Volume 35, Number 2, March-May, 2001, at www.analog.com.


Figure 54. AC-Coupled, Single-Supply Video Driver Schematic
Another way to configure the ADA4855-3 in single-supply operation is dc-coupled. The common-mode input voltage can go $\sim 200 \mathrm{mV}$ below ground, which makes it a true single-supply amplifier. However, in video applications, the black level is set at 0 V , which means that the output of the amplifier must go to ground level as well. The ADA4855-3 has a rail-to-rail output that can swing to within 100 mV from either rail. Figure 55 shows the schematic for adding 50 mV dc offset to the input signal so that the output is not clipped while still properly terminating the input with $75 \Omega$.


Figure 55. DC-Coupled, Single-Supply Video Driver Schematic

## POWER SUPPLY BYPASSING

Careful attention must be paid to bypassing the power supply pins of the ADA4855-3. High quality capacitors with low equivalent series resistance (ESR), such as multilayer ceramic capacitors (MLCCs), should be used to minimize supply voltage ripple and power dissipation. A large, usually tantalum, $2.2 \mu \mathrm{~F}$ to $47 \mu \mathrm{~F}$ capacitor located in close proximity to the ADA4855-3 is required to provide good decoupling for lower frequency signals. The actual value is determined by the circuit transient and frequency requirements. In addition, $0.1 \mu \mathrm{~F}$ MLCC decoupling capacitors should be located as close to each of the power supply pins and across both supplies as is physically possible, no more than $1 / 8$-inch away. The ground returns should terminate immediately into the ground plane. Locating the bypass capacitor return close to the load return minimizes ground loops and improves performance.

## LAYOUT

As is the case with all high speed applications, careful attention to printed circuit board (PCB) layout details prevents associated board parasitics from becoming problematic. The ADA4855-3 can operate at up to 410 MHz ; therefore, proper RF design techniques must be employed. The PCB should have a ground plane covering all unused portions of the component side of the board to provide a low impedance return path. Removing the ground plane on all layers from the area near and under the input and output pins reduces stray capacitance. Signal lines connecting the feedback and gain resistors should be kept as short as possible to minimize the inductance and stray capacitance associated with these traces. Termination resistors and loads should be located as close as possible to their respective inputs and outputs. Input and output traces should be kept as far apart as possible to minimize coupling (crosstalk) through the board. Adherence to microstrip or stripline design techniques for long signal traces (greater than 1 inch ) is recommended. For more information on high speed board layout, see A Practical Guide to High-Speed Printed-Circuit-Board Layout, Analog Dialogue, Volume 39, September 2005, at www.analog.com.

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-220-VGGC
Figure 56.16-Lead Lead Frame Chip Scale Package [LFCSP_VQ]
$4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body, Very Thin Quad (CP-16-4)
Dimensions shown in millimeters

ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option | Ordering Quantity |
| :--- | :--- | :--- | :--- | :--- |
| ADA4855-3YCPZ-R2 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | $16-$ Lead LFCSP_VQ | CP-16-4 | 250 |
| ADA4855-3YCPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | 16 -Lead LFCSP_VQ | CP-16-4 | 1,500 |
| ADA4855-3YCPZ-RL $^{1}$ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | $16-$ Lead LFCSP_VQ | CP-16-4 | 5,000 |

${ }^{1} Z=$ RoHS Compliant Part.

NOTES

## ADA4855-3

## NOTES

