

# 16-Bit, 500 kSPS PulSAR<sup>®</sup> Dual, 2-Channel, Simultaneous Sampling ADC

# AD7654

#### **FEATURES**

Dual, 16-bit, 2-channel simultaneous sampling ADC 16-bit resolution with no missing codes Throughput: 500 kSPS (normal mode) 444 kSPS (impulse mode) INL: ±3.5 LSB max (±0.0053% of full scale) SNR: 89 dB typ @ 100 kHz THD: -100 dB @ +100 kHz Analog input voltage range: 0 V to 5 V No pipeline delay Parallel and serial 5 V/3 V interface SPI®/QSPI™/MICROWIRE™/DSP compatible Single 5 V supply operation **Power dissipation:** 120 mW typical 2.6 mW @ 10 kSPS Packages: 48-lead low profile guad flat package (LQFP) 48-lead lead frame chip scale package (LFCSP) Low cost

#### **APPLICATIONS**

AC motor control 3-phase power control 4-channel data acquisition Uninterrupted power supplies Communications

### **GENERAL DESCRIPTION**

The AD7654 is a low cost, simultaneous sampling, dualchannel, 16-bit, charge redistribution SAR, analog-to-digital converter that operates from a single 5 V power supply. It contains two low noise, wide bandwidth, track-and-hold amplifiers that allow simultaneous sampling, a high speed 16-bit sampling ADC, an internal conversion clock, error correction circuits, and both serial and parallel system interface ports. Each track-and-hold has a multiplexer in front to provide a 4-channel input ADC. The A0 multiplexer control input allows the choice of simultaneously sampling input pairs INA1/INB1 (A0 = low) or INA2/INB2 (A0 = high). The part features a very high sampling rate mode (normal) and, for low power applications, a reduced power mode (impulse) where the power is scaled with the throughput. Operation is specified from  $-40^{\circ}$ C to  $+85^{\circ}$ C.

#### Rev. B

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

#### FUNCTIONAL BLOCK DIAGRAM



Figure 1.

#### Table 1. PulSAR Selection

| Type/kSPS                     | 100 to 250                  | 500 to 570                             | 800 to 1000 | >1000            |
|-------------------------------|-----------------------------|----------------------------------------|-------------|------------------|
| Pseudo<br>Differential        | AD7660/<br>AD7661<br>AD7653 | AD7650/<br>AD7652<br>AD7664/<br>AD7666 | AD7667      |                  |
| True Bipolar                  | AD7663                      | AD7665                                 | AD7671      |                  |
| True Differential             | AD7675                      | AD7676                                 | AD7677      | AD7621<br>AD7623 |
| 18-Bit                        | AD7678                      | AD7679                                 | AD7674      | AD7641           |
| Multichannel/<br>Simultaneous |                             | AD7654                                 | AD7655      |                  |

### **PRODUCT HIGHLIGHTS**

- Simultaneous Sampling. The AD7654 features two sample-and-hold circuits that allow simultaneous sampling. It provides inputs for four channels.
- Fast Throughput. The AD7654 is a 500 kSPS, charge redistribution, 16-bit SAR ADC with internal error correction circuitry.
- Superior INL and No Missing Codes. The AD7654 has a maximum integral nonlinearity of 3.5 LSB with no missing 16-bit codes.
- Single-Supply Operation. The AD7654 operates from a single 5 V supply. In impulse mode, its power dissipation decreases with throughput.
- Serial or Parallel Interface.
   Versatile parallel or 2-wire serial interface arrangement is compatible with both 3 V and 5 V logic.

 One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

 Tel: 781.329.4700
 www.analog.com

 Fax: 781.461.3113
 © 2005 Analog Devices, Inc. All rights reserved.

# **TABLE OF CONTENTS**

| Features 1                                  |
|---------------------------------------------|
| Applications                                |
| Functional Block Diagram 1                  |
| General Description                         |
| Product Highlights 1                        |
| Specifications                              |
| Timing Specifications                       |
| Absolute Maximum Ratings7                   |
| ESD Caution7                                |
| Pin Configuration and Function Descriptions |
| Terminology11                               |
| Typical Performance Characteristics         |
| Application Information                     |
| Circuit Information14                       |
| Modes of Operation14                        |
| Transfer Functions14                        |
| Typical Connection Diagram16                |
| Analog Inputs16                             |
| Input Channel Multiplexer16                 |

# **REVISION HISTORY**

| 11/05—Rev. A to Rev. B           |  |
|----------------------------------|--|
| Changes to General Description   |  |
| Changes to Timing Specifications |  |
| Changes to Figure 16             |  |
| Changes to Figure 18             |  |
| Added Table 8                    |  |
| Changes to Figure 24             |  |
| Changes to Figure 29             |  |
| Updated Outline Dimensions       |  |
| Changes to Ordering Guide        |  |
|                                  |  |

| Driver Amplifier Choice16         |
|-----------------------------------|
| Voltage Reference Input17         |
| Power Supply17                    |
| Power Dissipation17               |
| Conversion Control                |
| Digital Interface18               |
| Parallel Interface                |
| Serial Interface                  |
| Master Serial Interface           |
| Slave Serial Interface            |
| Microprocessor Interfacing        |
| SPI Interface (ADSP-219x)         |
| Application Hints                 |
| Layout                            |
| Evaluating the AD7654 Performance |
| Outline Dimensions                |
| Ordering Guide                    |

### 11/04—Rev. 0 to Rev. A

| Changes to Figure 7                        | . 12 |
|--------------------------------------------|------|
| Changes to Figure 18                       | . 15 |
| Changes to Figure 19                       | . 16 |
| Changes to Voltage Reference Input Section | . 17 |
| Changes to Conversion Control Section      | . 18 |
| Changes to Digital Interface Section       | . 18 |
| Updated Outline Dimensions                 | 25   |
| -                                          |      |

11/02—Revision 0: Initial Version

# **SPECIFICATIONS**

AVDD = DVDD = 5 V, OVDD = 2.7 V to 5.25 V; all specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

#### Table 2.

| Parameter                              | Conditions                                           | Min  | Тур   | Max                | Unit             |
|----------------------------------------|------------------------------------------------------|------|-------|--------------------|------------------|
| RESOLUTION                             |                                                      | 16   |       |                    | Bits             |
| ANALOG INPUT                           |                                                      |      |       |                    |                  |
| Voltage Range                          | $V_{INx} - V_{INxN}$                                 | 0    |       | 2 V <sub>REF</sub> | V                |
| Common-Mode Input Voltage              | V <sub>IN×N</sub>                                    | -0.1 |       | +0.5               | V                |
| Analog Input CMRR                      | $f_{IN} = 100 \text{ kHz}$                           |      | 55    |                    | dB               |
| Input Current                          | 500 kSPS throughput                                  |      | 45    |                    | μΑ               |
| Input Impedance <sup>1</sup>           |                                                      |      |       |                    |                  |
| THROUGHPUT SPEED                       |                                                      |      |       |                    |                  |
| Complete Cycle                         | In normal mode                                       |      |       | 2                  | μs               |
| Throughput Rate                        | In normal mode                                       | 0    |       | 500                | kSPS             |
| Complete Cycle                         | In impulse mode                                      |      |       | 2.25               | μs               |
| Throughput Rate                        | In impulse mode                                      | 0    |       | 444                | kSPS             |
| DC ACCURACY                            | •                                                    |      |       |                    |                  |
| Integral Linearity Error <sup>2</sup>  |                                                      | -3.5 |       | +3.5               | LSB <sup>3</sup> |
| No Missing Codes                       |                                                      | 16   |       |                    | Bits             |
| Transition Noise                       |                                                      |      | 0.7   |                    | LSB              |
| Full-Scale Error <sup>4</sup>          |                                                      |      | ±0.25 | ±0.5               | % of FSR         |
| Full-Scale Error Drift <sup>4</sup>    |                                                      |      | ±2    |                    | ppm/°C           |
| Unipolar Zero Error <sup>4</sup>       |                                                      |      |       | ±0.25              | % of FSR         |
| Unipolar Zero Error Drift <sup>4</sup> |                                                      |      | ±0.8  |                    | ppm/°C           |
| Power Supply Sensitivity               | AVDD = 5V + 5%                                       |      | 0.8   |                    | LSB              |
|                                        |                                                      |      | 0.0   |                    | 230              |
| Signal-to-Noise                        | $f_{\rm IN} = 20  \rm kHz$                           | 88   | 90    |                    | dB⁵              |
| Signal to Noise                        | $f_{\rm IN} = 100  \rm kHz$                          | 00   | 89    |                    | dB               |
| Spurious-Free Dynamic Bange            | $f_{\rm IN} = 100  \rm kHz$                          |      | 105   |                    | dB               |
| Total Harmonic Distortion              | $f_{\rm IN} = 100  \rm kHz$                          |      | -100  |                    | dB               |
| Signal-to-Noise and Distortion         | $f_{\rm IN} = 20 \mathrm{kHz}$                       | 87.5 | 90    |                    | dB               |
| signal to Noise and Distortion         | $f_{\rm IN} = 100  \rm kHz$                          | 07.5 | 88 5  |                    | dB               |
|                                        | $f_{\rm N} = 100  \text{kHz} = -60  \text{dB}$ loout |      | 30    |                    | dB               |
| Channel-to-Channel Isolation           | $f_{\rm IN} = 100  \text{kHz}$                       |      | _92   |                    | dB               |
| -3 dB Input Bandwidth                  |                                                      |      | 10    |                    | MH7              |
|                                        |                                                      |      | 10    |                    | WITZ             |
| Aperture Delay                         |                                                      |      | 2     |                    | ns               |
| Aperture Delay Matching                |                                                      |      | 30    |                    | ns               |
| Aperture litter                        |                                                      |      | 5     |                    | ps<br>ns rms     |
| Transient Response                     | Full-scale step                                      |      | 5     | 250                | ns               |
|                                        |                                                      |      |       | 250                | 115              |
| External Poference Voltage Pange       |                                                      | 22   | 25    |                    | V                |
| External Reference Current Drain       | 500 kSPS throughput                                  | 2.5  | 180   | AVDD/2             | ν                |
|                                        |                                                      |      | 180   |                    | μΑ               |
|                                        |                                                      |      |       |                    |                  |
|                                        |                                                      | _03  |       | 108                | V                |
| VIL<br>V                               |                                                      | -0.5 |       |                    | v                |
| VIH<br>L.                              |                                                      | 1    |       | 1                  | V<br>            |
| 11L<br>1                               |                                                      |      |       |                    | μΑ               |
| ЧН                                     |                                                      | -    | 1     | +1                 | μΑ               |

| Parameter                       | Conditions                           | Min        | Typ  | Max               | Unit |
|---------------------------------|--------------------------------------|------------|------|-------------------|------|
|                                 |                                      |            | 196  | Max               |      |
| Data Format <sup>6</sup>        |                                      |            |      |                   |      |
|                                 |                                      |            |      |                   |      |
| Pipeline Delay                  |                                      |            |      |                   |      |
| Vol                             | I <sub>SINK</sub> = 1.6 mA           |            |      | 0.4               | V    |
| Vон                             | $I_{SOURCE} = -500 \ \mu A$          | OVDD - 0.2 |      |                   | V    |
| POWER SUPPLIES                  |                                      |            |      |                   |      |
| Specified Performance           |                                      |            |      |                   |      |
| AVDD                            |                                      | 4.75       | 5    | 5.25              | V    |
| DVDD                            |                                      | 4.75       | 5    | 5.25              | V    |
| OVDD                            |                                      | 2.7        |      | 5.25 <sup>8</sup> | V    |
| Operating Current <sup>9</sup>  | 500 kSPS throughput                  |            |      |                   |      |
| AVDD                            |                                      |            | 15.5 |                   | mA   |
| DVDD                            |                                      |            | 8.5  |                   | mA   |
| OVDD                            |                                      |            | 100  |                   | μA   |
| Power Dissipation               | 500 kSPS throughput <sup>9</sup>     |            | 120  | 135               | mW   |
| -                               | 10 kSPS throughput <sup>10</sup>     |            | 2.6  |                   | mW   |
|                                 | 444 kSPS throughput <sup>10</sup>    |            | 114  | 125               | mW   |
| TEMPERATURE RANGE <sup>11</sup> |                                      |            |      |                   |      |
| Specified Performance           | T <sub>MIN</sub> to T <sub>MAX</sub> | -40        |      | +85               | °C   |

<sup>1</sup> See the Analog Inputs section.

<sup>2</sup> Linearity is tested using endpoints, not best fit. <sup>3</sup> LSB means least significant bit. Within the 0 V to 5 V input range, one LSB is 76.294 μV. <sup>4</sup> See the Terminology section. These specifications do not include the error contribution from the external reference. <sup>5</sup> All specifications in dB are referred to as full-scale input, FS; tested with an input signal at 0.5 dB below full scale unless otherwise specified.

<sup>6</sup> Parallel or serial 16-bit.

<sup>8</sup> The maximum should be the minimum of 5.25 V and DVDD + 0.3 V. <sup>9</sup> In normal mode; tested in parallel reading mode.

<sup>10</sup> In impulse mode; tested in parallel reading mode.

<sup>11</sup> Consult sales for extended temperature range.

### TIMING SPECIFICATIONS

AVDD = DVDD = 5 V, OVDD = 2.7 V to 5.25 V; all specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

#### Table 3.

| Parameter                                                           | Symbol                 | Min    | Тур         | Max    | Unit |
|---------------------------------------------------------------------|------------------------|--------|-------------|--------|------|
| CONVERSION AND RESET (See Figure 22 and Figure 23)                  |                        |        |             |        |      |
| Convert Pulse Width                                                 | t1                     | 5      |             |        | ns   |
| Time Between Conversions                                            |                        |        |             |        |      |
| (Normal Mode/Impulse Mode)                                          | t <sub>2</sub>         | 2/2.25 |             |        | μs   |
| CNVST Low to BUSY High Delay                                        | t <sub>3</sub>         |        |             | 32     | ns   |
| BUSY High All Modes Except in Master Serial Read After Convert Mode |                        |        |             |        |      |
| (Normal Mode/Impulse Mode)                                          | t4                     |        |             | 1.75/2 | μs   |
| Aperture Delay                                                      | t <sub>5</sub>         |        | 2           |        | ns   |
| End of Conversions to BUSY Low Delay                                | t <sub>6</sub>         | 10     |             |        | ns   |
| Conversion Time                                                     |                        |        |             |        |      |
| (Normal Mode/Impulse Mode)                                          | t7                     |        |             | 1.75/2 | μs   |
| Acquisition Time                                                    | t <sub>8</sub>         | 250    |             |        | ns   |
| RESET Pulse Width                                                   | t9                     | 10     |             |        | ns   |
| CNVST Low to EOC High Delay                                         | <b>t</b> 10            |        |             | 30     | ns   |
| EOC High for Channel A Conversion                                   |                        |        |             |        |      |
| (Normal Mode/Impulse Mode)                                          | t <sub>11</sub>        |        |             | 1/1.25 | μs   |
| EOC Low after Channel A Conversion                                  | <b>t</b> <sub>12</sub> | 45     |             |        | ns   |
| EOC High for Channel B Conversion                                   | <b>t</b> 13            |        |             | 0.75   | μs   |
| Channel Selection Setup Time                                        | <b>t</b> 14            | 250    |             |        | ns   |
| Channel Selection Hold Time                                         | <b>t</b> 15            |        |             | 30     | ns   |
| PARALLEL INTERFACE MODES (See Figure 24 to Figure 28)               |                        |        |             |        |      |
| CNVST Low to DATA Valid Delay                                       | <b>t</b> 16            |        |             | 1.75/2 | μs   |
| DATA Valid to BUSY Low Delay                                        | <b>t</b> 17            | 14     |             |        | ns   |
| Bus Access Request to DATA Valid                                    | <b>t</b> <sub>18</sub> |        |             | 40     | ns   |
| Bus Relinquish Time                                                 | <b>t</b> 19            | 5      |             | 15     | ns   |
| $A/\overline{B}$ Low to Data Valid Delay                            | t <sub>20</sub>        |        |             | 40     | ns   |
| MASTER SERIAL INTERFACE MODES (see Figure 29 and Figure 30)         |                        |        |             |        |      |
| CS Low to SYNC Valid Delay                                          | <b>t</b> <sub>21</sub> |        |             | 10     | ns   |
| CS Low to Internal SCLK Valid Delay <sup>1</sup>                    | t <sub>22</sub>        |        |             | 10     | ns   |
| CS Low to SDOUT Delay                                               | <b>t</b> <sub>23</sub> |        |             | 10     | ns   |
| CNVST Low to SYNC Delay (Read During Convert)                       |                        |        |             |        |      |
| (Normal Mode/Impulse Mode)                                          | <b>t</b> 24            |        | 250/500     |        | ns   |
| SYNC Asserted to SCLK First Edge Delay                              | t <sub>25</sub>        | 3      |             |        | ns   |
| Internal SCK Period <sup>2</sup>                                    | t <sub>26</sub>        | 23     |             | 40     | ns   |
| Internal SCLK High <sup>2</sup>                                     | t <sub>27</sub>        | 12     |             |        | ns   |
| Internal SCLK Low <sup>2</sup>                                      | t <sub>28</sub>        | 7      |             |        | ns   |
| SDOUT Valid Setup Time <sup>2</sup>                                 | t <sub>29</sub>        | 4      |             |        | ns   |
| SDOUT Valid Hold Time <sup>2</sup>                                  | <b>t</b> <sub>30</sub> | 2      |             |        | ns   |
| SCLK Last Edge to SYNC Delay <sup>2</sup>                           | t <sub>31</sub>        | 1      |             |        | ns   |
| CS High to SYNC HI-Z                                                | t <sub>32</sub>        |        |             | 10     | ns   |
| CS High to Internal SCLK HI-Z                                       | t <sub>33</sub>        |        |             | 10     | ns   |
| CS High to SDOUT HI-Z                                               | <b>t</b> <sub>34</sub> |        |             | 10     | ns   |
| -<br>BUSY High in Master Serial Read After Convert <sup>2</sup>     | t <sub>35</sub>        |        | See Table 4 |        |      |
| CNVST Low to SYNC Asserted Delay                                    |                        |        |             |        |      |
| (Normal Mode/Impulse Mode)                                          | t <sub>36</sub>        |        | 0.75/1      |        | μs   |
| SYNC Deasserted to BUSY Low Delay                                   | t <sub>37</sub>        |        | 25          |        | ns   |

| - · · ·                                                    |                        |     | _   |     |      |
|------------------------------------------------------------|------------------------|-----|-----|-----|------|
| Parameter                                                  | Symbol                 | Min | Тур | Max | Unit |
| SLAVE SERIAL INTERFACE MODES (see Figure 32 and Figure 33) |                        |     |     |     |      |
| External SCLK Setup Time                                   | t <sub>38</sub>        | 5   |     |     | ns   |
| External SCLK Active Edge to SDOUT Delay                   | <b>t</b> <sub>39</sub> | 3   |     | 18  | ns   |
| SDIN Setup Time                                            | t <sub>40</sub>        | 5   |     |     | ns   |
| SDIN Hold Time                                             | <b>t</b> <sub>41</sub> | 5   |     |     | ns   |
| External SCLK Period                                       | <b>t</b> <sub>42</sub> | 25  |     |     | ns   |
| External SCLK High                                         | t <sub>43</sub>        | 10  |     |     | ns   |
| External SCLK Low                                          | t44                    | 10  |     |     | ns   |

<sup>1</sup> In serial interface modes, the SYNC, SCLK, and SDOUT timings are defined with a maximum load  $C_L$  of 10 pF; otherwise  $C_L$  is 60 pF maximum. <sup>2</sup> In serial master read during convert mode. See Table 4 for serial master read after convert mode.

Table 4. Serial Clock Timings in Master Read After Convert

| DIVSCLK[1]                            |                        | 0    | 0    | 1    | 1     |      |
|---------------------------------------|------------------------|------|------|------|-------|------|
| DIVSCLK[0]                            | Symbol                 | 0    | 1    | 0    | 1     | Unit |
| SYNC to SCLK First Edge Delay Minimum | t <sub>25</sub>        | 3    | 17   | 17   | 17    | ns   |
| Internal SCLK Period Minimum          | t <sub>26</sub>        | 25   | 50   | 100  | 200   | ns   |
| Internal SCLK Period Typical          | <b>t</b> <sub>26</sub> | 40   | 70   | 140  | 280   | ns   |
| Internal SCLK High Minimum            | t <sub>27</sub>        | 12   | 22   | 50   | 100   | ns   |
| Internal SCLK Low Minimum             | t <sub>28</sub>        | 7    | 21   | 49   | 99    | ns   |
| SDOUT Valid Setup Time Minimum        | <b>t</b> <sub>29</sub> | 4    | 18   | 18   | 18    | ns   |
| SDOUT Valid Hold Time Minimum         | <b>t</b> <sub>30</sub> | 2    | 4    | 30   | 80    | ns   |
| SCLK Last Edge to SYNC Delay Minimum  | <b>t</b> <sub>31</sub> | 1    | 3    | 30   | 80    | ns   |
| Busy High Width Maximum (Normal)      | t <sub>35</sub>        | 3.25 | 4.25 | 6.25 | 10.75 | μs   |
| Busy High Width Maximum (Impulse)     | t <sub>35</sub>        | 3.5  | 4.5  | 6.5  | 11    | μs   |

# **ABSOLUTE MAXIMUM RATINGS**

#### Table 5.

| Parameter                                           | Values                 |
|-----------------------------------------------------|------------------------|
| Analog Inputs                                       |                        |
| INAx <sup>1</sup> , INBx <sup>1</sup> , REFx, INxN, | AVDD + 0.3 V to        |
| REFGND                                              | AGND – 0.3 V           |
| Ground Voltage Differences                          |                        |
| AGND, DGND, OGND                                    | ±0.3 V                 |
| Supply Voltages                                     |                        |
| AVDD, DVDD, OVDD                                    | –0.3 V to +7 V         |
| AVDD to DVDD, AVDD to OVDD                          | ±7 V                   |
| DVDD to OVDD                                        | –0.3 V to +7 V         |
| Digital Inputs                                      | -0.3 V to DVDD + 0.3 V |
| Internal Power Dissipation <sup>2</sup>             | 700 mW                 |
| Internal Power Dissipation <sup>3</sup>             | 2.5 W                  |
| Junction Temperature                                | 150°C                  |
| Storage Temperature Range                           | –65°C to +150°C        |
| Lead Temperature Range                              |                        |
| (Soldering 10 sec)                                  | 300°C                  |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



SDOUT TIMINGS ARE DEFINED WITH A MAXIMUM LOAD CL OF 10pF; OTHERWISE, THE LOAD IS 60pF MAXIMUM.

Figure 2. Load Circuit for Digital Interface Timing (SDOUT, SYNC, SCLK Outputs, CL = 10 pF)



Figure 3. Voltage Reference Levels for Timing

<sup>1</sup> See Analog Inputs section.

<sup>2</sup> Specification is for device in free air:

48-lead LQFP:  $\theta_{JA} = 91^{\circ}$ C/W,  $\theta_{JC} = 30^{\circ}$ C/W.

 $^3$  Specification is for device in free air: 48-lead LFCSP;  $\theta_{JA}$  = 26°C/W.

#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



# **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



#### Table 6. Pin Function Descriptions

| Pin No.   | Mnemonic     | Type <sup>1</sup> | Description                                                                                                                                                                                                                                                                                                                                                                             |
|-----------|--------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 47, 48 | AGND         | Р                 | Analog Power Ground Pin.                                                                                                                                                                                                                                                                                                                                                                |
| 2         | AVDD         | Р                 | Input Analog Power Pin. Nominally 5 V.                                                                                                                                                                                                                                                                                                                                                  |
| 3         | A0           | DI                | Multiplexer Select. When LOW, the analog inputs INA1 and INB1 are sampled simultaneously, then converted. When HIGH, the analog inputs INA2 and INB2 are sampled simultaneously, then converted.                                                                                                                                                                                        |
| 4         | BYTESWAP     | DI                | Parallel Mode Selection (8 bit, 16 bit). When LOW, the LSB is output on D[7:0] and the MSB is output on D[15:8]. When HIGH, the LSB is output on D[15:8] and the MSB is output on D[7:0].                                                                                                                                                                                               |
| 5         | A/B          | DI                | Data Channel Selection. In parallel mode, when LOW, the data from Channel B is read. When HIGH, the data from Channel A is read. In serial mode, when HIGH, Channel A is output first followed by Channel B. When LOW, Channel B is output first followed by Channel A.                                                                                                                 |
| 6, 20     | DGND         | Р                 | Digital Power Ground.                                                                                                                                                                                                                                                                                                                                                                   |
| 7         | IMPULSE      | DI                | Mode Selection. When HIGH, this input selects a reduced power mode. In this mode, the power dissipation is approximately proportional to the sampling rate.                                                                                                                                                                                                                             |
| 8         | SER/PAR      | DI                | Serial/Parallel Selection Input. When LOW, the parallel port is selected; when HIGH, the serial interface mode is selected and some bits of the DATA bus are used as a serial port.                                                                                                                                                                                                     |
| 9, 10     | D[0:1]       | DO                | Bit 0 and Bit 1 of the Parallel Port Data Output Bus. When SER/PAR is HIGH, these outputs are in high impedance.                                                                                                                                                                                                                                                                        |
| 11, 12    | D[2:3] or    | DI/O              | When SER/PAR is LOW, these outputs are used as Bit 2 and Bit 3 of the parallel port data output bus.                                                                                                                                                                                                                                                                                    |
|           | DIVSCLK[0:1] |                   | When SER/PAR is HIGH, EXT/INT is LOW, and RDC/SDIN is LOW, which is the serial master read after convert mode, these inputs, part of the serial port, are used to slow down if desired the internal serial clock that clocks the data output. In the other serial modes, these inputs are not used.                                                                                     |
| 13        | D[4]         | DI/O              | When SER/PAR is LOW, this output is used as Bit 4 of the parallel port data output bus.                                                                                                                                                                                                                                                                                                 |
|           | or EXT/INT   |                   | When SER/PAR HIGH, this input, part of the serial port, is used as a digital select input for choosing the internal or an external data clock, called respectively, master and slave mode. With EXT/INT tied LOW, the internal clock is selected on SCLK output. With EXT/INT set to a logic HIGH, output data is synchronized to an external clock signal connected to the SCLK input. |
| 14        | D[5]         | DI/O              | When SER/PAR is LOW, this output is used as Bit 5 of the parallel port data output bus.                                                                                                                                                                                                                                                                                                 |
|           | or INVSYNC   |                   | When SER/PAR is HIGH, this input, part of the serial port, is used to select the active state of the SYNC signal in Master modes. When LOW, SYNC is active HIGH. When HIGH, SYNC is active LOW.                                                                                                                                                                                         |

| Pin No.  | Mnemonic    | Type <sup>1</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|----------|-------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 15       | D[6]        | DI/O              | When SER/PAR is LOW, this output is used as Bit 6 of the parallel port data output bus.                                                                                                                                                                                                                                                                                                                  |  |  |  |
|          | or INVSCLK  |                   | When SER/PAR is HIGH, this input, part of the serial port, is used to invert the SCLK signal. It is active in                                                                                                                                                                                                                                                                                            |  |  |  |
|          |             |                   | both master and slave modes.                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 16       | D[7]        | DI/O              | When SER/PAR is LOW, this output is used as Bit 7 of the parallel port data output bus.                                                                                                                                                                                                                                                                                                                  |  |  |  |
|          | or RDC/SDIN |                   | When SER/PAR is HIGH, this input, part of the serial port, is used as either an external data input or a                                                                                                                                                                                                                                                                                                 |  |  |  |
|          |             |                   | read mode selection input, depending on the state of EXT/INT.                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|          |             |                   | When EXT/INT is HIGH, RDC/SDIN can be used as a data input to daisy-chain the conversion results                                                                                                                                                                                                                                                                                                         |  |  |  |
|          |             |                   | with a delay of 32 SCLK periods after the initiation of the read sequence.                                                                                                                                                                                                                                                                                                                               |  |  |  |
|          |             |                   | When EXT/INT is LOW, RDC/SDIN is used to select the read mode. When RDC/SDIN is HIGH, the                                                                                                                                                                                                                                                                                                                |  |  |  |
|          |             |                   | on SDOUT only when the conversion is complete.                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 17       | OGND        | Р                 | Input/Output Interface Digital Power Ground.                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 18       | OVDD        | Р                 | Input/Output Interface Digital Power. Nominally at the same supply as the supply of the host interface                                                                                                                                                                                                                                                                                                   |  |  |  |
|          |             |                   | (5 V or 3 V).                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 19, 36   | DVDD        | Р                 | Digital Power. Nominally at 5 V.                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| 21       | D[8]        | DO                | When SER/PAR is LOW, this output is used as Bit 8 of the Parallel port data output bus.                                                                                                                                                                                                                                                                                                                  |  |  |  |
|          | or SDOUT    |                   | When SER/PAR is HIGH, this output, part of the serial port, is used as a serial data output synchronized to SCLK. Conversion results are stored in a 32-bit on-chip register. The AD7654 provides the two conversion results, MSB first, from its internal shift register. The order of channel outputs is controlled by A/B. In serial mode, when EXT/INT is LOW, SDOUT is valid on both edges of SCLK. |  |  |  |
|          |             |                   | In Serial Mode, when EXT/INT is HIGH:                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|          |             |                   | If INVSCLK is LOW, SDOUT is updated on the SCLK rising edge and valid on the next falling edge.                                                                                                                                                                                                                                                                                                          |  |  |  |
|          |             |                   | If INVSCLK is HIGH, SDOUT is updated on the SCLK falling edge and valid on the next rising edge.                                                                                                                                                                                                                                                                                                         |  |  |  |
| 22       | D[9]        | DI/O              | When SER/PAR is LOW, this output is used as Bit 9 of the Parallel Port Data Output Bus.                                                                                                                                                                                                                                                                                                                  |  |  |  |
|          | or SCLK     |                   | When SER/PAR is HIGH, this pin, part of the serial port, is used as a serial data clock input or output,                                                                                                                                                                                                                                                                                                 |  |  |  |
|          |             |                   | dependent upon the logic state of the LNVSCLK pin                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 23       | D[10]       | DO                | When SER/PAR is LOW this output is used as Rit 10 of the parallel port data output bus                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 20       | or SYNC     | 20                | When SER/PAR is HIGH this output, part of the serial port is used as a digital output frame                                                                                                                                                                                                                                                                                                              |  |  |  |
|          |             |                   | synchronization for use with the internal data clock (EXT/INT = Logic LOW).                                                                                                                                                                                                                                                                                                                              |  |  |  |
|          |             |                   | When a read sequence is initiated and INVSYNC is LOW, SYNC is driven HIGH and frames SDOUT. After<br>the first channel is output, SYNC is pulsed LOW. When a read sequence is initiated and INVSYNC is<br>HIGH, SYNC is driven LOW and remains LOW while SDOUT output is valid. After the first channel is                                                                                               |  |  |  |
|          |             |                   | output, SYNC is pulsed HIGH.                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 24       | D[11]       | DO                | When SER/PAR is LOW, this output is used as Bit 11 of the parallel port data output bus.                                                                                                                                                                                                                                                                                                                 |  |  |  |
|          | or RDERROR  |                   | When SER/PAR is HIGH and EXT/INT is HIGH, this output, part of the serial port, is used as an                                                                                                                                                                                                                                                                                                            |  |  |  |
|          |             |                   | Incomplete read error flag. In Slave mode, when a data read is started and not complete when the following conversion is complete, the current data is lost and RDERROR is pulsed HIGH                                                                                                                                                                                                                   |  |  |  |
| 25 to 28 | D[12:15]    | DO                | Bit 12 to Bit 15 of the parallel port data output bus. When SER/PAR is HIGH, these outputs are in high                                                                                                                                                                                                                                                                                                   |  |  |  |
|          |             |                   | impedance.                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 29       | BUSY        | DO                | Busy Output. Transitions HIGH when a conversion is started and remains HIGH until the two conversions are complete and the data is latched into the on-chip shift register. The falling edge of                                                                                                                                                                                                          |  |  |  |
| 30       | FOC         | DO                | End of Convert Output, Goes LOW at each channel conversion                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 31       | RD          | DI                | Read Data, When CS and RD are both LOW, the interface parallel or serial output bus is enabled                                                                                                                                                                                                                                                                                                           |  |  |  |
| 32       |             | DI                | Chip Select. When $\overline{CS}$ and $\overline{RD}$ are both LOW, the interface parallel or serial output bus is enabled $\overline{CS}$ is                                                                                                                                                                                                                                                            |  |  |  |
|          |             |                   | also used to gate the external serial clock.                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 33       | RESET       | DI                | Reset Input. When set to a logic HIGH, reset the AD7654. Current conversion if any is aborted. If not used, this pin could be tied to DGND.                                                                                                                                                                                                                                                              |  |  |  |
| 34       | PD          | DI                | Power-Down Input. When set to a logic HIGH, power consumption is reduced and conversions are inhibited after the current one is completed.                                                                                                                                                                                                                                                               |  |  |  |

| Pin No. | Mnemonic   | Type <sup>1</sup> | Description                                                                                                                                                                                                                                                                                                                                               |
|---------|------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 35      | CNVST      | DI                | Start Conversion. A falling edge on CNVST puts the internal sample-and-hold into the hold state and initiates a conversion. In impulse mode (IMPULSE = HIGH), if $\overline{\text{CNVST}}$ is held LOW when the acquisition phase ( $t_8$ ) is complete, the internal sample-and-hold is put into the hold state and a conversion is immediately started. |
| 37      | REF        | AI                | This input pin is used to provide a reference to the converter.                                                                                                                                                                                                                                                                                           |
| 38      | REFGND     | AI                | Reference Input Analog Ground.                                                                                                                                                                                                                                                                                                                            |
| 39, 41  | INB1, INB2 | AI                | Channel B Analog Inputs.                                                                                                                                                                                                                                                                                                                                  |
| 40, 45  | INBN, INAN | AI                | Analog Inputs Ground Senses. Allow to sense each channel ground independently.                                                                                                                                                                                                                                                                            |
| 42, 43  | REFB, REFA | AI                | These inputs are the references applied to Channel A and Channel B, respectively.                                                                                                                                                                                                                                                                         |
| 44, 46  | INA2, INA1 | AI                | Channel A Analog Inputs.                                                                                                                                                                                                                                                                                                                                  |

 $^{1}$  Al = analog input; Dl = digital input; Dl/O = bidirectional digital; DO = digital output; P = power.

# TERMINOLOGY

#### Integral Nonlinearity Error (INL)

Linearity error refers to the deviation of each individual code from a line drawn from negative full scale through positive full scale. The point used as negative full scale occurs ½ LSB before the first code transition. Positive full scale is defined as a level 1½ LSB beyond the last code transition. The deviation is measured from the middle of each code to the true straight line.

#### Differential Nonlinearity Error (DNL)

In an ideal ADC, code transitions are 1 LSB apart. Differential nonlinearity is the maximum deviation from this ideal value. It is often specified in terms of resolution for which no missing codes are guaranteed.

#### **Full-Scale Error**

The last transition (from 111...10 to 111...11) should occur for an analog voltage  $1\frac{1}{2}$  LSB below the nominal full scale (4.999886 V for the 0 V to 5 V range). The full-scale error is the deviation of the actual level of the last transition from the ideal level.

#### **Unipolar Zero Error**

The first transition should occur at a level  $\frac{1}{2}$  LSB above analog ground (76.29  $\mu$ V for the 0 V to 5 V range). The unipolar zero error is the deviation of the actual transition from that point.

#### Signal-to-Noise Ratio (SNR)

SNR is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, excluding harmonics and dc. The value for SNR is expressed in decibels.

#### **Total Harmonic Distortion (THD)**

THD is the ratio of the rms sum of the first five harmonic components to the rms value of a full-scale input signal and is expressed in decibels.

#### Signal-to-Noise and Distortion Ratio (SINAD)

SINAD is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for SINAD is expressed in decibels.

#### Spurious-Free Dynamic Range (SFDR)

The difference, in decibels, between the rms amplitude of the input signal and the peak spurious signal.

#### Effective Number of Bits (ENOB)

ENOB is a measurement of the resolution with a sine wave input. It is related to SINAD and expressed in bits by

 $ENOB = ((SINAD_{dB} - 1.76)/6.02)$ 

and is expressed in bits.

#### **Aperture Delay**

Aperture delay is a measure of acquisition performance and is measured from the falling edge of the  $\overline{\text{CNVST}}$  input to when the input signals are held for a conversion.

#### **Transient Response**

The time required for the AD7654 to achieve its rated accuracy after a full-scale step function is applied to its input.

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 5. Integral Nonlinearity vs. Code



Figure 6. Histogram of 16,384 Conversions of a DC Input at the Code Transition



Figure 7. FFT Plot







Figure 9. Histogram of 16,384 Conversions of a DC Input at the Code Center



Figure 10. SNR, THD vs. Temperature

Rev. B | Page 12 of 28

03057-014

03057-015

03 05 7-016



# **APPLICATION INFORMATION**

# **CIRCUIT INFORMATION**

The AD7654 is a very fast, low power, single-supply, precise, simultaneous sampling 16-bit ADC.

The AD7654 provides the user with two on-chip, track-andhold, successive approximation ADCs that do not exhibit any pipeline or latency, making it ideal for multiple multiplexed channel applications. The AD7654 can also be used as a 4-channel ADC with two pairs simultaneously sampled.

The AD7654 can be operated from a single 5 V supply and be interfaced to either 5 V or 3 V digital logic. It is housed in a 48-lead LQFP or tiny 48-lead LFCSP that combines space savings and allows flexible configurations as either a serial or parallel interface. The AD7654 is pin-to-pin compatible with PulSAR ADCs.

### MODES OF OPERATION

The AD7654 features two modes of operation, normal and impulse. Each of these modes is more suitable for specific applications.

Normal mode is the fastest mode (500 kSPS). Except when it is powered down (PD = HIGH), the power dissipation is almost independent of the sampling rate.

Impulse mode, the lowest power dissipation mode, allows power saving between conversions. The maximum throughput in this mode is 444 kSPS. When operating at 10 kSPS, for example, it typically consumes only 2.6 mW. This feature makes the AD7654 ideal for battery-powered applications.

### **TRANSFER FUNCTIONS**

The AD7654 data format is straight binary. The ideal transfer characteristic for the AD7654 is shown in Figure 17 and Table 7. The LSB size is  $2*V_{REF}/65536$ , which is about 76.3  $\mu$ V.



Figure 17. ADC Ideal Transfer Function

| Table 7. ( | Output | Codes | and Ic | leal In | put V | oltages |
|------------|--------|-------|--------|---------|-------|---------|
|            |        |       |        |         |       |         |

| Description      | Analog Input<br>V <sub>REF</sub> = 2.5 V | Digital Output Code |
|------------------|------------------------------------------|---------------------|
| FSR – 1 LSB      | 4.999924 V                               | 0xFFFF <sup>1</sup> |
| FSR – 2 LSB      | 4.999847 V                               | 0xFFFE              |
| Midscale + 1 LSB | 2.500076 V                               | 0x8001              |
| Midscale         | 2.5 V                                    | 0x8000              |
| Midscale – 1 LSB | 2.499924 V                               | 0x7FFF              |
| –FSR + 1 LSB     | –76.29 μV                                | 0x0001              |
| –FSR             | 0 V                                      | 0x0000 <sup>2</sup> |

<sup>1</sup> This is also the code for overrange analog input

 $(V_{INx} - V_{INxN} above 2 \times (V_{REF} - V_{REFGND})).$ 

 $^{\rm 2}$  This is also the code for underrange analog input (V\_{INx} below V\_{INxN}).

03057-018



5. SEE ANALOG INPUTS SECTION.

6. OPTIONAL, SEE POWER <u>SUPPLY</u> SECTION. 7. OPTIONAL LOW JITTER CNVST. SEE CONVERSION CONTROL SECTION.

Figure 18. Typical Connection Diagram (Serial Interface)

### TYPICAL CONNECTION DIAGRAM

Figure 18 shows a typical connection diagram for the AD7654. Different circuitry shown on this diagram is optional and is discussed in the following sections.

### **ANALOG INPUTS**

Figure 19 shows a simplified analog input section of the AD7654.



The diodes shown in Figure 19 provide ESD protection for the inputs. Care must be taken to ensure that the analog input signal never exceeds the absolute ratings on these inputs. This causes these diodes to become forward biased and start conducting current. These diodes can handle a forward-biased current of 120 mA maximum. This condition could eventually occur when the input buffers (U1) or (U2) supplies are different from AVDD. In such a case, an input buffer with a short-circuit current limitation can be used to protect the part.

This analog input structure allows the sampling of the differential signal between INx and INxN. Unlike other converters, the INxN is sampled at the same time as the INx input. By using these differential inputs, small signals common to both inputs are rejected.

During the acquisition phase, for ac signals, the AD7654 behaves like a one-pole RC filter consisting of the equivalent resistance  $R_A$ ,  $R_B$ , and  $C_S$ . The resistors  $R_A$  and  $R_B$  are typically 500  $\Omega$  and are a lumped component made up of some serial resistors and the on resistance of the switches. The capacitor  $C_S$ is typically 32 pF and is mainly the ADC sampling capacitor. This one-pole filter with a typical –3 dB cutoff frequency of 10 MHz reduces undesirable aliasing effects and limits the noise coming from the inputs.

Because the input impedance of the AD7654 is very high, the AD7654 can be driven directly by a low impedance source without gain error. To further improve the noise filtering of the AD7654 analog input circuit, an external one-pole RC filter between the amplifier output and the ADC input, as shown in Figure 18, can be used. However, the source impedance has to be kept low because it affects the ac performance, especially the total harmonic distortion. The maximum source impedance depends on the amount of total harmonic distortion (THD) that can be tolerated. The THD degrades as the source impedance increases.

# **INPUT CHANNEL MULTIPLEXER**

The AD7654 allows the choice of simultaneously sampling the inputs pairs INA1/INB1 or INA2/INB2 with the A0 multiplexer input. When A0 is low, the input pairs INA1/INB1 are selected, and when A0 is high, the input pairs INA2/INB2 are selected. Note that INAx is always converted before INBx regardless of the state of the digital interface channel selection A/B pin. Also, note that the channel selection control A0 should not be changed during the acquisition phase of the converter. Refer to the Conversion Control section and Figure 22 for timing details.

## **DRIVER AMPLIFIER CHOICE**

Although the AD7654 is easy to drive, the driver amplifier needs to meet at least the following requirements:

- For multichannel, multiplexed applications, the driver amplifier and the AD7654 analog input circuit together must be able to settle for a full-scale step of the capacitor array at a 16-bit level (0.0015%). In the amplifier's data sheet, the settling at 0.1% or 0.01% is more commonly specified. It could significantly differ from the settling time at a 16-bit level and, therefore, it should be verified prior to the driver selection.
- The noise generated by the driver amplifier needs to be kept as low as possible to preserve the SNR and transition noise performance of the AD7654. The noise coming from the driver is filtered by the AD7654 analog input circuit onepole low-pass filter made by R<sub>A</sub>, R<sub>B</sub>, and C<sub>S</sub>. The SNR degradation due to the amplifier is

$$SNR_{LOSS} = 20 \log \left( \frac{56}{\sqrt{56^2 + \frac{\pi}{2} f_{-3dB} (Ne_N)^2}} \right)$$

where:

- $f_{-3 \text{ dB}}$  is the -3 dB input bandwidth in MHz of the AD7654 (10 MHz) or the cutoff frequency of the input filter, if any is used.
- *N* is the noise factor of the amplifier (1 if in buffer configuration).
- $e_N$  is the equivalent input noise voltage of the op amp in nV/ $\sqrt{Hz}$ .

For instance, a driver like the AD8021 with an equivalent input noise of 2 nV/ $\sqrt{Hz}$ , configured as a buffer, and thus with a noise gain of +1, degrades the SNR by only 0.06 dB with the filter in Figure 18, and by 0.10 dB without.

• The driver needs to have a THD performance suitable to that of the AD7654.

The AD8021 meets these requirements and is usually appropriate for almost all applications. The AD8021 needs an external compensation capacitor of 10 pF. This capacitor should have good linearity as an NPO ceramic or mica type. The AD8022 could be used where a dual version is needed and a gain of +1 is used.

The AD829 is another alternative where high frequency (above 100 kHz) performance is not required. In a gain of +1, it requires an 82 pF compensation capacitor.

The AD8610 is another option where low bias current is needed in low frequency applications.

Refer to Table 8 for some recommended op amps.

| Table 8. Recommended | Driver | Amplifiers |
|----------------------|--------|------------|
|----------------------|--------|------------|

| Amplifier     | Typical Application                                                    |
|---------------|------------------------------------------------------------------------|
| ADA4841       | Very low noise, low distortion, low power,<br>low frequency            |
| AD829         | Very low noise, low frequency                                          |
| AD8021        | Very low noise, high frequency                                         |
| AD8022        | Very low noise, high frequency, dual                                   |
| AD8655/AD8656 | Low noise, 5 V single supply, low power,<br>low frequency, single/dual |
| AD8610/AD8620 | Low bias current, low frequency,<br>single/dual                        |

### **VOLTAGE REFERENCE INPUT**

The AD7654 requires an external 2.5 V reference. The reference input should be applied to REF, REFA, and REFB. The voltage reference input REF of the AD7654 has a dynamic input impedance; it should therefore be driven by a low impedance source with an efficient decoupling. This decoupling depends on the choice of the voltage reference but usually consists of a 1  $\mu$ F ceramic capacitor and a low ESR tantalum capacitor connected to the REFA, REFB, and REFGND inputs with minimum parasitic inductance. A value of 47  $\mu$ F is an appropriate value for the tantalum capacitor when using one of the recommended reference voltages:

- The low noise, low temperature drift AD780, AD361, ADR421, and ADR431 voltage reference.
- The low cost AD1582 voltage reference.

For applications using multiple AD7654s with one voltage reference source, it is recommended that the reference source drives each ADC in a star configuration with individual decoupling placed as close as possible to the REF/REFGND inputs. Also, it is recommended that a buffer, such as the AD8031/AD8032, be used in this configuration.

Care should be taken with the reference temperature coefficient of the voltage reference, which directly affects the full-scale accuracy if this parameter is applicable. For instance, a 15 ppm/°C tempco of the reference changes the full-scale accuracy by 1 LSB/°C.

### **POWER SUPPLY**

The AD7654 uses three sets of power supply pins: an analog 5 V supply AVDD, a digital 5 V core supply DVDD, and a digital input/output interface supply OVDD. The OVDD supply allows direct interface with any logic working between 2.7 V and DVDD + 0.3 V. To reduce the number of supplies needed, the digital core (DVDD) can be supplied through a simple RC filter from the analog supply, as shown in Figure 18. The AD7654 is independent of power supply sequencing, once OVDD does not exceed DVDD by more than 0.3 V, and thus free from supply voltage induced latch-up. Additionally, it is very insensitive to power supply variations over a wide frequency range, as shown in Figure 20.



Figure 20. PSRR vs. Frequency

### **POWER DISSIPATION**

In impulse mode, the AD7654 automatically reduces its power consumption at the end of each conversion phase. During the acquisition phase, the operating currents are very low, which allows significant power savings when the conversion rate is reduced, as shown in Figure 21. This feature makes the AD7654 ideal for very low power battery applications.

Note that the digital interface remains active even during the acquisition phase. To reduce the operating digital supply currents even further, the digital inputs need to be driven close to the power rails (that is, DVDD and DGND), and OVDD should not exceed DVDD by more than 0.3 V.



Figure 21. Power Dissipation vs. Sample Rate

### **CONVERSION CONTROL**

Figure 22 shows the detailed timing diagrams of the conversion process. The AD7654 is controlled by the signal  $\overline{\text{CNVST}}$ , which initiates conversion. Once initiated, it cannot be restarted or aborted, even by the power-down input, PD, until the conversion is complete. The  $\overline{\text{CNVST}}$  signal operates independently of the  $\overline{\text{CS}}$  and  $\overline{\text{RD}}$  signals.



Figure 22. Basic Conversion Timing

Although  $\overline{\text{CNVST}}$  is a digital signal, it should be designed with special care with fast, clean edges and levels, and with minimum overshoot and undershoot or ringing.

For applications where the SNR is critical, the  $\overline{\text{CNVST}}$  signal should have very low jitter. Some solutions to achieve this are to use a dedicated oscillator for  $\overline{\text{CNVST}}$  generation or, at least, to clock it with a high frequency, low jitter clock, as shown in Figure 18.

In impulse mode, conversions can be automatically initiated. If  $\overline{\text{CNVST}}$  is held low when BUSY is low, the AD7654 controls the acquisition phase and automatically initiates a new conversion.

By keeping CNVST low, the AD7654 keeps the conversion process running by itself. Note that the analog input has to be settled when BUSY goes low. Also, at power-up, CNVST should be brought low once to initiate the conversion process. In this mode, the AD7654 could sometimes run slightly faster than the guaranteed limits of 444 kSPS in impulse mode. This feature does not exist in normal mode.

### **DIGITAL INTERFACE**

The AD7654 has a versatile digital interface; it can be interfaced with the host system by using either a serial or parallel interface. The serial interface is multiplexed on the parallel data bus. The AD7654 digital interface accommodates either 3 V or 5 V logic by simply connecting the OVDD supply pin of the AD7654 to the host system interface digital supply.

The two signals  $\overline{\text{CS}}$  and  $\overline{\text{RD}}$  control the interface. When at least one of these signals is high, the interface outputs are in high impedance. Usually,  $\overline{\text{CS}}$  allows the selection of each AD7654 in multicircuit applications and is held low in a single AD7654 design.  $\overline{\text{RD}}$  is generally used to enable the conversion result on the data bus. In parallel mode, signal A/ $\overline{\text{B}}$  allows the choice of reading either the output of Channel A or Channel B, whereas in serial mode, signal A/ $\overline{\text{B}}$  controls which channel is output first.

Figure 23 details the timing when using the RESET input. Note the current conversion, if any, is aborted and the data bus is high impedance while RESET is high.



Figure 23. Reset Timing

### PARALLEL INTERFACE

The AD7654 is configured to use the parallel interface when SER/PAR is held low.

#### Master Parallel Interface

Data can be read continuously by tying  $\overline{CS}$  and  $\overline{RD}$  low, thus requiring minimal microprocessor connections. However, in this mode, the data bus is always driven and cannot be used in shared bus applications (unless the device is held in RESET). Figure 24 details the timing for this mode.



Figure 24. Master Parallel Data Timing for Continuous Read

#### Slave Parallel Interface

In slave parallel reading mode, the data can be read either after each conversion, which is during the next acquisition phase or during the other channel's conversion, or during the following conversion, as shown in Figure 25 and Figure 26, respectively. When the data is read during the conversion, however, it is recommended that it is read only during the first half of the conversion phase. This avoids any potential feedthrough between voltage transients on the digital interface and the most critical analog conversion circuitry.



Figure 25. Slave Parallel Data Timing for a Read After Conversion



Figure 26. Slave Parallel Data Timing for a Read During Conversion

#### 8-Bit Interface (Master or Slave)

The BYTESWAP pin allows a glueless interface to an 8-bit bus. As shown in Figure 27, the LSB byte is output on D[7:0] and the MSB is output on D[15:8] when BYTESWAP is low. When BYTESWAP is high, the LSB and MSB bytes are swapped, the LSB is output on D[15:8], and the MSB is output on D[7:0]. By connecting BYTESWAP to an address line, the 16-bit data can be read in two bytes on either D[15:8] or D[7:0].



Figure 27. 8-Bit Parallel Interface

### Channel A/B Output

The  $A/\overline{B}$  input controls which channel's conversion results (INAx or INBx) are output on the data bus. The functionality of  $A/\overline{B}$  is detailed in Figure 28. When high, the data from Channel A is available on the data bus. When low, the data from Channel B is available on the bus. Note that Channel A can be read immediately after conversion is done ( $\overline{EOC}$ ), while Channel B is still in its converting phase. However, in any of the serial reading modes, Channel A data is updated only after Channel B is converted.



Figure 28.  $A/\overline{B}$  Channel Reading

### SERIAL INTERFACE

The AD7654 is configured to use the serial interface when the SER/ $\overline{\text{PAR}}$  is held high. The AD7654 outputs 32 bits of data, MSB first, on the SDOUT pin. The order of the channels being output is also controlled by A/ $\overline{\text{B}}$ . When high, Channel A is output first; when low, Channel B is output first. This data is synchronized with the 32 clock pulses provided on the SCLK pin.

## MASTER SERIAL INTERFACE

### Internal Clock

The AD7654 is configured to generate and provide the serial data clock SCLK when the EXT/INT pin is held low. The AD7654 also generates a SYNC signal to indicate to the host when the serial data is valid. The serial clock SCLK and the SYNC signal can be inverted if desired. The output data is valid on both the rising and falling edge of the data clock. Depending on RDC/SDIN input, the data can be read after each conversion or during the following conversion. Figure 29 and Figure 30 show the detailed timing diagrams of these two modes.

Usually, because the AD7654 is used with a fast throughput, the master-read-during-convert mode is the most recommended serial mode when it can be used. In this mode, the serial clock and data toggle at appropriate instants, which minimizes potential feedthrough between digital activity and the critical conversion decisions. The SYNC signal goes low after the LSB of each channel has been output. Note that in this mode, the SCLK period changes because the LSBs require more time to settle, and the SCLK is derived from the SAR conversion clock.

Note that in the master-read-after-convert mode, unlike in other modes, the signal BUSY returns low after the 32 data bits are pulsed out and not at the end of the conversion phase, which results in a longer BUSY width. One advantage of using this mode is that it can accommodate slow digital hosts because the serial clock can be slowed down by using DIVSCLK[1:0] inputs. Refer to Table 4 for the timing details.



Figure 29. Master Serial Data Timing for Reading (Read After Conversion)



Figure 30. Master Serial Data Timing for Reading (Read Previous Conversion During Convert)

Rev. B | Page 21 of 28

### **SLAVE SERIAL INTERFACE**

### External Clock

The AD7654 is configured to accept an externally supplied serial data clock on the SCLK pin when the EXT/INT pin is held high. In this mode, several methods can be used to read the data. The external serial clock is gated by  $\overline{CS}$ . When both  $\overline{CS}$  and  $\overline{RD}$  are low, the data can be read after each conversion or during the following conversion. The external clock can be either a continuous or discontinuous clock. A discontinuous clock can be either normally high or normally low when inactive. Figure 32 and Figure 33 show the detailed timing diagrams of these methods.

While the AD7654 is performing a bit decision, it is important that voltage transients not occur on digital input/output pins or degradation of the conversion result could occur. This is particularly important during the second half of the conversion phase of each channel because the AD7654 provides error correction circuitry that can correct for an improper bit decision made during the first half of the conversion phase. For this reason, it is recommended that when an external clock is provided, it is a discontinuous clock that toggles only when BUSY is low or, more importantly, that it does not transition during the latter half of  $\overline{EOC}$  high.

### External Discontinuous Clock Data Read After Convert

Although the maximum throughput cannot be achieved in this mode, it is the most recommended of the serial slave modes. Figure 32 shows the detailed timing diagrams of this method. After a conversion is complete, indicated by BUSY returning low, the conversion results can be read while both  $\overline{\text{CS}}$  and  $\overline{\text{RD}}$  are low. Data is shifted out from both channels MSB first, with 32 clock pulses and is valid on both rising and falling edges of the clock.

One advantage of this method is that conversion performance is not degraded because there are no voltage transients on the digital interface during the conversion process. Another advantage is the ability to read the data at any speed up to 40 MHz, which accommodates both a slow digital host interface and the fastest serial reading.

Finally, in this mode only, the AD7654 provides a daisy-chain feature using the RDC/SDIN (serial data in) input pin for cascading multiple converters together. This feature is useful for reducing component count and wiring connections when it is desired, as in isolated multiconverter applications.

An example of the concatenation of two devices is shown in Figure 31. Simultaneous sampling is possible by using a common  $\overline{\text{CNVST}}$  signal. Note that the RDC/SDIN input is latched on the edge of SCLK opposite the one used to shift out the data on SDOUT. Therefore, the MSB of the upstream converter follows the LSB of the downstream converter on the next SCLK cycle. The SDIN input should be tied either high or low on the most upstream converter in the chain.





#### **External Clock Data Read Previous During Convert**

Figure 33 shows the detailed timing diagrams of this method. During a conversion, while both  $\overline{CS}$  and  $\overline{RD}$  are low, the result of the previous conversion can be read. The data is shifted out MSB first with 32 clock pulses and is valid on both the rising and falling edges of the clock. The 32 bits have to be read before the current conversion is completed; otherwise, RDERROR is pulsed high and can be used to interrupt the host interface to prevent incomplete data reading. There is no daisy-chain feature in this mode, and RDC/SDIN input should always be tied either high or low.

To reduce performance degradation due to digital activity, a fast discontinuous clock (at least 32 MHz in impulse mode and 40 MHz in normal mode) is recommended to ensure that all of the bits are read during the first half of each conversion phase  $(\overline{\text{EOC}} \text{ high}, t_{11}, t_{12})$ .

It is also possible to begin to read data after conversion and continue to read the last bits after a new conversion has been initiated. This allows the use of a slower clock speed like 26 MHz in impulse mode and 30 MHz in normal mode.



Figure 32. Slave Serial Data Timing for Reading (Read After Convert)



Figure 33. Slave Serial Data Timing for Reading (Read Previous Conversion During Convert)

### **MICROPROCESSOR INTERFACING**

The AD7654 is ideally suited for traditional dc measurement applications supporting a microprocessor and for ac signal processing applications interfacing to a digital signal processor. The AD7654 is designed to interface with either a parallel 8-bit wide or 16-bit wide interface, a general-purpose serial port, or I/O ports on a microcontroller. A variety of external buffers can be used with the AD7654 to prevent digital noise from coupling into the ADC. The following section illustrates the use of the AD7654 with an SPI-equipped DSP, the ADSP-219x.

### SPI INTERFACE (ADSP-219x)

Figure 34 shows an interface diagram between the AD7654 and the SPI equipped ADSP-219x. To accommodate the slower speed of the DSP, the AD7654 acts as a slave device and data must be read after conversion. This mode also allows the daisychain feature. The convert command can be initiated in response to an internal timer interrupt. The 32-bit output data is read with two serial peripheral interface (SPI) 16-bit wide accesses. The reading process can be initiated in response to the end-of-conversion signal (BUSY going low) using an interrupt line of the DSP. By writing to the SPI control register (SPICLTx), the serial interface (SPI) on the ADSP-219x is configured for master mode (MSTR) = 1, clock polarity bit (CPOL) = 0, clock phase bit (CPHA) = 1, and SPI interrupt enable (TIMOD) = 00. To meet all timing requirements, the SPI clock should be limited to 17 Mbps, which allows it to read an ADC result in less than 1  $\mu$ s. When a higher sampling rate is desired, use of one of the parallel interface modes is recommended.



Figure 34. Interfacing the AD7654 to an SPI Interface

# APPLICATION HINTS

The AD7654 has very good immunity to noise on the power supplies. However, care should still be taken with regard to grounding layout.

The printed circuit board that houses the AD7654 should be designed so the analog and digital sections are separated and confined to certain areas of the board. This facilitates the use of ground planes that can be separated easily. Digital and analog ground planes should be joined in only one place, preferably underneath the AD7654, or as close as possible to the AD7654. If the AD7654 is in a system where multiple devices require analog-to-digital ground connections, the connection should still be made at only a star ground point established as close as possible to the AD7654.

Running digital lines under the device should be avoided because these couple noise onto the die. The analog ground plane should be allowed to run under the AD7654 to avoid noise coupling. Fast switching signals like CNVST or clocks should be shielded with digital ground to avoid radiating noise to other sections of the board, and should never run near analog signal paths. Crossover of digital and analog signals should be avoided. Traces on different but close layers of the board should run at right angles to each other. This reduces the effect of crosstalk through the board.

The power supply lines to the AD7654 should use as large a trace as possible to provide low impedance paths and reduce the effect of glitches on the power supply lines. Good decoupling is also important to lower the supply's impedance presented to the AD7654 and to reduce the magnitude of the supply spikes. Decoupling ceramic capacitors, typically 100 nF, should be placed on each power supply pin—AVDD, DVDD, and

OVDD—close to, and ideally right up against these pins and their corresponding ground pins. Additionally, low ESR 10  $\mu F$  capacitors should be located near the ADC to further reduce low frequency ripple.

The DVDD supply of the AD7654 can be a separate supply or can come from the analog supply AVDD or the digital interface supply OVDD. When the system digital supply is noisy or when fast switching digital signals are present, if no separate supply is available, the user should connect DVDD to AVDD through an RC filter (see Figure 18) and the system supply to OVDD and the remaining digital circuitry. When DVDD is powered from the system supply, it is useful to insert a bead to further reduce high frequency spikes.

The AD7654 has five different ground pins: INGND, REFGND, AGND, DGND, and OGND. INGND is used to sense the analog input signal. REFGND senses the reference voltage and, because it carries pulsed currents, should be a low impedance return to the reference. AGND is the ground to which most internal ADC analog signals are referenced; it must be connected with the least resistance to the analog ground plane. DGND must be tied to the analog or digital ground plane, depending on the configuration. OGND is connected to the digital system ground.

### **EVALUATING THE AD7654 PERFORMANCE**

A recommended layout for the AD7654 is outlined in the documentation of the evaluation board for the EVAL-AD7654CB. The evaluation board package includes a fully assembled and tested evaluation board, documentation, and software for controlling the board from a PC via the EVAL-CONTROL-BRD3.

# **OUTLINE DIMENSIONS**



Figure 36. 48-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] 7 mm × 7 mm (CP-48-1) Dimensions shown in millimeters

Rev. B | Page 26 of 28

### **ORDERING GUIDE**

| Model                          | Temperature Range | Package Description                      | Package Option |
|--------------------------------|-------------------|------------------------------------------|----------------|
| AD7654ACP                      | -40°C to +85°C    | Lead Frame Chip Scale Package [LFCSP_VQ] | CP-48-1        |
| AD7654ACPRL                    | -40°C to +85°C    | Lead Frame Chip Scale Package [LFCSP_VQ] | CP-48-1        |
| AD7654ACPZ <sup>1</sup>        | -40°C to +85°C    | Lead Frame Chip Scale Package [LFCSP_VQ] | CP-48-1        |
| AD7654ACPZRL <sup>1</sup>      | -40°C to +85°C    | Lead Frame Chip Scale Package [LFCSP_VQ] | CP-48-1        |
| AD7654AST                      | -40°C to +85°C    | Low Profile Quad Flat Package [LQFP]     | ST-48          |
| AD7654ASTRL                    | -40°C to +85°C    | Low Profile Quad Flat Package [LQFP]     | ST-48          |
| AD7654ASTZ <sup>1</sup>        | -40°C to +85°C    | Low Profile Quad Flat Package [LQFP]     | ST-48          |
| AD7654ASTZRL <sup>1</sup>      | -40°C to +85°C    | Low Profile Quad Flat Package [LQFP]     | ST-48          |
| EVAL-AD7654CB <sup>2</sup>     |                   | Evaluation Board                         |                |
| EVAL-CONTROL BRD2 <sup>3</sup> |                   | Controller Board                         |                |
| EVAL-CONTROL BRD3 <sup>3</sup> |                   | Controller Board                         |                |

<sup>1</sup> Z = Pb free part. <sup>2</sup> This board can be used as a standalone evaluation board or in conjunction with the EVAL-CONTROL-BRD2/EVAL-CONTROL-BRD3 for evaluation/demonstration

purposes. <sup>3</sup> This board allows a PC to control and communicate with all Analog Devices evaluation boards ending in the CB designator.

# NOTES

© 2005 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. C03057-0-11/05(B)



www.analog.com