

# 8 Port 10/100 Mbit/s Dual Speed Fast Ethernet Switch

- Supports 8 10/100 Mbit/s Ethernet ports with RMII interface
- Capable of trunking for up to 800 Mbit/ s link
- Full- and half-duplex mode operation
- Speed auto-negotiation through MDIO
- Built-in storage of 1K MAC addresses
- Designed to utilize low-cost SGRAM
- Scalable design for stackable switch implementation
- RoX expansion link supports 4.8 Gbit/s throughput
- Serial EEPROM interface for low cost system configuration
- Gigabit Ethernet ready

- Automatic source address learning
- Secure mode traffic filtering
- Broadcast storm control
- Port monitoring support
- IEEE 802.3x flow control for fullduplex operation
- Optional backpressure flow control support for half-duplex operation
- Supports store-and-forward mode switching
- VLAN support
- RMON and SNMP support with external management (MIB) device
- 3.3V operation
- Packaged in 256-pin PQFP

#### **Product Description**

The AL101 is an 8-port 10/100 Mbit/s dual speed Ethernet switch. A low-cost and scalable solution for up to 32 ports is achieved through the use of low-cost buffer memory and Allayer's proprietary RoX<sup>TM</sup> architecture. In addition, the AL101 supports VLAN and multiple link aggregation trunks.



Figure 1 System Block Diagram

This document contains proprietary information which shall not be reproduced, transferred to other documents, or used for any other purpose without the prior written consent of Allayer Communications.

#### Disclaimer

Allayer Communications reserves the right to make changes, without notice, in the product(s) described or information contained herein in order to improve the design and/or performance. Allayer Communications assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent or copyright to these products, and makes no representations or warranties that these products are free from patent or copyright infringement unless otherwise specified.

#### Life Support Applications

Allayer Communications products are not designed for use in life support appliances, systems, or devices where malfunctions can be reasonably expected to result in personal injury.

# Table of Contents

| AL                       | AL101 Overview                                                                          |                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|--------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| . Pin Descriptions       |                                                                                         |                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| . Functional Description |                                                                                         |                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 3.1                      | RoX                                                                                     | X Interface                                                                                                                                                                                                                                                                                                              | 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.2                      | Data                                                                                    | a Reception                                                                                                                                                                                                                                                                                                              | 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.2                      | .1                                                                                      | Illegal Frame Length                                                                                                                                                                                                                                                                                                     | 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.2                      | .2                                                                                      | Long Frames                                                                                                                                                                                                                                                                                                              | 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.2                      | .3                                                                                      | False Carrier Events                                                                                                                                                                                                                                                                                                     | 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.2                      | .4                                                                                      | Frame Filtering                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 3.3                      | Frar                                                                                    | me Forwarding                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 3.3                      | .1                                                                                      | Broadcast Storm Control                                                                                                                                                                                                                                                                                                  | 19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.3                      | .2                                                                                      | Frame Transmission                                                                                                                                                                                                                                                                                                       | 19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.3                      | .3                                                                                      | Frame Generation                                                                                                                                                                                                                                                                                                         | 19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.4                      | Half                                                                                    | f Duplex Mode Operation                                                                                                                                                                                                                                                                                                  | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.5                      | Sec                                                                                     | ure Mode Operation                                                                                                                                                                                                                                                                                                       | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.6                      | Add                                                                                     | lress Learning                                                                                                                                                                                                                                                                                                           | 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.6                      | .1                                                                                      | Address Aging                                                                                                                                                                                                                                                                                                            | 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.7                      | VLA                                                                                     | AN Support                                                                                                                                                                                                                                                                                                               | 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.8                      | Trui                                                                                    | nking (Port Aggregation)                                                                                                                                                                                                                                                                                                 | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.8                      | .1                                                                                      | Load Balancing                                                                                                                                                                                                                                                                                                           | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.8                      | .2                                                                                      | Trunk Port Assignment                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 3.8                      | .3                                                                                      | Port Based Load Balancing                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 3.8                      | .4                                                                                      | MAC Based Load Balancing                                                                                                                                                                                                                                                                                                 | 31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.9                      | Spar                                                                                    | nning Tree Support                                                                                                                                                                                                                                                                                                       | 33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.10                     | Flov                                                                                    | w Control                                                                                                                                                                                                                                                                                                                | 33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.1                      | 0.1                                                                                     | Half Duplex Flow Control (Backpressure)                                                                                                                                                                                                                                                                                  | 33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.1                      | 0.2                                                                                     | Full Duplex Flow Control (802.3x)                                                                                                                                                                                                                                                                                        | 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.11                     | Que                                                                                     | eue Management                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 3.12 Uplink Port         |                                                                                         |                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 3.13                     | Port                                                                                    | t Monitoring                                                                                                                                                                                                                                                                                                             | 35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 3.14                     | Red                                                                                     | luced Media Independent Interface (RMII)                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 3.15 PHY Management      |                                                                                         |                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|                          | Pin<br>Fun<br>3.1<br>3.2<br>3.2<br>3.2<br>3.2<br>3.2<br>3.2<br>3.2<br>3.2<br>3.2<br>3.2 | Pin Desc<br>Function<br>3.1 Ro2<br>3.2 Dat<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.3 Fran<br>3.3.1<br>3.3.2<br>3.3.3<br>3.4 Halt<br>3.5 Sec<br>3.6 Add<br>3.6.1<br>3.7 VL2<br>3.8 True<br>3.8.1<br>3.8.2<br>3.8.3<br>3.8.4<br>3.9 Spa<br>3.10 Flow<br>3.10.1<br>3.10.2<br>3.11 Que<br>3.12 Upl<br>3.13 Port<br>3.14 Red | Pin Descriptions         Functional Description         3.1       RoX Interface         3.2       Data Reception         3.2.1       Illegal Frame Length         3.2.2       Long Frames         3.2.3       False Carrier Events         3.2.4       Frame Filtering         3.3       Frame Forwarding         3.3.1       Broadcast Storm Control         3.3.2       Frame Transmission         3.3.3       Frame Generation         3.4       Half Duplex Mode Operation         3.5       Secure Mode Operation         3.6       Address Learning         3.6.1       Address Aging         3.7       VLAN Support         3.8       Trunking (Port Aggregation).         3.8.1       Load Balancing         3.8.2       Trunk Port Assignment         3.8.3       Port Based Load Balancing         3.8.4       MAC Based Load Balancing         3.9       Spanning Tree Support.         3.10       Flow Control         3.10.1       Half Duplex Flow Control (Backpressure)         3.10.2       Full Duplex Flow Control (802.3x)         3.11       Queue Management         3.12       Uplink Port |  |  |  |  |

|     | 3.15.1                                       | PHY Management MDIO                                      |    |  |  |  |  |  |
|-----|----------------------------------------------|----------------------------------------------------------|----|--|--|--|--|--|
|     | 3.15.2                                       | 2 PHY Management Master Mode                             |    |  |  |  |  |  |
|     | 3.15.3                                       | 3.15.3 PHY Management Slave Mode                         |    |  |  |  |  |  |
|     | 3.15.4                                       | Non Auto-negotiation Mode                                |    |  |  |  |  |  |
|     | 3.15.5                                       | Other PHY Options                                        |    |  |  |  |  |  |
|     | 3.16 EEI                                     | PROM Interface                                           |    |  |  |  |  |  |
|     | 3.16.1                                       | System Initialization                                    |    |  |  |  |  |  |
|     | 3.16.2                                       | Start and Stop Bit                                       |    |  |  |  |  |  |
|     | 3.16.3                                       | Write Cycle Timing                                       | 40 |  |  |  |  |  |
|     | 3.16.4                                       | 3.16.4 Read Cycle Timing                                 |    |  |  |  |  |  |
|     | 3.16.5                                       | Reprogramming the EEPROM Configuration                   | 41 |  |  |  |  |  |
|     | 3.16.6                                       | EEPROM MAP                                               |    |  |  |  |  |  |
|     | 3.17 SG                                      | 3.17 SGRAM Interface                                     |    |  |  |  |  |  |
| 4.  | Register Descriptions4                       |                                                          |    |  |  |  |  |  |
| 5.  | Timing Requirements63                        |                                                          |    |  |  |  |  |  |
| 6.  | Electrical Specifications                    |                                                          |    |  |  |  |  |  |
| 7.  | AL101 Mechanical Data73                      |                                                          |    |  |  |  |  |  |
| 8.  | Appendi                                      | Appendix I (VLAN Mapping Work Sheet)74                   |    |  |  |  |  |  |
| 9.  | Appendi                                      | Appendix II (Port to Trunk Port Assignment Work Sheet)75 |    |  |  |  |  |  |
| 10. | Appendix III (Suggested Memory Components)76 |                                                          |    |  |  |  |  |  |

## 1. AL101 Overview

The RoX interface is a 2.4 Gbit/s interface (4.8 Gbit/s full-duplex). The interface can support up to four switch chips. Various combinations can be used for different configurations. The maximum port configuration will be either 32-port 100 Mbit/s ports or 24-port 100 Mbit/s plus two Gigabit Ethernet ports.

The RoX interface also supports an external management device. SNMP and RMON are supported through this external management device.

The AL101 provides eight 10/100 Mbit/s Ethernet ports. Each port supports both 10 and 100 Mbit/s data rate. The operation mode is auto-negotiated by the PHY. All ports are full-duplex capable. The device also supports VLAN for workgroup and segment switching applications.

The AL101 also supports trunking applications. The chip provides two optional load balancing schemes, explicit and dynamic. With trunking, it is possible to group up to four full-duplex links together to form a single 800 Mbit/s link.

Data received from the MAC interface is stored in the external memory buffer. The AL101 utilizes cost effective SGRAM to provide 8 Mbit/s or 16 Mbit/s of buffer memory.

During transmission, the data is obtained from the buffer memory and routed to the destination port. For half duplex operation, in the event of a collision, the MAC control will back off and retransmit in accordance to the IEEE 802.3 specification.

The AL101 provides two flow control methods. For half-duplex operations, an optional jamming based flow control (known as backpressure) is available to prevent loss of data. With this method of flow control, the switch will generate a jam signal when the receive-buffer is full. The sending station will not transmit until the line is clear. In the full-duplex mode, the AL101 utilizes IEEE 802.3x as the flow control mechanism.

All ports support multiple MAC addresses. The switch chip supports up to 1K MAC addresses internally. These MAC addresses are shared among all eight ports. The initialization and configuration of the switch is programmed by an external EEPROM. For an unmanaged switch design, there is no need for a CPU. Field reconfiguration can be achieved by using a parallel interface to reprogram the EEPROM.

For managed switch applications, the AL101 supports network management through the network management option. When the management option is enabled, network statistic for each port is gathered and sent across the RoX bus. The management information base chip on the bus will collect and store the data for the network management agent. Access to the statistic counters is provided via the CPU interface of the MIB device.

The AL101 also supports port-based VLAN. The VLAN register set is used to configure the destination ports for multicast and broadcast frames.

The device also provides two levels of security for intrusion protection. Security can be implemented on a per port basis.

The AL101 operates only in the store and forward mode. The entire frame is checked for errors and any frames with errors are automatically filtered and will not be forwarded to the destination port.

Other features include port monitoring and broadcast storm throttling.

#### **Pin Diagram**



Figure 2 AL101 Pin Diagram (Top View)

## 2. Pin Descriptions

| PIN NAME         | PIN NO. | I/O | DESCRIPTION                                                                                                                                                      |
|------------------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M0TXD1<br>M0TXD0 | 3<br>5  | 0   | Transmit Data - NRZ data to be transmitted to transceiver. Signal TX_EN and TXD0 through TX_D1 are clocked out by the rising edge of TX_CLK.                     |
| MOTXEN           | 6       | 0   | Transmit Enable - Synchronous to the transmit clock.                                                                                                             |
| M0RXD1<br>M0RXD0 | 9<br>8  | I   | Receive Data - NRZ data from the transceiver.<br>For RMII interface, signal RX_DV, RX_ER and<br>RX_D0 through RX_D1 are sampled by the<br>rising edge of RX_CLK. |
| MORXCLK          | 7       | I   | Receive Clock. (50 MHz)                                                                                                                                          |
| MOCRS            | 1       | I   | Carrier Sense. Active high.                                                                                                                                      |

## Table 1: RMII Interface (Port 0)

## Table 2: RMII Interface (Port 1)

| PIN NAME         | PIN NO.  | I/O | DESCRIPTION                                                                                                                                                      |
|------------------|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M1TXD1<br>M1TXD0 | 30<br>32 | 0   | Transmit Data - NRZ data to be transmitted to transceiver. Signal TX_EN and TXD0 through TX_D1 are clocked out by the rising edge of TX_CLK.                     |
| M1TXEN           | 33       | 0   | Transmit Enable - Synchronous to the transmit clock.                                                                                                             |
| M1RXD1<br>M1RXD0 | 36<br>35 | I   | Receive Data - NRZ data from the transceiver.<br>For RMII interface, signal RX_DV, RX_ER and<br>RX_D0 through RX_D1 are sampled by the<br>rising edge of RX_CLK. |
| M1RXCLK          | 34       | I   | Receive Clock. (50 MHz)                                                                                                                                          |
| M1CRS            | 27       | I   | Carrier Sense. Active high.                                                                                                                                      |

| PIN NAME         | PIN NO.  | I/O | DESCRIPTION                                                                                                                                                      |
|------------------|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M2TXD1<br>M2TXD0 | 58<br>60 | 0   | Transmit Data - NRZ data to be transmitted to transceiver. Signal TX_EN and TXD0 through TX_D1 are clocked out by the rising edge of TX_CLK.                     |
| M2TXEN           | 61       | 0   | Transmit Enable - Synchronous to the transmit clock.                                                                                                             |
| M2RXD1<br>M2RXD0 | 64<br>63 | I   | Receive Data - NRZ data from the transceiver.<br>For RMII interface, signal RX_DV, RX_ER and<br>RX_D0 through RX_D1 are sampled by the<br>rising edge of RX_CLK. |
| M2RXCLK          | 62       | I   | Receive Clock. (50 MHz)                                                                                                                                          |
| M2CRS            | 55       | Ι   | Carrier Sense. Active high.                                                                                                                                      |

 Table 3: RMII Interface (Port 2)

## Table 4: RMII Interface (Port 3)

| PIN NAME         | PIN NO.  | I/O | DESCRIPTION                                                                                                                                                      |
|------------------|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M3TXD1<br>M3TXD0 | 84<br>86 | 0   | Transmit Data - NRZ data to be transmitted to transceiver. Signal TX_EN and TXD0 through TX_D1 are clocked out by the rising edge of TX_CLK.                     |
| M3TXEN           | 87       | 0   | Transmit Enable - Synchronous to the transmit clock.                                                                                                             |
| M3RXD1<br>M3RXD0 | 90<br>89 | Ι   | Receive Data - NRZ data from the transceiver.<br>For RMII interface, signal RX_DV, RX_ER and<br>RX_D0 through RX_D1 are sampled by the<br>rising edge of RX_CLK. |
| M3RXCLK          | 88       | I   | Receive Clock. (50 MHz)                                                                                                                                          |
| M3CRS            | 80       | I   | Carrier Sense. Active high.                                                                                                                                      |

| PIN NAME         | PIN NO.    | I/O | DESCRIPTION                                                                                                                                                      |
|------------------|------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M4TXD1<br>M4TXD0 | 102<br>104 | 0   | Transmit Data - NRZ data to be transmitted to transceiver. Signal TX_EN and TXD0 through TX_D1 are clocked out by the rising edge of TX_CLK.                     |
| M4TXEN           | 105        | 0   | Transmit Enable - Synchronous to the transmit clock.                                                                                                             |
| M4RXD1<br>M4RXD0 | 108<br>107 | L   | Receive Data - NRZ data from the transceiver.<br>For RMII interface, signal RX_DV, RX_ER and<br>RX_D0 through RX_D1 are sampled by the<br>rising edge of RX_CLK. |
| M4RXCLK          | 106        | I   | Receive Clock. (50 MHz)                                                                                                                                          |
| M4CRS            | 101        | Ι   | Carrier Sense. Active high.                                                                                                                                      |

 Table 5: RMII Signal (Port 4)

## Table 6: RMII Signal (Port 5)

| PIN NAME         | PIN NO.    | I/O | DESCRIPTION                                                                                                                                                      |
|------------------|------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M5TXD1<br>M5TXD0 | 129<br>131 | 0   | Transmit Data - NRZ data to be transmitted to transceiver. Signal TX_EN and TXD0 through TX_D1 are clocked out by the rising edge of TX_CLK.                     |
| M5TXEN           | 132        | 0   | Transmit Enable - Synchronous to the transmit clock.                                                                                                             |
| M5RXD1<br>M5RXD0 | 135<br>134 | I   | Receive Data - NRZ data from the transceiver.<br>For RMII interface, signal RX_DV, RX_ER and<br>RX_D0 through RX_D1 are sampled by the<br>rising edge of RX_CLK. |
| M5RXCLK          | 133        | I   | Receive Clock. (50 MHz)                                                                                                                                          |
| M5CRS            | 126        | I   | Carrier Sense. Active high.                                                                                                                                      |

| PIN NAME         | PIN NO.    | I/O | DESCRIPTION                                                                                                                                                      |
|------------------|------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M6TXD1<br>M6TXD0 | 153<br>155 | 0   | Transmit Data - NRZ data to be transmitted to transceiver. Signal TX_EN and TXD0 through TX_D1 are clocked out by the rising edge of TX_CLK.                     |
| M6TXEN           | 156        | 0   | Transmit Enable - Synchronous to the transmit clock.                                                                                                             |
| M6RXD1<br>M6RXD0 | 159<br>158 | L   | Receive Data - NRZ data from the transceiver.<br>For RMII interface, signal RX_DV, RX_ER and<br>RX_D0 through RX_D1 are sampled by the<br>rising edge of RX_CLK. |
| M6RXCLK          | 157        | I   | Receive Clock. (50 MHz)                                                                                                                                          |
| M6CRS            | 150        | Ι   | Carrier Sense. Active high.                                                                                                                                      |

 Table 7: RMII Signal (Port 6)

## Table 8: RMII Signal (Port 7)

| PIN NAME         | PIN NO.    | I/O | DESCRIPTION                                                                                                                                                      |
|------------------|------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M7TXD1<br>M7TXD0 | 176<br>178 | 0   | Transmit Data - NRZ data to be transmitted to transceiver. Signal TX_EN and TXD0 through TX_D1 are clocked out by the rising edge of TX_CLK.                     |
| M7TXEN           | 179        | 0   | Transmit Enable - Synchronous to the transmit clock.                                                                                                             |
| M7RXD1<br>M7RXD0 | 182<br>181 | I   | Receive Data - NRZ data from the transceiver.<br>For RMII interface, signal RX_DV, RX_ER and<br>RX_D0 through RX_D1 are sampled by the<br>rising edge of RX_CLK. |
| M7RXCLK          | 180        | I   | Receive Clock. (50 MHz)                                                                                                                                          |
| M7CRS            | 174        | I   | Carrier Sense. Active high.                                                                                                                                      |

| PIN NAME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | PIN NO.                                                                                                                                                                                     | I/O | DESCRIPTION          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|
| RID31<br>RID30<br>RID29<br>RID28<br>RID27<br>RID26<br>RID25<br>RID24<br>RID23<br>RID22<br>RID21<br>RID20<br>RID19<br>RID19<br>RID18<br>RID17<br>RID16<br>RID15<br>RID14<br>RID13<br>RID12<br>RID11<br>RID10<br>RID12<br>RID11<br>RID10<br>RID9<br>RID8<br>RID7<br>RID8<br>RID7<br>RID6<br>RID5<br>RID4<br>RID5<br>RID4<br>RID3<br>RID2<br>RID1<br>RID3<br>RID2<br>RID1<br>RID1<br>RID3<br>RID2<br>RID1<br>RID3<br>RID2<br>RID1<br>RID1<br>RID3<br>RID2<br>RID1<br>RID1<br>RID3<br>RID2<br>RID1<br>RID1<br>RID3<br>RID2<br>RID1<br>RID3<br>RID2<br>RID1<br>RID1<br>RID3<br>RID2<br>RID1<br>RID1<br>RID3<br>RID2<br>RID1<br>RID3<br>RID2<br>RID1<br>RID1<br>RID3<br>RID2<br>RID1<br>RID3<br>RID2<br>RID1<br>RID3<br>RID2<br>RID1<br>RID3<br>RID2<br>RID1<br>RID3<br>RID2<br>RID1<br>RID3<br>RID2<br>RID1<br>RID3<br>RID2<br>RID10<br>RID3<br>RID2<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10<br>RID10 | $\begin{array}{c} 11\\ 12\\ 13\\ 15\\ 16\\ 17\\ 18\\ 19\\ 20\\ 21\\ 23\\ 24\\ 25\\ 26\\ 39\\ 40\\ 41\\ 43\\ 44\\ 45\\ 46\\ 47\\ 48\\ 49\\ 50\\ 51\\ 52\\ 53\\ 54\\ 66\\ 67\\ 68\end{array}$ | Ι   | Ring Input Device.   |
| RIDH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 69                                                                                                                                                                                          | I   |                      |
| RICTL7<br>RICTL6<br>RICTL5<br>RICTL4<br>RICTL3<br>RICTL2<br>RICTL1<br>RICTL0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 70<br>71<br>72<br>73<br>74<br>75<br>76<br>77                                                                                                                                                | I   | Ring Control Signal. |
| RICTLH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 78                                                                                                                                                                                          | I   |                      |
| RICLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 255                                                                                                                                                                                         | I   | Ring In Clock.       |

**Table 9: RoX Input Interface** 

| PIN NAME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | PIN NO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | I/O | DESCRIPTION         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------|
| ROD31         ROD30         ROD29         ROD29         ROD26         ROD25         ROD24         ROD23         ROD21         ROD20         ROD19         ROD18         ROD17         ROD16         ROD15         ROD14         ROD12         ROD14         ROD15         ROD14         ROD15         ROD14         ROD15         ROD14         ROD15         ROD14         ROD17         ROD18         ROD17         ROD16         ROD17         ROD18         ROD12         ROD14         ROD3         ROD5         ROD4         ROD3         ROD1         ROD1         ROD1         ROD1         ROD1         ROD1         ROD1         ROD1         ROD1 | $     \begin{array}{r}       195 \\       194 \\       192 \\       191 \\       190 \\       189 \\       187 \\       186 \\       185 \\       172 \\       171 \\       170 \\       168 \\       167 \\       166 \\       164 \\       163 \\       162 \\       148 \\       147 \\       146 \\       145 \\       144 \\       143 \\       142 \\       140 \\       139 \\       138 \\       124 \\       123 \\       122 \\       121 \\     \end{array} $ | Ο   | Ring Output Device. |
| RODH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 120                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0   |                     |
| ROCTL7<br>ROCTL6<br>ROCTL5<br>ROCTL4<br>ROCTL3<br>ROCTL2<br>ROCTL1<br>ROCTL0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 119<br>118<br>116<br>115<br>114<br>113<br>112<br>111                                                                                                                                                                                                                                                                                                                                                                                                                     | 0   | Ring Control Data.  |
| ROCTLH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 110                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0   |                     |

Table 10: RoX Output Interface

| PIN NAME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PIN NO.                                                                                                                                                                                                                                                                                                                                                         | I/O | DESCRIPTION                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|
| PBD31         PBD30         PBD29         PBD28         PBD27         PBD26         PBD25         PBD24         PBD23         PBD21         PBD20         PBD19         PBD18         PBD17         PBD16         PBD15         PBD14         PBD13         PBD12         PBD14         PBD13         PBD14         PBD15         PBD14         PBD15         PBD14         PBD15         PBD14         PBD15         PBD14         PBD10         PBD3         PBD4         PBD3         PBD2         PBD1         PBD0 | 198         199         200         201         202         203         204         205         217         218         220         223         224         225         207         208         211         212         213         214         215         216         227         228         229         230         231         232         233         235 | I/O | SGRAM Data Sheet.                                                                                                                   |
| PBA9_10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 246                                                                                                                                                                                                                                                                                                                                                             | 0   | This pin is connected to address 10 when connected to a 16 Mbit/s SGRAM and address 9 when connected to a 8 Mbit/s SGRAM.           |
| PBA8_9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 236                                                                                                                                                                                                                                                                                                                                                             | 0   | This pin is connected to address 9 when<br>connected to a 16 Mbit/s SGRAM and address 8<br>when connected to a 8 Mbit/s SGRAM.      |
| PBANC_8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 256                                                                                                                                                                                                                                                                                                                                                             | 0   | This pin is connected to address 8 when<br>connected to a 16 Mbit/s SGRAM and<br>unconnected when connected to a 8 Mbit/s<br>SGRAM. |

 Table 11: SGRAM Interface

| PIN NAME                                                     | PIN NO.                                              | I/O | DESCRIPTION                                                                                                                                                          |
|--------------------------------------------------------------|------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PBA7<br>PBA6<br>PBA5<br>PBA4<br>PBA3<br>PBA2<br>PBA1<br>PBA0 | 237<br>238<br>239<br>240<br>242<br>243<br>244<br>245 | Ο   | SGRAM address line PBA0-PBA7 are sampled<br>during the ACTIVE command (row address) and<br>READ/WRITE command (column address with<br>PBA8 defining auto precharge). |
| PBCS#                                                        | 252                                                  | 0   | Chip Select. Enables and disables the command decoder of the SGRAM.                                                                                                  |
| PBRAS#                                                       | 247                                                  | 0   | SGRAM Row Address Strobe.                                                                                                                                            |
| PBCAS#                                                       | 251                                                  | 0   | SGRAM Column Address Strobe.                                                                                                                                         |
| PBWE#                                                        | 250                                                  | 0   | Write Enable.                                                                                                                                                        |
| PBCLK                                                        | 196                                                  | 0   | System Clock Output to drive the SGRAM.                                                                                                                              |

**Table 11: SGRAM Interface** 

## Table 12: EEPROM Interface

| PIN NAME | PIN NUMBER | I/O | DESCRIPTION                   |
|----------|------------|-----|-------------------------------|
| EEDIO    | 253        | I/O | EEPROM Data Input and Output. |
| EECLK    | 254        | 0   | EEPROM Clock.                 |

## **Table 13: MDIO Interface**

| PIN NAME | PIN NUMBER | I/O | DESCRIPTION                           |
|----------|------------|-----|---------------------------------------|
| MDC      | 93         | 0   | PHY Management Clock.                 |
| MDIO     | 94         | I/O | PHY Management Data Input and Output. |

| PIN NAME         | PIN NUMBER | I/O | DESCRIPTION                                                            |
|------------------|------------|-----|------------------------------------------------------------------------|
| DEVID1<br>DEVID0 | 95<br>96   | I   | Device ID Number.                                                      |
| RESET#           | 97         | I   | Reset                                                                  |
| TESTMODE         | 98         | I   | Test Mode Pin. This pin should be grounded for normal operation.       |
| SRL              | 82         | 0   | Status Serial Output (for testing).                                    |
| EPBYPASS         | 99         | I   | This pin bypasses the EEPROM setup. This pin should be tied to ground. |
| SYSCLK           | 248        | I   | 75 MHz System Clock.                                                   |

**Table 14: Miscellaneous Pins** 

## **Table 15: Power Interface**

| PIN NAME   | PIN NUMBER                                                                                                                                         | DESCRIPTION                                                                                                        |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| GND        | 2, 10, 14, 22, 37, 38, 57, 65, 79, 81, 83, 85, 100,<br>109, 125, 136, 137, 149, 160, 161, 165, 169,<br>183, 184, 193, 197, 206, 209, 219, 234, 249 | Ground                                                                                                             |
| Vcc (3.3V) | 4, 28, 29, 31, 42, 59, 91, 92, 103, 117, 127, 128,<br>141, 151, 152, 154, 173, 175, 177, 188, 210,<br>226, 241                                     | 3.3 V Supply Voltage.                                                                                              |
| VccM       | 130                                                                                                                                                | Supply Voltage for RMII.<br>For 5V RMII interface,<br>VccM should be 5V. For<br>3.3V RMII, VccM should be<br>3.3V. |



Figure 3 Interface Block Diagram

## 3. Functional Description

## 3.1 RoX Interface

The switch system shown in Figure 4 is a 24-port 10/100 Mbit/s switch with two Gigabit Ethernet ports. This system utilizes Allayer's proprietary RoX architecture. The RoX architecture is a ring structure that serves as the system backplane.





The RoX ring is composed of a data ring and a control ring. The data ring is used to transfer frame data, MIB events, as well as system configuration and status report messages. The control ring is used to communicate the RoX ring protocol messages among the devices to set up switch backbone resources for the data transfer on the data ring. Each device on the ring has an input interface for receiving data frames and ring protocol messages from the upstream device, and an output interface for transmitting data frames and ring protocol messages to the downstream device.

The management device (MIB) resides on the RoX ring. It provides the network management function for all the devices in the ring. The MIB device collects the network statistics of the switch system as well as provides system configurations to the devices. The CPU interface is provided by the MIB device. This supporting chip, the AL300A, provides a full set of statistical counters to support both SNMP and RMON network management.

## 3.2 Data Reception

## 3.2.1 Illegal Frame Length

During the receiving process, the MAC will monitor the length of the received frame. Legal Ethernet frames should have a length of no less than 64 bytes and no more than 1536 bytes. Any frames with illegal frame length are discarded.

## 3.2.2 Long Frames

The AL101 can handle frames up to 1536 bytes. All frames longer than 1536 bytes will be discarded. If the port continued to receive data after the 1536<sup>th</sup> byte, the port's data will be filtered. If the port is in half-duplex mode, the port will no longer be able to transmit or receive data during the long frame reception.

#### 3.2.3 False Carrier Events

When CRS\_DV is low and RXD[1:0] = "10", the port is considered to have a false carrier event. The false carrier event is recorded for the MIB counter.

#### 3.2.4 Frame Filtering

The AL101 will make filtering and forwarding decisions for each frame received based on its frame routing table, VLAN Mapping, port state, and the system configuration.

Under the following conditions, received frames are filtered.

- 1. The AL101 will check all received frames for errors such as symbol error, FCS error, short event, runt, long event, etc. frames with any kind of error will not be forwarded to their destination port.
- 2. Any frame heading to its own source port will be filtered.
- 3. Frames heading to a disabled receiving port will be filtered.
- 4. If the input buffer of the port is full, the incoming frame will be discarded. It is recommended that flow control be used to prevent any loss of data. If the flow control option is enabled, this event will not occur. The remote station will transmit frame when the input buffer becomes available.
- 5. If the frame has any security violation and the security option is enabled at the receiving port.

If the Spanning Tree Protocol is enabled, the AL101 will forward the frame as below.

- 1. If the port is in the Block-N-Listen state or the Learning state, the frame is forwarded to the CPU when it is a BPDU frame, otherwise the frame is discarded.
- 2. If the port is in the Forwarding State, forward the frame to the CPU when it is a BPDU frame.

## 3.3 Frame Forwarding

After a frame is received, its source address (SA) and destination address (DA) are retrieved. The SA is used to update the port's address table as described previously and the DA is used to determine the frame's destination port.

The Address Lookup Engine will attempt to match the destination address with the addresses stored in the address table. If there is a match found, a link between the source port and the destination port is then established.

If the first bit of the destination address is "0," the frame is regarded as an unicast frame. The destination address is passed to the Address Lookup Engine; which returns a matched destination port number to identify which port should the frame be forwarded to. If the destination port is within the same VLAN of the receiving port, the frame will be forwarded. If the destination port does not belong to the VLANs specified at the receiving ports, the frame will be discarded. The event will be recorded as a VLAN boundary violation.

There are two ways that the AL101 handles frames with an unknown destination. The forwarding decision is controlled by the Flood Control option (System Configuration register 00). If Flood Control is disabled, the frame will be forwarded to all ports (except the receiving port) within the

same VLANs of the receiving port. If the Flood Control option is enabled, the AL101 will forward the frame only to the uplink port specified at the receiving port.

The AL101 defines a port as either a single port or a trunk.

If the port monitoring function is enabled, the frame forwarding decision is also subject to the port monitoring configurations.

If the first bit of the destination address is a "1," the frame will be handled as a multicast or broadcast frame. The AL101 does not differentiate multicast frames from broadcast frames except the reserved bridge management group address, as specified in table 3.5 of the IEEE 802.1d standard. The destination ports of the broadcast frame is all ports within the same VLAN except the source port itself.

If Multicast/Broadcast frame trapping (MCtrap) is enabled, the Multicast/Broadcast frames will be forwarded to the CPU only.

#### 3.3.1 Broadcast Storm Control

One of the unique features provided by the AL101 is Broadcast Storm control. This option allows the user to limit the number of broadcast frames into the switch. This option can be implemented on a per port basis. A threshold of number of broadcast frames can be programmed in register 01.

When Storm Control is enabled and the number of cumulated non-unicast frames is over the programmed threshold, the broadcast frame is discarded. If the Storm Control is disabled or the number of non-unicast frames received at the port is not over the programmed threshold, the AL101 will forward the frame to all the ports (except the receiving port) within the VLANs specified at the receiving port. If the CPU port is within the specified VLAN, the frame will also be forwarded to the CPU.

If Broadcast-Storm-drop (BConly\_SC) is enabled, the AL101 will only drop broadcast frames but not the multicast frames.

#### 3.3.2 Frame Transmission

The AL101 transmits all frames in accordance to IEEE 802.3 standard. The AL101 will send the frames with a guaranteed minimum inter-packet gap (IPG) of 96BT, even the received frames have an IPG less than the minimum requirement. The AL101 also supports transmission of frames with an IPG of 64BT (optional).

#### 3.3.3 Frame Generation

During a transmit process, frame data is read out from the memory buffer and is forwarded to the destination port's PHY device in nibbles. Seven bytes of preamble signal (10101010) will be generated first before the SFD (10101011) and frame data is sent. Four bytes of FCS are sent at the end.

#### Summary of Programmable Control for Transmit and Receive

The control for transmit and receive is on a per port basis. All options are programmable in the Port Configuration Register (registers 0D to 1C).

- Data Rate and Duplex Mode this option is a per port option. Typically, speed is auto negotiated. For manual override, the appropriate port configuration register has to be programmed.
- Flow Control the flow control can be implemented independently on a per port basis. The AL101 uses backpressure for half-duplex flow control and IEEE 802.3x for full duplex flow control.
- Flood Control the AL101 provides two modes for unmatched address forwarding. If flood-to-all option is elected, the AL101 will forward all unmatched DA frames to all ports.
- Secure Mode the security option is implemented on a per port basis. When a port is configured to be in secured mode, any security violation will disable the port. A security violation is defined as any frame without a matched SA at the secured port's address table.

## 3.4 Half Duplex Mode Operation

For half duplex operation, the MAC logic will abort the transmit-process if a collision is detected through the assertion of the collision (COL) signal by the RMII. Re-transmission of the frame is scheduled in accordance to IEEE 802.3's truncated binary exponential backoff algorithm. If the transmit process has encountered 16 consecutive collisions, an excessive collision error is reported, and AL101 will not try to re-transmit the frame unless the retry-on-excessive-collision (REC) option is enabled. If retry-on-excessive-collision (REC) is enabled, the number of collisions are reset to zero and transmission is started as soon as 96 bit-time of inter-packet gap is passed after the last collision. If a collision is detected after 512BT of the transmission, a late collision error will be reported, but the frame will still be retransmitted after proper backoff time.

The AL101 also provides an option for an aggressive back off in the Port Configuration Register 01.3 (SuperMAC). This option allows the MAC to back off only three slots. This will create a more aggressive channel capture behavior than the standard IEEE backoff algorithm.

## 3.5 Secure Mode Operation

The AL101 provides security support on a per port basis. Whenever the secure mode is enabled, the port will stop learning new addresses. The address table of each port will remain unchanged. In this mode of operation, the address lookup table will freeze and no additional new address will be learned.

The AL101 provides two levels of security protection. The most severe intrusion protection is disabling a port experiencing intrusion. The security management (SecMgmt bit in register 01) will disable a port if a frame with unlearned SA is received at a secured port (security violation). Once the port is disabled, it can only be enabled by network management. Security management is a global option.

An alternative is to enable security at the local port level without the security management. When the AL101 is configured as such, the device will only discard frames that have a security violation. This is used to prevent intruders from accessing the network.

#### **Summary of Programmable Registers**

- SecMgmt (register 01) this bit sets the global security management option. The AL101 will partition any port that experiences a security violations.
- Security (register 0D to 1C) this is a port configuration option. When this option is enabled, the port is secured. When the port receives a security violation frame, it will discard the frame if security management is not on and disable the port if security management is on.

#### 3.6 Address Learning

The table lookup engine provides the switching information required for routing the data frames. The address look up table is set up through auto address learning (dynamic) or manual entry (static). The static addresses are assigned to the address table by the EEPROM or management device. All static address entries will not be aged or updated by the AL101.

After a frame is received by the AL101, the embedded source address (SA) and destination addresses (DA) are retrieved. The source address retrieved from the received frame is automatically stored in a SA buffer. The AL101 will then check for errors and security violations, and perform a SA search. If there is no errors or security violations, the chip will store the source address in the address lookup table. If the SA has been previously stored in another port's SA table, the AL101 will delete the SA from the previously stored location.

The Individual MAC Address is a 48-bit unique MAC address to be programmed or learned. Bit 0 of a SA will be masked, i.e. no multicast SA.

The AL101 provides an on-chip MAC Address-To-PortID/TrunkID table with up to 1K entries for frame destination look-up operation. Optional external SRAM can be used to increase the number of MAC address lookup to 16K.

The AL101 address table contains both the static addresses input by the CPU or the EEPROM and dynamically learned address. It learns the individual MAC addresses from three different sources.

- 1. Frames received with no errors from the local ports.
- 2. Frames forwarded from other devices through the ring to the device.
- 3. The Table Convergence message received from the ring, which is not issued by the device itself.

If a received frame contains a source address that has already been learned in another port's address table but not aged out, it will perform the following operation based on the switch's configuration.

If the security option is selected for the port, AL101 will consider this as a security violation. If port is a non-protected port, the AL101 will delete the SA from the previous port's address table and update it to the current port's address table. However, if the SA is an static address entry, the address will not be updated.

#### 3.6.1 Address Aging

A port's MAC address register is cleared on power-up, or hardware reset. If the SA aging option is enabled, the dynamically learned SA will be cleared if it is not refreshed in less than programmed time.

#### Summary of Programmable Options for Address Learning

- Address Aging Time the address aging and aging time can be programmed in the System Configuration II (register 01). The resolution of the aging time is normally at 1-second increments. If AgeRes (register 02) bit is programmed to 1, the resolution will be in 2-second increments.
- Static Programmed Addresses up to twenty static addresses can be programmed in the EEPROM address 70 to FF. See the EEPROM section on programming for more detail.

## 3.7 VLAN Support

Each port of the AL101 can be assigned to one or multiple VLANs. Frames from the source port will only be forwarded to destination ports within the same VLAN domain. A broadcast/multicast frame will be forwarded to all ports within the VLAN(s) of the source port except the source port itself. A unicast frame will be forwarded to the destination port only if the destination port is in the same VLAN as the source port. Otherwise, the frame will be treated as a frame with unknown DA. If the destination port belongs to the another VLAN, the frame will be discarded and the event will be recorded as a VLAN boundary violation.

Each port should be assigned a dedicated uplink port. Unicast frames with unknown destination addresses will be forwarded to the uplink port of the source port. An uplink port can either be a single port or a trunk.

The AL101 provides two VLAN register per ports (register 1D to 2C) for mapping to 32 ports (32 bits). Each register contains a 16-bit bit-map (total of 32 bits) to indicate the VLAN group for the port.

The VLAN registers hold the broadcast destination mask for each source port. A "1" will indicate that the broadcast frames will be routed from the source port to the specified port. Note that the source port bit must be set to "0" within the source port VLAN, because broadcast frames are not routed to the source port.

For setting up VLAN for trunking, please see the section on trunking for detail.

#### **VLAN Set Up Example**

A VLAN set up worksheet is provided in Appendix I. Simply by marking the ports you wish to send broadcast frame to, you can complete the VLAN map easily.

Let's assume we want to set up two VLAN groups in a sixteen port switch:

Group 1 consists of: 0, 1, 2, 5, 6, 8, 10, 11, 12, and 15.

Group 2 consists of: 2, 3, 4, 7, 8, 9, 13, 14, and 15.

Note: It might be easier to mark the VLAN ports first and then delete the source ports that you don't want the broadcast frames to be returned.

The completed VLAN bit maps are shown in tables 16 and 17.

|        | PORT | ΒΙΤ | PORT 0/REG. 1E | PORT 1/REG. 20 | PORT 2/REG. 22 | PORT 3/REG. 24 | PORT 4/REG. 26 | PORT 5/REG. 28 | PORT 6/REG. 2A | PORT 7/REG. 2C |
|--------|------|-----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
|        | 7    | 15  | 1              | 1              | 1              | 1              | 1              | 1              | 1              | 1              |
|        | 6    | 14  | 0              | 0              | 1              | 1              | 1              | 0              | 0              | 1              |
|        | 5    | 13  | 0              | 0              | 1              | 1              | 1              | 0              | 0              | 1              |
| DEVICE | 4    | 12  | 1              | 1              | 1              | 0              | 0              | 1              | 1              | 0              |
| 1      | 3    | 11  | 1              | 1              | 1              | 0              | 0              | 1              | 1              | 0              |
|        | 2    | 10  | 1              | 1              | 1              | 0              | 0              | 1              | 1              | 0              |
|        | 1    | 9   | 0              | 0              | 1              | 1              | 1              | 0              | 0              | 1              |
|        | 0    | 8   | 1              | 1              | 1              | 1              | 1              | 1              | 1              | 1              |
|        | 7    | 7   | 0              | 0              | 1              | 1              | 1              | 0              | 0              | 0              |
|        | 6    | 6   | 1              | 1              | 1              | 0              | 0              | 1              | 0              | 0              |
|        | 5    | 5   | 1              | 1              | 1              | 0              | 0              | 0              | 1              | 0              |
| DEVICE | 4    | 4   | 0              | 0              | 1              | 1              | 0              | 0              | 0              | 1              |
| 0      | 3    | 3   | 0              | 0              | 1              | 0              | 1              | 0              | 0              | 1              |
|        | 2    | 2   | 1              | 1              | 0              | 1              | 1              | 1              | 1              | 1              |
|        | 1    | 1   | 1              | 0              | 1              | 0              | 0              | 1              | 1              | 0              |
|        | 0    | 0   | 0              | 1              | 1              | 0              | 0              | 1              | 1              | 0              |

 Table 16: VLAN Mapping for 16 Port Switch (Device 0)

|        | PORT | BIT | PORT 0/REG. 1E | PORT 1/REG. 20 | PORT 2/REG. 22 | PORT 3/REG. 24 | PORT 4/REG. 26 | PORT 5/REG. 28 | PORT 6/REG. 2A | PORT 7/REG. 2C |
|--------|------|-----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
|        | 7    | 15  | 1              | 1              | 1              | 1              | 1              | 1              | 1              | 0              |
|        | 6    | 14  | 1              | 1              | 0              | 0              | 0              | 1              | 0              | 1              |
|        | 5    | 13  | 1              | 1              | 0              | 0              | 0              | 0              | 1              | 1              |
| DEVICE | 4    | 12  | 1              | 0              | 1              | 1              | 0              | 0              | 0              | 1              |
| 1      | 3    | 11  | 1              | 0              | 1              | 0              | 1              | 0              | 0              | 1              |
|        | 2    | 10  | 1              | 0              | 0              | 1              | 1              | 0              | 0              | 1              |
|        | 1    | 9   | 1              | 0              | 0              | 0              | 0              | 1              | 1              | 1              |
|        | 0    | 8   | 0              | 1              | 1              | 1              | 1              | 1              | 1              | 1              |
|        | 7    | 7   | 1              | 1              | 0              | 0              | 0              | 1              | 1              | 1              |
|        | 6    | 6   | 1              | 0              | 1              | 1              | 1              | 0              | 0              | 1              |
|        | 5    | 5   | 1              | 0              | 1              | 1              | 1              | 0              | 0              | 1              |
| DEVICE | 4    | 4   | 1              | 1              | 0              | 0              | 0              | 1              | 1              | 1              |
| 0      | 3    | 3   | 1              | 1              | 0              | 0              | 0              | 1              | 1              | 1              |
|        | 2    | 2   | 1              | 1              | 1              | 1              | 1              | 1              | 1              | 1              |
|        | 1    | 1   | 1              | 0              | 1              | 1              | 1              | 0              | 0              | 1              |
|        | 0    | 0   | 1              | 0              | 1              | 1              | 1              | 0              | 0              | 1              |

 Table 17: VLAN Mapping for 16 Port Switch (Device 1)

## 3.8 Trunking (Port Aggregation)

The AL101 supports port aggregation/trunking. Port aggregation and trunking is basically a method to treat multiple physical links as a single logical link. The benefit of trunking is to be able to group multiple lower speed links into one higher speed link. For example, four full duplex 100 Mbps links can be used as one single 800-Mbps link. This is very useful for switch to switch, switch to server, and switch to router application.

The AL101 considers a trunk as a single port entity regardless of the trunk composition.

Two to four ports can be grouped together as a single trunk link. The grouping of the ports in the trunk must be from the top four ports or the bottom four ports of the device, i.e. port 0 to 3 or port 4 to 7. A total of eight trunks can be supported by the RoX chip sets.

In a multiple link trunk, the links within the trunk should have equal amount of traffic in order to achieve maximum efficiency. One of the requirements for transmission is that the frames being transmitted must not be out of order. Therefore, some sort of load balancing among the links of the trunk has to be deployed. The AL101 offers two alternative load balancing methods which are selected in the System Configuration Register I (register 00).

#### 3.8.1 Load Balancing

The two load-balancing methods that the AL101 uses to support trunking are port based and MAC address based. The port based load balancing method is an explicit port assignment scheme. It requires each individual port to be assigned to a specific link (trunk port) in the trunk. If the port is not assigned, frames might be routed to the trunk in random and this could cause the frames to go out of order. The port based load balancing trunk can be a two, three or four-port trunk.

During transmit, the frame will be routed from the source port to the assigned trunk port. When a frame is received from any one of the trunk ports, it will be routed to the destination port within the VLAN. In essence, the AL101 treats a trunk as any single port within the same VLAN. If the ports traffic is evenly distributed among all the trunk ports, load balancing is achieved and the aggregate bandwidth of the trunk can be as high as 800 Mbit/s (full duplex).

The alternative is the MAC address based load balancing. When the AL101 receives a frame with a trunk destination, it will automatically forward the frame to a port in the trunk based on the source MAC address. The MAC address load balancing decision is based on a proprietary algorithm. The algorithm assumes the trunk is a four-port trunk. Therefore, if MAC address based load balancing is used, the trunk must consist of four ports. (Use of MAC based load balancing in a two or three port trunks could result in loss of frame.)

The advantage of port based load balancing is its ability to support two and three port trunks.

#### 3.8.2 Trunk Port Assignment

The maximum number of trunks for Allayer's RoX architecture is eight. The port configuration registers (0D to 1C) provides the ability to designate a port to be a member of a trunk. The trunk can consist of up to four trunk ports. A trunk group must consist of either the top four ports or the bottom four ports. For example, a trunk can consist of either port 0, 1, 2, or 3, or port 4, 5, 6, or 7. Each trunk port's number is in sequence of 00, 01, 10, and 11 corresponding to the order of port of the devices. For example, port 1 and 5 are 01 (See Figure 5).



Figure 5 Trunk Port Numbering

#### 3.8.3 Port Based Load Balancing

For port-based load balancing, a trunk port must be assigned to each port for all defined trunks. The port assignment is done by programming Port to Trunk Port Registers (2D to 34). A port assignment worksheet is provided in Appendix II. It is recommended that ports be evenly distributed among all trunk ports to prevent overloading any single trunk port. The following is a procedure to set up the trunk.

- 1. Select the trunk ports using Port Configuration Registers (0D to 1C) Bit 9.
- 2. Assign the ports to the Trunk Port Register (2D to 34). The port should be assigned to the appropriate trunk using this register. For the trunk port itself the port assignment should be assigned to itself. A port to trunk port worksheet is provided in Appendix II.
- 3. Assign the port to a trunk port in the port to trunk port register. This is necessary because each port in the group to trunk must be assigned to a trunk port. By assigning the trunk port to itself, broadcast frames will not be routed back to the source port.
- 4. Assign the ports and the trunk port to the same VLAN using register 1D to 2C. The port VLAN grouping should only include the trunk port it is assigned to and no other trunk ports. This is to ensure that broadcast frames will only be forwarded to the assigned port.
- Note: The specific bits in the register are reference by a "X.Y" notation, where X is the register number and Y is the bit number.

Appendix I and II provide work sheets for port to trunk port and VLAN assignment.

The example is designing an eight-port switch with a three-port trunk.

- 1. The desired trunk ports are 5, 6, and 7. Therefore, the port configuration register bits 17.9, 19.9, and 1B.9 are set to 1.
- 2. Assign Port 0 to trunk port 5, Port 1 and 3 to trunk port 6, and port 2 and 4 to trunk port 7. The trunk ports are 5, 6, and 7; therefore the trunk number is 1. The assignment of the port to trunk port register bits should therefore be:

2D.2= 1, 2D.3 =0 2E.2= 0. 2E.3 =1 2F.2= 1, 2F.3 =1 30.2= 0. 30.3 =1 31.2= 1, 31.3 =1

3. Trunk ports should be assigned with their own the port number in the port to trunk port register. The port to trunk port bits should be:

32.2= 0, 32.3 =1 33.2= 1. 33.3 =0 34.2= 1, 34.3 =1

|                | TRUNK<br>PORT | BIT<br>VALUE | PORT 0/REG. 2D | PORT 1/REG. 2E | PORT 2/REG. 2F | PORT 3/REG. 30 | PORT 4/REG. 31 | PORT 5/REG. 32 | PORT 6/REG. 33 | PORT 7/REG. 34 |
|----------------|---------------|--------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| Trumk          | 7             | 11           |                |                |                |                |                |                |                |                |
| Trunk<br>7     | 6             | 10           |                |                |                |                |                |                |                |                |
| Bits<br>15, 14 | 5             | 01           |                |                |                |                |                |                |                |                |
| 15, 14         | 4             | 00           |                |                |                |                |                |                |                |                |
| Trunk          | 3             | 11           |                |                |                |                |                |                |                |                |
| 6              | 2             | 10           |                |                |                |                |                |                |                |                |
| Bits<br>13, 12 | 1             | 01           |                |                |                |                |                |                |                |                |
| 10, 12         | 0             | 00           |                |                |                |                |                |                |                |                |
| Trunk          | 7             | 11           |                |                |                |                |                |                |                |                |
| 5              | 6             | 10           |                |                |                |                |                |                |                |                |
| Bits<br>11, 10 | 5             | 01           |                |                |                |                |                |                |                |                |
| ,              | 4             | 00           |                |                |                |                |                |                |                |                |
| Trunk          | 3             | 11           |                |                |                |                |                |                |                |                |
| 4              | 2             | 10           |                |                |                |                |                |                |                |                |
| Bits<br>9, 8   | 1             | 01           |                |                |                |                |                |                |                |                |
|                | 0             | 00           |                |                |                |                |                |                |                |                |
| Trunk          | 7             | 11           |                |                |                |                |                |                |                |                |
| 3              | 6             | 10           |                |                |                |                |                |                |                |                |
| Bits<br>7, 6   | 5             | 01           |                |                |                |                |                |                |                |                |
|                | 4             | 00           |                |                |                |                |                |                |                |                |

Table 18: Trunking Port Assignment

|              | TRUNK<br>PORT | BIT<br>VALUE | PORT WREG. 2D | PORT 1/REG. 2E | PORT 2/REG. 2F | PORT 3/REG. 30 | PORT 4/REG. 31 | PORT 5/REG. 32 | PORT 6/REG. 33 | PORT 7/REG. 34 |
|--------------|---------------|--------------|---------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| Trunk        | 3             | 11           |               |                |                |                |                |                |                |                |
| 2            | 2             | 10           |               |                |                |                |                |                |                |                |
| Bits<br>5, 4 | 1             | 01           |               |                |                |                |                |                |                |                |
| 5, 4         | 0             | 00           |               |                |                |                |                |                |                |                |
| Trunk        | 7             | 11           |               |                | 11             |                | 11             |                |                | 11             |
| 1            | 6             | 10           |               | 10             |                | 10             |                |                | 10             |                |
| Bits<br>3, 2 | 5             | 01           | 01            |                |                |                |                | 01             |                |                |
| 5, 2         | 4             | 00           |               |                |                |                |                |                |                |                |
| Trunk        | 3             | 11           |               |                |                |                |                |                |                |                |
| 0            | 2             | 10           |               |                |                |                |                |                |                |                |
| Bits<br>1, 0 | 1             | 01           |               |                |                |                |                |                |                |                |
| 1,0          | 0             | 00           |               |                |                |                |                |                |                |                |

**Table 18: Trunking Port Assignment** 

|        | PORT | BIT | PORT 0/REG. 1E | PORT 1/REG. 20 | PORT 2/REG. 22 | PORT 3/REG. 24 | PORT 4/REG. 26 | PORT 5/REG. 28 | PORT 6/REG. 2A | PORT 7/REG. 2C |
|--------|------|-----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
|        | 7    | 15  | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
|        | 6    | 14  | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
|        | 5    | 13  | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
| DEVICE | 4    | 12  | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
| 1      | 3    | 11  | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
|        | 2    | 10  | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
|        | 1    | 9   | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
|        | 0    | 8   | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
|        | 7    | 7   | 0              | 0              | 1              | 0              | 1              | 0              | 0              | 0              |
|        | 6    | 6   | 0              | 1              | 0              | 1              | 0              | 0              | 0              | 0              |
|        | 5    | 5   | 1              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
| DEVICE | 4    | 4   | 1              | 1              | 1              | 1              | 0              | 1              | 1              | 1              |
| 0      | 3    | 3   | 1              | 1              | 1              | 0              | 1              | 1              | 1              | 1              |
|        | 2    | 2   | 1              | 1              | 0              | 1              | 1              | 1              | 1              | 1              |
|        | 1    | 1   | 1              | 0              | 1              | 1              | 1              | 1              | 1              | 1              |
|        | 0    | 0   | 0              | 1              | 1              | 1              | 1              | 1              | 1              | 1              |

Table 19: VLAN Mapping for Port Based Load Balancing Trunk

#### 3.8.4 MAC Based Load Balancing

For MAC address based load balancing, there is no need to assign a port to a trunk port. The AL101 dynamically assigns MAC address to the trunk port. MAC address based trunks must consist of four trunk ports. The bits are chosen for their randomness. The statistically random bits will ensure good load balancing among all four trunk ports.

The following is a procedure to set up the trunk;

- 1. Select MAC address loading by setting bit 00.3 to 1.
- 2. Select the trunk ports using register 0D to 1C bit 9.
- 3. Assign the ports and the trunk port to the same VLAN using register 1D to 2C.

The port VLAN grouping should include all the trunk ports. Since the AL101 will assign the port by MAC addresses, so frames from any single port may be routed to any trunk ports.

#### MAC Based Load Balancing Example

For simplicity, the example is an eight-port switch with a four-port trunk.

- 1. The desired trunk port is 4, 5, 6, and 7. Therefore, the port configuration register bits 15.9, 17.9, 19.9, and 1B.9 are set to 1.
- 2. Assigning VLAN. The VLAN map is assigned as shown.

All bits are set to 1 except the ports themselves.

#### **Summary of Programmable Registers**

- System Configuration I (register 00) bit 00.3 sets up the trunk for MAC address loading.
- System Configuration II (register 01) bit 01.0 and bit 01.1 set the bits for MAC address loading algorithm.
- Trunk Port Designation (registers 0D to 1C) bit 9 of port configuration register designates the port to be a trunk port.
- Port to Trunk Port Loading Assignment (registers 2D to 34) these registers assign the loading of the trunk.
- Port VLAN Map (Register 1D to 2C) these registers assign the port to VLAN.

|        | PORT | BIT | PORT 0/REG. 1D | PORT 1/REG. 1F | PORT 2/REG. 21 | PORT 3/REG. 23 | PORT 4/REG. 25 | PORT 5/REG. 27 | PORT 6/REG. 29 | PORT 7/REG. 2B |
|--------|------|-----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
|        | 15   | 15  | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
|        | 14   | 14  | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
|        | 13   | 13  | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
| DEVICE | 12   | 12  | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
| 1      | 11   | 11  | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
|        | 10   | 10  | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
|        | 9    | 9   | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
|        | 8    | 8   | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
|        | 7    | 7   | 1              | 1              | 1              | 1              | 0              | 0              | 0              | 0              |
|        | 6    | 6   | 1              | 1              | 1              | 1              | 0              | 0              | 0              | 0              |
|        | 5    | 5   | 1              | 1              | 1              | 1              | 0              | 0              | 0              | 0              |
| DEVICE | 4    | 4   | 1              | 1              | 1              | 1              | 0              | 0              | 0              | 0              |
| 0      | 3    | 3   | 1              | 1              | 1              | 0              | 1              | 1              | 1              | 1              |
|        | 2    | 2   | 1              | 1              | 0              | 1              | 1              | 1              | 1              | 1              |
|        | 1    | 1   | 1              | 0              | 1              | 1              | 1              | 1              | 1              | 1              |
|        | 0    | 0   | 0              | 1              | 1              | 1              | 1              | 1              | 1              | 1              |

Table 20: VLAN Mapping for MAC Based Load Balancing Trunk

## 3.9 Spanning Tree Support

The AL101 has the capability to support implementation of the Spanning Tree Protocol. All ports can be programmed to be in the port state as required by the spanning tree protocol.

If the Spanning Tree Protocol option is enabled, the AL101 will forward the frame as below.

- If the port is in the Block-N-Listen State or the Learning State, the frame is forwarded to the CPU if it is a BPDU frame; otherwise the frame is discarded. All outgoing frames except outgoing BPDUs will be masked from the path to the PHY.
- If the port is in the Forwarding State, the frame is forwarded to the CPU if it is a BPDU frame. All source addresses of the incoming frames from the PHY will be learned and then forwarded based on the switch routing decision. All outgoing frames will be transmitted to the PHY.

If the port is in the learning, all source addresses of the incoming frames from the PHY will be learned. All incoming frames except incoming BPDUs from the PHY will be discarded after being learned; all outgoing frames except outgoing BPDUs will be masked from the path to the PHY.

## 3.10 Flow Control

The AL101 can operate at two different modes, half and full duplex. Each port can operate at either full or half duplex and be configured to have flow control enabled or no flow control independently on a per port basis.

## 3.10.1 Half Duplex Flow Control (Backpressure)

If the half duplex flow control option is elected, backpressure will be used for flow control. Whenever the occupancy of the receiving frame buffer of a port is full, the MAC of the port will start sending a JAM signal through the port. After sensing the JAM signal, the remote station will defer transmission. Backpressure flow control is applied to ensure that there is no dropped frame.

The AL101 supports two types of backpressure, collision based and carrier based. Carrier based backpressure is generated by the AL101 when the switch port's frame buffer is full. The AL101 will cease to jam the line when the port has buffer space available for frame reception. The IPG of the jamming signal can be programmed be either 64BT or 96BT. Collision Based backpressure is generated by the AL101, only when the switch port receives a frame. The AL101 will cease to jam the line when the line is idle.

The carrier based backpressure has several advantages over collision based backpressure.

- 1. Collision based backpressure can cause late collisions.
- 2. After 16 consecutive collisions, the MAC could drop frames. The AL101 has an option not to drop frames after 16 collisions. However, the end terminal may still drop frames.

Therefore, we recommend the use of carrier based back pressure as the preferred method for half duplex flow control. In this mode of operation, we also recommend that the IPG of the JAM signal should be set at 64BT. This is because if the IPG is at 96BT, the far end terminal might still be able to transmit frames and cause a collision. The excessive collision could cause frames to be dropped.

The AL101 also supports collision based backpressure for customers that prefer collision based backpressure.

#### 3.10.2 Full Duplex Flow Control (802.3x)

In the full duplex mode, the AL101 will transmit and receive frames in accordance to 802.3x. In this mode, the transmission channel and the receiving channel operate independently.

In the incoming direction, whenever the occupancy of the receiving frame buffer of a port is full, the MAC of the port will send out a PAUSE frame with its delay value set to maximum. The PAUSE frame will deter the any incoming frame from flowing into the port. After the occupancy of the receiving frame buffer is reduced below the FlowControlOff threshold, the MAC of the port will then send out a PAUSE frame with the delay value set to zero, to resume receiving the incoming frame flow.

In the outgoing direction, whenever a incoming PAUSE frame with a non-zero delay value is received through a port, the MAC of the port will stop the next frame transmission after the ongoing frame transmission is finished, and start its pause timer. It will resume frame transmission either after the pause timer expired or when a PAUSE frame with a zero delay value is received.

When 802.3x flow control option is elected, the device will program the appropriate bit in the autonegotiation capability field. When the AL101 is used in the full duplex mode, it is recommended that flow control be turned on. This is to prevent the buffer from overflow and loss of frames. If the connected device has no 802.3x capability, then the link is recommended to be set at half duplex.

## 3.11 Queue Management

Each port of the AL101 has its own individual transmission and receive queues. All frames that come into the AL101 are stored into the shared memory buffer, and are lined up in the transmission queues of corresponding destination port.

Each port of the AL101 has an input frame queue, and a dedicated queue to buffer the locally generated management event messages.

Each output port maintains an output frame queue for, and a dedicated multicast queue for outgoing multicast frame parking. The transmit frame can be from one of two sources, local or from another device on the RoX ring. For an output queue, if the source selected is the multicast queue, the device will set up a channel to copy the frame in the head of the multicast queue to the output queue for transmission.

For an output queue, if the source selected is a local input queue, the device will set up a channel from the local DRAM buffer to the output queue upon the requested DRAM bandwidth that is available. For an output queue, if the source selected is from another device on the ring, the device will send a message to that device trying to set up a channel through the ring from the source input queue in that device to the local output queue.

For the multicast queue, if the source selected is a local input queue, the device will set up a channel from the local DRAM buffer to the multicast queue upon the requested DRAM bandwidth is available.

For the multicast queue, if the source selected is from another device on the ring, the device will send a message to that device trying to set up a channel through the ring from the source input queue in that device to the local multicast queue.

## 3.12 Uplink Port

The uplink port provides a way to connect the switch to a repeater hub, a workgroup switch, a router, or any type of interconnecting device compliance with IEEE 802.3 standard. The CPU port can also be designated as an uplink port.

If flood control is enabled, the AL101 will send all frames with unmatched DA and multicast/ broadcast frames to the uplink port. It is very important that each port is assigned to an uplink port via the Port Configuration Register (0D to1C), or data frames might be lost. The uplink port should be configured to be within the same VLAN of the source port. If the uplink port is not a member of the VLANs, the broadcast or multicast frames will not be forwarded to its designated uplink port. Multiple VLANs can share the same uplink port.

The AL101 will direct following frames to the uplink port:

- 1. Frames with unicast destination address that do not match with any MAC address stored in the switch.
- 2. Frames with broadcast/multicast destination address if the uplink port is in the same VLAN.

When configuring an uplink port, the uplink port should designate itself as the uplink port.

#### Summary of Programmable Register

• Designate an Uplink Port (register 0D to 1C) - this register provides option to designate the uplink port as either a port, a trunk or a CPU. See details in the register description.

## 3.13 Port Monitoring

The AL101 supports port monitoring which provides complete network monitoring capability at 100 Mbit/s. A copy of egress (TX) data and ingress (RX) data of the monitored port is sent to their respective snooping ports.

The monitored port is selected by register 06. The AL101 allows the transmit and receive data to be monitored by different snooping ports. The snooping ports are also selected by register 06.

#### **Summary of Programmable Register**

• Port Monitoring Register (register 06) - selects the target monitored port and the snooping port. A 5-bit Port\_ID designates the port. The format of the Port\_ID is [Dev\_ID].[Port\_ID]. [Dev\_ID] is the device number and [Port\_ID] is the port number.

## 3.14 Reduced Media Independent Interface (RMII)

The AL101 also supports the RMII interface. The RMII interface can be activated through the use of the System Configuration Register. The RMII has only six signal pins and a clock pin. The signal pins are TXD0, TXD1, RXD0, RXD1, TXEN, and CRS. The RXCLK pin is the common reference clock at 50 MHz. The AL101 provides a clock pin for each port to minimize clock skew effect.

# Note: When RMII is used, all other pins in the RMII interface should be left unconnected.

For reception, the received data (RXD) is sampled by the rising edge of the receive clock (RX\_CLK). Assertion of the CRS signal indicates the receive channel is active. The di-bit RXD[1:0] is nominally "00" until the PHY detect a valid SFD and send preamble as "01." Valid data will follow SFD.

For transmission, the transmit data enable (TX\_EN) signal is asserted when the first preamble nibble is sent on the transmit data (TXD) lines. The transmit data is clocked out by the rising edge of the reference clock.

Prior to any data transaction, the AL101 will output di-bits of '01' as preamble signal. After the preamble, a "11" signal is used to indicate the start of the frame.

## 3.15 PHY Management

The AL101 supports transceiver management through the serial MDIO and MDC signal lines. The device provides two modes of management, master and slave mode. In the master mode of operation, the AL101 controls the operation modes of the link. But in the slave mode the PHY controls the operating mode.

#### 3.15.1 PHY Management MDIO

There is no difference in MDIO operation between MII and RMII. For a write operation, the device will send a "01" to signal a write operation. Following the "01" write signal will be the five-bit ID address of the PHY device and the five-bit register address. A "10" turn around signal is then used to avoid contention during a read transaction. After the turn around, the 16-bit of data will be written into the register and afterwards the line will be put in a high impedance state.

For a read operation, the AL101 will output a "10" to indicate read operation after the start of frame indicator. Following the "10" read signal will be the five-bit ID address of the PHY device and the five-bit register address. Then, the AL101 will cease driving the MDIO line, and wait for one bit time. During this time, the MDIO should be in a high impedance state. The device will then synchronize with the next bit of "0" driven by the PHY device, and continue on to read 16 bits of data from the register. The detail timing requirement on PHY management signals are described in the section "Timing Requirement."

The MDIO port can be disabled through the use of port configuration register. This allows the engineers to use the 100Base-TX transceiver without auto-negotiation capability or RMII to RMII interconnect. In this mode of operation, the PHY has no communication with the AL101. Therefore, the AL101 will assert the link status as soon as initialization is completed and assumes the connected PHY is operating at the specified operating duplex mode and speed.

#### 3.15.2 PHY Management Master Mode

In this mode, the AL101 will continuously poll the status of the PHY devices through the serial management interface without CPU intervention. The device will also configure the PHY capability fields to ensure proper operation of the link. The CPU can access any registers in the PHY devices through the CPU interface provided by the management device, the AL300A.

The configuration of the link is automatic. The link capability is programmed by the AL101 through the port configuration register. The AL101 reads from the standard IEEE PHY registers to determine the auto-negotiated operating speed and mode. If there is a need to manually set the operation mode because of flow control and cabling issues. The AL101 can set the port operation mode manually through the MDIO interface (see EEPROM section for programming the AL101).

If a CPU is used to reprogram the PHY via AL101, the operating mode is changed without reset or powered down. In order to ensure the link is operating in the desired mode, the PHY should renegotiate either through a command or unplugging the RJ45.

#### 3.15.3 PHY Management Slave Mode

In the slave mode, the PHY controls the programming of the operating mode. The AL101 will continuously poll the status of the PHY devices through the serial management interface, without CPU intervention to determine the operation mode of the link. The CPU can access any registers in the PHY devices through the CPU interface provided by the management device AL300A.

This mode of PHY management is very useful for unmanaged switches. The operating mode of the link can be changed by programming the mode pin of the PHY through a jumper without any assistance from the CPU.

The AL101 also supports 100Base-TX transceivers without a MDIO interface. When MDIO is disabled, the AL101 will operate in the operation mode specified in the Port Configuration Register (register 0D to 1C).

#### 3.15.4 Non Auto-negotiation Mode

The AL101 can also turn off the auto-negotiation capability of the PHY. When auto-negotiation is turned off, the AL101 is in the slave mode and the transceiver will determine the link's operating mode.

### 3.15.5 Other PHY Options

Some legacy Fast Ethernet devices and low cost devices have no auto-negotiation capability. In those cases, the transceiver will not be able to perform auto-negotiation. The switch transceiver will typically do a parallel detection and update the information in the transceiver's register. Unfortunately, such register addresses are vendor specific. The AL101 provides a register (register 05) to specify the register address of the PHY to for the AL101 to read. The AL101 will read from that register and configure the port operation accordingly.

Register 05 also provides some additional flexibility's for some of the PHYs in the market. In general, the system designer should set the ID of the PHY devices as 0 for port 0, 1 for port 1, ... and 7 for port 7. The Lucent Quad PHY, LU3X54FT, utilizes PHY address 00000 as a broadcast address. Bit 1 of register 05 allows the AL101 to start with PHY address 01000. This provision allows the engineers to work around PHYs that have problems handling address 00000.

Quad PHYs in the market today have two port-ordering in the chip pinout, clockwise and counter clockwise. Register 05, bit 2 programs the AL101 port order to go in either direction. This provision enables engineers to easily implement designs with any PHY.

There is also a slow MDIO clock (17 KHz) available for PHY that is not capable of handling a high speed MDIO clock. Examples of these PHYs are LXT970 and LXT974.

If for some reason, the transceiver is connected to a device and that device fails to auto-negotiate, the AL101 will default the data rate and duplex mode to the default setting in the port configuration register.

## 3.16 EEPROM Interface

The AL101 provides three functions with the EEPROM interface; system initialization, obtaining system status, and reconfiguring the system in real time.

#### 3.16.1 System Initialization

The EEPROM interface is provided so the manufacturer can provide a pre-configured system to their customers. Customers can change or reconfigure their system and retain their preferences. The EEPROM contains configuration and initialization information, which is accessed at power up and reset. The organization of EEPROM data is shown in Table 21.

The AL101 uses the 24C02 serial EEPROM device (2048 bits organized as 256 bits x 8).

During start up, the AL101 will try to detect the presence of the EEPROM. If no EEPROM is present, the AL101 will be initialized by the CPU attached to the management device on the RoX ring. If no initialization command is received, the device will not operate.

If the reset pin is held low, the AL101's EEPROM interface will go into a high impedance state. This feature is very useful for reprogramming the EEPROM during installation or reconfiguration.

There are two ways that the EEPROM can be reprogrammed, by an external parallel port or the CPU residing on the ring. For reprogramming using a parallel port, a signal is used to hold the RESET pin low; the EEPROM interface will then be in the high impedance state. An external device can then programmed the EEPROM through the EDIO and the ECLK pins. The EEPROM address should be set to be the same as the device ID with A3 (EEPROM) grounded. For example, EEPROM of device 0 has an address of 000 and device 1 has and address of 001.



Figure 6 EEPROM Address Format

#### 3.16.2 Start and Stop Bit

The write cycle is started by a start bit and ended by a stop bit. A start bit is a transition from high to low of EEDIO when EEC is high. The operation terminates when EEDIO goes from low to high when EEC is high (Figure 7). Following a start condition, the writing device must output the address of the EEPROM. The most significant four bits of the EEPROM address are the device type identifier. These four bits are 1010. The EEPROM device address should be set to the device ID number.

The EECLK is an output from the AL101. EEDIO is an input if the AL101 is reading the EEPROM or an output if it is writing to it. (See Figure 8 and 9.)



Figure 7 Start and Stop Bit

#### 3.16.3 Write Cycle Timing

When accessing the EEPROM, the reset pin has to be held low before writing operation can begin.



Figure 8 Typical Write Operation

### 3.16.4 Read Cycle Timing

Read operations are initiated in the same manner as write operations, with the exception that the R/W bit of the EEPROM address is set to a "1."



Figure 9 Typical Read Operation

#### 3.16.5 Reprogramming the EEPROM Configuration

There are two ways that the system can be reconfigured. Figure 10 shows an application using the parallel interface to reprogram the EEPROM. In this application, the parallel port holds the rest pins low, and forces the EEDIO pins to go in to high impedance. Once the pins are in high impedance, the EEPROM can now be programmed by the parallel port. Once the parallel port releases the rest pins, the devices will start to download the EEPROM data and reconfigure the devices.

An alternate way of reconfiguring the system is to input the data directly into the AL101. After initialization, the EEPROM interface can act as a virtual EEPROM. In order for this method to work the EEPROM's address must be 0XX, the AL101's address will be 1XX. The customer can now program the AL101 as an EEPROM. The read and write timing is the same as an EEPROM.

Because you read as well write to the AL101, status of the register can be read from the AL101. This will serve as a very useful tool for diagnostic of an unmanaged switch.



Figure 10 Programming the EEPROM with a Parallel Port

#### 3.16.6 EEPROM MAP

# Note: The specific bits in the register are referenced by a "X.Y" notation, where X is the register number and Y is the bit number.

The following table shows the EEPROM addresses map cross-referenced to the register/bit set of the AL101. Addresses 00 through 6D are for configuring the device. They are downloaded by the AL101 during reset or power up.

Address 06 and 07 should be programmed as 0000 0001 and 0001 0100.

The address 6F indicates the last address entry. If no static address is used in the switch, the address 6F should be programmed.

Addresses 70 to FF are used for programming the static address entry.

The format of the address is shown as follows when YXXXXX represents:

- If Y=0 then XXXXX is the 5-bit individual port ID number.
- If Y=1, then XXXXX can be either the trunk port represented by 00 followed by the 3 digit [trunk ID] number, or the CPU port represented by 11ZZZ where ZZZ is don't care.

| Address 70 | Address 71 | Address 72-73          | Address 74-75          | Address 76-77         |
|------------|------------|------------------------|------------------------|-----------------------|
| Reserved   | 00YXXXXX   | MAC Address<br>[42:32] | MAC Address<br>[31:16] | MAC Address<br>[15:0] |

| EEPROM<br>PHYSICAL<br>ADDRESS | DESCRIPTION                   | AL101 REGISTER/BIT |
|-------------------------------|-------------------------------|--------------------|
| 00                            | System Configuration I [15:8] | 00.15 to 00.8      |
| 01                            | System Configuration I [7:0]  | 00.7 to 00.0       |
| 02-03                         | System Configuration II       | 01.15 to 01.0      |
| 04-05                         | System Configuration III      | 02.15 to 02.0      |
| 06-07                         | 0000 0001 0001 0100           | 03.15 to 03.0      |
| 08-09                         | Reserved                      | 04.15 to 04.0      |
| 0A-0B                         | Vendor Specific PHY           | 05.15 to 05.0      |
| 0C-0D                         | Snooping Port Configuration   | 06.15 to 06.0      |
| 0E-0F                         | Monitored Src Host I [47:32]  | 07.15 to 07.0      |
| 10-11                         | Monitored Src Host II [31:16] | 08.15 to 08.0      |
| 12-13                         | Monitored Src Host III [15:0] | 09.15 to 09.0      |
| 14-15                         | Monitored Dst Host I [47:32]  | 0A.15 to 0A.0      |
| 16-17                         | Monitored Dst Host II [31:16] | 0B.15 to 0B.0      |
| 18-19                         | Monitored Dst Host III [15:0] | 0C.15 to 0C.0      |
| 1A-1B                         | Port 0 Configuration I        | 0D.15 to 0D.0      |
| 1C-1D                         | Port 0 Configuration II       | 0E.15 to 0E.0      |
| 1E-1F                         | Port 1 Configuration I        | 0F.15 to 0F.0      |
| 20-21                         | Port 1 Configuration II       | 10.15 to 10.0      |
| 22-23                         | Port 2 Configuration I        | 11.15 to 11.0      |
| 24-25                         | Port 2 Configuration II       | 12.15 to 12.0      |
| 26-27                         | Port 3 Configuration I        | 13.15 to 13.0      |
| 28-29                         | Port 3 Configuration II       | 14.15 to 14.0      |
| 2A-2B                         | Port 4 Configuration I        | 15.15 to 15.0      |
| 2C-2D                         | Port 4 Configuration II       | 16.15 to 16.0      |
| 2E-2F                         | Port 5 Configuration I        | 17.15 to 17.0      |
| 30-31                         | Port 5 Configuration II       | 18.15 to 18.0      |
| 32-33                         | Port 6 Configuration I        | 19.15 to 19.0      |

# Table 21: AL101 EEPROM Mapping

| Port 6 Configuration II         | 1A.15 to 1A.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Port 7 Configuration I          | 1B.15 to 1B.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 7 Configuration II         | 1C.15 to 1C.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 0 VLAN Map I               | 1D.15 to 1D.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 0 VLAN Map II              | 1E.15 to 1E.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 1 VLAN Map I               | 1F.15 to 1F.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 1 VLAN Map II              | 20.15 to 20.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 2 VLAN Map I               | 21.15 to 21.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 2 VLAN Map II              | 22.15 to 22.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 3 VLAN Map I               | 23.15 to 23.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 3 VLAN Map II              | 24.15 to 24.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 4 VLAN Map I               | 25.15 to 25.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 4 VLAN Map II              | 26.15 to 26.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 5 VLAN Map I               | 27.15 to 27.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 5 VLAN Map II              | 28.15 to 28.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 6 VLAN Map I               | 29.15 to 29.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 6 VLAN Map II              | 2A.15 to 2A.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 7 VLAN Map I               | 2B.15 to 2B.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 7 VLAN Map II              | 2C.15 to 2C.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Reserved                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Checksum                        | 47                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Port 0 to Trunk Port Assignment | 2D.15 to 2D.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 1 to Trunk Port Assignment | 2E.15 to 2E.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 2 to Trunk Port Assignment | 2F.15 to 2F.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 3 to Trunk Port Assignment | 30.15 to 30.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 4 to Trunk Port Assignment | 31.15 to 31.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 5 to Trunk Port Assignment | 32.15 to 32.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 6 to Trunk Port Assignment | 33.15 to 33.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Port 7 to Trunk Port Assignment | 34.15 to 34.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Reserved                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                 | Port 7 Configuration IPort 7 Configuration IIPort 0 VLAN Map IPort 0 VLAN Map IIPort 1 VLAN Map IIPort 1 VLAN Map IIPort 2 VLAN Map IIPort 2 VLAN Map IPort 3 VLAN Map IPort 3 VLAN Map IPort 3 VLAN Map IPort 4 VLAN Map IPort 5 VLAN Map IPort 5 VLAN Map IIPort 5 VLAN Map IIPort 6 VLAN Map IIPort 7 VLAN Map IIPort 7 VLAN Map IIPort 6 VLAN Map IIPort 7 VLAN Map IIPort 6 to Trunk Port AssignmentPort 2 to Trunk Port AssignmentPort 4 to Trunk Port AssignmentPort 5 to Trunk Port AssignmentPort 6 to Trunk Port AssignmentPort 6 to Trunk Port AssignmentPort 7 to Trunk Port Assignment< |

Table 21: AL101 EEPROM Mapping (Continued)

| 6F    | Last Entry Address           |
|-------|------------------------------|
| 70-71 | Static Entry 1 (Port Number) |
| 72-73 | Static Entry 1 (MAC [47:32]) |
| 74-75 | Static Entry 1 (MAC [31:16]) |
| 76-77 | Static Entry 1 (MAC [15:0])  |
| 78-7f | Static Entry 2               |
| 80-87 | Static Entry 2               |
| 88-8f | Static Entry 4               |
| 90-97 | Static Entry 5               |
| 98-9f | Static Entry 6               |
| A0-A7 | Static Entry 7               |
| A8-AF | Static Entry 8               |
| B0-B7 | Static Entry 9               |
| B8-BF | Static Entry 10              |
| C0-C7 | Static Entry 11              |
| C8-CF | Static Entry 12              |
| D0-D7 | Static Entry 13              |
| D8-DF | Static Entry 14              |
| E0-E7 | Static Entry 15              |
| E8-EF | Static Entry 16              |
| F0-F7 | Static Entry 17              |
| F8-FF | Static Entry 18              |

## Table 21: AL101 EEPROM Mapping (Continued)

### 3.17 SGRAM Interface

All ports of the AL101 work in Store-And-Forward mode so that all ports can support both 10 Mbit/s and 100 Mbit/s data speed. The AL101 utilize a central memory buffers pool, which is shared by all ports within the same device. After a frame is received, it is passed across the SGRAM interface and stored in the buffer. During transmit, the frame is retrieved from the buffer pool and forwarded to the destination port.

The AL101 is designed to use 8 Mbit SGRAM or 16 Mbit SGRAM for cost and performance.

The SGRAM is accessed in page burst access mode for very high speed access. This burst mode is repeatedly access to the same column. If burst mode reaches end of the column address, then it wraps around to the first column address (=0) and continues to count until interrupted by the news read/write, pre-charge, or burst stop command.

The AL101 will initialize the SGRAM automatically. It pre-charges all banks and inserts eight auto-refresh commands. It will also program the mode registers for the AL101 read and write operations.

SGRAM essentially is a SDRAM. Dynamic memories must be refreshed periodically to prevent data loss. The SGRAM has auto-refresh which it also uses to refresh address counters. The SGRAM auto-refresh command generates a pre-charge command internally in the SGRAM. The AL101 will insert an auto-refresh command once every 15 us.

# 4. Register Descriptions

| REGISTER ID | REGISTER DESCRIPTION                  |
|-------------|---------------------------------------|
| 00          | System Configuration I                |
| 01          | System Configuration II               |
| 02          | System Configuration III              |
| 03          | Reserved                              |
| 04          | Testing Register                      |
| 05          | Vendor Specific PHY Status            |
| 06          | Port Monitoring Configuration         |
| 07          | Monitored Source Host I [47:32]       |
| 08          | Monitored Source Host II [31:16]      |
| 09          | Monitored Source Host III [15:0]      |
| 0A          | Monitored Destination Host I [47:32]  |
| 0B          | Monitored Destination Host II [31:16] |

#### **Table 22: Register Table Summary**

| 0C | Monitored Destination Host III [15:0] |
|----|---------------------------------------|
| 0D | Port 0 Configuration I                |
| 0E | Port 0 Configuration II               |
| 0F | Port 1 Configuration I                |
| 10 | Port 1 Configuration II               |
| 11 | Port 2 Configuration I                |
| 12 | Port 2 Configuration II               |
| 13 | Port 3 Configuration I                |
| 14 | Port 3 Configuration II               |
| 15 | Port 4 Configuration I                |
| 16 | Port 4 Configuration II               |
| 17 | Port 5 Configuration I                |
| 18 | Port 5 Configuration II               |
| 19 | Port 6 Configuration I                |
| 1A | Port 6 Configuration II               |
| 1B | Port 7 Configuration I                |
| 1C | Port 7 Configuration II               |
| 1D | Port 0 VLAN Map I                     |
| 1E | Port 0 VLAN Map II                    |
| 1F | Port 1 VLAN Map I                     |
| 20 | Port 1 VLAN Map II                    |
| 21 | Port 2 VLAN Map I                     |
| 22 | Port 2 VLAN Map II                    |
| 23 | Port 3 VLAN Map I                     |
| 24 | Port 3 VLAN Map II                    |
| 25 | Port 4 VLAN Map I                     |
| 26 | Port 4 VLAN Map II                    |
| 27 | Port 5 VLAN Map I                     |
| 28 | Port 5 VLAN Map II                    |
| 29 | Port 6 VLAN Map I                     |

 Table 22: Register Table Summary (Continued)

| 2A | Port 6 VLAN Map II                |
|----|-----------------------------------|
| 2B | Port 7 VLAN Map I                 |
| 2C | Port 7 VLAN Map II                |
| 2D | Port 0 to Trunk Port Assignment   |
| 2E | Port 1 to Trunk Port Assignment   |
| 2F | Port 2 to Trunk Port Assignment   |
| 30 | Port 3 to Trunk Port Assignment   |
| 31 | Port 4 to Trunk Port Assignment   |
| 32 | Port 5 to Trunk Port Assignment   |
| 33 | Port 6 to Trunk Port Assignment   |
| 34 | Port 7 to Trunk Port Assignment   |
| 35 | Reserved                          |
| 36 | Reserved                          |
| 37 | Reserved                          |
| 38 | Reserved                          |
| 39 | System Status Register            |
| 3A | Port 0 Operation Status           |
| 3B | Port 1 Operation Status           |
| 3C | Port 2 Operation Status           |
| 3D | Port 3 Operation Status           |
| 3E | Port 4 Operation Status           |
| 3F | Port 5 Operation Status           |
| 40 | Port 6 Operation Status           |
| 41 | Port 7 Operation Status           |
| 42 | Indirect Resource Access Command  |
| 43 | Indirect Resource Access Data I   |
| 44 | Indirect Resource Access Data II  |
| 45 | Indirect Resource Access Data III |
| 46 | Indirect Resource Access Data IV  |
| 47 | CheckSum                          |
|    | · J                               |

 Table 22: Register Table Summary (Continued)

### System Configuration Register I (Register 00)

The registers 01 to 03 are global system configuration registers. The option selected in this register affect the overall system operation.

| BIT | NAME      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | CPUprst   | This bit is set by the AL101, when it detects the EEPROM is absent.<br>The device will assume the CPU is present.                                                                                                                                                                                                                                                                                                                                                                                                |
| 14  | FloodCtl  | <ul> <li>Flooding Control. Controls the forwarding of unicast frames with unknown destination received from the non-uplink ports.</li> <li>0: Disable. Frames received with an unknown unicast destination MAC address will be forwarded to all the ports (excluding the receiving port) within the VLANs specified at the receiving port.</li> <li>1: Enable. Frames received with an unknown unicast destination MAC address will be forwarded to the uplink port specified for the receiving port.</li> </ul> |
| 13  | SecMgmt   | <ul> <li>Security Enforcement.</li> <li>O: Security Off. The security violation at a secured port will not change its port state.</li> <li>1: Security On. The security violation at a secured port will change the port into the DISABLE state.</li> </ul>                                                                                                                                                                                                                                                      |
| 12  | AgeEn     | Switch Table Entry Aging Control.<br>0: Disable. The table aging process will be stopped.<br>1: Enable. The table aging process will be running to age every<br>dynamically learned table entries.                                                                                                                                                                                                                                                                                                               |
| 11  | TCNVG     | <ul> <li>Table Convergence Control.</li> <li>0: Disable. The device will not communicate with other devices about its locally learned table entries.</li> <li>1: Enable. The device will run a slow background process to periodically transfer locally learned table entries for other devices to learn.</li> </ul>                                                                                                                                                                                             |
| 10  | STPEN     | Spanning Tree Protocol Enable Control.<br>0: Disable. The BPDU frames received from network ports will be<br>treated as regular broadcast frames.<br>1: Enable. The BPDU frames received from network ports will be<br>forwarded only to the CPU port.                                                                                                                                                                                                                                                           |
| 9   | PInMon    | Port Incoming Frame Flow Monitoring Enable Cable.<br>0: Disable<br>1: Enable                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 8   | POutMon   | Port Outgoing Frame Flow Monitoring Enable Cable.<br>0: Disable<br>1: Enable                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 7   | CPUcfgrdy | This bit is used by the AL101 when the AL101 is initialized by the CPU. A "1" indicates register file initialization is completed by the CPU.                                                                                                                                                                                                                                                                                                                                                                    |

 Table 23: System Configuration Register I (Register 00)

| 6   | NetMgmt   | Network Management Enable Control.<br>0: Disable. The device will not generate MIB events.<br>1: Enable. The device will generate MIB events and propagate onto<br>the ring.                                                                                         |
|-----|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5   | InitDone  | System Initialization Complete. This bit is set by the CPU when initialization is completed under the CPU initialization mode. For an unmanaged switch, this bit is not relevant.                                                                                    |
| 4   | RMII      | Reserved. Set to 1.                                                                                                                                                                                                                                                  |
| 3   | L2Trunk   | <ul> <li>Layer 2 Trunk Loading Method.</li> <li>0: Port based loading. Trunking decisions will be based on Trunk Port<br/>Assignment Registers.</li> <li>1: MAC address based loading. Trunking decisions will be based on<br/>source port MAC addresses.</li> </ul> |
| 2   | TimeoutEN | Frame Time Out Enable.<br>0: Device will not timeout frames based on MaxDelay.<br>1: Device will timeout frames.                                                                                                                                                     |
| 1~0 | Reserved  | Reserved or factory use. Bits should be set to 0.                                                                                                                                                                                                                    |

 Table 23: System Configuration Register I (Register 00) (Continued)

## Table 24: System Configuration Register II (Register 01)

| BIT  | NAME     | DESCRIPTION                                                                                                                                                                                                  |
|------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15~8 | MaxAge   | Maximum age for dynamically learned MAC entries.<br>0000 0000: 1 sec. to 1111 1111: 256 sec.                                                                                                                 |
| 7~6  | MaxDelay | Maximum frame transition delay through the switch.<br>00: 1 second<br>01: 2 seconds<br>10: 3 seconds<br>11: 4 seconds                                                                                        |
| 5:4  | MaxStorm | Maximum number of broadcast frames that can be accumulated in<br>each input frame buffer.<br>00: 16 frames<br>01: 32 frames<br>10: 48 frames<br>11: 64 frames                                                |
| 3    | SuperMAC | <ul><li>0: Disable. Device will perform the IEEE standard exponential back off algorithm when a collision occurs.</li><li>1: Enable. When collisions occur, the AL101 will back off up to 3 slots.</li></ul> |
| 2    | REC      | Retry on Excessive Collision.<br>0: Normal collision handling.<br>1: Retry transmission after 16 consecutive collisions.                                                                                     |

| 1~0 | L2TbitSel | Select the bits position for MAC address to trunk assignment.<br>00: Source MAC Address [1:0]<br>01: Source MAC Address [3:2]<br>10: Source MAC Address [5:4]<br>11: Source MAC Address [7:6] |  |
|-----|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|-----|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|

# Table 24: System Configuration Register II (Register 01) (Continued)

# Table 25: System Configuration Register III (Register 02)

| BIT   | NAME       | DESCRIPTION                                                        |
|-------|------------|--------------------------------------------------------------------|
| 15~12 | Reserved   | All bits should be programmed to 0.                                |
| 11    | RegPg      | 0: First page.<br>1: Second page.                                  |
| 10    | SlowAge    | 0: Normal aging.<br>1: Slow down aging.                            |
| 9     | BpIPG84    | Backpressure IPG Select Enable.<br>0: IPG = 96BT<br>1: IPG = 64BT  |
| 8     | IPG64      | IPG Control.<br>0: IPG = 96BT<br>1: IPG = 64BT                     |
| 7~6   | PRate      | Back pressure port rate (collision based)                          |
| 5     | SG16M      | SGRAM Select.<br>0: 8 Mbit/s SGRAM<br>1: 16 Mbit/s SGRAM           |
| 4     | BPCOL      | Back Pressure Control.<br>0: Carrier based.<br>1: Collision based. |
| 3     | ETEnb      | External Table Enable.<br>0: Disable<br>1: Enable                  |
| 2     | ET16K      | Table Size Selection.<br>0: 8K<br>1: 16K                           |
| 1     | MCTrap     | 1: Multicast/Broadcast frame forward to CPU only.                  |
| 0     | FlowCtrlBC | 0: Flow control multicast.<br>1: Flow control broadcast.           |

51

#### **Reserved Register (Register 03)**

This register is reserved for Allayer's use. The bits should be set as 0000 0001 0001 0100.

#### **Testing Register (Register 04)**

This register is reserved for Allayer's use. The bits should be set as 0000 0000 0000 1000.

#### Vendor Specific PHY Register (Register 05)

This register is used to program vendor specific PHY options. It is also used for programming the Vendor Specific PHY register location and bit location of the operation status.

| BIT  | NAME         | DESCRIPTION                                                                    |
|------|--------------|--------------------------------------------------------------------------------|
| 15   | PHYAD        | Setting this bit to 1 will program the MDIO PHY address to addresses 16 to 23. |
| 14   | MClkSpd      | Setting this bit to 1 will reduce the MDIO clock speed to 17 HKz.              |
| 13   | PortOrder    | Setting this bit to 1 will reverse the PHY ID/port number of the switch.       |
| 12~8 | PHYOpReg     | PHY's Operation Status Register Number.                                        |
| 7~4  | PHYSpBit     | PHY's Data Rate Status Register Bit Number.                                    |
| 3~0  | PHYDxModeBit | PHY's Operating Duplex Mode Status Register Bit Number.                        |

 Table 26: Vendor Specific PHY Register (Register 05)

#### Port Monitoring Configuration Register (Register 06)

This register configures port monitoring. It sets the monitored port and the TX and RX snooping ports.

| BIT   | NAME     | DESCRIPTION                               |
|-------|----------|-------------------------------------------|
| 15    | Reserved | Bit should be set at 0.                   |
| 14~10 | MdPID    | Monitored Port ID.                        |
| 9~5   | MgIPID   | Snooping Port ID for Incoming Frame Flow. |
| 4~0   | MgOPID   | Snooping Port ID for Outgoing Frame Flow. |

#### RMON Source and Destination Registers (Registers 07 to 0C)

These registers are used by the RMON manager for frame counting. The RMON manager counts the frames to (destination) and from (source) these MAC addresses stored in the register.

The 48 bit MAC address is programmed in three separate registers. Source MAC address is stored in registers 07 to 09 and destination MAC address in register 0A to 0C.

 Table 28: RMON Source and Destination Registers (Registers 07 to 09)

| REGISTER | BIT NAME |                | DESCRIPTION                        |
|----------|----------|----------------|------------------------------------|
| 07       | 15~0     | SRCMAC [47:32] | Monitored Source Host MAC Address. |
| 08       | 15~0     | SRCMAC [31:16] | Monitored Source Host MAC Address. |
| 09       | 15~0     | SRCMAC [15:0]  | Monitored Source Host MAC Address. |

Table 29: RMON Source and Destination Registers (Registers 0A to 0C)

| REGISTER | BIT NAME |                | DESCRIPTION                             |
|----------|----------|----------------|-----------------------------------------|
| 0A       | 15~0     | DSTMAC [47:32] | Monitored Destination Host MAC Address. |
| 0B       | 15~0     | DSTMAC [31:16] | Monitored Destination Host MAC Address. |
| 0C       | 15~0     | DSTMAC [15:0]  | Monitored Destination Host MAC Address. |

#### Port Configuration Registers (Registers 0D to 1C)

Registers 0D to 1C are for local port configuration. There are two port configurations per port. The port configuration for Port 0 uses register 0D and 0E, Port 1 register 0F and 10, etc.

#### Port Configuration Register I

Uplink ID - this is a six-bit link ID to assign an uplink port to the local port. The uplink port can be one of three types; a single port, a trunk or a CPU port.

If the uplink is a single port, the format of the port is [0][Dev\_ID][Port\_ID]

If the uplink is a trunk, then the bits should read [100][trunk number]. The trunk number is numbered [Dev\_ID][Trunk\_ID].

If the local port is an uplink port, the uplink ID should be its own port ID. Any frame with unlearned SA will then be filtered.

| BIT   | NAME     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|-------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15~10 | UpLinkID | Uplink ID associated with the port.<br>0XXYYY: Port ID with XX as the device ID and YYY as the port ID.<br>100XXN: Trunk ID with XX as the device ID and N as the trunk ID.<br>111XXX: CPU port.<br>Others: Reserved.                                                                                                                                                                                                                   |  |
| 9     | Tmember  | Trunk Member Port.<br>0: Individual port.<br>1: Member of trunk port.                                                                                                                                                                                                                                                                                                                                                                   |  |
| 8     | Reserved | Bit should be set to 0.                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 7     | StormCTL | Broadcast Storm Control Enable.<br>0: Storm Control Disable. The broadcast frame will not be throttled.<br>1: Storm Control Enable. If the accumulated number of broadcast<br>frames in the input buffer of the port is over the threshold specified in<br>the system configuration register, new incoming broadcast frames will<br>be discarded until the number has been reduced below the threshold.                                 |  |
| 6     | Security | <ul> <li>Intrusion Protection. Security control for the frames received from non-uplink ports.</li> <li>0: Security Off. The forwarding decision made about frames received from the port will not involve the source MAC address checking.</li> <li>1: Security On. The frames received from the port with an unknown source MAC address or with source MAC address learned previously from another port will be discarded.</li> </ul> |  |
| 5     | CPUOn    | <ul> <li>The CPU Port VLAN Membership.</li> <li>0: Non-member. Broadcast frames received from the port will not be forwarded to the CPU port.</li> <li>1: Member. Broadcast frames received from the port will be forwarded to the CPU port in addition to other member ports specified in the VLAN Map register of the port (excluding the source port).</li> </ul>                                                                    |  |
| 4     | LrnDis   | Learning Disable.<br>0: Source address from this port will be learned.<br>1: Source address from this port will not be learned.                                                                                                                                                                                                                                                                                                         |  |

# Table 30: Port Configuration Register I

| 3~2 | PortST   | Port State Control.<br>00: Disable. All incoming frames from the PHY will be discarded; all<br>outgoing frames will be masked from the path to the PHY.<br>01: Blocking-N-Listening. All incoming frames except incoming BPDUs<br>from the PHY will be discarded; all outgoing frames except outgoing<br>BPDUs will be masked from the path to the PHY.<br>10: Learning. All incoming frames from the PHY will be learned about<br>their source information; all incoming frames except incoming BPDUs<br>from the PHY will be discarded after being learned; all outgoing frames<br>except outgoing BPDUs will be masked from the path to the PHY.<br>11: Forwarding. All incoming frames from the PHY will be learned from<br>their source information; all incoming frames will be forwarded based<br>on the switch routing decision; all outgoing frames will be transmitted to<br>the PHY. |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1~0 | Reserved | Reserved (Must set to 0).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

#### Table 30: Port Configuration Register I (Continued)

#### Port Configuration Register II

- FlowCtrlFdEn this bit selects the 802.3x for full duplex flow control. When this bit is programmed, the AL101 will automatically programmed the pause capability in the PHY auto-negotiation register.
- FlowCtrlHdEn this bit selects the option of backpressure for half-duplex flow control. Two types of backpressure can be selected in the system configuration register.
- MDIOCfg this bit selects the PHY management mode.

0001: Selects master mode. When the AL101 is in this mode, it will set the PHY capability advertisement register. The link will auto-negotiate to the highest capability.

0010: Selects slave mode. When the AL101 is in this mode, the PHY will set the PHY capability advertisement register. The link will auto-negotiate to the highest capability.

0111: Selects forced mode. When the AL101 is in this mode, it will turn off auto-negotiation and the PHY will select the link's operating mode.

| BIT   | NAME         | DESCRIPTION                                                                                                                                                     |
|-------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15~12 | Reserved     |                                                                                                                                                                 |
| 11    | FlowCtrlFdEn | Flow Control Full Duplex Enable.                                                                                                                                |
| 10    | FlowCtrlHdEn | Flow Control Half Duplex Enable.                                                                                                                                |
| 9~6   | MDIOCfg[3:0] | MDIO Configuration.<br>0001: Master mode PHY management.<br>0010: Slave mode PHY management.<br>0111: Force mode.                                               |
| 5     | MDIODis      | MDIO Disable.<br>0: MDIO is enabled.<br>1: MIDO is disabled.                                                                                                    |
| 4     | LinkUp       | This bit is not relevant when MDIO is enabled. When MDIO is disabled, this bit forces the port into link up or link down state.<br>0: Link down.<br>1: Link up. |
| 3     | PrtMode100F  | 100 Full Duplex Mode.                                                                                                                                           |
| 2     | PrtMode100H  | 100 Half Duplex Mode.                                                                                                                                           |
| 1     | PrtMode 10F  | 10 Full Duplex Mode.                                                                                                                                            |
| 0     | PrtMode 10H  | 10 Half Duplex Mode.                                                                                                                                            |

# Table 31: Port Configuration Register II

### Port VLAN Map Registers (Registers 1D to 2C)

These registers provide the VLAN map for each port.

A VLAN worksheet is provided in Appendix I.

| REGISTER                                                                                     | BIT  | NAME    | DESCRIPTION                                                                                                                  |
|----------------------------------------------------------------------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------|
| 1D Port0<br>1F Port1<br>21 Port2<br>23 Port3<br>25 Port4<br>27 Port5<br>29 Port6<br>2B Port7 | 15~8 | Dev3Map | Port VLAN Map corresponding to the port7~port0<br>of the device with Dev_ID of 11.<br>0: Non-member port.<br>1: Member port. |
| 1D Port0<br>1F Port1<br>21 Port2<br>23 Port3<br>25 Port4<br>27 Port5<br>29 Port6<br>2B Port7 | 7~0  | Dev2Map | Port VLAN Map corresponding to the port7~port0<br>of the device with Dev_ID of 10.<br>0: Non-member port.<br>1: Member port. |
| 1E Port0<br>20 Port1<br>22 Port2<br>24 Port3<br>26 Port4<br>28 Port5<br>2A Port6<br>2C Port7 | 15~8 | Dev1Map | Port VLAN Map corresponding to the port7~port0<br>of the device with Dev_ID of 01.<br>0: Non-member port.<br>1: Member port. |
| 1E Port0<br>20 Port1<br>22 Port2<br>24 Port3<br>26 Port4<br>28 Port5<br>2A Port6<br>2C Port7 | 7~0  | Dev0Map | Port VLAN Map corresponding to the port7~port0<br>of the device with Dev_ID of 00.<br>0: Non-member port.<br>1: Member port. |

Table 32: Port VLAN Map Registers (Registers 1D to 2C)

### Port Trunk Port Assignment Registers (Registers 2D to 34)

The Port to Trunk Port assignment register assigns a port to a trunk for port-based load balancing trunking. Please see example in the trunking section.

A port to trunk port work sheet is provided in Appendix II.

| PORT NUMBER | REGISTER |
|-------------|----------|
| 0           | 2D       |
| 1           | 2E       |
| 2           | 2F       |
| 3           | 30       |
| 4           | 31       |
| 5           | 32       |
| 6           | 33       |
| 7           | 34       |

| Table 33: Port Trunk | <b>Port Assignment</b> | <b>Registers</b> ( | (Registers 2D to 34) |
|----------------------|------------------------|--------------------|----------------------|
|                      | 0                      |                    |                      |

| BIT   | NAME    | DESCRIPTION                                                               |
|-------|---------|---------------------------------------------------------------------------|
| 15~14 | Trunk 7 | Trunk Port of Trunk 7<br>00: Port 4, 01: Port 5<br>10: Port 6, 11: Port 7 |
| 13~12 | Trunk 6 | Trunk Port of Trunk 6<br>00: Port 0, 01: Port 1<br>10: Port 2, 11: Port 3 |
| 11~10 | Trunk 5 | Trunk Port of Trunk 5<br>00: Port 4, 01: Port 5<br>10: Port 6, 11: Port 7 |
| 9~8   | Trunk 4 | Trunk Port of Trunk 4<br>00: Port 0, 01: Port 1<br>10: Port 2, 11: Port 3 |
| 7~6   | Trunk 3 | Trunk Port of Trunk 3<br>00: Port 4, 01: Port 5<br>10: Port 6, 11: Port 7 |
| 5~4   | Trunk 2 | Trunk Port of Trunk 2<br>00: Port 0, 01: Port 1<br>10: Port 2, 11: Port 3 |

| BIT | NAME    | DESCRIPTION                                                               |
|-----|---------|---------------------------------------------------------------------------|
| 3~2 | Trunk 1 | Trunk Port of Trunk 1<br>00: Port 4, 01: Port 5<br>10: Port 6, 11: Port 7 |
| 1~0 | Trunk 0 | Trunk Port of Trunk 0<br>00: Port 0, 01: Port 1<br>10: Port 2, 11: Port 3 |

#### Table 33: Port Trunk Port Assignment Registers (Registers 2D to 34) (Continued)

#### Table 34: System Status Register (Register 39)

| BIT  | NAME            | DESCRIPTION                                                                                              |
|------|-----------------|----------------------------------------------------------------------------------------------------------|
| 15   | EPTimeOut       | EEPROM Time Out.<br>0: EEPROM initialized the device.<br>1: Device is ready to be programmed by the CPU. |
| 14   | CheckSumEr      | EEPROM Checksum Error.                                                                                   |
| 13   | SGRAMinit       | SGRAM Initialization Done.                                                                               |
| 12   | SRAMinit        | SRAM Initialization Done.                                                                                |
| 11   | REGinit         | Register Initialization Done.                                                                            |
| 10~7 | Traffic Counter | Traffic Counter.                                                                                         |
| 6~4  | Reserved        |                                                                                                          |
| 3~0  | Chip ID         | 0000: AL101                                                                                              |

#### Port Operation Status Registers (Register 3A to 41)

Registers 3A to 41 are status indication on a per port basis. These are read only register. Port 0 port status is in register 3A; Port 1 register 3B...and port 7 register 41.

#### Table 35: Port Operation Status Registers (Register 3A to 41)

| BIT | NAME       | DESCRIPTION                                           |
|-----|------------|-------------------------------------------------------|
| 15  | LinkFail   | Port Link Status.<br>0: Normal<br>1: Fail             |
| 14  | PHYError   | Port PHY Status.<br>0: Normal<br>1: Error             |
| 13  | Sviolation | Port Security Violation.<br>0: Normal<br>1: Violation |

|     |           | -                                                                                                                                                                                                                      |
|-----|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12  | FlowCtrl  | Flow Control.<br>If port mode ([1:0]) is 2'b01 or 2'b11:<br>0: Pause disable.<br>1: Pause enable.<br>If port mode ([1:0]) is 2'b00 or 2'b10:<br>0: Back pressure based on CRS.<br>1: Back pressure based on collision. |
| 11  | Stormed   | Port Broadcast Storm Status.<br>0: Normal<br>1: Stormed                                                                                                                                                                |
| 10  | InBFull   | Port Input Buffer Full Status.<br>0: Normal<br>1: Input buffer full experienced.                                                                                                                                       |
| 9   | TbIUNAVL  | Table Entry Unavailability for MAC Learning.<br>0: Normal<br>1: Unavailability experienced.                                                                                                                            |
| 8   | Jabbered  | Port Jabber Status.<br>0: Normal<br>1: Jabber experienced.                                                                                                                                                             |
| 7   | LateCOL   | Port Late Collision Status.<br>0: Normal<br>1: Late collision experienced.                                                                                                                                             |
| 6   | TxPaused  | Port Transmit Pause Status.<br>0: No transmit pause experienced.<br>1: Transmit pause experienced.                                                                                                                     |
| 5   | CRSLoss   | Port Carrier Sense Loss During Transmission Status.<br>0: No carrier sense loss experienced.<br>1: Carrier sense loss experienced.                                                                                     |
| 4   | FalseCRS  | False Carrier Status.<br>0: Normal<br>1: False carrier experienced.                                                                                                                                                    |
| 3   | Underflow | Transmit Queue Underflow Status.<br>0: Normal<br>1: Underflow experienced.                                                                                                                                             |
| 2   | TimeOut   | Frame Time Out.<br>0: Normal<br>1: Frame time out experienced.                                                                                                                                                         |
| 1~0 | PortMode  | Port Operating Mode.<br>00: 10Mb half duplex.<br>01: 10Mb full duplex.<br>10: 100Mb half duplex.<br>11: 100Mb full duplex.                                                                                             |

| Table 35: Port Operation Status Registers (Register 3A to 41) (Continued) |
|---------------------------------------------------------------------------|
|---------------------------------------------------------------------------|

### Indirect Resource Access Command Register (Register 42)

This register is used for managing the resources of the switch.

| <b>Table 36: Indirect Resource Acces</b> | s Command Register (Register 42) |
|------------------------------------------|----------------------------------|
|------------------------------------------|----------------------------------|

| BIT   | NAME      | DESCRIPTION                                                                                                                                                                                                                                                                                                           |
|-------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | CmdDone   | Command Done.<br>0: Execute new command.<br>1: Command done.                                                                                                                                                                                                                                                          |
| 14    | Operation | Read/Write Operation Command.<br>0: Read operation.<br>1: Write operation.                                                                                                                                                                                                                                            |
| 13~11 | ResType   | Type of accessed resource.<br>000: PHY registers.<br>001: EEPROM.<br>010: SGRAM.<br>011: MAC address table 1;<br>Read: MAC table address read<br>Write: MAC address learn.<br>100: MAC address table 2;<br>Read: MAC address search.<br>Write: MAC address delete.<br>101: Reserved<br>110: Reserved<br>111: Reserved |
| 10    | ExtRD     | External MAC address table read.<br>If ResType = 011 and Operation = 0<br>0: On-chip address table read.<br>1: Off-chip address table read.                                                                                                                                                                           |
| 9~0   | ResAddr   | The address of the entry within the accessed resource.                                                                                                                                                                                                                                                                |

| BIT  | NAME    | DESCRIPTION                      |
|------|---------|----------------------------------|
| 15~0 | IRAData | Indirect Resource Access Data 1. |

## Table 37: Indirect Resource Access Data I Register (Register 43)

### Table 38: Indirect Resource Access Data II Register (Register 44)

| BIT  | NAME    | DESCRIPTION                      |
|------|---------|----------------------------------|
| 15~0 | IRAData | Indirect Resource Access Data 2. |

#### Table 39: Indirect Resource Access Data III Register (Register 45)

| BIT  | NAME    | DESCRIPTION                      |
|------|---------|----------------------------------|
| 15~0 | IRAData | Indirect Resource Access Data 3. |

#### Table 40: Indirect Resource Access Data IV Register (Register 46)

| BIT  | NAME    | DESCRIPTION                      |
|------|---------|----------------------------------|
| 15~0 | IRAData | Indirect Resource Access Data 4. |

#### Table 41: Checksum (Register 47)

| BIT  | NAME     | DESCRIPTION                                |
|------|----------|--------------------------------------------|
| 15~8 | CheckSum | Checksum value of AL101 register contents. |
| 7~0  | Reserved |                                            |

# 5. Timing Requirements

| SYMBOL            | DESCRIPTION               | MIN | ТҮР | МАХ | UNIT |
|-------------------|---------------------------|-----|-----|-----|------|
| t <sub>tdv</sub>  | TXCLK to TXD valid time.  | 3   | -   | 9   | ns   |
| t <sub>txev</sub> | TXCLK to TXEN valid time. | 3   | -   | 14  | ns   |

#### Table 42: RMII Transmit Timing

Note: Delays are assuming 10pf loading on the output pins.



Figure 11 RMII Transmit Timing Diagram

Table 43: RMII Receive Timing

| SYMBOL            | DESCRIPTION                    | MIN | ТҮР | МАХ | UNIT |
|-------------------|--------------------------------|-----|-----|-----|------|
| t <sub>rxds</sub> | RX_DV, RXD, RX_ER, setup time. | 3   | -   | -   | ns   |
| t <sub>rxdh</sub> | RX_DV, RXD, RX_ER hold time.   | 3   | -   | -   | ns   |



Figure 12 RMII Receive Timing Diagram

| SYMBOL            | DESCRIPTION | MIN | ТҮР | МАХ | UNIT |
|-------------------|-------------|-----|-----|-----|------|
| t <sub>roxs</sub> | Setup time  | 2   | -   | -   | ns   |
| t <sub>roxh</sub> | Hold time   | 2   | -   | -   | ns   |

Table 44: RoX Bus Timing

Note: Test condition: 50 pF load.





| SYMBOL          | DESCRIPTION     | MIN | ТҮР | МАХ | UNIT |
|-----------------|-----------------|-----|-----|-----|------|
| t <sub>ch</sub> | MDC high time   | -   | -   | -   | ns   |
| t <sub>cl</sub> | MDC low time    | -   | -   | -   | ns   |
| t <sub>mc</sub> | MDC period      | -   | -   | -   | ns   |
| t <sub>ms</sub> | MDIO setup time | -   | -   | -   | ns   |
| t <sub>mh</sub> | MDIO hold time  | -   | -   | -   | ns   |

Table 45: PHY Management (MDIO) Read Timing



| Figure | 14 | PHY Management Read | Timing |
|--------|----|---------------------|--------|
|        |    |                     |        |

| SYMBOL          | DESCRIPTION       | MIN | ТҮР | МАХ | UNIT |
|-----------------|-------------------|-----|-----|-----|------|
| t <sub>ch</sub> | MDC high time     | -   | -   | -   | ns   |
| t <sub>cl</sub> | MDC low time      | -   | -   | -   | ns   |
| t <sub>mc</sub> | MDC period        | -   | -   | -   | ns   |
| t <sub>d</sub>  | MDIO output delay | -   | -   | -   | ns   |



## Figure 15 PHY Management Write Timing

| SYMBOL           | DESCRIPTION                         | MIN | ТҮР | MAX | UNIT |
|------------------|-------------------------------------|-----|-----|-----|------|
| t <sub>AH</sub>  | Access hold time                    | 1   | -   | -   | ns   |
| t <sub>AS</sub>  | Access setup time                   | 3   | -   | -   | ns   |
| t <sub>CH</sub>  | PBCS#, PBRAS#, PBWE# hold time      | 1   | -   | -   | ns   |
| t <sub>CHI</sub> | Clock high level width              | 3.5 | -   | -   | ns   |
| t <sub>СК</sub>  | System clock cycle time             | 10  | -   | -   | ns   |
| t <sub>CKH</sub> | CKE hold time                       | 1   | -   | -   | ns   |
| t <sub>CKS</sub> | CKE setup time                      | 3   | -   | -   | ns   |
| t <sub>CL</sub>  | Clock low level width               | 3.5 | -   | -   | ns   |
| t <sub>CS</sub>  | PBCS#, PBRAS#, PBWE# setup time     | 3   | -   | -   | ns   |
| t <sub>RP</sub>  | Precharge command period            | 30  | -   | -   | ns   |
| t <sub>RC</sub>  | Auto-refresh to auto-refresh period | 90  | -   | -   | ns   |

# Table 47: SGRAM Refresh Timing



Figure 16 SGRAM Refresh Timing

| SYMBOL           | DESCRIPTION                        | MIN | ТҮР | MAX | UNIT |
|------------------|------------------------------------|-----|-----|-----|------|
| t <sub>AC</sub>  | Access time                        | -   | -   | 10  | ns   |
| t <sub>AH</sub>  | Access hold time                   | 2   | -   | -   | ns   |
| t <sub>AS</sub>  | Access setup time                  | 2.5 | -   | -   | ns   |
| t <sub>CH</sub>  | PBCS#, PBRAS#, PBWE# hold time     | 1   | -   | -   | ns   |
| t <sub>CHI</sub> | Clock high level width             | 3   | -   | -   | ns   |
| t <sub>СК</sub>  | System clock cycle time            | 13  | -   | -   | ns   |
| <sup>t</sup> скн | CKE hold time                      | 2   | -   | -   | ns   |
| t <sub>CKS</sub> | CKE setup time                     | 3   | -   | -   | ns   |
| t <sub>CL</sub>  | Clock low level width              | 3   | -   | -   | ns   |
| t <sub>CS</sub>  | PBCS#, PBRAS#, PBWE#<br>setup time | 2.5 | -   | -   | ns   |
| t <sub>HZ</sub>  | Data out high impedance time       | -   | -   | 8   | ns   |
| t <sub>LZ</sub>  | Data out low impedance time        | 2   | -   | -   | ns   |
| t <sub>OH</sub>  | Data out hold time                 | 2   | -   | -   | ns   |
| t <sub>RAS</sub> | Active to precharge command period | 48  | -   | -   | ns   |
| t <sub>RCD</sub> | Active to read delay               | 24  | -   | -   | ns   |

**Table 48: SGRAM Read Timing** 

Note: This timing requirement is for a SGRAM running at CAS Latency 2. Typically a -8 speed grade SGRAM needs to be used.



Figure 17 SGRAM Read Timing

| SYMBOL           | DESCRIPTION                        | MIN | ТҮР | МАХ     | UNIT |
|------------------|------------------------------------|-----|-----|---------|------|
| t <sub>AH</sub>  | Access hold time                   | 2   | -   | -       | ns   |
| t <sub>AS</sub>  | Access setup time                  | 2.5 | -   | -       | ns   |
| t <sub>СН</sub>  | PBCS#, PBRAS#, PBWE# hold time     | 1   | -   | -       | ns   |
| t <sub>CHI</sub> | Clock high level width             | 3   | -   | -       | ns   |
| t <sub>CK</sub>  | System clock cycle time            | 13  | -   | -       | ns   |
| t <sub>СКН</sub> | CKE hold time                      | 2   | -   | -       | ns   |
| t <sub>CKS</sub> | CKE setup time                     | 3   | -   | -       | ns   |
| t <sub>CL</sub>  | Clock low level width              | 3   | -   | -       | ns   |
| t <sub>CS</sub>  | PBCS#, PBRAS#, PBWE#<br>setup time | 2.5 | -   | -       | ns   |
| t <sub>DH</sub>  | Data in hold time                  | 1   | -   | -       | ns   |
| t <sub>DS</sub>  | Data in setup time                 | 2.5 | -   | -       | ns   |
| t <sub>RAS</sub> | Active to precharge command period | 48  | -   | 100,000 | ns   |
| t <sub>RCD</sub> | Active to read delay               | 24  | -   | -       | ns   |

### Table 49: SGRAM Write Timing

Note: This timing requirement is for a SGRAM running at CAS Latency 2. Typically a -8 speed grade SGRAM needs to be used.



Figure 18 SGRAM Write Timing

# 6. Electrical Specifications

Note: Operation at absolute maximum ratings could cause permanent damage to the device.

| DC Supply Voltage (Vcc)   | -0.3V ~ + 3.6V      |
|---------------------------|---------------------|
| DC Input Voltage          | -0.3 ~ Vcc + 0.3V   |
| DC Output Voltage         | -0.3 ~ Vcc + 0.3V   |
| DC Supply Voltage to RMII | -0.6V to 6.0V       |
| DC Input Voltage to RMII  | -0.6 to Vcc5 + 0.3V |
| DC Output Voltage to RMII | -0.6 to Vcc5 + 0.3V |
| Storage Temperature       | -55 °C to +150 °C   |

# **Table 50: Maximum Ratings**

#### **Table 51: Recommended Operation Conditions**

| Supply Voltage        | 3.3V ± 0.3V     |
|-----------------------|-----------------|
| Operating Temperature | 0 °C to 70 °C   |
| Power Dissipation     | 1.7 W (typical) |

## **Table 52: DC Electrical Characteristics**

| PARAMETER | DESCRIPTION                                          | MIN     | ТҮР | МАХ     | UNIT |
|-----------|------------------------------------------------------|---------|-----|---------|------|
| Voh       | Output voltage-high, Ioh=4mA                         | 2.4     | -   | -       | V    |
| Vol       | Output voltage-low, loh=4mA                          | -       | -   | 0.4     | V    |
| loz       | High impedance state output<br>current               | -10     | -   | 10      | uA   |
| lih       | Input current-high<br>(With no pull-up or pull-down) | -10     | -   | 10      | uA   |
| lil       | Input current-low<br>(With no pull-up or pull-down)  | -10     | -   | 10      | uA   |
| Vih       | Input high voltage                                   | 0.7*Vcc | -   | -       | V    |
| Vil       | Input low voltage                                    | -       | -   | 0.3*Vcc | V    |
| lcc       | Supply current                                       | -       | -   | -       | mA   |

# 7. AL101 Mechanical Data

256 PQFP Package



Figure 19 AL101 Mechanical Dimensions

# 8. Appendix I (VLAN Mapping Work Sheet)

| PORT | ВІТ | PORT 0/REG. 1E | PORT 1/REG. 20 | PORT 2/REG. 22 | PORT 3/REG. 24 | PORT 4/REG. 26 | PORT 5/REG. 28 | PORT 6/REG. 2A | PORT 7/REG. 2C |
|------|-----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| 7    | 7   |                |                |                |                |                |                |                |                |
| 6    | 6   |                |                |                |                |                |                |                |                |
| 5    | 5   |                |                |                |                |                |                |                |                |
| 4    | 4   |                |                |                |                |                |                |                |                |
| 3    | 3   |                |                |                |                |                |                |                |                |
| 2    | 2   |                |                |                |                |                |                |                |                |
| 1    | 1   |                |                |                |                |                |                |                |                |
| 0    | 0   |                |                |                |                |                |                |                |                |

# 9. Appendix II (Port to Trunk Port Assignment Work Sheet)

|                            | TRUNK/<br>PORT | BIT/<br>VALUE | PORT 0/REG. 2D | PORT 1/REG. 2E | PORT 2/REG. 2F | PORT 3/REG. 30 | PORT 4/REG. 31 | PORT 5/REG. 32 | PORT 6/REG. 33 | PORT 7/REG. 34 |
|----------------------------|----------------|---------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| TRUNK                      | 7              | 11            |                |                |                |                |                |                |                |                |
| 1                          | 6              | 10            |                |                |                |                |                |                |                |                |
| BITS                       | 5              | 01            |                |                |                |                |                |                |                |                |
| 3, 2                       | 4              | 00            |                |                |                |                |                |                |                |                |
| TRUNK<br>0<br>BITS<br>1, 0 | 3              | 11            |                |                |                |                |                |                |                |                |
|                            | 2              | 10            |                |                |                |                |                |                |                |                |
|                            | 1              | 01            |                |                |                |                |                |                |                |                |
|                            | 0              | 00            |                |                |                |                |                |                |                |                |

# 10. Appendix III (Suggested Memory Components)

# Note: This is only a partial list of memory components that can be used in Allayer devices.

The AL101 uses Frame Buffer SGRAM chips that require 32-bit wide SGRAM or SDRAM, that is 75 MHz or faster with CAS latency 2.

The AL101 uses MAC Table Memory SSRAM chips that require Sync Burst pipelined SSRAM, 75 MHz or faster.

The following table lists some of the memory that can be used in the AL101.

| DEVICE | FREQ.  | 8 Mbit SGRAM                                       | 16 Mbit SGRAM                                                                                               | SSRAM                                              |
|--------|--------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| AL101  | 75 MHz | MoSys -<br>MG802C256Q-10<br>Etron -<br>EM635327Q-8 | MoSys -<br>MG802C512L-8<br>Etron -<br>EM636227Q-8<br>Hitachi -<br>HM5216326FP-8<br>Winbond -<br>W971632AF-8 | Micron -<br>MT58LC64K32D8LG-11<br>IDT - 71V632S6PF |

Rev. History

- Prelim. 1.1 to 1.2 (7/27/99)
- 1. Reformatted and edited document.
- 2. Added memory information in appendix III.
- 3. Added new PHY management timing diagrams.
- 4. Added new RMII timing diagrams.
- Prelim. 1.2 to 1.3 (12/9/99)
- 1. Removed references to MII.
- 2. Added new logo.
- 3. Corrected register numbers in appendix II.
- 4. Corrected register numbers in tables 16, 17 and 19.
- 5. Added new RMII transmit and RMII receive tables and diagrams.

Prelim 1.3 to 1.4 (1/31/00)

1. Pin RICLK was numbered 225 when the correct number is 255.

Prelim 1.4 to Rev. 1.0

1. Fully released document.

# Index

#### Numerics

24 Port 100 Mbps + 2 Port 1 Gbps Managed Switch with RoX 17

#### Α

Address Aging 22 Address Learning 21 AL101 EEPROM Mapping 43 AL101 Mechanical Data 73 AL101 Overview 5 AL101 Pin Diagram (Top View) 6 Appendix I (VLAN Mapping Work Sheet) 74 Appendix II (Port to Trunk Port Assignment Work Sheet) 75 Appendix III (Suggested Memory Components) 76

#### B

Broadcast Storm Control 19

# С

Checksum (Register 47) 62

#### D

Data Reception 17 DC Electrical Characteristics 72

EEPROM Address Format 39 **EEPROM Interface** 14, 38 EEPROM MAP 42

#### F

False Carrier Events 18 Flow Control 33 Frame Filtering 18 Frame Forwarding 18 Frame Generation 19 Frame Transmission 19 Full Duplex Flow Control (802.3X) 34 Functional Description 17

Half Duplex Flow Control (Backpressure) 33 Half Duplex Mode Operation 20

Illegal Frame Length 17 Indirect Resource Access Command Register (Register 42) 61 Indirect Resource Access Data I Register (Register 43) 62 Indirect Resource Access Data II Register (Register 44) 62 Indirect Resource Access Data III Register (Register 45) 62 Indirect Resource Access Data IV Register (Register 46) 62

#### Ι.

Load Balancing 25 Long Frames 17

MAC Based Load Balancing Example 31 Maximum Ratings 72 MDIO Interface 14 Miscellaneous Pins 15

Non-Auto-negotiation Mode 37

Other PHY Options 38

PHY Management 36 PHY Management (MDIO) Write Timing 65 PHY Management Master Mode 37 PHY Management MDIO 36 PHY Management Slave Mode 37 Pin Descriptions 7 Port Configuration Register I 53 Port Configuration Register II 55 Port Configuration Registers (Registers 0D to 1C) 53 Port Monitoring 35 Port Monitoring Configuration Register (Register 06) 52 Port Operation Status Registers (Register 3A to 41) 59 Port Trunk Port Assignment Registers (Registers 2D to 34) 58 Port VLAN Map Registers (Registers 1D to 2C) 57 Power Interface 15 Product Description 1 Programming the EEPROM with a Parallel Port 41

Queue Management 34

#### R

Read Cycle Timing 40 Recommended Operation Conditions 72 Reduced Media Independent Interface (RMII) 36 **Register Descriptions** 46 Reprogramming the EEPROM Configuration 41 Reserved Register (Register 03) 52 RMII Interface (Port 0) 7 RMII Receive Timing 63 RMII Signal (Port 6) 10 RMII Signal (Port 7) 10 RMII Transmit Timing 63 RMON Source and Destination Registers (Registers 07 to 0C) 53 RoX Bus Timing 64 RoX Input Interface 11 RoX Interface 17 RoX Output Interface 12

#### S

Secure Mode Operation 20 SGRAM Interface 13, 46 SGRAM Read Timing 68 SGRAM Refresh Timing 66 SGRAM Write Timing 70 Spanning Tree Support 33 Start and Stop Bit 39 Summary of Programmable Control for Transmit and Receive 20 Summary of Programmable Options for Address Learning 22 Summary of Programmable Register 35 Summary of Programmable Registers 21, 31 System Configuration Register I (Register 00) 49

System Configuration Register II (Register 01) 50 System Configuration Register III (Register 02) 51 System Initialization 38 System Status Register (Register 39) 59

#### т

Testing Register (Register 04) 52 Trunk Port Assignment 26 Trunk Port Numbering 26 Trunking (Port Aggregation) 25 Trunking Port Assignment 28 Typical Write Operation 40

#### U

Uplink Port 35

#### ۷

Vendor Specific PHY Register (Register 05) 52 VLAN Mapping for 16 Port Switch (Device 0) 23 VLAN Mapping for 16 Port Switch (Device 1) 24 VLAN Mapping for Port Based Load Balancing Trunk 30, 32 VLAN Set Up Example 22