

# Dual-Core Intel® Xeon® Processor 5000 Series

### Datasheet

May 2006

Document Number: 313079-001



INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Dual-Core Intel® Xeon® Processor 5000 Series may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Intel, Pentium, Intel Xeon, Intel SpeedStep, Intel NetBurst, Intel Architecture, Intel Virtualization Technology, and the Intel logo

are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries. \*Other names and brands may be claimed as the property of others.

Copyright © 2004-2006, Intel Corporation.



# Contents

| 1 | Introd     | duction                                                                                     | 9  |
|---|------------|---------------------------------------------------------------------------------------------|----|
|   | 1.1        | Terminology                                                                                 |    |
|   | 1.2        | State of Data                                                                               |    |
|   | 1.3        | References                                                                                  |    |
| 2 | Electr     | ical Specifications                                                                         |    |
|   | 2.1        | Front Side Bus and GTLREF                                                                   |    |
|   | 2.2        | Power and Ground Lands.                                                                     |    |
|   | 2.3        | Decoupling Guidelines                                                                       |    |
|   |            | 2.3.1 Vec Decoupling                                                                        |    |
|   |            | 2.3.3 Front Side Bus AGTL+ Decoupling                                                       |    |
|   | 2.4        | Front Side Bus Clock (BCLK[1:0]) and Processor Clocking                                     | 16 |
|   |            | 2.4.1 Front Side Bus Frequency Select Signals (BSEL[2:0])                                   |    |
|   |            | 2.4.2 Phase Lock Loop (PLL) and Filter                                                      |    |
|   | 2.5        | Voltage Identification (VID)                                                                |    |
|   | 2.6<br>2.7 | Reserved or Unused Signals<br>Front Side Bus Signal Groups                                  |    |
|   | 2.8        | GTL+ Asynchronous and AGTL+ Asynchronous Signals                                            |    |
|   | 2.9        | Test Access Port (TAP) Connection                                                           |    |
|   | 2.10       | Mixing Processors                                                                           |    |
|   | 2.11       | Absolute Maximum and Minimum Ratings                                                        |    |
|   | 2.12       | Processor DC Specifications                                                                 |    |
|   |            | <ul><li>2.12.1 VCC Overshoot Specification</li><li>2.12.2 Die Voltage Validation</li></ul>  |    |
|   |            | -                                                                                           |    |
| 3 |            | anical Specifications                                                                       |    |
|   | 3.1        | Package Mechanical Drawings                                                                 |    |
|   | 3.2<br>3.3 | Processor Component Keepout Zones<br>Package Loading Specifications                         |    |
|   | 3.4        | Package Handling Guidelines                                                                 |    |
|   | 3.5        | Package Insertion Specifications                                                            |    |
|   | 3.6        | Processor Mass Specifications                                                               | 38 |
|   | 3.7        | Processor Materials                                                                         |    |
|   | 3.8        | Processor Markings                                                                          |    |
|   | 3.9        | Processor Land Coordinates                                                                  |    |
| 4 | Land       | Listing                                                                                     |    |
|   | 4.1        | Dual-Core Intel Xeon Processor 5000 Series Land Assignments                                 |    |
|   |            | <ul><li>4.1.1 Land Listing by Land Name</li><li>4.1.2 Land Listing by Land Number</li></ul> |    |
|   |            |                                                                                             |    |
| 5 | -          | al Definitions                                                                              |    |
|   | 5.1        | Signal Definitions                                                                          | 61 |
| 6 | Therm      | nal Specifications                                                                          |    |
|   | 6.1        | Package Thermal Specifications                                                              |    |
|   |            | 6.1.1 Thermal Specifications                                                                |    |
|   | 6.2        | 6.1.2 Thermal Metrology<br>Processor Thermal Features                                       |    |
|   | 0.2        | 6.2.1 Thermal Monitor                                                                       |    |
|   |            | 6.2.2 On-Demand Mode                                                                        |    |
|   |            | 6.2.3 PROCHOT# Signal                                                                       | 78 |
|   |            | 6.2.4 FORCEPR# Signal                                                                       |    |
|   |            | 6.2.5 THERMTRIP# Signal                                                                     | 78 |



|     |            | 6.2.6          | Tcontrol and Fan Speed Reduction                                   |       |
|-----|------------|----------------|--------------------------------------------------------------------|-------|
|     |            | 6.2.7          | Thermal Diode                                                      | 79    |
| 7   | Featu      | res            |                                                                    | 83    |
|     | 7.1        | Power-         | On Configuration Options                                           | 83    |
|     | 7.2        | Clock C        | Control and Low Power States                                       | 83    |
|     |            | 7.2.1          | Normal State                                                       |       |
|     |            | 7.2.2          | HALT or Enhanced Powerdown States                                  |       |
|     |            | 7.2.3          | Stop-Grant State                                                   | 85    |
|     |            | 7.2.4          | Enhanced HALT Snoop or HALT Snoop State,<br>Stop Grant Snoop State | 04    |
|     | 7.3        | Enhanc         | ed Intel SpeedStep® Technology                                     |       |
| 0   |            |                | sor Specifications                                                 |       |
| 8   |            |                | iction                                                             |       |
|     | 8.1<br>8.2 |                | nical Specifications                                               |       |
|     | 0.2        | 8.2.1          | Boxed Processor Heat Sink Dimensions (CEK)                         |       |
|     |            | 8.2.2          | Boxed Processor Heat Sink Weight                                   |       |
|     |            | 8.2.3          | Boxed Processor Retention Mechanism and                            |       |
|     |            |                | Heat Sink Support (CEK)                                            | 99    |
|     | 8.3        | Electric       | al Requirements                                                    |       |
|     |            | 8.3.1          | Fan Power Supply (Active CEK)                                      |       |
|     |            | 8.3.2          | Boxed Processor Cooling Requirements                               |       |
|     | 8.4        | Boxed I        | Processor Contents                                                 | . 101 |
| 9   | Debug      | g Tools S      | Specifications                                                     | . 103 |
|     | 9.1        |                | Port System Requirements                                           |       |
|     | 9.2        | 0              | System Implementation                                              |       |
|     |            | 9.2.1          | System Implementation                                              |       |
|     | 9.3        | -              | Analyzer Interface (LAI)                                           |       |
|     |            | 9.3.1<br>9.3.2 | Mechanical Considerations                                          |       |
|     |            | 9.3.2          |                                                                    | . 104 |
| Fig | ures       | 5              |                                                                    |       |
|     | 2-1        |                | _ock Loop (PLL) Filter Requirements                                | 18    |
|     | 2-2        | Dual-Co        | ore Intel® Xeon® Processor 5000 Series (1066 MHz)                  |       |
|     |            | Load C         | urrent versus Time                                                 | 27    |
|     | 2-3        |                | ore Intel® Xeon® Processor 5000 Series (667 MHz) and               |       |
|     |            |                | ore Intel® Xeon® Processor 5063 (MV) Load Current versus Time      |       |
|     | 2-4        |                | atic and Transient Tolerance Load Lines                            |       |
|     | 2-5        |                | vershoot Example Waveform                                          |       |
|     | 3-1        |                | sor Package Assembly Sketch                                        |       |
|     | 3-2        |                | sor Package Drawing (Sheet 1 of 3)                                 |       |
|     | 3-3        |                | sor Package Drawing (Sheet 2 of 3)                                 |       |
|     | 3-4        |                | sor Package Drawing (Sheet 3 of 3)                                 |       |
|     | 3-5        |                | ore Intel Xeon Processor 5000 Series Top-side Markings             |       |
|     | 3-6        |                | ore Intel Xeon Processor 5063 (MV) Top-side Markings               |       |
|     | 3-7        |                | sor Land Coordinates, Top View                                     |       |
|     | 3-8        |                | sor Land Coordinates, Bottom View                                  | 41    |
|     | 6-1        |                | ore Intel Xeon Processor 5000 Series (1066 MHz)                    |       |
|     |            |                | al Profiles A and B                                                |       |
|     | 6-2        |                | ore Intel Xeon Processor 5000 Series (667 MHz) Thermal Profiles    |       |
|     | 6-3        |                | ore Intel Xeon Processor 5063 (MV) Thermal Profile                 |       |
|     | 6-4        |                | emperature (TCASE) Measurement Location                            |       |
|     | 7-1        | Stop Cl        | ock State Machine                                                  | 85    |



|     | 8-1         | Boxed Dual-Core Intel Xeon Processor 5000 Series 1U<br>Passive/2U Active Combination Heat Sink (With Removable Fan) | 80  |
|-----|-------------|---------------------------------------------------------------------------------------------------------------------|-----|
|     | 8-2         | Boxed Dual-Core Intel Xeon Processor 5000 Series 2U Passive Heat Sink                                               |     |
|     | 8-3         | 2U Passive Dual-Core Intel Xeon Processor 5000 Series                                                               | 70  |
|     | 0-5         | Thermal Solution (Exploded View)                                                                                    | 90  |
|     | 8-4         | Top Side Board Keep-Out Zones (Part 1)                                                                              |     |
|     | 8-5         | Top Side Board Keep-Out Zones (Part 2)                                                                              |     |
|     | 8-6         | Bottom Side Board Keep-Out Zones                                                                                    |     |
|     | 8-7         | Board Mounting Hole Keep-Out Zones                                                                                  |     |
|     | 8-8         | Volumetric Height Keep-Ins                                                                                          |     |
|     | 8-9         | 4-Pin Fan Cable Connector (For Active CEK Heat Sink)                                                                |     |
|     | 8-10        | 4-Pin Base Board Fan Header (For Active CEK Heat Sink)                                                              |     |
|     | 8-11        | Fan Cable Connector Pin Out for 4-Pin Active CEK Thermal Solution                                                   |     |
|     | 0-11        |                                                                                                                     | 100 |
| Tab | oles        |                                                                                                                     |     |
|     | 1-1         | Dual-Core Intel® Xeon® Processor 5000 Series Features                                                               | 10  |
|     | 2-1         | Core Frequency to FSB Multiplier Configuration                                                                      |     |
|     | 2-2         | BSEL[2:0] Frequency Table                                                                                           |     |
|     | 2-3         | Voltage Identification Definition                                                                                   |     |
|     | 2-4         | Loadline Selection Truth Table for LL_ID[1:0]                                                                       |     |
|     | 2-5         | Market Segment Selection Truth Table for MS_ID[1:0]                                                                 |     |
|     | 2-6         | FSB Signal Groups                                                                                                   |     |
|     | 2-7         | Signal Description Table                                                                                            |     |
|     | 2-8         | Signal Reference Voltages                                                                                           |     |
|     | 2-9         | Processor Absolute Maximum Ratings                                                                                  |     |
|     | 2-10        | Voltage and Current Specifications                                                                                  |     |
|     | 2-10        | VCC Static and Transient Tolerance                                                                                  |     |
|     | 2-11        | BSEL[2:0], VID[5:0] Signal Group DC Specifications                                                                  |     |
|     | 2-12        | AGTL+ Signal Group DC Specifications                                                                                |     |
|     | 2-13        | PWRGOOD Input and TAP Signal Group DC Specifications                                                                |     |
|     | 2-14        | GTL+ Asynchronous and AGTL+ Asynchronous Signal Group                                                               | 30  |
|     | 2-15        | DC Specifications                                                                                                   | 31  |
|     | 2-16        | VTTPWRGD DC Specifications                                                                                          |     |
|     | 2-17        |                                                                                                                     |     |
|     | 3-1         | Package Loading Specifications                                                                                      |     |
|     | 3-2         | Package Handling Guidelines                                                                                         |     |
|     | 3-3         | Processor Materials                                                                                                 |     |
|     | 3-3<br>4-1  | Land Listing by Land Name                                                                                           |     |
|     | 4-1         | Land Listing by Land Number                                                                                         |     |
|     | 4-2<br>5-1  | Signal Definitions                                                                                                  |     |
|     | 6-1         | Dual-Core Intel Xeon Processor 5000 Series (1066 MHz) Thermal Specifications                                        |     |
|     | 6-2         | Dual-Core Intel Xeon Processor 5000 Series (1066 MHz) Thermal Specifications                                        |     |
|     | 6-3         | Dual-Core Intel Xeon Processor 5000 Series (1066 MHz) Thermal Profile B Table                                       |     |
|     | 6-4         | Dual-Core Intel Xeon Processor 5000 Series (667 MHz) Thermal Specifications                                         |     |
|     | 6-5         |                                                                                                                     |     |
|     |             | Dual-Core Intel Xeon Processor 5000 Series (667 MHz) Thermal Profile A Table                                        |     |
|     | 6-6<br>6 7  | Dual-Core Intel Xeon 5000 Series (667 MHz) Thermal Profile B Table                                                  |     |
|     | 6-7<br>4 0  | Dual-Core Intel Xeon Processor 5063 (MV) Thermal Specifications                                                     |     |
|     | 6-8<br>4 0  | Dual-Core Intel Xeon Processor 5063 (MV) Thermal Profile Table                                                      |     |
|     | 6-9<br>6 10 | Thermal Diode Parameters using Diode Model                                                                          |     |
|     | 6-10        | Thermal Diode Interface                                                                                             |     |
|     | 6-11        | Thermal Diode Parameters using Transistor Model                                                                     |     |
|     | 6-12        | Parameters for Tdiode Correction Factor                                                                             | 01  |



| 7-1 | Power-On Configuration Option Lands                                    | 83  |
|-----|------------------------------------------------------------------------|-----|
| 8-1 | PWM Fan Frequency Specifications for 4-Pin Active CEK Thermal Solution | 100 |
| 8-2 | Fan Specifications for 4-pin Active CEK Thermal Solution               | 100 |
| 8-3 | Fan Cable Connector Pin Out for 4-Pin Active CEK Thermal Solution      | 100 |



# **Revision History**

| Revision | Description     | Date     |
|----------|-----------------|----------|
| 001      | Initial release | May 2006 |



# **Features**

- Dual-Core processor
- Available at 3.73 GHz processor speed
- Includes 16-KB Level 1 data cache per core (2 x 16-KB)
- Includes 12-KB Level 1 trace cache per core (2 x 12-KB)
- 2-MB Advanced Transfer Cache per core (2 x 2-MB, On-die, full speed Level 2 (L2) Cache) with 8way associativity and Error Correcting Code (ECC)
- 667/1066 MHz front side bus
- 65 nm process technology
- Dual processing (DP) server support
- Intel<sup>®</sup> NetBurst<sup>®</sup> microarchitecture
- Hyper-Threading Technology allowing up to 8 threads per platform
- Hardware support for multi-threaded applications
- Intel<sup>®</sup> Virtualization Technology
- Intel<sup>®</sup> Extended Memory 64 Technology (Intel<sup>®</sup> EM64T)
- Execute Disable Bit (XD Bit)
- Enables system support of up to 64 GB of physical memory
- Enhanced branch prediction
- Enhanced floating-point and multimedia unit for enhanced video, audio, encryption, and 3D performance
- Advanced Dynamic Execution
- Very deep out-of-order execution
- System Management mode
- Machine Check Architecture (MCA)
- Interfaces to Memory Controller Hub

The Dual-Core Intel Xeon Processor 5000 series are designed for high-performance dual-processor server and workstation applications. Based on the Intel NetBurst<sup>®</sup> microarchitecture and Hyper-Threading Technology (HT Technology), it is binary compatible with previous Intel<sup>®</sup> Architecture (IA-32) processors. The Dual-Core Intel Xeon Processor 5000 series are scalable to two processors in a multiprocessor system, providing exceptional performance for applications running on advanced operating systems such as Windows\* XP, Windows Server 2003, Linux\*, and UNIX\*.

The Dual-Core Intel Xeon Processor 5000 series deliver compute power at unparalleled value and flexibility for powerful servers, internet infrastructure, and departmental server applications. The Intel NetBurst micro-architecture, Intel Virtualization Technology and Hyper-Threading Technology deliver outstanding performance and headroom for peak internet server workloads, resulting in faster response times, support for more users, and improved scalability.

§



# **1** Introduction

The Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5000 series are Intel dual core products for dual processor (DP) servers and workstations. The Dual-Core Intel Xeon Processor 5000 series are 64-bit server/workstation processors utilizing two physical Intel NetBurst<sup>®</sup> microarchitecture cores in one package. The Dual-Core Intel Xeon Processor 5000 series include enhancements to the Intel NetBurst microarchitecture while maintaining the tradition of compatibility with IA-32 software. Some key features include Hyper Pipelined Technology and an Execution Trace Cache. Hyper Pipelined Technology includes a multi-stage pipeline depth, allowing the processor to reach higher core frequencies. The Dual-Core Intel Xeon Processor 5000 series contain a total of 4 MB of L2 Advanced Transfer Cache, 2 MB per core. The 1066 MHz Front Side Bus (FSB) is a quad-pumped bus running off a 266 MHz system clock making 8.5 GBytes per second data transfer rates possible. The 667 MHz Front Side Bus (FSB) is a quad-pumped bus running off a 166 MHz system clock making 5.3 GBytes per second data transfer rates possible.

In addition, enhanced thermal and power management capabilities are implemented including Thermal Monitor (TM1) and Enhanced Intel SpeedStep<sup>®</sup> technology. These technologies are targeted for dual processor (DP) systems in enterprise environments. TM1 provides efficient and effective cooling in high temperature situations. Enhanced Intel SpeedStep technology provides power management capabilities to servers and workstations.

The Dual-Core Intel Xeon Processor 5000 series also include Hyper-Threading Technology (HT Technology) resulting in four logical processors per package. This feature allows multi-threaded applications to execute more than one thread per physical processor core, increasing the throughput of applications and enabling improved scaling for server and workstation workloads. More information on Hyper-Threading Technology can be found at <a href="http://www.intel.com/technology/hyperthread">http://www.intel.com/technology/hyperthread</a>.

Other features within the Intel NetBurst microarchitecture include Advanced Dynamic Execution, Advanced Transfer Cache, enhanced floating point and multi-media units, and Streaming SIMD Extensions 3 (SSE3). Advanced Dynamic Execution improves speculative execution and branch prediction internal to the processor. The Advanced Transfer Cache in each core is a 2 MB level 2 (L2) cache. The floating point and multi-media units include 128-bit wide registers and a separate register for data movement. Streaming SIMD3 (SSE3) instructions provide highly efficient double-precision floating point, SIMD integer, and memory management operations. Other processor enhancements include core frequency improvements and microarchitectural improvements.

The Dual-Core Intel Xeon Processor 5000 series support Intel<sup>®</sup> Extended Memory 64 Technology (Intel<sup>®</sup> EM64T) as an enhancement to Intel's IA-32 architecture. This enhancement allows the processor to execute operating systems and applications written to take advantage of the 64-bit extension technology. Further details on Intel Extended Memory 64 Technology and its programming model can be found in the *64-bit Extension Technology Software Developer's Guide* at <u>http://developer.intel.com/technology/64bitextensions/</u>.

In addition, the Dual-Core Intel Xeon Processor 5000 series support the Execute Disable Bit functionality. When used in conjunction with a supporting operating system, Execute Disable allows memory to be marked as executable or non executable. This feature can prevent some classes of viruses that exploit buffer overrun vulnerabilities



and can thus help improve the overall security of the system. For further information on Execute Disable Bit functionality see <u>http://www.intel.com/cd/ids/developer/asmo-na/eng/149308.htm</u>.

The Dual-Core Intel Xeon Processor 5000 series support Intel<sup>®</sup> Virtualization Technology, virtualization within the processor. Intel Virtualization Technology is a set of hardware enhancements that can improve virtualization solutions. Intel Virtualization Technology is used in conjunction with Virtual Machine Monitor software enabling multiple, independent software environments inside a single platform. More information on Intel Virtualization Technology can be found at <u>http://www.intel.com/</u> technology/computing/vptech/index.htm.

The Dual-Core Intel Xeon Processor 5000 series are intended for high performance workstation and server systems. The Dual-Core Intel Xeon Processor 5063 is a lower power version of the Dual-Core Intel Xeon Processor 5000 series. The Dual-Core Intel Xeon Processor 5000 series support a new Dual Independent Bus (DIB) architecture with one processor socket on each bus, up to two processor sockets in a system. The DIB architecture provides improved performance by allowing increased FSB speeds and bandwidth. The Dual-Core Intel Xeon Processor 5000 series will be packaged in an FC-LGA6 Land Grid Array package with 771 lands for improved power delivery. It utilizes a surface mount LGA771 socket that supports Direct Socket Loading (DSL).

### Table 1-1. Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5000 Series Features

| # Cores Per | L2 Advanced                 | Hyper-Threading | Front Side Bus      | Package              |  |
|-------------|-----------------------------|-----------------|---------------------|----------------------|--|
| Package     | Transfer Cache <sup>1</sup> | Technology      | Frequency           |                      |  |
| 2           | 2 MB per core<br>4 MB total | Yes             | 667 MHz<br>1066 MHz | FC-LGA6<br>771 Lands |  |

Notes:

1. Total accessible size of L2 caches may vary by one cache line pair (128 bytes) per core, depending on usage and operating environment.

The Dual-Core Intel Xeon Processor 5000 series-based platforms implement independent core voltage ( $V_{CC}$ ) power planes for each processor. FSB termination voltage ( $V_{TT}$ ) is shared and must connect to all FSB agents. The processor core voltage utilizes power delivery guidelines specified by VRM/EVRD 11.0 and its associated load line. Refer to the appropriate platform design guidelines for implementation details.

The Dual-Core Intel Xeon Processor 5000 series support a 1066/667 MHz Front Side Bus frequency. The FSB utilizes a split-transaction, deferred reply protocol and Source-Synchronous Transfer (SST) of address and data to improve performance. The processor transfers data four times per bus clock (4X data transfer rate, as in AGP 4X). Along with the 4X data bus, the address bus can deliver addresses two times per bus clock and is referred to as a 'double-clocked' or a 2X address bus. In addition, the Request Phase completes in one clock cycle. Working together, the 4X data bus and 2X address bus provide a data bus bandwidth of up to 8.5 GBytes/second. (5.3 GBytes/ second for Dual-Core Intel Xeon Processor 5000 series 667) Finally, the FSB is also used to deliver interrupts.

Signals on the FSB use Assisted Gunning Transceiver Logic (AGTL+) level voltages. Section 2.1 contains the electrical specifications of the FSB while implementation details are fully described in the appropriate platform design guidelines (refer to Section 1.3).



# 1.1 Terminology

A '#' symbol after a signal name refers to an active low signal, indicating a signal is in the asserted state when driven to a low level. For example, when RESET# is low, a reset has been requested. Conversely, when NMI is high, a nonmaskable interrupt has occurred. In the case of signals where the name does not imply an active state but describes part of a binary sequence (such as *address* or *data*), the '#' symbol implies that the signal is inverted. For example, D[3:0] = 'HLHL' refers to a hex 'A', and D[3:0]# = 'LHLH' also refers to a hex 'A' (H= High logic level, L= Low logic level).

Commonly used terms are explained here for clarification:

- Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5000 Series Processor in the FC-LGA6 package with two physical processor cores. Dual-Core Intel Xeon processor 5000 series refers to the "Full Power" Dual-Core Intel Xeon Processor 5000 series with 1066 MHz Front Side Bus. For this document, "processor" is used as the generic term for the "Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5000 series".
- Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5063 (MV) This is a lower power version of the Dual-Core Intel Xeon Processor 5000 series. Dual-Core Intel Xeon Processor 5063 (MV) refers to the "Mid Power" Dual-Core Intel Xeon Processor 5000 series. Unless otherwise noted, the terms "Dual-Core Intel Xeon 5000 series" and "processor" also refer to the "Dual-Core Intel Xeon Processor 5063".
- FC-LGA6 (Flip Chip Land Grid Array) Package The Dual-Core Intel Xeon Processor 5000 series package is a Land Grid Array, consisting of a processor core mounted on a pinless substrate with 771 lands, and includes an integrated heat spreader (IHS).
- FSB (Front Side Bus) The electrical interface that connects the processor to the chipset. Also referred to as the processor front side bus or the front side bus. All memory and I/O transactions as well as interrupt messages pass between the processor and chipset over the FSB.
- **Functional Operation** Refers to the normal operating conditions in which all processor specifications, including DC, AC, FSB, signal quality, mechanical and thermal are satisfied.
- Storage Conditions Refers to a non-operational state. The processor may be
  installed in a platform, in a tray, or loose. Processors may be sealed in packaging or
  exposed to free air. Under these conditions, processor lands should not be
  connected to any supply voltages, have any I/Os biased or receive any clocks.
  Upon exposure to "free air" (that is, unsealed packaging or a device removed from
  packaging material) the processor must be handled in accordance with moisture
  sensitivity labeling (MSL) as indicated on the packaging material.
- **Priority Agent** The priority agent is the host bridge to the processor and is typically known as the chipset.
- Symmetric Agent A symmetric agent is a processor which shares the same I/O subsystem and memory array, and runs the same operating system as another processor in a system. Systems using symmetric agents are known as Symmetric Multiprocessing (SMP) systems.
- Integrated Heat Spreader (IHS) A component of the processor package used to enhance the thermal performance of the package. Component thermal solutions interface with the processor at the IHS surface.
- Enhanced Intel SpeedStep Technology The next generation implementation of Intel SpeedStep technology which extends power management capabilities of servers and workstations.



- **Thermal Design Power** Processor thermal solutions should be designed to meet this target. It is the highest expected sustainable power while running known power intensive real applications. TDP is not the maximum power that the processor can dissipate.
- LGA771 socket The Dual-Core Intel Xeon Processor 5000 series interfaces to the baseboard through this surface mount, 771 Land socket. See the *LGA771* Socket Design Guidelines for details regarding this socket.
- **Processor** A single package that contains one or more complete execution cores.
- **Processor core** Processor core die with integrated L2 cache. All AC timing and signal integrity specifications are at the pads of the processor core.
- Intel<sup>®</sup> Virtualization Technology Processor virtualization which when used in conjunction with Virtual Machine Monitor software enables multiple, robust independent software environments inside a single platform.
- VRM (Voltage Regulator Module) DC-DC converter built onto a module that interfaces with a card edge socket and supplies the correct voltage and current to the processor based on the logic state of the processor VID bits.
- EVRD (Enterprise Voltage Regulator Down) DC-DC converter integrated onto the system board that provides the correct voltage and current to the processor based on the logic state of the processor VID bits.
- V<sub>CC</sub> The processor core power supply.
- V<sub>SS</sub> The processor ground.
- V<sub>TT</sub> FSB termination voltage.

### 1.2 State of Data

The data contained within this document is subject to change. It is the most accurate information available by the publication date of this document and is based on final silicon characterization. All specifications in this version of the *Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5000 Series Datasheet* can be used for platform design purposes (layout studies, characterizing thermal capabilities, and so forth).

### 1.3 References

Material and concepts available in the following documents may be beneficial when reading this document:

| Document                                                                                                                                                                                                                                         | Intel Order Number                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| AP-485, Intel® Processor Identification and the CPUID Instruction                                                                                                                                                                                | 241618                                         |
| IA-32 Intel <sup>®</sup> Architecture Software Developer's Manual                                                                                                                                                                                |                                                |
| <ul> <li>Volume 1: Basic Architecture</li> <li>Volume 2A: Instruction Set Reference, A-M</li> <li>Volume 2B: Instruction Set Reference, N-Z</li> <li>Volume 3A: System Programming Guide</li> <li>Volume 3B: System Programming Guide</li> </ul> | 253665<br>253666<br>253667<br>253668<br>253669 |
| <ul> <li>64-bit Extension Technology Software Developer's Guide</li> <li>Volume 1</li> <li>Volume 2</li> </ul>                                                                                                                                   | 300834<br>300835                               |
| IA-32 Intel <sup>®</sup> Architecture Optimization Reference Manual                                                                                                                                                                              | 248966                                         |



| Document                                                                                                                                      | Intel Order Number          |
|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| Dual-Core Intel <sup>®</sup> Xeon <sup>®</sup> Processor 5000 Series Specifications Update                                                    | 313065                      |
|                                                                                                                                               |                             |
| EPS12V Power Supply Design Guide: A Server system Infrastructure (SSI)<br>Specification for Entry Chassis Power Supplies                      | http://<br>www.ssiforum.org |
| Entry-Level Electronics-Bay Specifications: A Server System Infrastructure (SSI)<br>Specification for Entry Pedestal Servers and Workstations | http://<br>www.ssiforum.org |
|                                                                                                                                               |                             |
| Dual-Core Intel® Xeon® Processor 5000 Series Thermal/Mechanical Design<br>Guidelines                                                          | 313062                      |
|                                                                                                                                               |                             |
| Dual-Core Intel® Xeon® Processor 5000 Series Boundary Scan Descriptive<br>Language (BSDL) Model                                               | 313064                      |

*Notes:* Contact your Intel representative for the latest revision of those documents.

### §







# 2 Electrical Specifications

# 2.1 Front Side Bus and GTLREF

Most Dual-Core Intel Xeon Processor 5000 series FSB signals use Assisted Gunning Transceiver Logic (AGTL+) signaling technology. This technology provides improved noise margins and reduced ringing through low voltage swings and controlled edge rates. AGTL+ buffers are open-drain and require pull-up resistors to provide the high logic level and termination. AGTL+ output buffers differ from GTL+ buffers with the addition of an active PMOS pull-up transistor to "assist" the pull-up resistors during the first clock of a low-to-high voltage transition. Platforms implement a termination voltage level for AGTL+ signals defined as  $V_{TT}$ . Because platforms implement separate power planes for each processor (and chipset), separate  $V_{CC}$  and  $V_{TT}$  supplies are necessary. This configuration allows for improved noise tolerance as processor frequency increases. Speed enhancements to data and address buses have made signal integrity considerations and platform design methods even more critical than with previous processor families.

The AGTL+ inputs require reference voltages (GTLREF), which are used by the receivers to determine if a signal is a logical 0 or a logical 1. GTLREF must be generated on the baseboard. GTLREF is a generic name for GTLREF\_DATA\_C[1:0], the reference voltages for the 4X data bus and GTLREF\_ADD\_C[1:0], the reference voltages for the 2X address bus and common clock signals. Refer to the applicable platform design guidelines for details. Termination resistors ( $R_{TT}$ ) for AGTL+ signals are provided on the processor silicon and are terminated to  $V_{TT}$ . The on-die termination resistors are always enabled on the Dual-Core Intel Xeon Processor 5000 series to control reflections on the transmission line. Intel chipsets also provide on-die termination, thus eliminating the need to terminate the bus on the baseboard for most AGTL+ signals.

Some FSB signals do not include on-die termination ( $R_{TT}$ ) and must be terminated on the baseboard. See Table 2-7 for details regarding these signals.

The AGTL+ bus depends on incident wave switching. Therefore, timing calculations for AGTL+ signals are based on flight time as opposed to capacitive deratings. Analog signal simulation of the FSB, including trace lengths, is highly recommended when designing a system. Contact your Intel Field Representative to obtain the processor signal integrity models, which includes buffer and package models.

## 2.2 Power and Ground Lands

For clean on-chip processor core power distribution, the processor has 223 V<sub>CC</sub> (power) and 271 V<sub>SS</sub> (ground) inputs. All Vcc lands must be connected to the processor power plane, while all V<sub>SS</sub> lands must be connected to the system ground plane. The processor V<sub>CC</sub> lands must be supplied with the voltage determined by the processor Voltage IDentification (VID) signals. See Table 2-3 for VID definitions.

Twenty two lands are specified as  $V_{TT'}$  which provide termination for the FSB and power to the I/O buffers. The platform must implement a separate supply for these lands which meets the  $V_{TT}$  specifications outlined in Table 2-10.



# 2.3 Decoupling Guidelines

Due to its large number of transistors and high internal clock speeds, the Dual-Core Intel Xeon Processor 5000 series are capable of generating large average current swings between low and full power states. This may cause voltages on power planes to sag below their minimum values if bulk decoupling is not adequate. Larger bulk storage  $(C_{BULK})$ , such as electrolytic capacitors, supply current during longer lasting changes in current demand by the component, such as coming out of an idle condition. Similarly, they act as a storage well for current when entering an idle condition from a running condition. Care must be taken in the baseboard design to ensure that the voltage provided to the processor remains within the specifications listed in Table 2-10. Failure to do so can result in timing violations or reduced lifetime of the component. For further information and guidelines, refer to the appropriate platform design guidelines.

### 2.3.1 V<sub>CC</sub> Decoupling

Vcc regulator solutions need to provide bulk capacitance with a low Effective Series Resistance (ESR), and the baseboard designer must assure a low interconnect resistance from the regulator (EVRD or VRM pins) to the LGA771 socket. Bulk decoupling must be provided on the baseboard to handle large current swings. The power delivery solution must insure the voltage and current specifications are met (as defined in Table 2-10). For further information regarding power delivery, decoupling and layout guidelines, refer to the appropriate platform design guidelines.

### 2.3.2 V<sub>TT</sub> Decoupling

Bulk decoupling must be provided on the baseboard. Decoupling solutions must be sized to meet the expected load. To insure optimal performance, various factors associated with the power delivery solution must be considered including regulator type, power plane and trace sizing, and component placement. A conservative decoupling solution consists of a combination of low ESR bulk capacitors and high frequency ceramic capacitors. For further information regarding power delivery, decoupling and layout guidelines, refer to the appropriate platform design guidelines.

### 2.3.3 Front Side Bus AGTL+ Decoupling

The Dual-Core Intel Xeon Processor 5000 series integrate signal termination on the die, as well as a portion of the required high frequency decoupling capacitance on the processor package. However, additional high frequency capacitance must be added to the baseboard to properly decouple the return currents from the FSB. Bulk decoupling must also be provided by the baseboard for proper AGTL+ bus operation. Decoupling guidelines are described in the appropriate platform design guidelines.

### 2.4 Front Side Bus Clock (BCLK[1:0]) and Processor Clocking

BCLK[1:0] directly controls the FSB interface speed as well as the core frequency of the processor. As in previous processor generations, the Dual-Core Intel Xeon Processor 5000 series core frequency is a multiple of the BCLK[1:0] frequency. The processor bus ratio multiplier is set during manufacturing. The default setting is for the maximum speed of the processor. It is possible to override this setting using software (see the *IA-32 Intel® Architecture Software Developer's Manual, Volume 3A &3B*). This permits operation at lower frequencies than the processor's tested frequency.



The processor core frequency is configured during reset by using values stored internally during manufacturing. The stored value sets the highest bus fraction at which the particular processor can operate. If lower speeds are desired, the appropriate ratio can be configured via the IA32\_FLEX\_BRVID\_SEL MSR. For details of operation at core frequencies lower than the maximum rated processor speed, refer to the IA-32 Intel<sup>®</sup> Architecture Software Developer's Manual, Volume 3A & 3B.

Clock multiplying within the processor is provided by the internal phase locked loop (PLL), which requires a constant frequency BCLK[1:0] input, with exceptions for spread spectrum clocking. The Dual-Core Intel Xeon Processor 5000 series utilize differential clocks. Table 2-1 contains processor core frequency to FSB multipliers and their corresponding core frequencies.

#### **Core Frequency to FSB Multiplier Configuration** Table 2-1.

| Core Frequency to FSB<br>Multiplier | Core Frequency with<br>166 MHz FSB Clock | Processor Number | Notes      |
|-------------------------------------|------------------------------------------|------------------|------------|
| 1/16                                | 2.67 GHz                                 | 5030             | 1, 2, 3, 4 |
| 1/18                                | 3 GHz                                    | 5050             | 1, 2, 3, 4 |
| Core Frequency to FSB<br>Multiplier | Core Frequency with<br>266 MHz FSB Clock |                  | Notes      |
| 1/12                                | 3.20 GHz                                 | 5063             | 1, 2, 3, 4 |
| 1/12                                | 3.20 GHz                                 | 5060             | 1, 2, 3, 5 |
| 1/14                                | 3.73 GHz                                 | 5080             | 1, 2, 3    |

#### Notes:

Individual processors operate only at or below the frequency marked on the package. 1.

2

Listed frequencies are not necessarily committed production frequencies. For valid processor core frequencies, refer to the *Dual-Core Intel® Xeon® Processor 5000 series* 3. Specification Update.

4 Mid-voltage (MV) processors only.

The lowest bus ratio supported by the Dual-Core Intel Xeon Processor 5000 series is 1/12. 5

#### 2.4.1Front Side Bus Frequency Select Signals (BSEL[2:0])

Upon power up, the FSB frequency is set to the maximum supported by the individual processor. BSEL[2:0] are open drain outputs which must be pulled up to VTT, and are used to select the FSB frequency. Please refer to Table 2-12 for DC specifications. Table 2-2 defines the possible combinations of the signals and the frequency associated with each combination. The frequency is determined by the processor(s), chipset, and clock synthesizer. All FSB agents must operate at the same core and FSB frequency. See the appropriate platform design guidelines for further details.

| BSEL2 | BSEL1 | BSELO | Bus Clock Frequency |
|-------|-------|-------|---------------------|
| 0     | 0     | 0     | 266.67 MHz          |
| 0     | 0     | 1     | Reserved            |
| 0     | 1     | 0     | Reserved            |
| 0     | 1     | 1     | 166.67 MHz          |
| 1     | 0     | 0     | Reserved            |
| 1     | 0     | 1     | Reserved            |
| 1     | 1 1   |       | Reserved            |
| 1     | 1     | 1     | Reserved            |

#### Table 2-2. **BSEL[2:0]** Frequency Table



#### 2.4.2 Phase Lock Loop (PLL) and Filter

 $V_{CCA}$  and  $V_{CCIOPLL}$  are power sources required by the PLL clock generators on the Dual-Core Intel Xeon Processor 5000 series. Since these PLLs are analog in nature, they require low noise power supplies for minimum jitter. Jitter is detrimental to the system: it degrades external I/O timings as well as internal core timings (that is, maximum frequency). To prevent this degradation, these supplies must be low pass filtered from V<sub>TT</sub>.

The AC low-pass requirements are as follows:

- < 0.2 dB gain in pass band</li>
- < 0.5 dB attenuation in pass band < 1 Hz
- > 34 dB attenuation from 1 MHz to 66 MHz
- > 28 dB attenuation from 66 MHz to core frequency

The filter requirements are illustrated in Figure 2-1. For recommendations on implementing the filter, refer to the appropriate platform design guidelines.





Notes:

- Diagram not to scale. 1.
- No specifications for frequencies beyond  $f_{core}$  (core frequency).  $f_{peak}$ , if existent, should be less than 0.05 MHz. 2.
- 3.
- $f_{core}$  represents the maximum core frequency supported by the platform. 4.



# 2.5 Voltage Identification (VID)

The Voltage Identification (VID) specification for the Dual-Core Intel Xeon Processor 5000 series set by the VID signals is the reference VR output voltage to be delivered to the processor Vcc pins. VID signals are open drain outputs, which must be pulled up to  $V_{TT}$ . Please refer to Table 2-12 for the DC specifications for these signals. A minimum voltage is provided in Table 2-10 and changes with frequency. This allows processors running at a higher frequency to have a relaxed minimum voltage specification. The specifications have been set such that one voltage regulator can operate with all supported frequencies.

Individual processor VID values may be calibrated during manufacturing such that two devices at the same core frequency may have different default VID settings. This is reflected by the VID range values provided in Table 2-3.

The Dual-Core Intel Xeon Processor 5000 series use six voltage identification signals, VID[5:0], to support automatic selection of power supply voltages. The processor uses the VTTPWRGD input to determine that the supply voltage for VID[5:0] is stable and within specification.Table 2-3 specifies the voltage level corresponding to the state of VID[5:0]. A '1' in this table refers to a high voltage level and a '0' refers to a low voltage level. The definition provided in Table 2-3 is not related in any way to previous Intel® Xeon® processors or voltage regulator designs. If the processor socket is empty (VID[5:0] = x11111), or the voltage regulation circuit cannot supply the voltage that is requested, it must disable itself.

The Dual-Core Intel Xeon Processor 5000 series provide the ability to operate while transitioning to an adjacent VID and its associated processor core voltage ( $V_{CC}$ ). This will represent a DC shift in the load line. It should be noted that a low-to-high or high-to-low voltage state change may result in as many VID transitions as necessary to reach the target core voltage. Transitions above the specified VID are not permitted. Table 2-10 includes VID step sizes and DC shift ranges. Minimum and maximum voltages must be maintained as shown in Table 2-11 and Figure 2-4.

The VRM or EVRD utilized must be capable of regulating its output to the value defined by the new VID. DC specifications for dynamic VID transitions are included in Table 2-10 and Table 2-11.

Power source characteristics must be guaranteed to be stable whenever the supply to the voltage regulator is stable.

| VID4 | VID3 | VID2 | VID1 | VIDO | VID5 | $V_{\text{CC}_{\text{MAX}}}$ | VID4 | VID3 | VID2 | VID1 | VIDO | VID5 | $V_{\text{CC}_{\text{MAX}}}$ |
|------|------|------|------|------|------|------------------------------|------|------|------|------|------|------|------------------------------|
| 0    | 1    | 0    | 1    | 0    | 0    | 0.8375                       | 1    | 1    | 0    | 1    | 0    | 0    | 1.2125                       |
| 0    | 1    | 0    | 0    | 1    | 1    | 0.8500                       | 1    | 1    | 0    | 0    | 1    | 1    | 1.2250                       |
| 0    | 1    | 0    | 0    | 1    | 0    | 0.8625                       | 1    | 1    | 0    | 0    | 1    | 0    | 1.2375                       |
| 0    | 1    | 0    | 0    | 0    | 1    | 0.8750                       | 1    | 1    | 0    | 0    | 0    | 1    | 1.2500                       |
| 0    | 1    | 0    | 0    | 0    | 0    | 0.8875                       | 1    | 1    | 0    | 0    | 0    | 0    | 1.2625                       |
| 0    | 0    | 1    | 1    | 1    | 1    | 0.9000                       | 1    | 0    | 1    | 1    | 1    | 1    | 1.2750                       |
| 0    | 0    | 1    | 1    | 1    | 0    | 0.9125                       | 1    | 0    | 1    | 1    | 1    | 0    | 1.2875                       |
| 0    | 0    | 1    | 1    | 0    | 1    | 0.9250                       | 1    | 0    | 1    | 1    | 0    | 1    | 1.3000                       |
| 0    | 0    | 1    | 1    | 0    | 0    | 0.9375                       | 1    | 0    | 1    | 1    | 0    | 0    | 1.3125                       |
| 0    | 0    | 1    | 0    | 1    | 1    | 0.9500                       | 1    | 0    | 1    | 0    | 1    | 1    | 1.3250                       |
| 0    | 0    | 1    | 0    | 1    | 0    | 0.9625                       | 1    | 0    | 1    | 0    | 1    | 0    | 1.3375                       |

### Table 2-3. Voltage Identification Definition (Sheet 1 of 2)



| VID4 | VID3 | VID2 | VID1 | VIDO | VID5 | $V_{\text{CC}_{\text{MAX}}}$ | VID4 | VID3 | VID2 | VID1 | VIDO | VID5 | $\mathbf{V}_{\text{CC}_{\text{MAX}}}$ |
|------|------|------|------|------|------|------------------------------|------|------|------|------|------|------|---------------------------------------|
| 0    | 0    | 1    | 0    | 0    | 1    | 0.9750                       | 1    | 0    | 1    | 0    | 0    | 1    | 1.3500                                |
| 0    | 0    | 1    | 0    | 0    | 0    | 0.9875                       | 1    | 0    | 1    | 0    | 0    | 0    | 1.3625                                |
| 0    | 0    | 0    | 1    | 1    | 1    | 1.0000                       | 1    | 0    | 0    | 1    | 1    | 1    | 1.3750                                |
| 0    | 0    | 0    | 1    | 1    | 0    | 1.0125                       | 1    | 0    | 0    | 1    | 1    | 0    | 1.3875                                |
| 0    | 0    | 0    | 1    | 0    | 1    | 1.0250                       | 1    | 0    | 0    | 1    | 0    | 1    | 1.4000                                |
| 0    | 0    | 0    | 1    | 0    | 0    | 1.0375                       | 1    | 0    | 0    | 1    | 0    | 0    | 1.4125                                |
| 0    | 0    | 0    | 0    | 1    | 1    | 1.0500                       | 1    | 0    | 0    | 0    | 1    | 1    | 1.4250                                |
| 0    | 0    | 0    | 0    | 1    | 0    | 1.0625                       | 1    | 0    | 0    | 0    | 1    | 0    | 1.4375                                |
| 0    | 0    | 0    | 0    | 0    | 1    | 1.0750                       | 1    | 0    | 0    | 0    | 0    | 1    | 1.4500                                |
| 0    | 0    | 0    | 0    | 0    | 0    | 1.0875                       | 1    | 0    | 0    | 0    | 0    | 0    | 1.4625                                |
| 1    | 1    | 1    | 1    | 1    | 1    | OFF <sup>1</sup>             | 0    | 1    | 1    | 1    | 1    | 1    | 1.4750                                |
| 1    | 1    | 1    | 1    | 1    | 0    | OFF <sup>1</sup>             | 0    | 1    | 1    | 1    | 1    | 0    | 1.4875                                |
| 1    | 1    | 1    | 1    | 0    | 1    | 1.1000                       | 0    | 1    | 1    | 1    | 0    | 1    | 1.5000                                |
| 1    | 1    | 1    | 1    | 0    | 0    | 1.1125                       | 0    | 1    | 1    | 1    | 0    | 0    | 1.5125                                |
| 1    | 1    | 1    | 0    | 1    | 1    | 1.1250                       | 0    | 1    | 1    | 0    | 1    | 1    | 1.5250                                |
| 1    | 1    | 1    | 0    | 1    | 0    | 1.1375                       | 0    | 1    | 1    | 0    | 1    | 0    | 1.5375                                |
| 1    | 1    | 1    | 0    | 0    | 1    | 1.1500                       | 0    | 1    | 1    | 0    | 0    | 1    | 1.5500                                |
| 1    | 1    | 1    | 0    | 0    | 0    | 1.1625                       | 0    | 1    | 1    | 0    | 0    | 0    | 1.5625                                |
| 1    | 1    | 0    | 1    | 1    | 1    | 1.1750                       | 0    | 1    | 0    | 1    | 1    | 1    | 1.5750                                |
| 1    | 1    | 0    | 1    | 1    | 0    | 1.1875                       | 0    | 1    | 0    | 1    | 1    | 0    | 1.5875                                |
| 1    | 1    | 0    | 1    | 0    | 1    | 1.2000                       | 0    | 1    | 0    | 1    | 0    | 1    | 1.6000                                |

### Table 2-3. Voltage Identification Definition (Sheet 2 of 2)

Notes:

When this VID pattern is observed, the voltage regulator output should be disabled. 1.

Shading denotes the expected VID range of the Dual-Core Intel Xeon Processor 5000 series [1.0750 V - 1.3500 V]. 2.

### Table 2-4. Loadline Selection Truth Table for LL\_ID[1:0]

| LL_ID1 | LL_ID0 | Description                                |
|--------|--------|--------------------------------------------|
| 0      | 0      | Reserved                                   |
| 0      | 1      | Dual-Core Intel Xeon Processor 5000 Series |
| 1      | 0      | Reserved                                   |
| 1      | 1      | Reserved                                   |

Note:

The LL\_ID[1:0] signals are used to select the correct loadline slope for the processor.
 These signals are not connected to the processor die.
 A logic 0 is achieved by pulling the signal to ground on the package.
 A logic 1 is achieved by leaving the signal as a no connect on the package.

#### Table 2-5. Market Segment Selection Truth Table for MS\_ID[1:0]

| MS_ID1 | MS_ID0 | Description                                |
|--------|--------|--------------------------------------------|
| 0      | 0      | Dual-Core Intel Xeon Processor 5000 Series |
| 0      | 1      | Reserved                                   |
| 1      | 0      | Reserved                                   |
| 1      | 1      | Reserved                                   |



#### Note:

- The MS\_ID[1:0] signals are provided to indicate the Market Segment for the processor and may be used for future processor compatibility or for keying. System management software may utilize these signals to identify the processor installed.
- 2. These signals are not connected to the processor die.
- 3. A logic 0 is achieved by pulling the signal to ground on the package.
- 4. A logic 1 is achieved by leaving the signal as a no connect on the package.

## 2.6 Reserved or Unused Signals

All Reserved signals must remain unconnected. Connection of these signals to  $V_{CC}$ ,  $V_{TT}$ ,  $V_{SS}$ , or to any other signal (including each other) can result in component malfunction or incompatibility with future processors. See Chapter 4, "Land Listing" for a land listing of the processor and the location of all Reserved signals.

For reliable operation, always connect unused inputs or bidirectional signals to an appropriate signal level. Unused active high inputs, should be connected through a resistor to ground (V<sub>SS</sub>). Unused outputs can be left unconnected; however, this may interfere with some TAP functions, complicate debug probing, and prevent boundary scan testing. A resistor must be used when tying bidirectional signals to power or ground. When tying any signal to power or ground, a resistor will also allow for system testability. Resistor values should be within  $\pm$  20% of the impedance of the baseboard trace for FSB signals. For unused AGTL+ input or I/O signals, use pull-up resistors of the same value as the on-die termination resistors (R<sub>TT</sub>).

TAP, Asynchronous GTL+ inputs, and Asynchronous GTL+ outputs do not include on-die termination. Inputs and utilized outputs must be terminated on the baseboard. Unused outputs may be terminated on the baseboard or left unconnected. Note that leaving unused outputs unterminated may interfere with some TAP functions, complicate debug probing, and prevent boundary scan testing. Signal termination for these signal types is discussed in the appropriate platform design guidelines.

The TESTHI signals must be tied to the processor V<sub>TT</sub> using a matched resistor, where a matched resistor has a resistance value within +/-20% of the impedance of the board transmission line traces. For example, if the trace impedance is 50  $\Omega$  then a value between 40  $\Omega$  and 60  $\Omega$  is required.

The TESTHI signals may use individual pull-up resistors or be grouped together as detailed below. A matched resistor must be used for each group:

- TESTHI[1:0] can be grouped together with a single pull-up to  $V_{TT}$
- TESTHI[7:2] can be grouped together with a single pull-up to  $V_{TT}$
- TESTHI8 cannot be grouped with other TESTHI signals
- TESTHI9 cannot be grouped with other TESTHI signals
- TESTHI10 cannot be grouped with other TESTHI signals
- TESTHI11 cannot be grouped with other TESTHI signals

### 2.7 Front Side Bus Signal Groups

The FSB signals have been combined into groups by buffer type. AGTL+ input signals have differential input buffers, which use GTLREF as a reference level. In this document, the term "AGTL+ Input" refers to the AGTL+ input group as well as the AGTL+ I/O group when receiving. Similarly, "AGTL+ Output" refers to the AGTL+ output group as well as the AGTL+ I/O group when driving. AGTL+ asynchronous outputs can become active anytime and include an active PMOS pull-up transistor to assist the during the first clock of a low-to-high voltage transition.



With the implementation of a source synchronous data bus comes the need to specify two sets of timing parameters. One set is for common clock signals whose timings are specified with respect to rising edge of BCLK0 (ADS#, HIT#, HITM#, and so forth) and the second set is for the source synchronous signals which are relative to their respective strobe lines (data and address) as well as rising edge of BCLKO. Asynchronous signals are still present (A20M#, IGNNE#, and so forth) and can become active at any time during the clock cycle. Table 2-6 identifies which signals are common clock, source synchronous and asynchronous.

#### **FSB Signal Groups** Table 2-6.

| Signal Group                 | Туре                            | Sig                                                                                                                                                                                                                                                                                                                                                                                                                        | inals <sup>1</sup>                 |  |
|------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--|
| AGTL+ Common Clock Input     | Synchronous to BCLK[1:0]        | BPRI#, DEFER#, RESET#, RS[2:0]#, RSP#,<br>TRDY#                                                                                                                                                                                                                                                                                                                                                                            |                                    |  |
| AGTL+ Common Clock I/O       | Synchronous to BCLK[1:0]        | ADS#, AP[1:0]#, BINIT# <sup>2</sup> , BNR# <sup>2</sup> ,<br>BPM[5:0]#, BR[1:0]#, DBSY#, DP[3:0]#,<br>DRDY#, HIT# <sup>2</sup> , HITM# <sup>2</sup> , LOCK#, MCERR# <sup>2</sup>                                                                                                                                                                                                                                           |                                    |  |
| AGTL+ Source Synchronous I/O | Synchronous to assoc.<br>strobe |                                                                                                                                                                                                                                                                                                                                                                                                                            | -                                  |  |
|                              | Strobe                          | Signals                                                                                                                                                                                                                                                                                                                                                                                                                    | Associated Strobe                  |  |
|                              |                                 | REQ[4:0]#,A[16:3]<br>#                                                                                                                                                                                                                                                                                                                                                                                                     | ADSTB0#                            |  |
|                              |                                 | A[35:17]#                                                                                                                                                                                                                                                                                                                                                                                                                  | ADSTB1#                            |  |
|                              |                                 | D[15:0]#, DBI0#                                                                                                                                                                                                                                                                                                                                                                                                            | DSTBP0#, DSTBN0#                   |  |
|                              |                                 | D[31:16]#, DBI1#                                                                                                                                                                                                                                                                                                                                                                                                           | DSTBP1#, DSTBN1#                   |  |
|                              |                                 | D[47:32]#, DBI2#                                                                                                                                                                                                                                                                                                                                                                                                           | DSTBP2#, DSTBN2#                   |  |
|                              |                                 | D[63:48]#, DBI3#                                                                                                                                                                                                                                                                                                                                                                                                           | DSTBP3#, DSTBN3#                   |  |
| AGTL+ Strobes I/O            | Synchronous to BCLK[1:0]        | ADSTB[1:0]#, DSTBP[3:0]#, DSTBN[3:0]#                                                                                                                                                                                                                                                                                                                                                                                      |                                    |  |
| AGTL+ Asynchronous Output    | Asynchronous                    | FERR#/PBE#, IERR#,                                                                                                                                                                                                                                                                                                                                                                                                         | PROCHOT#                           |  |
| GTL+ Asynchronous Input      | Asynchronous                    | A20M#, FORCEPR#, IO<br>INTR, LINT1/NMI, SMI                                                                                                                                                                                                                                                                                                                                                                                | GNNE#, INIT#, LINTO/<br>#, STPCLK# |  |
| GTL+ Asynchronous Output     | Asynchronous                    | THERMTRIP#                                                                                                                                                                                                                                                                                                                                                                                                                 |                                    |  |
| FSB Clock                    | Clock                           | BCLK1, BCLK0                                                                                                                                                                                                                                                                                                                                                                                                               |                                    |  |
| TAP Input                    | Synchronous to TCK              | TCK, TDI, TMS TRST#                                                                                                                                                                                                                                                                                                                                                                                                        |                                    |  |
| TAP Output                   | Synchronous to TCK              | TDO                                                                                                                                                                                                                                                                                                                                                                                                                        |                                    |  |
| Power/Other                  | Power/Other                     | BSEL[2:0], COMP[7:0], GTLREF_ADD_C[1:0]<br>GTLREF_DATA_C[1:0], LL_ID[1:0],<br>MS_ID[1:0], PWRGOOD, Reserved, SKTOCC#<br>TEST_BUS, TESTHI[11:0], THERMDA,<br>THEMRDA2, THERMDC, THERMDC2, V <sub>CC</sub> , V <sub>CC</sub> ,<br>V <sub>CCIOPLL</sub> , VCC_DIE_SENSE, VCC_DIE_SENSE,<br>VID[5:0], VID_SELECT, VSS_DIE_SENSE,<br>VSS_DIE_SENSE2, V <sub>SS</sub> , V <sub>SSA</sub> , V <sub>TT</sub> , VTTOUT,<br>VTTPWRGD |                                    |  |

Notes:

Refer to Section 5 for signal descriptions. These signals may be driven simultaneously by multiple agents (Wired-OR). 1. 2.



Table 2-7 outlines the signals which include on-die termination ( $R_{TT}$ ). Open drain signals are also included. Table 2-8 provides signal reference voltages.

#### Table 2-7. Signal Description Table

| Signals with R <sub>TT</sub>                                                                                                                                                                                                                                                                                                                    | Signals with no R <sub>TT</sub>                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| A[35:3]#, ADS#, ADSTB[1:0]#, AP[1:0]#, BINIT#,<br>BNR#, BPRI#, COMP[7:4], D[63:0]#, DBI[3:0]#,<br>DBSY#, DEFER#, DP[3:0]#, DRDY#, DSTBN[3:0]#,<br>DSTBP[3:0]#, FORCEPR#, HIT#, HITM#, LOCK#,<br>MCERR#, PROCHOT#, REQ[4:0]#, RS[2:0]#,<br>RSP#, TCK <sup>2</sup> , TDI <sup>2</sup> , TEST_BUS, TMS <sup>2</sup> , TRDY#,<br>TRST# <sup>2</sup> | A20M#, BCLK[1:0], BPM[5:0]#, BR[1:0]#, BSEL[2:0],<br>COMP[3:0], FERR#/PBE#, GTLREF_ADD_C[1:0],<br>GTLREF_DATA_C[1:0], IERR#, IGNNE#, INIT#, LINTO/<br>INTR, LINT1/NMI, LL_ID[1:0], MS_ID[1:0], PWRGOOD,<br>RESET#, SKTOCC#, SMI#, STPCLK#, TDO,<br>TESTHI[11:0], THERMDA, THERMDA2, THERMDC,<br>THERMDC2, THERMTRIP#, VCC_DIE_SENSE,<br>VCC_DIE_SENSE2, VID[5:0], VID_SELECT,<br>VSS_DIE_SENSE, VSS_DIE_SENSE2, VTTPWRGD |  |  |  |
| Open Drain Signals <sup>1</sup>                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| BPM[5:0]#, BR0#, FERR#/PBE#, IERR#, PROCHOT#                                                                                                                                                                                                                                                                                                    | ŧ, TDO, THERMTRIP#                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |

Notes:

- Signals that do not have R<sub>TT</sub>, nor are actively driven to their high voltage level.
- 2. The on-die termination for these signals is not  $R_{TT}$ . TCK, TDI, and TMS have an approximately 150 K $\Omega$  pullup to  $V_{TT}$ .

#### Table 2-8. Signal Reference Voltages

| GTLREF                                                                                                                                                                                                                                                                                                       | VTT / 2                                                                                                                                               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[35:3]#, ADS#, ADSTB[1:0]#, AP[1:0]#, BINIT#,<br>BNR#, BPM[5:0]#, BPR!#, BR[1:0]#, D[63:0]#,<br>DBI[3:0]#, DBSY#, DEFER#, DP[3:0]#, DRDY#,<br>DSTBN[3:0]#, DSTBP[3:0]#, FORCEPR# <sup>2</sup> , HIT#,<br>HITM#, IERR#, LINTO/INTR, LINT1/NMI, LOCK#,<br>MCERR#, RESET#, REQ[4:0]#, RS[2:0]#, RSP#,<br>TRDY# | A20M#, IGNNE#, INIT#, PWRGOOD <sup>1</sup> , SMI#, STPCLK#,<br>TCK <sup>1</sup> , TDI <sup>1</sup> , TMS <sup>1</sup> , TRST# <sup>1</sup> , VTTPWRGD |

Notes:

1. These signals also have hysteresis added to the reference voltage. See Table 2-14 for more information.

2. Use Table 2-15 for signal FORCEPR# specifications.

## 2.8 GTL+ Asynchronous and AGTL+ Asynchronous Signals

Input signals such as A20M#, FORCEPR#, IGNNE#, INIT#, LINTO/INTR, LINT1/NMI, SMI# and STPCLK# utilize GTL+ input buffers. Legacy output FERR#/PBE# and other non-AGTL+ signals IERR#, THERMTRIP# and PROCHOT# utilize GTL+ output buffers. All of these asynchronous GTL+ signals follow the same DC requirements as AGTL+ signals; however, the outputs are not driven high (during the electrical 0-to-1 transition) by the processor. FERR#/PBE#, IERR#, and IGNNE# have now been defined as AGTL+ asynchronous signals as they include an active p-MOS device. Asynchronous GTL+ and asynchronous AGTL+ signals do not have setup or hold time specifications in relation to BCLK[1:0]; however, all of the asynchronous GTL+ and asynchronous AGTL+ signals are required to be asserted/deasserted for at least six BCLKs in order for the processor to recognize them. See Table 2-15 for the DC specifications for the asynchronous GTL+ signal groups.

## 2.9 Test Access Port (TAP) Connection

Due to the voltage levels supported by other components in the Test Access Port (TAP) logic, it is recommended that the processor(s) be first in the TAP chain and followed by any other components within the system. A translation buffer should be used to



connect to the rest of the chain unless one of the other components is capable of accepting an input of the appropriate voltage. Similar considerations must be made for TCK, TMS, and TRST#. Two copies of each signal may be required with each driving a different voltage level.

## 2.10 Mixing Processors

Intel supports and validates dual processor configurations only in which both processors operate with the same FSB frequency, core frequency, and have the same internal cache sizes. Mixing components operating at different internal clock frequencies is not supported and will not be validated by Intel [Note: Processors within a system must operate at the same frequency per bits [15:8] of the IA32\_FLEX\_BRVID\_SEL MSR; however this does not apply to frequency transitions initiated due to thermal events, Enhanced HALT, Enhanced Intel SpeedStep<sup>®</sup> Technology transitions, or assertion of the FORCEPR# signal (See Chapter 6, "Thermal Specifications")]. Low voltage (LV), mid-voltage (MV) and full-power 64-bit Intel Xeon processors with mixed frequencies. Intel does not support or validate operation of processors with different cache sizes. Mixing processors of different steppings but the same model (as per CPUID instruction) is supported. Details regarding the CPUID Instruction are provided in the *AP-485 Intel<sup>®</sup> Processor Identification and the CPUID Instruction* application note.

## 2.11 Absolute Maximum and Minimum Ratings

Table 2-9 specifies absolute maximum and minimum ratings. Within functional operation limits, functionality and long-term reliability can be expected.

At conditions outside functional operation condition limits, but within absolute maximum and minimum ratings, neither functionality nor long term reliability can be expected. If a device is returned to conditions within functional operation limits after having been subjected to conditions outside these limits, but within the absolute maximum and minimum ratings, the device may be functional, but with its lifetime degraded depending on exposure to conditions exceeding the functional operation condition limits.

At conditions exceeding absolute maximum and minimum ratings, neither functionality nor long-term reliability can be expected. Moreover, if a device is subjected to these conditions for any length of time then, when returned to conditions within the functional operating condition limits, it will either not function or its reliability will be severely degraded.

Although the processor contains protective circuitry to resist damage from static electric discharge, precautions should always be taken to avoid high static voltages or electric fields

| Symbol               | Parameter                                        | Min              | Мах              | Unit | Notes <sup>1, 2</sup> |
|----------------------|--------------------------------------------------|------------------|------------------|------|-----------------------|
| V <sub>CC</sub>      | Core voltage with respect to VSS                 | -0.30            | 1.55             | V    |                       |
| V <sub>TT</sub>      | FSB termination voltage with respect to $V_{SS}$ | -0.30            | 1.55             | V    |                       |
| T <sub>CASE</sub>    | Processor case temperature                       | See<br>Section 6 | See<br>Section 6 | °C   |                       |
| T <sub>STORAGE</sub> | Storage temperature                              | -40              | 85               | °C   | 3, 4, 5               |

### Table 2-9. Processor Absolute Maximum Ratings



#### Notes:

- 1. For functional operation, all processor electrical, signal quality, mechanical and thermal specifications must be satisfied.
- Overshoot and undershoot voltage guidelines for input, output, and I/O signals are outlined in Section 3. Excessive overshoot or undershoot on any signal will likely result in permanent damage to the processor.
- Storage temperature is applicable to storage conditions only. In this scenario, the processor must not
  receive a clock, and no lands can be connected to a voltage bias. Storage within these limits will not affect
  the long-term reliability of the device. For functional operation, please refer to the processor case
  temperature specifications.
- 4. This rating applies to the processor and does not include any tray or packaging.
- 5. Failure to adhere to this specification can affect the long term reliability of the processor.

## 2.12 **Processor DC Specifications**

The processor DC specifications in this section are defined at the processor core (pads) unless noted otherwise. See Section 4.1 for the Dual-Core Intel Xeon Processor 5000 series land listings and Section 5.1 for signal definitions. Voltage and current specifications are detailed in Table 2-10. For platform planning refer to Table 2-11, which provides Voltage-Current projections. This same information is presented graphically in Figure 2-4.

BSEL[2:0] and VID[5:0] signals are specified in Table 2-12. The DC specifications for the AGTL+ signals are listed in Table 2-13. Legacy signals and Test Access Port (TAP) signals follow DC specifications similar to GTL+. The DC specifications for the PWRGOOD input and TAP signal group are listed in Table 2-14 and the Asynchronous GTL+ signal group is listed in Table 2-15. The VTTPWRGD signal is detailed in Table 2-16.

Table 2-10 through Table 2-16 list the DC specifications for the processor and are valid only while meeting specifications for case temperature ( $T_{CASE}$  as specified in Table 6-1), clock frequency, and input voltages. Care should be taken to read all notes associated with each parameter.

| Symbol                 | Parameter                                                                                                     | Min                           | Тур  | Max           | Unit | Notes<br>1,13     |
|------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------|------|---------------|------|-------------------|
| VID                    | VID range                                                                                                     | 1.0750                        |      | 1.3500        | V    |                   |
| V <sub>CC</sub>        | $V_{\rm CC}$ for Dual-Core Intel Xeon Processor 5000 series core. FMB processor.                              | See Table 2-11 and Figure 2-4 |      | nd Figure 2-4 | V    | 2, 3, 4, 6,<br>11 |
| V <sub>VID_STEP</sub>  | VID step size during a transition                                                                             |                               |      | ±12.5         | mV   |                   |
| V <sub>VID_SHIFT</sub> | Total allowable DC load line shift<br>from VID steps                                                          |                               |      | 425           | mV   | 12                |
| V <sub>TT</sub>        | FSB termination voltage (DC + AC specification)                                                               | 1.140                         | 1.20 | 1.260         | V    | 10, 14            |
| I <sub>CC</sub>        | I <sub>CC</sub> for Dual-Core Intel Xeon<br>Processor 5000 series with multiple<br>VID <b>(667 MHz)</b>       |                               |      | 115           | A    | 4, 5, 6, 11       |
| I <sub>CC</sub>        | I <sub>CC</sub> for Dual-Core Intel Xeon<br>Processor 5000 series with multiple<br>VID <b>(1066 MHz)</b>      |                               |      | 150           | A    | 4, 5, 6, 11       |
| I <sub>CC</sub>        | I <sub>CC</sub> for Dual-Core Intel Xeon<br>Processor 5063 (MV) with multiple<br>VID                          |                               |      | 115           | A    | 4, 5, 6, 11       |
| I <sub>CC_RESET</sub>  | I <sub>CC_RESET</sub> for Dual-Core Intel Xeon<br>Processor 5000 series with multiple<br>VID <b>(667 MHz)</b> |                               |      | 115           | A    | 18                |

#### Table 2-10. Voltage and Current Specifications (Sheet 1 of 2)



| Symbol                                                                                                                          | Parameter                                                                                                      | Min | Тур | Мах | Unit | Notes<br>1,13 |
|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|---------------|
| I <sub>CC_RESET</sub>                                                                                                           | I <sub>CC_RESET</sub> for Dual-Core Intel Xeon<br>Processor 5000 series with multiple<br>VID <b>(1066 MHz)</b> |     |     | 150 | A    | 18            |
| I <sub>CC_RESET</sub>                                                                                                           | C_RESET I <sub>CC_RESET</sub> for Dual-Core Intel Xeon<br>Processor 5063 (MV) with multiple<br>VID             |     |     | 115 | A    | 18            |
| TT Steady-state FSB Termination<br>Current                                                                                      |                                                                                                                |     |     | 6.1 | А    | 16            |
| I <sub>TT_POWER-UP</sub>                                                                                                        | Power-up FSB Termination Current                                                                               |     |     | 8.0 | А    | 19            |
| I <sub>CC_TDC</sub> Thermal Design Current (TDC) for<br>Dual-Core Intel Xeon Processor<br>5000 series (667 MHz)                 |                                                                                                                |     |     | 100 | A    | 6,15          |
| I <sub>CC_TDC</sub> Thermal Design Current (TDC) for<br>Dual-Core Intel Xeon Processor<br>5000 series <b>(1066 MHz)</b>         |                                                                                                                |     |     | 130 | A    | 6,15          |
| I <sub>CC_TDC</sub> Thermal Design Current (TDC) for<br>Dual-Core Intel Xeon Processor<br>5063 (MV)                             |                                                                                                                |     |     | 100 | A    | 6,15          |
| I <sub>CC_VTTOUT</sub> DC current that may be drawn from V <sub>TTOUT</sub> per land                                            |                                                                                                                |     |     | 580 | mA   | 17            |
| I <sub>CC_VCCA</sub>                                                                                                            | I <sub>CC</sub> for PLL power lands                                                                            |     |     | 120 | mA   | 8             |
| I <sub>CC_VCCIOPLL</sub>                                                                                                        | I <sub>CC</sub> for PLL power lands                                                                            |     |     | 100 | mA   | 8             |
| I <sub>CC_GTLREF</sub>                                                                                                          | I <sub>CC</sub> for GTLREF                                                                                     |     |     | 200 | μA   | 9             |
| I <sub>TCC</sub> I <sub>CC</sub> during active thermal control circuit (TCC) for Dual-Core Intel Xeon Processor 5000 series     |                                                                                                                |     |     | 150 | A    |               |
| I <sub>TCC</sub> I <sub>CC</sub> during active thermal control<br>circuit (TCC) for Dual-Core Intel<br>Xeon Processor 5063 (MV) |                                                                                                                |     |     | 115 | A    |               |
| I <sub>SGNT</sub>                                                                                                               | I <sub>CC</sub> Stop-Grant for Dual-Core Intel<br>Xeon Processor 5000 series (667<br>MHz)                      |     |     | 50  | A    | 7             |
| I <sub>SGNT</sub>                                                                                                               | I <sub>CC</sub> Stop-Grant for Dual-Core Intel<br>Xeon Processor 5000 series <b>(1066</b><br><b>MHz)</b>       |     |     | 60  | A    | 7             |
| I <sub>SGNT</sub>                                                                                                               | I <sub>CC</sub> Stop-Grant for Dual-Core Intel<br>Xeon Processor 5063 (MV)                                     |     |     | 40  | A    | 7             |

### Table 2-10. Voltage and Current Specifications (Sheet 2 of 2)

Notes:

- Unless otherwise noted, all specifications in this table apply to all processors and are based on final silicon 1. validation/characterization.
- 2. These voltages are targets only. A variable voltage source should exist on systems in the event that a different voltage is required. See Section 2.5 for more information.

The voltage specification requirements are measured across the VCC\_DIE\_SENSE and VSS\_DIE\_SENSE 3. lands and across the VCC\_DIE\_SENSE2 and VSS\_DIE\_SENSE2 lands with a 100 MHz bandwidth oscilloscope, 1.5 pF maximum probe capacitance, and 1 M $\Omega$  minimum impedance. The maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled in the scope probe.

4.

The processor must not be subjected to any static V<sub>CC</sub> level that exceeds the V<sub>CC\_MAX</sub> associated with any particular current. Failure to adhere to this specification can shorten processor lifetime. I<sub>CC\_MAX</sub> is specified at V<sub>CC\_MAX</sub>. The processor is capable of drawing I<sub>CC\_MAX</sub> for up to 10 ms. Refer to Figure 2-2 and Figure 2-3 for further details on the average processor current draw over various time 5 durations

6.

7

The current specified is also for HALT and Enhanced HALT State. These specifications apply to the PLL power lands VCCA, VCCIOPLL, and VSSA. See Section 2.4.2 for 8. details. These parameters are based on design characterization and are not tested.

This specification represents the total current for GTLREF\_DATA and GTLREF\_ADD per core. 9

10. V<sub>TT</sub> must be provided via a separate voltage source and must not be connected to V<sub>CC</sub>. This specification is measured at the land.



- 11. Minimum VCC and maximum ICC are specified at the maximum processor case temperature (TCASE) shown in Table 6-1.
- 12. This specification refers to the total reduction of the load line due to VID transitions below the specified VID
- Individual processor VID values may be calibrated during manufacturing such that two devices at the same 13. frequency may have different VID settings.
- Baseboard bandwidth is limited to 20 MHz. 14.
- $I_{CC_TDC}$  is the sustained (DC equivalent) current that the processor is capable of drawing indefinitely and should be used for the voltage regulator temperature assessment. The voltage regulator is responsible for 15. monitoring its temperature and asserting the necessary signal to inform the processor of a thermal excursion. Please see the applicable design guidelines for further details. The processor is capable of drawing  $I_{CC_TDC}$  indefinitely. Refer to Figure 2-2 and Figure 2-3 for further details on the average processor current draw over various time durations. This parameter is based on design characterization and is not tested.
- 16. This specification is per-processor. This is a steady-state  $I_{TT}$  current specification, which is applicable when both  $V_{TT}$  and  $V_{CC}$  are high. This parameter is based on design characterization and is not tested. Please refer to the  $I_{TT}$  Analysis of System Bus Components - Bensley Platform Whitepaper for platform implementation guidance.
- I<sub>cc\_vttout</sub> is specified at 1.2 V. 17
- 18.1<sub>CC\_RESET</sub> is specified while PWRGOOD and RESET# are asserted. 19. This specification is per-processor. This is a power-up peak current specification, which is applicable when  $V_{TT}$  is powered up and  $V_{CC}$  is not. This parameter is based on design characterization and is not tested.

#### Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5000 Series (1066 MHz) Load Current Figure 2-2. versus Time



#### Notes:

Processor or Voltage Regulator thermal protection circuitry should not trip for load currents greater than 1.

I<sub>CC\_TDC</sub>. Not 100% tested. Specified by design characterization. 2.



Figure 2-3. Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5000 Series (667 MHz) and Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5063 (MV) Load Current versus Time



Notes:

1. Processor or Voltage Regulator thermal protection circuitry should not trip for load currents greater than

I<sub>CC\_TDC</sub>.
 Not 100% tested. Specified by design characterization.

Table 2-11. V<sub>CC</sub> Static and Transient Tolerance (Sheet 1 of 2)

| I <sub>CC</sub> (A) | V <sub>CC_Max</sub> (V) | V <sub>CC_Typ</sub> (V) | V <sub>CC_Min</sub> (V) | Notes      |
|---------------------|-------------------------|-------------------------|-------------------------|------------|
| 0                   | VID - 0.000             | VID - 0.015             | VID - 0.030             | 1, 2, 3, 4 |
| 5                   | VID - 0.006             | VID - 0.021             | VID - 0.036             |            |
| 10                  | VID - 0.013             | VID - 0.028             | VID - 0.043             |            |
| 15                  | VID - 0.019             | VID - 0.034             | VID - 0.049             |            |
| 20                  | VID - 0.025             | VID - 0.040             | VID - 0.055             |            |
| 25                  | VID - 0.031             | VID - 0.046             | VID - 0.061             |            |
| 30                  | VID - 0.038             | VID - 0.053             | VID - 0.068             |            |
| 35                  | VID - 0.044             | VID - 0.059             | VID - 0.074             |            |
| 40                  | VID - 0.050             | VID - 0.065             | VID - 0.080             |            |
| 45                  | VID - 0.056             | VID - 0.071             | VID - 0.086             |            |
| 50                  | VID - 0.063             | VID - 0.078             | VID - 0.093             |            |
| 55                  | VID - 0.069             | VID - 0.084             | VID - 0.099             |            |
| 60                  | VID - 0.075             | VID - 0.090             | VID - 0.105             |            |
| 65                  | VID - 0.081             | VID - 0.096             | VID - 0.111             |            |
| 70                  | VID - 0.087             | VID - 0.103             | VID - 0.118             | ]          |
| 75                  | VID - 0.094             | VID - 0.109             | VID - 0.124             |            |



| I <sub>CC</sub> (A) | V <sub>CC_Max</sub> (V) | V <sub>CC_Typ</sub> (V) | V <sub>CC_Min</sub> (V) | Notes |
|---------------------|-------------------------|-------------------------|-------------------------|-------|
| 80                  | VID - 0.100             | VID - 0.115             | VID - 0.130             |       |
| 85                  | VID - 0.106             | VID - 0.121             | VID - 0.136             |       |
| 90                  | VID - 0.113             | VID - 0.128             | VID - 0.143             |       |
| 95                  | VID - 0.119             | VID - 0.134             | VID - 0.149             |       |
| 100                 | VID - 0.125             | VID - 0.140             | VID - 0.155             |       |
| 105                 | VID - 0.131             | VID - 0.146             | VID - 0.161             |       |
| 110                 | VID - 0.138             | VID - 0.153             | VID - 0.168             |       |
| 115                 | VID - 0.144             | VID - 0.159             | VID - 0.174             |       |
| 120                 | VID - 0.150             | VID - 0.165             | VID - 0.180             |       |
| 125                 | VID - 0.156             | VID - 0.171             | VID - 0.186             |       |
| 130                 | VID - 0.163             | VID - 0.178             | VID - 0.193             |       |
| 135                 | VID - 0.169             | VID - 0.184             | VID - 0.199             |       |
| 140                 | VID - 0.175             | VID - 0.190             | VID - 0.205             |       |
| 145                 | VID - 0.181             | VID - 0.196             | VID - 0.211             |       |
| 150                 | VID - 0.188             | VID - 0.203             | VID - 0.218             |       |

### Table 2-11. V<sub>CC</sub> Static and Transient Tolerance (Sheet 2 of 2)

Notes:

The V<sub>CC\_MIN</sub> and V<sub>CC\_MAX</sub> loadlines represent static and transient limits. Please see Section 2.12.1 for V<sub>CC</sub> overshoot specifications. 1.

- This table is intended to aid in reading discrete points on Figure 2-4. 2.
- The loadlines specify voltage limits at the die measured at the VCC\_DIE\_SENSE and VSS\_DIE\_SENSE lands 3 and at the VCC\_DIE\_SENSE2 and VSS\_DIE\_SENSE2 lands. Voltage regulation feedback for voltage regulator circuits must also be taken from processor VCC\_DIE\_SENSE and VSS\_DIE\_SENSE lands and VCC\_DIE\_SENSE2 and VSS\_DIE\_SENSE2 lands. Please refer to the appropriate platform design guide for details on VR implementation.
- Non-shading denotes the expected  $I_{CC}$  range applies to both Dual-Core Intel Xeon Processor 5000 series (1066 MHz & 667 MHz) and Dual-Core Intel Xeon Processor 5063 (MV). Shading denotes the expected  $I_{CC}$ 4. range applies to Dual-Core Intel Xeon Processor 5000 series (1066 MHz) only. [120 A - 150 A]

### Figure 2-4. V<sub>CC</sub> Static and Transient Tolerance Load Lines



Notes:

- The  $V_{CC\_MIN}$  and  $V_{CC\_MAX}$  loadlines represent static and transient limits. Please see Section 2.12.1 for VCC overshoot specifications. Refer to Table 2-10 for processor VID information. 1.
- 2



- 3. Refer to Table 2-11 for processor VCC information.
- The load lines specify voltage limits at the die measured at the VCC\_DIE\_SENSE and VSS\_DIE\_SENSE lands and at the VCC\_DIE\_SENSE2 and VSS\_DIE\_SENSE2 lands. Voltage regulation feedback for voltage 4. regulator circuits must also be taken from processor VCC\_DIE\_SENSE and VSS\_DIE\_SENSE lands and VČC\_DIE\_SENSE2 and VSS\_DIE\_SENSE2 lands. Please refer to the appropriate platform design guide for details on VR implementation.

### Table 2-12. BSEL[2:0], VID[5:0] Signal Group DC Specifications

| Symbol           | Parameter                                   | Min                    | Мах                    | Units | Notes <sup>1</sup> |
|------------------|---------------------------------------------|------------------------|------------------------|-------|--------------------|
| R <sub>ON</sub>  | BSEL[2:0], VID[5:0]<br>Buffer On Resistance | N/A                    | 120                    | Ω     | 2                  |
| I <sub>OL</sub>  | Output Low Current                          | N/A                    | 2.4                    | mA    | 2, 3               |
| I <sub>OH</sub>  | Output High Current                         | N/A                    | 460                    | μΑ    | 2, 3               |
| V <sub>TOL</sub> | Voltage Tolerance                           | 0.95 * V <sub>TT</sub> | 1.05 * V <sub>TT</sub> | V     | 4                  |

#### Notes:

Unless otherwise noted, all specifications in this table apply to all processor frequencies. 1.

- These parameters are based on design characterization and are not tested. 2.
- 3.
- $I_{OL}$  is measured at 0.10<sup>×</sup>V<sub>T</sub>,  $I_{OH}$  is measured at 0.90<sup>×</sup>V<sub>T</sub>. Please refer to the appropriate platform design guide for implementation details. 4.

#### Table 2-13. AGTL+ Signal Group DC Specifications

| Symbol          | Parameter              | Min                         | Мах                                                                      | Unit | Notes <sup>1</sup> |
|-----------------|------------------------|-----------------------------|--------------------------------------------------------------------------|------|--------------------|
| V <sub>IL</sub> | Input Low Voltage      | 0.0                         | GTLREF - (0.10 * V <sub>TT</sub> )                                       | V    | 2                  |
| V <sub>IH</sub> | Input High Voltage     | GTLREF + (0.10 * $V_{TT}$ ) | V <sub>TT</sub>                                                          | V    | 3, 4               |
| V <sub>OH</sub> | Output High Voltage    | 0.90 * V <sub>TT</sub>      | V <sub>TT</sub>                                                          | V    | 4                  |
| I <sub>OL</sub> | Output Low Current     | N/A                         | V <sub>TT</sub> /<br>(0.50 * R <sub>TT_MIN</sub> + R <sub>ON_MIN</sub> ) | mA   | 4                  |
| ILI             | Input Leakage Current  | N/A                         | ± 200                                                                    | μA   | 5, 6               |
| I <sub>LO</sub> | Output Leakage Current | N/A                         | ± 200                                                                    | μA   | 5,6                |
| R <sub>ON</sub> | Buffer On Resistance   | 7                           | 11                                                                       | Ω    | 7                  |

#### Notes:

Unless otherwise noted, all specifications in this table apply to all processor frequencies.

- 2. V<sub>II</sub> is defined as the voltage range at a receiving agent that will be interpreted as an electrical low value. V<sub>IH</sub> is defined as the voltage range at a receiving agent that will be interpreted as an electrical high value.
- 3. 4.  $V_{IH}$  and  $V_{OH}$  may experience excursions above  $V_{TT}$ . However, input signal drivers must comply with the signal quality specifications in Section 3.
- 5. Leakage to  $V_{SS}$  with land held at  $V_{TT}$ .
- Leakage to V<sub>TT</sub> with land held at 300 mV.
- 6. 7. This parameter is based on design characterization and is not tested

#### Table 2-14. PWRGOOD Input and TAP Signal Group DC Specifications (Sheet 1 of 2)

| Symbol           | Parameter                                      | Min                                                   | Мах                                                   | Unit | Notes <sup>1,</sup><br>2 |
|------------------|------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|------|--------------------------|
| V <sub>HYS</sub> | Input Hysteresis                               | 120                                                   | 396                                                   | mV   | 3                        |
| V <sub>t+</sub>  | PWRGOOD Input Low to<br>High Threshold Voltage | 0.5 * (V <sub>TT</sub> + V <sub>HYS_MIN</sub> + 0.24) | 0.5 * (V <sub>TT</sub> + V <sub>HYS_MAX</sub> + 0.24) | V    |                          |
|                  | TAP Input Low to High<br>Threshold Voltage     | 0.5 * (V <sub>TT</sub> + V <sub>HYS_MIN</sub> )       | 0.5 * (V <sub>TT</sub> + V <sub>HYS_MAX</sub> )       | V    |                          |
| V <sub>t-</sub>  | PWRGOOD Input High to<br>Low Threshold Voltage | 0.4 * V <sub>TT</sub>                                 | 0.6 * V <sub>TT</sub>                                 | V    |                          |
|                  | TAP Input High to Low<br>Threshold Voltage     | 0.5 * (V <sub>TT</sub> -V <sub>HYS_MAX</sub> )        | 0.5 * (V <sub>TT</sub> - V <sub>HYS_MIN</sub> )       | V    |                          |
| V <sub>OH</sub>  | Output High Voltage                            | N/A                                                   | V <sub>TT</sub>                                       | V    | 4                        |



### Table 2-14. PWRGOOD Input and TAP Signal Group DC Specifications (Sheet 2 of 2)

| Symbol          | Parameter              | Min | Мах   | Unit | Notes <sup>1</sup> ,<br>2 |
|-----------------|------------------------|-----|-------|------|---------------------------|
| ILI             | Input Leakage Current  | N/A | ± 200 | μΑ   |                           |
| I <sub>LO</sub> | Output Leakage Current | N/A | ± 200 | μΑ   |                           |
| R <sub>ON</sub> | Buffer On Resistance   | 7   | 11    | Ω    | 5                         |

Notes

Unless otherwise noted, all specifications in this table apply to all processor frequencies. 1.

- 2. All outputs are open drain.
- $V_{HYS}$  represents the amount of hysteresis, nominally centered about 0.5 \*  $V_{TT}$  for all PWRGOOD and TAP 3 inputs.
- PWRGOOD input and the TAP signal group must meet system signal quality specification in Section 3. 4 The maximum output current is based on maximum current handling capability of the buffer and is not 5. specified into the test load.

#### Table 2-15. GTL+ Asynchronous and AGTL+ Asynchronous Signal Group DC Specifications

| Symbol          | Parameter                 | Min                                                  | Мах                                                                       | Unit | Notes <sup>1</sup> |
|-----------------|---------------------------|------------------------------------------------------|---------------------------------------------------------------------------|------|--------------------|
| V <sub>IL</sub> | Input Low Voltage         | 0.0                                                  | (0.5 * V <sub>TT</sub> ) - (0.10 * V <sub>TT</sub> )                      | V    | 3, 11              |
| V <sub>IH</sub> | Input High Voltage        | (0.5 * V <sub>TT</sub> ) + (0.10 * V <sub>TT</sub> ) | V <sub>TT</sub>                                                           | V    | 4, 5, 7,<br>11     |
| V <sub>OH</sub> | Output High Voltage       | 0.90*V <sub>TT</sub>                                 | V <sub>TT</sub>                                                           | V    | 2, 5, 7            |
| I <sub>OL</sub> | Output Low Current        | -                                                    | V <sub>TT</sub> /<br>[(0.50*R <sub>TT_MIN</sub> )+(R <sub>ON_MIN</sub> )] | А    | 8                  |
| ILI             | Input Leakage Current     | N/A                                                  | ± 200                                                                     | μΑ   | 9                  |
| I <sub>LO</sub> | Output Leakage<br>Current | N/A                                                  | ± 200                                                                     | μΑ   | 10                 |
| R <sub>ON</sub> | Buffer On Resistance      | 7                                                    | 11                                                                        | Ω    | 6                  |

Notes:

1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.

2.All outputs are open drain.

 $3.V_{IL}$  is defined as the voltage range at a receiving agent that will be interpreted as a logical low value.

3.  $V_{\text{IL}}$  is defined as the voltage range at a receiving agent that will be interpreted as a logical low value. 4.  $V_{\text{IH}}$  is defined as the voltage range at a receiving agent that will be interpreted as a logical high value. 5.  $V_{\text{IH}}$  and  $V_{\text{OH}}$  may experience excursions above  $V_{\text{TT}}$ . However, input signal drivers must comply with the signal quality specifications in Section 3. 6. Refer to the processor HSPICE\* I/O Buffer Models for I/V characteristics.

- 7.The  $V_{TT}$  referred to in these specifications refers to instantaneous  $V_{TT}$ 8. The maximum output current is based on maximum current handling capability of the buffer and is not

specified into the test load.

9.Leakage to  $V_{SS}$  with land held at  $V_{TT}$ . 10.Leakage to  $V_{TT}$  with land held at 300 mV.

- 11.LINTO/INTR and LINT1/NMI use GTLREF\_ADD as a reference voltage. For these two signals  $V_{IH} =$ GTLREF\_ADD + (0.10 \*  $V_{TT}$ ) and  $V_{IL}$  = GTLREF\_ADD - (0.10 \*  $V_{TT}$ ).

### Table 2-16. VTTPWRGD DC Specifications

| Symbol          | Parameter          | Min  | Мах             | Unit |
|-----------------|--------------------|------|-----------------|------|
| V <sub>IL</sub> | Input Low Voltage  | 0.0  | 0.30            | V    |
| V <sub>IH</sub> | Input High Voltage | 0.90 | V <sub>TT</sub> | V    |

#### **V<sub>CC</sub>** Overshoot Specification 2.12.1

The Dual-Core Intel Xeon Processor 5000 series can tolerate short transient overshoot events where V<sub>CC</sub> exceeds the VID voltage when transitioning from a high-to-low current load condition. This overshoot cannot exceed VID +  $V_{OS MAX}$  ( $V_{OS MAX}$  is the



maximum allowable overshoot above VID). These specifications apply to the processor die voltage as measured across the VCC\_DIE\_SENSE and VSS\_DIE\_SENSE lands and across the VCC\_DIE\_SENSE2 and VSS\_DIE\_SENSE2 lands.

Table 2-17. V<sub>CC</sub> Overshoot Specifications

| Symbol              | Parameter                                                       | Min | Max | Units | Figure | Notes |
|---------------------|-----------------------------------------------------------------|-----|-----|-------|--------|-------|
| V <sub>OS_MAX</sub> | Magnitude of $V_{CC}$ overshoot above VID                       |     | 50  | mV    | 2-5    |       |
| T <sub>OS_MAX</sub> | Time duration of $\mathrm{V}_{\mathrm{CC}}$ overshoot above VID |     | 25  | μs    | 2-5    |       |

### Figure 2-5. V<sub>CC</sub> Overshoot Example Waveform



#### Notes:

- $V_{OS}$  is the measured overshoot voltage above VID.  $T_{OS}$  is the measured time duration above VID. 1.
- 2.

#### **Die Voltage Validation** 2.12.2

Core voltage (VCC) overshoot events at the processor must meet the specifications in Table 2-17 when measured across the VCC\_DIE\_SENSE and VSS\_DIE\_SENSE lands and across the VCC\_DIE\_SENSE2 and VSS\_DIE\_SENSE2 lands. Overshoot events that are < 10 ns in duration may be ignored. These measurement of processor die level overshoot should be taken with a 100 MHz bandwidth limited oscilloscope.

<sup>§</sup> 



# 3 Mechanical Specifications

The Dual-Core Intel Xeon Processor 5000 series are packaged in a Flip Chip Land Grid Array (FC-LGA6) package that interfaces to the baseboard via a LGA771 socket. The package consists of a processor core mounted on a pinless substrate with 771 lands. An integrated heat spreader (IHS) is attached to the package substrate and core and serves as the interface for processor component thermal solutions such as a heatsink. Figure 3-1 shows a sketch of the processor package components and how they are assembled together.

The package components shown in Figure 3-1 include the following:

- 1. Integrated Heat Spreader (IHS)
- 2. Thermal Interface Material (TIM)
- 3. Processor Core (die)
- 4. Package Substrate
- 5. Landside capacitors
- 6. Package Lands

### Figure 3-1. Processor Package Assembly Sketch



Note: This drawing is not to scale and is for reference only.

# 3.1 Package Mechanical Drawings

The package mechanical drawings are shown in Figure 3-2 through Figure 3-4. The drawings include dimensions necessary to design a thermal solution for the processor including:

- 1. Package reference and tolerance dimensions (total height, length, width, an so forth)
- 2. IHS parallelism and tilt
- 3. Land dimensions
- 4. Top-side and back-side component keepout dimensions
- 5. Reference datums

*Note:* All drawing dimensions are in mm [in.].





Figure 3-2. Processor Package Drawing (Sheet 1 of 3)

*Note:* Guidelines on potential IHS flatness variation with socket load plate actuation and installation of the cooling solution is available in the processor Thermal/Mechanical Design Guidelines.





### Figure 3-3. Processor Package Drawing (Sheet 2 of 3)





Figure 3-4. Processor Package Drawing (Sheet 3 of 3)



## 3.2 **Processor Component Keepout Zones**

The processor may contain components on the substrate that define component keepout zone requirements. A thermal and mechanical solution design must not intrude into the required keepout zones. Decoupling capacitors are typically mounted to either the topside or land-side of the package substrate. See Figure 3-4 for keepout zones.

## 3.3 Package Loading Specifications

Table 3-1 provides dynamic and static load specifications for the processor package. These mechanical load limits should not be exceeded during heatsink assembly, mechanical stress testing or standard drop and shipping conditions. The heatsink attach solutions must not include continuous stress onto the processor with the exception of a uniform load to maintain the heatsink-to-processor thermal interface. Also, any mechanical system or component testing should not exceed these limits. The processor package substrate should not be used as a mechanical reference or load-bearing surface for thermal or mechanical solutions. Please refer to the *Dual-Core Intel® Xeon® Processor 5000 Series Thermal/Mechanical Design Guidelines* for further details.

| Parameter                   | Board<br>Thickness                                              | R                            | Min      | Мах                                                                                                                                      | Unit     | Notes                            |
|-----------------------------|-----------------------------------------------------------------|------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------|
| Static<br>Compressive Load  | Apply for all<br>board thickness<br>from 1.57 mm<br>(0.062") to | kness <r<<br>mm 45mm</r<<br> |          | 133<br>30                                                                                                                                | N<br>Ibf | 1, 2, 3, 9,<br>10, 11,<br>12, 13 |
|                             | 2.54 mm<br>(0.100")                                             | R>45mm                       | 80<br>18 | 311<br>70                                                                                                                                | N<br>Ibf |                                  |
| Dynamic<br>Compressive Load | NA                                                              | NA                           | NA       | 311 N (max static<br>compressive load) +<br>222 N dynamic loading<br>70 lbf (max static<br>compressive load) +<br>50 lbf dynamic loading | N<br>Ibf | 1, 3, 4, 5,<br>6                 |
| Transient Bend<br>Limits    | 1.57 mm<br>0.062″                                               | NA                           | NA       | 750                                                                                                                                      | με       | 1,3,7,8                          |
|                             | 2.16 mm<br>0.085″                                               |                              |          | 700                                                                                                                                      |          |                                  |
|                             | 2.54 mm<br>0.100″                                               |                              |          | 650                                                                                                                                      |          |                                  |

#### Table 3-1. Package Loading Specifications

Notes:

- 1. These specifications apply to uniform compressive loading in a direction perpendicular to the IHS top surface.
- 2. This is the minimum and maximum static force that can be applied by the heatsink and retention solution to maintain the heatsink and processor interface.
- 3. Loading limits are for the LGA771 socket.
- 4. Dynamic compressive load applies to all board thickness.
- 5. Dynamic loading is defined as an 11 ms duration average load superimposed on the static load requirement.
- 6. Test condition used a heatsink mass of 1 lbm with 50 g acceleration measured at heatsink mass. The dynamic portion of this specification in the product application can have flexibility in specific values, but the ultimate product of mass times acceleration should not exceed this dynamic load.
- Transient bend is defined as the transient board deflection during manufacturing such as board assembly and system integration. It is a relatively slow bending event compared to shock and vibration tests.
- 8. For more information on the transient bend limits, please refer to the MAS document entitled Manufacturing with Intel<sup>®</sup> Components using 771-land LGA Package that Interfaces with the Motherboard via a LGA771 Socket.
- Refer to the Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5000 Series Thermal/Mechanical Design Guidelines for information on heatsink clip load metrology.



- 10. R is defined as the radial distance from the center of the LGA771 socket ball array to the center of heatsink load reaction point closest to the socket.
- 11. Applies to populated sockets in fully populated and partially populated socket configurations.
- 12. Through life or product. Condition must be satisfied at the beginning of life and at the end of life.
- 13. Rigid back is not allowed. The board should flex in the enabled configuration.

## 3.4 Package Handling Guidelines

Table 3-2 includes a list of guidelines on a package handling in terms of recommended maximum loading on the processor IHS relative to a fixed substrate. These package handling loads may be experienced during heatsink removal.

#### Table 3-2. Package Handling Guidelines

| Parameter | Maximum Recommended | Units         | Notes |
|-----------|---------------------|---------------|-------|
| Shear     | 311<br>70           | N<br>Ibf      | 1,4,5 |
| Tensile   | 111<br>25           | N<br>Ibf      | 2,4,5 |
| Torque    | 3.95<br>35          | N-m<br>LBF-in | 3,4,5 |

#### Notes:

- 1. A shear load is defined as a load applied to the IHS in a direction parallel to the IHS top surface.
- A tensile load is defined as a pulling load applied to the IHS in a direction normal to the IHS surface.
   A torque load is defined as a twisting load applied to the IHS in an axis of rotation normal to the IHS top surface.
- These guidelines are based on limited testing for design characterization and incidental applications (one time only).
- 5. Handling guidelines are for the package only and do not include the limits of the processor socket.

## 3.5 Package Insertion Specifications

The Dual-Core Intel Xeon Processor 5000 Series can be inserted and removed 15 times from an LGA771 socket.

## 3.6 **Processor Mass Specifications**

The typical mass of the Dual-Core Intel Xeon Processor 5000 series is 21.5 grams [0.76 oz.]. This includes all components which make up the entire processor product.

## 3.7 **Processor Materials**

The Dual-Core Intel Xeon Processor 5000 series are assembled from several components. The basic material properties are described in Table 3-3.

#### Table 3-3.Processor Materials

| Component                      | Material               |
|--------------------------------|------------------------|
| Integrated Heat Spreader (IHS) | Nickel over copper     |
| Substrate                      | Fiber-reinforced resin |
| Substrate Lands                | Gold over nickel       |



## 3.8 Processor Markings

Figure 3-5 and Figure 3-6 shows the topside markings on the processor. This diagram aids in the identification of the Dual-Core Intel Xeon Processor 5000 series.

#### Figure 3-5. Dual-Core Intel Xeon Processor 5000 Series Top-side Markings



#### Figure 3-6. Dual-Core Intel Xeon Processor 5063 (MV) Top-side Markings

|                                                                         | Legend:                                                                 | Mark Text (Production Mark):                                               |
|-------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------|
| GROUP1LINE1<br>GROUP1LINE2<br>GROUP1LINE3<br>GROUP1LINE4<br>GROUP1LINE5 | GROUP1LINE1<br>GROUP1LINE2<br>GROUP1LINE3<br>GROUP1LINE4<br>GROUP1LINE5 | 3200DP/4M/1066/MV<br>Intel ® Xeon ®<br>5063 SXXX COO<br>i (M) © '05<br>FPO |
| LE ATPO<br>S/N                                                          |                                                                         |                                                                            |



## 3.9 **Processor Land Coordinates**

Figure 3-7 and Figure 3-8 show the top and bottom view of the processor land coordinates, respectively. The coordinates are referred to throughout the document to identify processor lands.











§



Mechanical Specifications



# 4 Land Listing

# 4.1 Dual-Core Intel Xeon Processor 5000 Series Land Assignments

This section provides sorted land list in Table 4-1 and Table 4-2. Table 4-1 is a listing of all processor lands ordered alphabetically by land name. Table 4-2 is a listing of all processor lands ordered by land number.

### 4.1.1 Land Listing by Land Name

| Land Name | Land<br>No. | Signal Buffer<br>Type | Direction    |   | Land Name | Land<br>No. | Signal Buffer<br>Type | Direction   |
|-----------|-------------|-----------------------|--------------|---|-----------|-------------|-----------------------|-------------|
| A03#      | M5          | Source Sync           | Input/Output | Ē | A33#      | AH5         | Source Sync           | Input/Outpu |
| A04#      | P6          | Source Sync           | Input/Output | Ē | A34#      | AJ5         | Source Sync           | Input/Outpu |
| A05#      | L5          | Source Sync           | Input/Output | Ē | A35#      | AJ6         | Source Sync           | Input/Outpu |
| A06#      | L4          | Source Sync           | Input/Output |   | A20M#     | К3          | ASync GTL+            | Input       |
| A07#      | M4          | Source Sync           | Input/Output |   | ADS#      | D2          | Common Clk            | Input/Outpu |
| A08#      | R4          | Source Sync           | Input/Output | Γ | ADSTB0#   | R6          | Source Sync           | Input/Outpu |
| A09#      | T5          | Source Sync           | Input/Output | Γ | ADSTB1#   | AD5         | Source Sync           | Input/Outpu |
| A10#      | U6          | Source Sync           | Input/Output | Ē | APO#      | U2          | Common Clk            | Input/Outpu |
| A11#      | Τ4          | Source Sync           | Input/Output | Ē | AP1#      | U3          | Common Clk            | Input/Outpu |
| A12#      | U5          | Source Sync           | Input/Output | Ē | BCLKO     | F28         | Clk                   | Input       |
| A13#      | U4          | Source Sync           | Input/Output | Ē | BCLK1     | G28         | Clk                   | Input       |
| A14#      | V5          | Source Sync           | Input/Output | Ē | BINIT#    | AD3         | Common Clk            | Input/Outpu |
| A15#      | V4          | Source Sync           | Input/Output | Ē | BNR#      | C2          | Common Clk            | Input/Outpu |
| A16#      | W5          | Source Sync           | Input/Output |   | BPM0#     | AJ2         | Common Clk            | Input/Outpu |
| A17#      | AB6         | Source Sync           | Input/Output | Ē | BPM1#     | AJ1         | Common Clk            | Input/Outpu |
| A18#      | W6          | Source Sync           | Input/Output | Ē | BPM2#     | AD2         | Common Clk            | Input/Outpu |
| A19#      | Y6          | Source Sync           | Input/Output | Ē | BPM3#     | AG2         | Common Clk            | Input/Outpu |
| A20#      | Y4          | Source Sync           | Input/Output | Ē | BPM4#     | AF2         | Common Clk            | Input/Outpu |
| A21#      | AA4         | Source Sync           | Input/Output | Ē | BPM5#     | AG3         | Common Clk            | Input/Outpu |
| A22#      | AD6         | Source Sync           | Input/Output | Ē | BPRI#     | G8          | Common Clk            | Input       |
| A23#      | AA5         | Source Sync           | Input/Output | Ē | BR0#      | F3          | Common Clk            | Input/Outpu |
| A24#      | AB5         | Source Sync           | Input/Output | Ē | BR1#      | H5          | Common Clk            | Input       |
| A25#      | AC5         | Source Sync           | Input/Output | Ē | BSELO     | G29         | Power/Other           | Output      |
| A26#      | AB4         | Source Sync           | Input/Output | Ē | BSEL1     | H30         | Power/Other           | Output      |
| A27#      | AF5         | Source Sync           | Input/Output | Γ | BSEL2     | G30         | Power/Other           | Output      |
| A28#      | AF4         | Source Sync           | Input/Output | Γ | COMPO     | A13         | Power/Other           | Input       |
| A29#      | AG6         | Source Sync           | Input/Output | Γ | COMP1     | T1          | Power/Other           | Input       |
| A30#      | AG4         | Source Sync           | Input/Output |   | COMP2     | G2          | Power/Other           | Input       |
| A31#      | AG5         | Source Sync           | Input/Output |   | COMP3     | R1          | Power/Other           | Input       |
| A32#      | AH4         | Source Sync           | Input/Output |   | COMP4     | J2          | Power/Other           | Input       |
| COMP5     | T2          | Power/Other           | Input        | Ē | D40#      | E19         | Source Sync           | Input/Outpu |
| COMP6     | Y3          | Power/Other           | Input        |   | D41#      | F20         | Source Sync           | Input/Outpu |
| COMP7     | AE3         | Power/Other           | Input        |   | D42#      | E21         | Source Sync           | Input/Outp  |
| D00#      | B4          | Source Sync           | Input/Output |   | D43#      | F21         | Source Sync           | Input/Outp  |
| D01#      | C5          | Source Sync           | Input/Output | Ē | D44#      | G21         | Source Sync           | Input/Outp  |

 Table 4-1.
 Land Listing by Land Name (Sheet 1 of 9)





| Land Name      | Land<br>No. | Signal Buffer<br>Type      | Direction    | Land Name    | Land<br>No. | Signal Buffer<br>Type | Direction                    |
|----------------|-------------|----------------------------|--------------|--------------|-------------|-----------------------|------------------------------|
| D02#           | A4          | Source Sync                | Input/Output | D45#         | E22         | Source Sync           | Input/Outpu                  |
| D03#           | C6          | Source Sync                | Input/Output | D46#         | D22         | Source Sync           | Input/Outpu                  |
| D04#           | A5          | Source Sync                | Input/Output | D47#         | G22         | Source Sync           | Input/Outpu                  |
| D05#           | B6          | Source Sync                | Input/Output | D48#         | D20         | Source Sync           | Input/Outpu                  |
| D06#           | B7          | Source Sync                | Input/Output | D49#         | D17         | Source Sync           | Input/Outpu                  |
| D07#           | A7          | Source Sync                | Input/Output | D50#         | A14         | Source Sync           | Input/Outpu                  |
| D08#           | A10         | Source Sync                | Input/Output | D51#         | C15         | Source Sync           | Input/Outpu                  |
| D09#           | A11         | Source Sync                | Input/Output | D52#         | C14         | Source Sync           | Input/Outpu                  |
| D10#           | B10         | Source Sync                | Input/Output | D53#         | B15         | Source Sync           | Input/Outpu                  |
| D11#           | C11         | Source Sync                | Input/Output | D54#         | C18         | Source Sync           | Input/Output                 |
| D12#           | D8          | Source Sync                | Input/Output | D55#         | B16         | Source Sync           | Input/Output                 |
| D13#           | B12         | Source Sync                | Input/Output | D56#         | A17         | Source Sync           | Input/Outp                   |
| D14#           | C12         | Source Sync                | Input/Output | D57#         | B18         | Source Sync           | Input/Outpu                  |
| D15#           | D11         | Source Sync                | Input/Output | D58#         | C21         | Source Sync           | Input/Outpu                  |
| D16#           | G9          | Source Sync                | Input/Output | <br>D59#     | B21         | Source Sync           | Input/Outp                   |
| D17#           | F8          | Source Sync                | Input/Output | D60#         | B19         | Source Sync           | Input/Outp                   |
| D18#           | F9          | Source Sync                | Input/Output | D61#         | A19         | Source Sync           | Input/Outp                   |
| D19#           | E9          | Source Sync                | Input/Output | D62#         | A22         | Source Sync           | Input/Outp                   |
| D20#           | D7          | Source Sync                | Input/Output | <br>D63#     | B22         | Source Sync           | Input/Outp                   |
| D21#           | E10         | Source Sync                | Input/Output | <br>DBI0#    | A8          | Source Sync           | Input/Outp                   |
| D22#           | D10         | Source Sync                | Input/Output | DBI1#        | G11         | Source Sync           | Input/Outp                   |
| D23#           | F11         | Source Sync                | Input/Output | <br>DBI1#    | D19         | Source Sync           | Input/Outp                   |
| D24#           | F12         | Source Sync                | Input/Output | <br>DBI2#    | C20         | Source Sync           | Input/Outp                   |
| D25#           | D13         | Source Sync                | Input/Output | <br>DBR#     | AC2         | Power/Other           | Output                       |
| D26#           | E13         | Source Sync                | Input/Output | <br>DBSY#    | B2          | Common Clk            | Input/Output                 |
| D27#           | G13         | Source Sync                | Input/Output | <br>DEFER#   | G7          | Common Clk            | Input                        |
| D28#           | F14         | -                          |              | <br>DEFER#   | J16         | Common Clk            |                              |
| D29#           | G14         | Source Sync<br>Source Sync | Input/Output | <br>DP0#     | H15         | Common Clk            | Input/Output<br>Input/Output |
| D30#           | F15         | -                          | Input/Output | <br>DP1#     | H16         | Common Clk            |                              |
|                |             | Source Sync                | Input/Output |              | J17         |                       | Input/Outp                   |
| D31#           | G15         | Source Sync                | Input/Output | DP3#         |             | Common Clk            | Input/Outp                   |
| D32#           | G16         | Source Sync                | Input/Output | DRDY#        | C1<br>C8    | Common Clk            | Input/Outp                   |
|                | E15         | Source Sync                | Input/Output | <br>DSTBN0#  |             | Source Sync           | Input/Outp                   |
| D34#           | E16         | Source Sync                | Input/Output | <br>DSTBN1#  | G12         | Source Sync           | Input/Outp                   |
| D35#           | G18         | Source Sync                | Input/Output | <br>DSTBN2#  | G20         | Source Sync           | Input/Outp                   |
| D36#           | G17         | Source Sync                | Input/Output | <br>DSTBN3#  | A16         | Source Sync           | Input/Outp                   |
| D37#           | F17         | Source Sync                | Input/Output | <br>DSTBP0#  | B9          | Source Sync           | Input/Outp                   |
| D38#           | F18         | Source Sync                | Input/Output | <br>DSTBP1#  | E12         | Source Sync           | Input/Outp                   |
| D39#           | E18         | Source Sync                | Input/Output | <br>DSTBP2#  | G19         | Source Sync           | Input/Outp                   |
| DSTBP3#        | C17         | Source Sync                | Input/Output | <br>RESERVED | E23         |                       |                              |
| FERR#/PBE#     | R3          | ASync GTL+                 | Output       | <br>RESERVED | E24         |                       |                              |
| FORCEPR#       | AK6         | ASync GTL+                 | Input        | <br>RESERVED | E5          |                       |                              |
| GTLREF_ADD_CO  | H1          | Power/Other                | Input        | <br>RESERVED | E6          |                       |                              |
| GTLREF_ADD_C1  | H2          | Power/Other                | Input        | <br>RESERVED | E7          |                       |                              |
| GTLREF_DATA_C0 | G10         | Power/Other                | Input        | <br>RESERVED | F23         |                       |                              |
| GTLREF_DATA_C1 | F2          | Power/Other                | Input        | <br>RESERVED | F29         |                       |                              |
| HIT#           | D4          | Common Clk                 | Input/Output | <br>RESERVED | F6          |                       |                              |
| HITM#          | E4          | Common Clk                 | Input/Output | RESERVED     | G5          |                       |                              |
| IERR#          | AB2         | ASync GTL+                 | Output       | RESERVED     | G6          |                       |                              |



| Land Name  | Land<br>No. | Signal Buffer<br>Type | Direction    |   | Land Name | Land<br>No. | Signal Buffer<br>Type | Direction |
|------------|-------------|-----------------------|--------------|---|-----------|-------------|-----------------------|-----------|
| IGNNE#     | N2          | ASync GTL+            | Input        |   | RESERVED  | J3          |                       |           |
| INIT#      | P3          | ASync GTL+            | Input        |   | RESERVED  | N4          |                       |           |
| LINTO      | K1          | ASync GTL+            | Input        |   | RESERVED  | N5          |                       |           |
| LINT1      | L1          | ASync GTL+            | Input        |   | RESERVED  | P5          |                       |           |
| LL_ID0     | V2          | Power/Other           | Output       |   | RESERVED  | W2          |                       |           |
| LL_ID1     | AA2         | Power/Other           | Output       | Т | RESERVED  | Y1          |                       |           |
| LOCK#      | C3          | Common Clk            | Input/Output |   | RESET#    | G23         | Common Clk            | Input     |
| MCERR#     | AB3         | Common Clk            | Input/Output |   | RS0#      | B3          | Common Clk            | Input     |
| MS_ID0     | W1          | Power/Other           | Output       |   | RS1#      | F5          | Common Clk            | Input     |
| MS_ID1     | V1          | Power/Other           | Output       |   | RS2#      | A3          | Common Clk            | Input     |
| PROCHOT#   | AL2         | ASync GTL+            | Output       |   | RSP#      | H4          | Common Clk            | Input     |
| PWRGOOD    | N1          | Power/Other           | Input        |   | SKTOCC#   | AE8         | Power/Other           | Output    |
| REQ0#      | K4          | Source Sync           | Input/Output |   | SMI#      | P2          | ASync GTL+            | Input     |
| REQ1#      | J5          | Source Sync           | Input/Output |   | STPCLK#   | M3          | ASync GTL+            | Input     |
| REQ2#      | M6          | Source Sync           | Input/Output |   | ТСК       | AE1         | TAP                   | Input     |
| REQ3#      | K6          | Source Sync           | Input/Output |   | TDI       | AD1         | TAP                   | Input     |
| REQ4#      | J6          | Source Sync           | Input/Output |   | TDO       | AF1         | TAP                   | Output    |
| RESERVED   | A20         |                       |              |   | TEST_BUS  | AH2         | Power/Other           |           |
| RESERVED   | AC4         |                       |              |   | TESTHI00  | F26         | Power/Other           | Input     |
| RESERVED   | AE4         |                       |              |   | TESTHI01  | W3          | Power/Other           | Input     |
| RESERVED   | AE6         |                       |              |   | TESTHI02  | F25         | Power/Other           | Input     |
| RESERVED   | AK3         |                       |              |   | TESTHI03  | G25         | Power/Other           | Input     |
| RESERVED   | AJ3         |                       |              |   | TESTHI04  | G27         | Power/Other           | Input     |
| RESERVED   | AM5         |                       |              |   | TESTHI05  | G26         | Power/Other           | Input     |
| RESERVED   | AN5         |                       |              |   | TESTHI06  | G24         | Power/Other           | Input     |
| RESERVED   | AN6         |                       |              |   | TESTHI07  | F24         | Power/Other           | Input     |
| RESERVED   | B13         |                       |              |   | TESTHI08  | G3          | Power/Other           | Input     |
| RESERVED   | C9          |                       |              |   | TESTHI09  | G4          | Power/Other           | Input     |
| RESERVED   | D1          |                       |              |   | TESTHI10  | P1          | Power/Other           | Input     |
| RESERVED   | D14         |                       |              |   | TESTHI11  | L2          | Power/Other           | Input     |
| RESERVED   | D16         |                       |              |   | THERMDA   | AL1         | Power/Other           | Output    |
| RESERVED   | D23         |                       |              |   | THERMDA2  | AJ7         | Power/Other           | Output    |
| RESERVED   | E1          |                       |              |   | THERMDC   | AK1         | Power/Other           | Output    |
| THERMDC2   | AH7         | Power/Other           | Output       |   | VCC       | AF8         | Power/Other           |           |
| THERMTRIP# | M2          | ASync GTL+            | Output       |   | VCC       | AF9         | Power/Other           |           |
| TMS        | AC1         | ТАР                   | Input        | 1 | VCC       | AG11        | Power/Other           |           |
| TRDY#      | E3          | Common Clk            | Input        |   | VCC       | AG12        | Power/Other           |           |
| TRST#      | AG1         | TAP                   | Input        |   | VCC       | AG14        | Power/Other           |           |
| VCC        | AA8         | Power/Other           |              |   | VCC       | AG15        | Power/Other           |           |
| VCC        | AB8         | Power/Other           |              |   | VCC       | AG18        | Power/Other           |           |
| VCC        | AC23        | Power/Other           |              |   | VCC       | AG19        | Power/Other           |           |
| VCC        | AC24        | Power/Other           |              | 1 | VCC       | AG21        | Power/Other           |           |
| VCC        | AC25        | Power/Other           |              | 1 | VCC       | AG22        | Power/Other           |           |
| VCC        | AC26        | Power/Other           |              | 1 | VCC       | AG25        | Power/Other           |           |
| VCC        | AC27        | Power/Other           |              | 1 | VCC       | AG26        | Power/Other           |           |
| VCC        | AC28        | Power/Other           |              | 1 | VCC       | AG27        | Power/Other           |           |
| VCC        | AC29        | Power/Other           |              |   | VCC       | AG28        | Power/Other           |           |
| VCC        | AC30        | Power/Other           |              | 1 | VCC       | AG29        | Power/Other           |           |

### Table 4-1. Land Listing by Land Name (Sheet 3 of 9)





### Table 4-1. Land Listing by Land Name (Sheet 4 of 9)

| Land Name | Land<br>No.  | Signal Buffer<br>Type | Direction | Land Name | Land<br>No. | Signal Buffer<br>Type | Directio |
|-----------|--------------|-----------------------|-----------|-----------|-------------|-----------------------|----------|
| VCC       | AC8          | Power/Other           |           | VCC       | AG30        | Power/Other           |          |
| VCC       | AD23         | Power/Other           |           | VCC       | AG8         | Power/Other           |          |
| VCC       | AD24         | Power/Other           |           | VCC       | AG9         | Power/Other           |          |
| VCC       | AD25         | Power/Other           |           | VCC       | AH11        | Power/Other           |          |
| VCC       | AD26         | Power/Other           |           | VCC       | AH12        | Power/Other           |          |
| VCC       | AD27         | Power/Other           |           | VCC       | AH14        | Power/Other           |          |
| VCC       | AD28         | Power/Other           |           | VCC       | AH15        | Power/Other           |          |
| VCC       | AD29         | Power/Other           |           | VCC       | AH18        | Power/Other           |          |
| VCC       | AD30         | Power/Other           |           | VCC       | AH19        | Power/Other           |          |
| VCC       | AD8          | Power/Other           |           | VCC       | AH21        | Power/Other           |          |
| VCC       | AE11         | Power/Other           |           | VCC       | AH22        | Power/Other           |          |
| VCC       | AE12         | Power/Other           |           | VCC       | AH25        | Power/Other           |          |
| VCC       | AE14         | Power/Other           |           | VCC       | AH26        | Power/Other           |          |
| VCC       | AE15         | Power/Other           |           | VCC       | AH27        | Power/Other           |          |
| VCC       | AE18         | Power/Other           |           | VCC       | AH28        | Power/Other           |          |
| VCC       | AE19         | Power/Other           |           | VCC       | AH29        | Power/Other           |          |
| VCC       | AE21         | Power/Other           |           | VCC       | AH30        | Power/Other           |          |
| VCC       | AE22         | Power/Other           |           | VCC       | AH8         | Power/Other           |          |
| VCC       | AE23         | Power/Other           |           | VCC       | AH9         | Power/Other           |          |
| VCC       | AE9          | Power/Other           |           | VCC       | AJ11        | Power/Other           |          |
| VCC       | AF11         | Power/Other           |           | VCC       | AJ12        | Power/Other           |          |
| VCC       | AF12         | Power/Other           |           | VCC       | AJ14        | Power/Other           |          |
| VCC       | AF14         | Power/Other           |           | VCC       | AJ15        | Power/Other           |          |
| VCC       | AF15         | Power/Other           |           | VCC       | AJ18        | Power/Other           |          |
| VCC       | AF18         | Power/Other           |           | VCC       | AJ19        | Power/Other           |          |
| VCC       | AF19         | Power/Other           |           | VCC       | AJ21        | Power/Other           |          |
| VCC       | AF21         | Power/Other           |           | VCC       | AJ22        | Power/Other           |          |
| VCC       | AF22         | Power/Other           |           | VCC       | AJ25        | Power/Other           |          |
| VCC       | AJ26         | Power/Other           |           | VCC       | AN12        | Power/Other           |          |
| VCC       | AJ8          | Power/Other           |           | VCC       | AN14        | Power/Other           |          |
| VCC       | AJ9          | Power/Other           |           | VCC       | AN15        | Power/Other           |          |
| VCC       | AK11         | Power/Other           |           | VCC       | AN18        | Power/Other           |          |
| VCC       | AK12         | Power/Other           |           | VCC       | AN19        | Power/Other           |          |
| VCC       | AK12         | Power/Other           |           | VCC       | AN21        | Power/Other           |          |
| VCC       | AK15         | Power/Other           |           | VCC       | AN22        | Power/Other           |          |
| VCC       | AK18         | Power/Other           |           | VCC       | AN25        | Power/Other           |          |
| VCC       | AK19         | Power/Other           |           | VCC       | AN26        | Power/Other           |          |
| VCC       | AK21         | Power/Other           |           | VCC       | AN8         | Power/Other           |          |
| VCC       | AK22         | Power/Other           |           | VCC       | AN9         | Power/Other           |          |
| VCC       | AK22         | Power/Other           |           | VCC       | J10         | Power/Other           |          |
| VCC       | AK25         | Power/Other           |           | VCC       | J10         | Power/Other           |          |
| VCC       | AK20         | Power/Other           |           | VCC       | J12         | Power/Other           |          |
| VCC       | AK0<br>AK9   | Power/Other           |           | VCC       | J12<br>J13  | Power/Other           |          |
| VCC       |              | Power/Other           |           | VCC       |             | Power/Other           |          |
| VCC       | AL11<br>AL12 |                       |           | VCC       | J14         |                       |          |
| VCC       |              | Power/Other           |           | VCC       | J15         | Power/Other           |          |
| VCC       | AL14         | Power/Other           |           |           | J18         | Power/Other           |          |
| VUU       | AL15         | Power/Other           |           | VCC       | J19         | Power/Other           |          |



| Land Name | Land<br>No. | Signal Buffer<br>Type | Direction | Land Name      | Land<br>No. | Signal Buffer<br>Type | Directio |
|-----------|-------------|-----------------------|-----------|----------------|-------------|-----------------------|----------|
| VCC       | AL19        | Power/Other           |           | VCC            | J21         | Power/Other           |          |
| VCC       | AL21        | Power/Other           |           | VCC            | J22         | Power/Other           |          |
| VCC       | AL22        | Power/Other           |           | VCC            | J23         | Power/Other           |          |
| VCC       | AL25        | Power/Other           |           | VCC            | J24         | Power/Other           |          |
| VCC       | AL26        | Power/Other           |           | VCC            | J25         | Power/Other           |          |
| VCC       | AL29        | Power/Other           |           | VCC            | J26         | Power/Other           |          |
| VCC       | AL30        | Power/Other           |           | VCC            | J27         | Power/Other           |          |
| VCC       | AL9         | Power/Other           |           | VCC            | J28         | Power/Other           |          |
| VCC       | AM11        | Power/Other           |           | VCC            | J29         | Power/Other           |          |
| VCC       | AM12        | Power/Other           |           | VCC            | J30         | Power/Other           |          |
| VCC       | AM14        | Power/Other           |           | VCC            | J8          | Power/Other           |          |
| VCC       | AM15        | Power/Other           |           | VCC            | J9          | Power/Other           |          |
| VCC       | AM18        | Power/Other           |           | VCC            | K23         | Power/Other           |          |
| VCC       | AM19        | Power/Other           |           | VCC            | K24         | Power/Other           |          |
| VCC       | AM21        | Power/Other           |           | VCC            | K25         | Power/Other           |          |
| VCC       | AM22        | Power/Other           |           | VCC            | K26         | Power/Other           |          |
| VCC       | AM25        | Power/Other           |           | VCC            | K27         | Power/Other           |          |
| VCC       | AM26        | Power/Other           |           | VCC            | K28         | Power/Other           |          |
| VCC       | AM29        | Power/Other           |           | VCC            | K29         | Power/Other           |          |
| VCC       | AM30        | Power/Other           |           | VCC            | K30         | Power/Other           |          |
| VCC       | AM8         | Power/Other           |           | VCC            | K8          | Power/Other           |          |
| VCC       | AM9         | Power/Other           |           | VCC            | L8          | Power/Other           |          |
| VCC       | AN11        | Power/Other           |           | VCC            | M23         | Power/Other           |          |
| VCC       | M24         | Power/Other           |           | VCC            | W28         | Power/Other           |          |
| VCC       | M25         | Power/Other           |           | VCC            | W29         | Power/Other           |          |
| VCC       | M26         | Power/Other           |           | VCC            | W30         | Power/Other           |          |
| VCC       | M27         | Power/Other           |           | VCC            | W8          | Power/Other           |          |
| VCC       | M28         | Power/Other           |           | VCC            | Y23         | Power/Other           |          |
| VCC       | M29         | Power/Other           |           | VCC            | Y24         | Power/Other           |          |
| VCC       | M30         | Power/Other           |           | VCC            | Y25         | Power/Other           |          |
| VCC       | M8          | Power/Other           |           | VCC            | Y26         | Power/Other           |          |
| VCC       | N23         | Power/Other           |           | VCC            | Y27         | Power/Other           |          |
| VCC       | N24         | Power/Other           |           | VCC            | Y28         | Power/Other           |          |
| VCC       | N25         | Power/Other           |           | VCC            | Y29         | Power/Other           |          |
| VCC       | N26         | Power/Other           |           | VCC            | Y30         | Power/Other           |          |
| VCC       | N27         | Power/Other           |           | VCC            | Y8          | Power/Other           |          |
| VCC       | N28         | Power/Other           |           | VCC_DIE_SENSE  | AN3         | Power/Other           | Output   |
| VCC       | N29         | Power/Other           |           | VCC_DIE_SENSE2 | AL8         | Power/Other           | Output   |
| VCC       | N30         | Power/Other           |           | VCCA           | A23         | Power/Other           | Input    |
| VCC       | N8          | Power/Other           |           | VCCIOPLL       | C23         | Power/Other           | Input    |
| VCC       | P8          | Power/Other           |           | VIDO           | AM2         | Power/Other           | Output   |
| VCC       | R8          | Power/Other           |           | VID1           | AL5         | Power/Other           | Output   |
| VCC       | T23         | Power/Other           |           | VID2           | AM3         | Power/Other           | Output   |
| VCC       | T24         | Power/Other           |           | VID3           | AL6         | Power/Other           | Output   |
| VCC       | T25         | Power/Other           |           | VID4           | AK4         | Power/Other           | Output   |
| VCC       | T26         | Power/Other           |           | VID5           | AL4         | Power/Other           | Output   |
| VCC       | T20         | Power/Other           |           | VID_SELECT     | AN7         | Power/Other           | Output   |
| VCC       | T27         | Power/Other           |           | VID_SELECT     | A12         | Power/Other           | Salpa    |

### Table 4-1. Land Listing by Land Name (Sheet 5 of 9)





| Table 4-1. | Land Listing by | Land Name | (Sheet 6 of 9) |
|------------|-----------------|-----------|----------------|
|------------|-----------------|-----------|----------------|

| Land Name | Land<br>No.  | Signal Buffer<br>Type | Direction | Land Name | Land<br>No.  | Signal Buffer<br>Type | Direc |
|-----------|--------------|-----------------------|-----------|-----------|--------------|-----------------------|-------|
| VCC       | T29          | Power/Other           |           | VSS       | A15          | Power/Other           |       |
| VCC       | T30          | Power/Other           |           | VSS       | A18          | Power/Other           |       |
| VCC       | Т8           | Power/Other           |           | VSS       | A2           | Power/Other           |       |
| VCC       | U23          | Power/Other           |           | VSS       | A21          | Power/Other           |       |
| VCC       | U24          | Power/Other           |           | VSS       | A24          | Power/Other           |       |
| VCC       | U25          | Power/Other           |           | VSS       | A6           | Power/Other           |       |
| VCC       | U26          | Power/Other           |           | VSS       | A9           | Power/Other           |       |
| VCC       | U27          | Power/Other           |           | VSS       | AA23         | Power/Other           |       |
| VCC       | U28          | Power/Other           |           | VSS       | AA24         | Power/Other           |       |
| VCC       | U29          | Power/Other           |           | VSS       | AA25         | Power/Other           |       |
| VCC       | U30          | Power/Other           |           | VSS       | AA26         | Power/Other           |       |
| VCC       | U8           | Power/Other           |           | VSS       | AA27         | Power/Other           |       |
| VCC       | V8           | Power/Other           |           | VSS       | AA28         | Power/Other           |       |
| VCC       | W23          | Power/Other           |           | VSS       | AA29         | Power/Other           |       |
| VCC       | W24          | Power/Other           |           | VSS       | AA3          | Power/Other           |       |
| VCC       | W24          | Power/Other           |           | VSS       | AA30         | Power/Other           |       |
| VCC       | W25          | Power/Other           |           | VSS       | AA6          | Power/Other           |       |
| VCC       | W27          | Power/Other           |           | VSS       | AA7          | Power/Other           |       |
| VSS       | AB1          | Power/Other           |           | VSS       | AF30         | Power/Other           |       |
| VSS       | AB23         | Power/Other           |           | VSS       | AF6          | Power/Other           |       |
| VSS       | AB23<br>AB24 | Power/Other           |           | VSS       | AF7          | Power/Other           |       |
| VSS       | AB24<br>AB25 | Power/Other           |           | VSS       | AG10         | Power/Other           |       |
| VSS       | AB23<br>AB26 | Power/Other           |           | VSS       | AG10<br>AG13 | Power/Other           |       |
| VSS       | AB20<br>AB27 |                       |           | VSS       | AG13<br>AG16 |                       |       |
|           |              | Power/Other           |           | VSS       |              | Power/Other           |       |
| VSS       | AB28         | Power/Other           |           |           | AG17         | Power/Other           |       |
| VSS       | AB29         | Power/Other           |           | VSS       | AG20         | Power/Other           |       |
| VSS       | AB30         | Power/Other           |           | VSS       | AG23         | Power/Other           |       |
| VSS       | AB7          | Power/Other           |           | VSS       | AG24         | Power/Other           |       |
| VSS       | AC3          | Power/Other           |           | VSS       | AG7          | Power/Other           |       |
| VSS       | AC6          | Power/Other           |           | VSS       | AH1          | Power/Other           |       |
| VSS       | AC7          | Power/Other           |           | VSS       | AH10         | Power/Other           |       |
| VSS       | AD4          | Power/Other           |           | VSS       | AH13         | Power/Other           |       |
| VSS       | AD7          | Power/Other           |           | VSS       | AH16         | Power/Other           |       |
| VSS       | AE10         | Power/Other           |           | VSS       | AH17         | Power/Other           |       |
| VSS       | AE13         | Power/Other           |           | VSS       | AH20         | Power/Other           |       |
| VSS       | AE16         | Power/Other           |           | VSS       | AH23         | Power/Other           |       |
| VSS       | AE17         | Power/Other           |           | VSS       | AH24         | Power/Other           |       |
| VSS       | AE2          | Power/Other           |           | VSS       | AH3          | Power/Other           |       |
| VSS       | AE20         | Power/Other           |           | VSS       | AH6          | Power/Other           |       |
| VSS       | AE24         | Power/Other           |           | VSS       | AJ10         | Power/Other           |       |
| VSS       | AE25         | Power/Other           |           | VSS       | AJ13         | Power/Other           |       |
| VSS       | AE26         | Power/Other           |           | VSS       | AJ16         | Power/Other           |       |
| VSS       | AE27         | Power/Other           |           | VSS       | AJ17         | Power/Other           |       |
| VSS       | AE28         | Power/Other           |           | VSS       | AJ20         | Power/Other           |       |
| VSS       | AE29         | Power/Other           |           | VSS       | AJ23         | Power/Other           |       |
| VSS       | AE30         | Power/Other           |           | VSS       | AJ24         | Power/Other           |       |
| VSS       | AE5          | Power/Other           |           | VSS       | AJ27         | Power/Other           |       |
| VSS       | AE7          | Power/Other           |           | VSS       | AJ28         | Power/Other           |       |



| Land Name | Land<br>No.  | Signal Buffer<br>Type      | Direction |   | Land Name | Land<br>No. | Signal Buffer<br>Type | Directio |
|-----------|--------------|----------------------------|-----------|---|-----------|-------------|-----------------------|----------|
| VSS       | AF10         | Power/Other                |           |   | VSS       | AJ29        | Power/Other           |          |
| VSS       | AF13         | Power/Other                |           |   | VSS       | AJ30        | Power/Other           |          |
| VSS       | AF16         | Power/Other                |           |   | VSS       | AJ4         | Power/Other           |          |
| VSS       | AF17         | Power/Other                |           |   | VSS       | AK10        | Power/Other           |          |
| VSS       | AF20         | Power/Other                |           |   | VSS       | AK13        | Power/Other           |          |
| VSS       | AF23         | Power/Other                |           |   | VSS       | AK16        | Power/Other           |          |
| VSS       | AF24         | Power/Other                |           |   | VSS       | AK17        | Power/Other           |          |
| VSS       | AF25         | Power/Other                |           |   | VSS       | AK2         | Power/Other           |          |
| VSS       | AF26         | Power/Other                |           |   | VSS       | AK20        | Power/Other           |          |
| VSS       | AF27         | Power/Other                |           |   | VSS       | AK23        | Power/Other           |          |
| VSS       | AF28         | Power/Other                |           |   | VSS       | AK24        | Power/Other           |          |
| VSS       | AF29         | Power/Other                |           |   | VSS       | AK27        | Power/Other           |          |
| VSS       | AF3          | Power/Other                |           |   | VSS       | AK28        | Power/Other           |          |
| VSS       | AK29         | Power/Other                |           |   | VSS       | C10         | Power/Other           |          |
| VSS       | AK30         | Power/Other                |           |   | VSS       | C13         | Power/Other           |          |
| VSS       | AK5          | Power/Other                |           | ┢ | VSS       | C16         | Power/Other           |          |
| VSS       | AK7          | Power/Other                |           | F | VSS       | C19         | Power/Other           |          |
| VSS       | AL10         | Power/Other                |           |   | VSS       | C22         | Power/Other           |          |
| VSS       | AL13         | Power/Other                |           |   | VSS       | C24         | Power/Other           |          |
| VSS       | AL16         | Power/Other                |           |   | VSS       | C4          | Power/Other           |          |
| VSS       | AL17         | Power/Other                |           |   | VSS       | C7          | Power/Other           |          |
| VSS       | AL20         | Power/Other                |           |   | VSS       | D12         | Power/Other           |          |
| VSS       | AL23         | Power/Other                |           |   | VSS       | D15         | Power/Other           |          |
| VSS       | AL23         | Power/Other                |           |   | VSS       | D18         | Power/Other           |          |
| VSS       | AL27         | Power/Other                |           |   | VSS       | D10         | Power/Other           |          |
| VSS       | AL27<br>AL28 | Power/Other                |           |   | VSS       | D21         | Power/Other           |          |
| VSS       | AL20         | Power/Other                |           |   | VSS       | D24         | Power/Other           |          |
| VSS       | AL3          | Power/Other                |           |   | VSS       | D5          | Power/Other           |          |
| VSS       | AM10         | Power/Other                |           |   | VSS       | D5          | Power/Other           |          |
| VSS       | AM10<br>AM13 | Power/Other                |           |   | VSS       | D0          | Power/Other           |          |
| VSS       |              |                            |           |   | VSS       | E11         |                       |          |
|           | AM16         | Power/Other                |           |   |           |             | Power/Other           |          |
| VSS       | AM17         | Power/Other                |           | ⊢ | VSS       | E14         | Power/Other           |          |
| VSS       | AM20         | Power/Other                |           | ⊢ | VSS       | E17         | Power/Other           |          |
|           | AM23         | Power/Other<br>Power/Other |           | - | VSS       | E2          | Power/Other           |          |
| VSS       | AM24         |                            |           | - |           | E20         | Power/Other           |          |
| VSS       | AM27         | Power/Other                |           | ┝ | VSS       | E25         | Power/Other           |          |
| VSS       | AM28         | Power/Other                |           | ┝ | VSS       | E26         | Power/Other           |          |
| VSS       | AM4          | Power/Other                |           | ┝ |           | E27         | Power/Other           |          |
| VSS       | AM7          | Power/Other                |           | ⊢ | VSS       | E28         | Power/Other           |          |
| VSS       | AN1          | Power/Other                |           |   | VSS       | E29         | Power/Other           |          |
| VSS       | AN10         | Power/Other                |           |   | VSS       | E8          | Power/Other           |          |
| VSS       | AN13         | Power/Other                |           |   | VSS       | F1          | Power/Other           |          |
| VSS       | AN16         | Power/Other                |           |   | VSS       | F10         | Power/Other           |          |
| VSS       | AN17         | Power/Other                |           |   | VSS       | F13         | Power/Other           |          |
| VSS       | AN2          | Power/Other                |           |   | VSS       | F16         | Power/Other           |          |
| VSS       | AN20         | Power/Other                |           |   | VSS       | F19         | Power/Other           |          |
| VSS       | AN23         | Power/Other                |           |   | VSS       | F22         | Power/Other           |          |
| VSS       | AN24         | Power/Other                |           |   | VSS       | F4          | Power/Other           |          |

### Table 4-1. Land Listing by Land Name (Sheet 7 of 9)



Direction

Output

Output

Input



|           |             | 5 5                   |           |                |             |                       |   |
|-----------|-------------|-----------------------|-----------|----------------|-------------|-----------------------|---|
| Land Name | Land<br>No. | Signal Buffer<br>Type | Direction | Land Name      | Land<br>No. | Signal Buffer<br>Type |   |
| VSS       | B1          | Power/Other           |           | VSS            | F7          | Power/Other           |   |
| VSS       | B11         | Power/Other           |           | VSS            | G1          | Power/Other           |   |
| VSS       | B14         | Power/Other           |           | VSS            | H10         | Power/Other           |   |
| VSS       | B17         | Power/Other           |           | VSS            | H11         | Power/Other           |   |
| VSS       | B20         | Power/Other           |           | VSS            | H12         | Power/Other           |   |
| VSS       | B24         | Power/Other           |           | VSS            | H13         | Power/Other           |   |
| VSS       | B5          | Power/Other           |           | VSS            | H14         | Power/Other           |   |
| VSS       | B8          | Power/Other           |           | VSS            | H17         | Power/Other           |   |
| VSS       | H18         | Power/Other           |           | VSS            | P28         | Power/Other           |   |
| VSS       | H19         | Power/Other           |           | VSS            | P29         | Power/Other           |   |
| VSS       | H20         | Power/Other           |           | VSS            | P30         | Power/Other           |   |
| VSS       | H21         | Power/Other           |           | VSS            | P4          | Power/Other           |   |
| VSS       | H22         | Power/Other           |           | VSS            | P7          | Power/Other           |   |
| VSS       | H23         | Power/Other           |           | VSS            | R2          | Power/Other           |   |
| VSS       | H24         | Power/Other           |           | VSS            | R23         | Power/Other           |   |
| VSS       | H25         | Power/Other           |           | VSS            | R24         | Power/Other           |   |
| VSS       | H26         | Power/Other           |           | VSS            | R25         | Power/Other           |   |
| VSS       | H27         | Power/Other           |           | VSS            | R26         | Power/Other           |   |
| VSS       | H28         | Power/Other           |           | VSS            | R27         | Power/Other           |   |
| VSS       | H29         | Power/Other           |           | VSS            | R28         | Power/Other           |   |
| VSS       | H3          | Power/Other           |           | VSS            | R29         | Power/Other           |   |
| VSS       | H6          | Power/Other           |           | VSS            | R30         | Power/Other           |   |
| VSS       | H7          | Power/Other           |           | VSS            | R5          | Power/Other           |   |
| VSS       | H8          | Power/Other           |           | VSS            | R7          | Power/Other           |   |
| VSS       | H9          | Power/Other           |           | VSS            | Т3          | Power/Other           |   |
| VSS       | J4          | Power/Other           |           | VSS            | T6          | Power/Other           |   |
| VSS       | J7          | Power/Other           |           | VSS            | Τ7          | Power/Other           |   |
| VSS       | К2          | Power/Other           |           | VSS            | U1          | Power/Other           |   |
| VSS       | K5          | Power/Other           |           | VSS            | U7          | Power/Other           |   |
| VSS       | K7          | Power/Other           |           | VSS            | V23         | Power/Other           |   |
| VSS       | L23         | Power/Other           |           | VSS            | V24         | Power/Other           |   |
| VSS       | L24         | Power/Other           |           | VSS            | V25         | Power/Other           |   |
| VSS       | L25         | Power/Other           |           | VSS            | V26         | Power/Other           |   |
| VSS       | L26         | Power/Other           |           | VSS            | V27         | Power/Other           |   |
| VSS       | L27         | Power/Other           |           | VSS            | V28         | Power/Other           |   |
| VSS       | L28         | Power/Other           |           | VSS            | V29         | Power/Other           |   |
| VSS       | L29         | Power/Other           |           | VSS            | V3          | Power/Other           |   |
| VSS       | L3          | Power/Other           |           | VSS            | V30         | Power/Other           |   |
| VSS       | L30         | Power/Other           |           | VSS            | V6          | Power/Other           |   |
| VSS       | L6          | Power/Other           |           | VSS            | V7          | Power/Other           |   |
| VSS       | L7          | Power/Other           |           | VSS            | W4          | Power/Other           |   |
| VSS       | M1          | Power/Other           |           | VSS            | W7          | Power/Other           |   |
| VSS       | M7          | Power/Other           |           | VSS            | Y2          | Power/Other           |   |
| VSS       | N3          | Power/Other           |           | VSS            | Y5          | Power/Other           |   |
| VSS       | N6          | Power/Other           |           | VSS            | ¥7          | Power/Other           |   |
| VSS       | N7          | Power/Other           |           | VSS_DIE_SENSE  | AN4         | Power/Other           |   |
| VSS       | P23         | Power/Other           |           | VSS_DIE_SENSE2 | AL7         | Power/Other           |   |
| VCC       | D24         | Douvor/Other          |           |                | <b>D</b> 22 | Douvor (Othor         | 1 |

#### Table 4-1. Land Listing by Land Name (Sheet 8 of 9)

VSSA

B23 Power/Other

VSS

P24

Power/Other



| Land Name | Land<br>No. | Signal Buffer<br>Type | Direction | La |
|-----------|-------------|-----------------------|-----------|----|
| VSS       | P25         | Power/Other           |           |    |
| VSS       | P26         | Power/Other           |           |    |
| VSS       | P27         | Power/Other           |           |    |
| VTT       | B26         | Power/Other           |           |    |
| VTT       | B27         | Power/Other           |           |    |
| VTT       | B28         | Power/Other           |           |    |
| VTT       | B29         | Power/Other           |           |    |
| VTT       | B30         | Power/Other           |           |    |
| VTT       | C25         | Power/Other           |           |    |
| VTT       | C26         | Power/Other           |           |    |
| VTT       | C27         | Power/Other           |           | ١  |
| VTT       | C28         | Power/Other           |           | ١  |
| VTT       | C29         | Power/Other           |           | R  |
| VTT       | C30         | Power/Other           |           | V  |
| VTT       | D25         | Power/Other           |           |    |

| Table 4-1. | Land Listing  | by Land Name | (Sheet 9 of 9) |
|------------|---------------|--------------|----------------|
|            | Euria Eisting |              |                |

| Land Name | Land<br>No. | Signal Buffer<br>Type | Direction |
|-----------|-------------|-----------------------|-----------|
| VTT       | A25         | Power/Other           |           |
| VTT       | A26         | Power/Other           |           |
| VTT       | B25         | Power/Other           |           |
| VTT       | D26         | Power/Other           |           |
| VTT       | D27         | Power/Other           |           |
| VTT       | D28         | Power/Other           |           |
| VTT       | D29         | Power/Other           |           |
| VTT       | D30         | Power/Other           |           |
| VTT       | E30         | Power/Other           |           |
| VTT       | F30         | Power/Other           |           |
| VTT_OUT   | AA1         | Power/Other           | Output    |
| VTT_OUT   | J1          | Power/Other           | Output    |
| RESERVED  | F27         |                       |           |
| VTTPWRGD  | AM6         | Power/Other           | Input     |
|           |             |                       |           |



## 4.1.2 Land Listing by Land Number

#### Table 4-2. Land Listing by Land Number (Sheet 1 of 9)

| Land<br>No. | Land Name | Signal Buffer<br>Type | Direction    | Land<br>No. | Land Name | Signal Buffer<br>Type | Direction    |
|-------------|-----------|-----------------------|--------------|-------------|-----------|-----------------------|--------------|
| A10         | D08#      | Source Sync           | Input/Output | AB1         | VSS       | Power/Other           |              |
| A11         | D09#      | Source Sync           | Input/Output | AB2         | IERR#     | ASync GTL+            | Output       |
| A12         | VSS       | Power/Other           |              | AB23        | VSS       | Power/Other           |              |
| A13         | COMPO     | Power/Other           | Input        | AB24        | VSS       | Power/Other           |              |
| A14         | D50#      | Source Sync           | Input/Output | AB25        | VSS       | Power/Other           |              |
| A15         | VSS       | Power/Other           |              | AB26        | VSS       | Power/Other           |              |
| A16         | DSTBN3#   | Source Sync           | Input/Output | AB27        | VSS       | Power/Other           |              |
| A17         | D56#      | Source Sync           | Input/Output | AB28        | VSS       | Power/Other           |              |
| A18         | VSS       | Power/Other           |              | AB29        | VSS       | Power/Other           |              |
| A19         | D61#      | Source Sync           | Input/Output | AB3         | MCERR#    | Common Clk            | Input/Output |
| A2          | VSS       | Power/Other           |              | AB30        | VSS       | Power/Other           |              |
| A20         | RESERVED  |                       |              | AB4         | A26#      | Source Sync           | Input/Output |
| A21         | VSS       | Power/Other           |              | AB5         | A24#      | Source Sync           | Input/Output |
| A22         | D62#      | Source Sync           | Input/Output | AB6         | A17#      | Source Sync           | Input/Output |
| A23         | VCCA      | Power/Other           | Input        | AB7         | VSS       | Power/Other           |              |
| A24         | VSS       | Power/Other           |              | AB8         | VCC       | Power/Other           |              |
| A25         | VTT       | Power/Other           |              | AC1         | TMS       | TAP                   | Input        |
| A26         | VTT       | Power/Other           |              | AC2         | DBR#      | Power/Other           | Output       |
| A3          | RS2#      | Common Clk            | Input        | AC23        | VCC       | Power/Other           |              |
| A4          | D02#      | Source Sync           | Input/Output | AC24        | VCC       | Power/Other           |              |
| A5          | D04#      | Source Sync           | Input/Output | AC25        | VCC       | Power/Other           |              |
| A6          | VSS       | Power/Other           |              | AC26        | VCC       | Power/Other           |              |
| A7          | D07#      | Source Sync           | Input/Output | AC27        | VCC       | Power/Other           |              |
| A8          | DBI0#     | Source Sync           | Input/Output | AC28        | VCC       | Power/Other           |              |
| A9          | VSS       | Power/Other           |              | AC29        | VCC       | Power/Other           |              |
| AA1         | VTT_OUT   | Power/Other           | Output       | AC3         | VSS       | Power/Other           |              |
| AA2         | LL_ID1    | Power/Other           | Output       | AC30        | VCC       | Power/Other           |              |
| AA23        | VSS       | Power/Other           |              | AC4         | RESERVED  |                       |              |
| AA24        | VSS       | Power/Other           |              | AC5         | A25#      | Source Sync           | Input/Output |
| AA25        | VSS       | Power/Other           |              | AC6         | VSS       | Power/Other           |              |
| AA26        | VSS       | Power/Other           |              | AC7         | VSS       | Power/Other           |              |
| AA27        | VSS       | Power/Other           |              | AC8         | VCC       | Power/Other           |              |
| AA28        | VSS       | Power/Other           |              | AD1         | TDI       | TAP                   | Input        |
| AA29        | VSS       | Power/Other           |              | AD2         | BPM2#     | Common Clk            | Input/Output |
| AA3         | VSS       | Power/Other           |              | AD23        | VCC       | Power/Other           |              |
| AA30        | VSS       | Power/Other           |              | AD24        | VCC       | Power/Other           |              |
| AA4         | A21#      | Source Sync           | Input/Output | AD25        | VCC       | Power/Other           |              |
| AA5         | A23#      | Source Sync           | Input/Output | AD26        | VCC       | Power/Other           |              |
| AA6         | VSS       | Power/Other           |              | AD27        | VCC       | Power/Other           |              |
| AA7         | VSS       | Power/Other           |              | AD28        | VCC       | Power/Other           |              |
| AA8         | VCC       | Power/Other           |              | AD29        | VCC       | Power/Other           |              |
| AD3         | BINIT#    | Common Clk            | Input/Output | AF15        | VCC       | Power/Other           |              |
| AD30        | VCC       | Power/Other           |              | AF16        | VSS       | Power/Other           |              |
| AD4         | VSS       | Power/Other           |              | AF17        | VSS       | Power/Other           |              |
| AD5         | ADSTB1#   | Source Sync           | Input/Output | AF18        | VCC       | Power/Other           |              |
| AD6         | A22#      | Source Sync           | Input/Output | AF19        | VCC       | Power/Other           |              |



| Land<br>No. | Land Name | Signal Buffer<br>Type | Direction    | Land<br>No. | Land Name | Signal Buffer<br>Type | Direction    |
|-------------|-----------|-----------------------|--------------|-------------|-----------|-----------------------|--------------|
| AD7         | VSS       | Power/Other           |              | AF2         | BPM4#     | Common Clk            | Input/Output |
| AD8         | VCC       | Power/Other           |              | AF20        | VSS       | Power/Other           |              |
| AE1         | ТСК       | TAP                   | Input        | AF21        | VCC       | Power/Other           |              |
| AE10        | VSS       | Power/Other           |              | AF22        | VCC       | Power/Other           |              |
| AE11        | VCC       | Power/Other           |              | AF23        | VSS       | Power/Other           |              |
| AE12        | VCC       | Power/Other           |              | AF24        | VSS       | Power/Other           |              |
| AE13        | VSS       | Power/Other           |              | AF25        | VSS       | Power/Other           |              |
| AE14        | VCC       | Power/Other           |              | AF26        | VSS       | Power/Other           |              |
| AE15        | VCC       | Power/Other           |              | AF27        | VSS       | Power/Other           |              |
| AE16        | VSS       | Power/Other           |              | AF28        | VSS       | Power/Other           |              |
| AE17        | VSS       | Power/Other           |              | AF29        | VSS       | Power/Other           |              |
| AE18        | VCC       | Power/Other           |              | AF3         | VSS       | Power/Other           |              |
| AE19        | VCC       | Power/Other           |              | AF30        | VSS       | Power/Other           |              |
| AE2         | VSS       | Power/Other           |              | AF4         | A28#      | Source Sync           | Input/Output |
| AE20        | VSS       | Power/Other           |              | AF5         | A27#      | Source Sync           | Input/Output |
| AE21        | VCC       | Power/Other           |              | AF6         | VSS       | Power/Other           |              |
| AE22        | VCC       | Power/Other           |              | AF7         | VSS       | Power/Other           |              |
| AE23        | VCC       | Power/Other           |              | AF8         | VCC       | Power/Other           |              |
| AE24        | VSS       | Power/Other           |              | AF9         | VCC       | Power/Other           |              |
| AE25        | VSS       | Power/Other           |              | AG1         | TRST#     | TAP                   | Input        |
| AE26        | VSS       | Power/Other           |              | AG10        | VSS       | Power/Other           |              |
| AE27        | VSS       | Power/Other           |              | AG11        | VCC       | Power/Other           |              |
| AE28        | VSS       | Power/Other           |              | AG12        | VCC       | Power/Other           |              |
| AE29        | VSS       | Power/Other           |              | AG13        | VSS       | Power/Other           |              |
| AE3         | COMP7     | Power/Other           | Input        | AG14        | VCC       | Power/Other           |              |
| AE30        | VSS       | Power/Other           |              | AG15        | VCC       | Power/Other           |              |
| AE4         | RESERVED  |                       |              | AG16        | VSS       | Power/Other           |              |
| AE5         | VSS       | Power/Other           |              | AG17        | VSS       | Power/Other           |              |
| AE6         | RESERVED  |                       |              | AG18        | VCC       | Power/Other           |              |
| AE7         | VSS       | Power/Other           |              | AG19        | VCC       | Power/Other           |              |
| AE8         | SKTOCC#   | Power/Other           | Output       | AG2         | BPM3#     | Common Clk            | Input/Output |
| AE9         | VCC       | Power/Other           |              | AG20        | VSS       | Power/Other           |              |
| AF1         | TDO       | TAP                   | Output       | AG21        | VCC       | Power/Other           |              |
| AF10        | VSS       | Power/Other           |              | AG22        | VCC       | Power/Other           |              |
| AF11        | VCC       | Power/Other           |              | AG23        | VSS       | Power/Other           |              |
| AF12        | VCC       | Power/Other           |              | AG24        | VSS       | Power/Other           |              |
| AF13        | VSS       | Power/Other           |              | AG25        | VCC       | Power/Other           |              |
| AF14        | VCC       | Power/Other           |              | AG26        | VCC       | Power/Other           |              |
| AG27        | VCC       | Power/Other           |              | AJ11        | VCC       | Power/Other           |              |
| AG28        | VCC       | Power/Other           |              | AJ12        | VCC       | Power/Other           |              |
| AG29        | VCC       | Power/Other           |              | AJ13        | VSS       | Power/Other           |              |
| AG3         | BPM5#     | Common Clk            | Input/Output | AJ14        | VCC       | Power/Other           |              |
| AG30        | VCC       | Power/Other           |              | AJ15        | VCC       | Power/Other           |              |
| AG4         | A30#      | Source Sync           | Input/Output | AJ16        | VSS       | Power/Other           |              |
| AG5         | A31#      | Source Sync           | Input/Output | AJ17        | VSS       | Power/Other           |              |
| AG6         | A29#      | Source Sync           | Input/Output | AJ18        | VCC       | Power/Other           |              |
| AG7         | VSS       | Power/Other           | •            | AJ19        | VCC       | Power/Other           |              |
| AG8         | VCC       | Power/Other           |              | AJ2         | BPM0#     | Common Clk            | Input/Output |

### Table 4-2. Land Listing by Land Number (Sheet 2 of 9)



Direction

Input/Output Input/Output

Output

Output

Output

Output



| Land<br>No. | Land Name | Signal Buffer<br>Type | Direction    | Land<br>No. | Land Name      | Signal Buffer<br>Type |
|-------------|-----------|-----------------------|--------------|-------------|----------------|-----------------------|
| AG9         | VCC       | Power/Other           |              | AJ20        | VSS            | Power/Other           |
| AH1         | VSS       | Power/Other           |              | AJ21        | VCC            | Power/Other           |
| AH10        | VSS       | Power/Other           |              | AJ22        | VCC            | Power/Other           |
| AH11        | VCC       | Power/Other           |              | AJ23        | VSS            | Power/Other           |
| AH12        | VCC       | Power/Other           |              | AJ24        | VSS            | Power/Other           |
| AH13        | VSS       | Power/Other           |              | AJ25        | VCC            | Power/Other           |
| AH14        | VCC       | Power/Other           |              | AJ26        | VCC            | Power/Other           |
| AH15        | VCC       | Power/Other           |              | AJ27        | VSS            | Power/Other           |
| AH16        | VSS       | Power/Other           |              | AJ28        | VSS            | Power/Other           |
| AH17        | VSS       | Power/Other           |              | AJ29        | VSS            | Power/Other           |
| AH18        | VCC       | Power/Other           |              | AJ3         | RESERVED       |                       |
| AH19        | VCC       | Power/Other           |              | AJ30        | VSS            | Power/Other           |
| AH2         | TEST_BUS  | Power/Other           |              | AJ4         | VSS            | Power/Other           |
| AH20        | VSS       | Power/Other           |              | AJ5         | A34#           | Source Sync           |
| AH21        | VCC       | Power/Other           |              | AJ6         | A35#           | Source Sync           |
| AH22        | VCC       | Power/Other           |              | AJ7         | THERMDA2       | Power/Other           |
| AH23        | VSS       | Power/Other           |              | AJ8         | VCC            | Power/Other           |
| AH24        | VSS       | Power/Other           |              | AJ9         | VCC            | Power/Other           |
| AH25        | VCC       | Power/Other           |              | AK1         | THERMDC        | Power/Other           |
| AH26        | VCC       | Power/Other           |              | AK10        | VSS            | Power/Other           |
| AH27        | VCC       | Power/Other           |              | AK11        | VCC            | Power/Other           |
| AH28        | VCC       | Power/Other           |              | AK12        | VCC            | Power/Other           |
| AH29        | VCC       | Power/Other           |              | AK13        | VSS            | Power/Other           |
| AH3         | VSS       | Power/Other           |              | AK14        | VCC            | Power/Other           |
| AH30        | VCC       | Power/Other           |              | AK15        | VCC            | Power/Other           |
| AH4         | A32#      | Source Sync           | Input/Output | AK16        | VSS            | Power/Other           |
| AH5         | A33#      | Source Sync           | Input/Output | AK17        | VSS            | Power/Other           |
| AH6         | VSS       | Power/Other           |              | AK18        | VCC            | Power/Other           |
| AH7         | THERMDC2  | Power/Other           | Output       | AK19        | VCC            | Power/Other           |
| AH8         | VCC       | Power/Other           |              | AK2         | VSS            | Power/Other           |
| AH9         | VCC       | Power/Other           |              | AK20        | VSS            | Power/Other           |
| AJ1         | BPM1#     | Common Clk            | Input/Output | AK21        | VCC            | Power/Other           |
| AJ10        | VSS       | Power/Other           |              | AK22        | VCC            | Power/Other           |
| AK23        | VSS       | Power/Other           |              | AL8         | VCC_DIE_SENSE2 | Power/Other           |
| AK24        | VSS       | Power/Other           |              | AL9         | VCC            | Power/Other           |
| AK25        | VCC       | Power/Other           |              | AM1         | VSS            | Power/Other           |
| AK26        | VCC       | Power/Other           |              | AM10        | VSS            | Power/Other           |
| AK27        | VSS       | Power/Other           |              | AM11        | VCC            | Power/Other           |
| AK28        | VSS       | Power/Other           |              | AM12        | VCC            | Power/Other           |
| AK29        | VSS       | Power/Other           |              | AM13        | VSS            | Power/Other           |
| AK3         | RESERVED  |                       |              | AM14        | VCC            | Power/Other           |
| AK30        | VSS       | Power/Other           |              | AM15        | VCC            | Power/Other           |
| AK4         | VID4      | Power/Other           | Output       | AM16        | VSS            | Power/Other           |
| AK5         | VSS       | Power/Other           |              | AM17        | VSS            | Power/Other           |
| 1           |           |                       |              |             |                | 1                     |

#### Table 4-2. Land Listing by Land Number (Sheet 3 of 9)

VCC

VCC

VIDO

VSS

Power/Other

Power/Other

Power/Other

Power/Other

AM18

AM19

AM2

AM20

Input

AK6

AK7

AK8

AK9

FORCEPR#

VSS

VCC

VCC

ASync GTL+

Power/Other

Power/Other

Power/Other



| Land<br>No. | Land Name      | Signal Buffer<br>Type | Direction    | Land<br>No. | Land Name | Signal Buffer<br>Type | Direction    |
|-------------|----------------|-----------------------|--------------|-------------|-----------|-----------------------|--------------|
| AL1         | THERMDA        | Power/Other           | Output       | AM21        | VCC       | Power/Other           |              |
| AL10        | VSS            | Power/Other           |              | AM22        | VCC       | Power/Other           |              |
| AL11        | VCC            | Power/Other           |              | AM23        | VSS       | Power/Other           |              |
| AL12        | VCC            | Power/Other           |              | AM24        | VSS       | Power/Other           |              |
| AL13        | VSS            | Power/Other           |              | AM25        | VCC       | Power/Other           |              |
| AL14        | VCC            | Power/Other           |              | AM26        | VCC       | Power/Other           |              |
| AL15        | VCC            | Power/Other           |              | AM27        | VSS       | Power/Other           |              |
| AL16        | VSS            | Power/Other           |              | AM28        | VSS       | Power/Other           |              |
| AL17        | VSS            | Power/Other           |              | AM29        | VCC       | Power/Other           |              |
| AL18        | VCC            | Power/Other           |              | AM3         | VID2      | Power/Other           | Output       |
| AL19        | VCC            | Power/Other           |              | AM30        | VCC       | Power/Other           |              |
| AL2         | PROCHOT#       | ASync GTL+            | Output       | AM4         | VSS       | Power/Other           |              |
| AL20        | VSS            | Power/Other           |              | AM5         | RESERVED  |                       |              |
| AL21        | VCC            | Power/Other           |              | AM6         | VTTPWRGD  | Power/Other           | Input        |
| AL22        | VCC            | Power/Other           |              | AM7         | VSS       | Power/Other           |              |
| AL23        | VSS            | Power/Other           |              | AM8         | VCC       | Power/Other           |              |
| AL24        | VSS            | Power/Other           |              | AM9         | VCC       | Power/Other           |              |
| AL25        | VCC            | Power/Other           |              | AN1         | VSS       | Power/Other           |              |
| AL26        | VCC            | Power/Other           |              | AN10        | VSS       | Power/Other           |              |
| AL27        | VSS            | Power/Other           |              | AN11        | VCC       | Power/Other           |              |
| AL28        | VSS            | Power/Other           |              | AN12        | VCC       | Power/Other           |              |
| AL29        | VCC            | Power/Other           |              | AN13        | VSS       | Power/Other           |              |
| AL3         | VSS            | Power/Other           |              | AN14        | VCC       | Power/Other           |              |
| AL30        | VCC            | Power/Other           |              | AN15        | VCC       | Power/Other           |              |
| AL4         | VID5           | Power/Other           | Output       | AN16        | VSS       | Power/Other           |              |
| AL5         | VID1           | Power/Other           | Output       | AN17        | VSS       | Power/Other           |              |
| AL6         | VID3           | Power/Other           | Output       | AN18        | VCC       | Power/Other           |              |
| AL7         | VSS_DIE_SENSE2 | Power/Other           | Output       | AN19        | VCC       | Power/Other           |              |
| AN2         | VSS            | Power/Other           |              | B8          | VSS       | Power/Other           |              |
| AN20        | VSS            | Power/Other           |              | B9          | DSTBP0#   | Source Sync           | Input/Output |
| AN21        | VCC            | Power/Other           |              | C1          | DRDY#     | Common Clk            | Input/Output |
| AN22        | VCC            | Power/Other           |              | C10         | VSS       | Power/Other           |              |
| AN23        | VSS            | Power/Other           |              | C11         | D11#      | Source Sync           | Input/Output |
| AN24        | VSS            | Power/Other           |              | C12         | D14#      | Source Sync           | Input/Output |
| AN25        | VCC            | Power/Other           |              | C13         | VSS       | Power/Other           |              |
| AN26        | VCC            | Power/Other           |              | C14         | D52#      | Source Sync           | Input/Output |
| AN3         | VCC_DIE_SENSE  | Power/Other           | Output       | C15         | D51#      | Source Sync           | Input/Output |
| AN4         | VSS_DIE_SENSE  | Power/Other           | Output       | C16         | VSS       | Power/Other           |              |
| AN5         | RESERVED       |                       |              | C17         | DSTBP3#   | Source Sync           | Input/Output |
| AN6         | RESERVED       |                       |              | C18         | D54#      | Source Sync           | Input/Output |
| AN7         | VID_SELECT     | Power/Other           | Output       | C19         | VSS       | Power/Other           |              |
| AN8         | VCC            | Power/Other           |              | C2          | BNR#      | Common Clk            | Input/Output |
| AN9         | VCC            | Power/Other           |              | C20         | DBI3#     | Source Sync           | Input/Output |
| B1          | VSS            | Power/Other           |              | C21         | D58#      | Source Sync           | Input/Output |
| B10         | D10#           | Source Sync           | Input/Output | C22         | VSS       | Power/Other           | -            |
| B11         | VSS            | Power/Other           |              | C23         | VCCIOPLL  | Power/Other           | Input        |
| B12         | D13#           | Source Sync           | Input/Output | C24         | VSS       | Power/Other           |              |
| B13         | RESERVED       | -                     |              | C25         | VTT       | Power/Other           | 1            |

#### Table 4-2. Land Listing by Land Number (Sheet 4 of 9)





### Table 4-2. Land Listing by Land Number (Sheet 5 of 9)

| Land<br>No. | Land Name | Signal Buffer<br>Type | Direction    | Land<br>No. | Land Name      | Signal Buffer<br>Type | Direction   |
|-------------|-----------|-----------------------|--------------|-------------|----------------|-----------------------|-------------|
| B14         | VSS       | Power/Other           |              | C26         | VTT            | Power/Other           |             |
| B15         | D53#      | Source Sync           | Input/Output | C27         | VTT            | Power/Other           |             |
| B16         | D55#      | Source Sync           | Input/Output | C28         | VTT            | Power/Other           |             |
| B17         | VSS       | Power/Other           |              | C29         | VTT            | Power/Other           |             |
| B18         | D57#      | Source Sync           | Input/Output | C3          | LOCK#          | Common Clk            | Input/Outpu |
| B19         | D60#      | Source Sync           | Input/Output | C30         | VTT            | Power/Other           |             |
| B2          | DBSY#     | Common Clk            | Input/Output | C4          | VSS            | Power/Other           |             |
| B20         | VSS       | Power/Other           |              | C5          | D01#           | Source Sync           | Input/Outpu |
| B21         | D59#      | Source Sync           | Input/Output | C6          | D03#           | Source Sync           | Input/Outpu |
| B22         | D63#      | Source Sync           | Input/Output | C7          | VSS            | Power/Other           |             |
| B23         | VSSA      | Power/Other           | Input        | C8          | DSTBN0#        | Source Sync           | Input/Outpu |
| B24         | VSS       | Power/Other           |              | C9          | RESERVED       |                       |             |
| B25         | VTT       | Power/Other           |              | D1          | RESERVED       |                       |             |
| B26         | VTT       | Power/Other           |              | D10         | D22#           | Source Sync           | Input/Outpu |
| B27         | VTT       | Power/Other           |              | D11         | D15#           | Source Sync           | Input/Outpu |
| B28         | VTT       | Power/Other           |              | D12         | VSS            | Power/Other           |             |
| B29         | VTT       | Power/Other           |              | D13         | D25#           | Source Sync           | Input/Outpu |
| B3          | RS0#      | Common Clk            | Input        | D14         | RESERVED       |                       |             |
| B30         | VTT       | Power/Other           |              | D15         | VSS            | Power/Other           |             |
| B4          | D00#      | Source Sync           | Input/Output | D16         | RESERVED       |                       |             |
| B5          | VSS       | Power/Other           |              | D17         | D49#           | Source Sync           | Input/Outpu |
| B6          | D05#      | Source Sync           | Input/Output | D18         | VSS            | Power/Other           |             |
| B7          | D06#      | Source Sync           | Input/Output | D19         | DBI2#          | Source Sync           | Input/Outpu |
| D2          | ADS#      | Common Clk            | Input/Output | E4          | HITM#          | Common Clk            | Input/Outpu |
| D20         | D48#      | Source Sync           | Input/Output | E5          | RESERVED       |                       |             |
| D21         | VSS       | Power/Other           |              | E6          | RESERVED       |                       |             |
| D22         | D46#      | Source Sync           | Input/Output | E7          | RESERVED       |                       |             |
| D23         | RESERVED  |                       |              | E8          | VSS            | Power/Other           |             |
| D24         | VSS       | Power/Other           |              | E9          | D19#           | Source Sync           | Input/Outpu |
| D25         | VTT       | Power/Other           |              | F1          | VSS            | Power/Other           | 1           |
| D26         | VTT       | Power/Other           |              | F10         | VSS            | Power/Other           |             |
| D27         | VTT       | Power/Other           |              | F11         | D23#           | Source Sync           | Input/Outpu |
| D28         | VTT       | Power/Other           |              | F12         | D24#           | Source Sync           | Input/Outpu |
| D29         | VTT       | Power/Other           |              | F13         | VSS            | Power/Other           |             |
| D3          | VSS       | Power/Other           |              | F14         | D28#           | Source Sync           | Input/Outpu |
| D30         | VTT       | Power/Other           |              | F15         | D30#           | Source Sync           | Input/Outpu |
| D4          | HIT#      | Common Clk            | Input/Output | F16         | VSS            | Power/Other           | 1           |
| D5          | VSS       | Power/Other           |              | F17         | D37#           | Source Sync           | Input/Outpu |
| D6          | VSS       | Power/Other           |              | F18         | D38#           | Source Sync           | Input/Outpu |
| D7          | D20#      | Source Sync           | Input/Output | F19         | VSS            | Power/Other           |             |
| D8          | D12#      | Source Sync           | Input/Output | F2          | GTLREF_DATA_C1 | Power/Other           | Input       |
| D9          | VSS       | Power/Other           |              | F20         | D41#           | Source Sync           | Input/Outpu |
| E1          | RESERVED  |                       |              | F21         | D43#           | Source Sync           | Input/Outpu |
| E10         | D21#      | Source Sync           | Input/Output | F22         | VSS            | Power/Other           | , o a cpr   |
| E10         | VSS       | Power/Other           |              | F23         | RESERVED       |                       |             |
| E12         | DSTBP1#   | Source Sync           | Input/Output | F24         | TESTHI07       | Power/Other           | Input       |
| E12         | D31611#   | Source Sync           | Input/Output | F25         | TESTHI02       | Power/Other           | Input       |
|             | VSS       | Power/Other           | pati Gatpat  | F26         | TESTHIO2       | Power/Other           | Input       |



| Land<br>No. | Land Name     | Signal Buffer<br>Type | Direction    |
|-------------|---------------|-----------------------|--------------|
| E15         | D33#          | Source Sync           | Input/Output |
| E16         | D34#          | Source Sync           | Input/Output |
| E17         | VSS           | Power/Other           |              |
| E18         | D39#          | Source Sync           | Input/Output |
| E19         | D40#          | Source Sync           | Input/Output |
| E2          | VSS           | Power/Other           |              |
| E20         | VSS           | Power/Other           |              |
| E21         | D42#          | Source Sync           | Input/Output |
| E22         | D45#          | Source Sync           | Input/Output |
| E23         | RESERVED      |                       |              |
| E24         | RESERVED      |                       |              |
| E25         | VSS           | Power/Other           |              |
| E26         | VSS           | Power/Other           |              |
| E27         | VSS           | Power/Other           |              |
| E28         | VSS           | Power/Other           |              |
| E29         | VSS           | Power/Other           |              |
| E3          | TRDY#         | Common Clk            | Input        |
| E30         | VTT           | Power/Other           |              |
| G16         | D32#          | Source Sync           | Input/Output |
| G17         | D36#          | Source Sync           | Input/Output |
| G18         | D35#          | Source Sync           | Input/Output |
| G19         | DSTBP2#       | Source Sync           | Input/Output |
| G2          | COMP2         | Power/Other           | Input        |
| G20         | DSTBN2#       | Source Sync           | Input/Output |
| G21         | D44#          | Source Sync           | Input/Output |
| G22         | D47#          | Source Sync           | Input/Output |
| G23         | RESET#        | Common Clk            | Input        |
| G24         | TESTHI06      | Power/Other           | Input        |
| G25         | TESTHI03      | Power/Other           | Input        |
| G26         | TESTHI05      | Power/Other           | Input        |
| G27         | TESTHI04      | Power/Other           | Input        |
| G28         | BCLK1         | Clk                   | Input        |
| G29         | BSELO         | Power/Other           | Output       |
| G3          | TESTHI08      | Power/Other           | Input        |
| G30         | BSEL2         | Power/Other           | Output       |
| G4          | TESTHI09      | Power/Other           | Input        |
| G5          | RESERVED      | 1                     |              |
| G6          | RESERVED      | 1                     |              |
| G7          | DEFER#        | Common Clk            | Input        |
| G8          | BPRI#         | Common Clk            | Input        |
| G9          | D16#          | Source Sync           | Input/Output |
| H1          | GTLREF_ADD_C0 | Power/Other           | Input        |
| H10         | VSS           | Power/Other           |              |
| H11         | VSS           | Power/Other           |              |
| H12         | VSS           | Power/Other           |              |
| H13         | VSS           | Power/Other           |              |
| H14         | VSS           | Power/Other           |              |
| H15         | DP1#          | Common Clk            | Input/Output |

| Table 4-2. | Land Listing by Land Number (Sheet 6 of 9) |  |
|------------|--------------------------------------------|--|
|            |                                            |  |

| Land<br>No. | Land Name      | Signal Buffer<br>Type | Direction      |
|-------------|----------------|-----------------------|----------------|
| F27         | RESERVED       |                       |                |
| F28         | BCLKO          | Clk                   | Input          |
| F29         | RESERVED       |                       |                |
| F3          | BR0#           | Common Clk            | Input/Output   |
| F30         | VTT            | Power/Other           |                |
| F4          | VSS            | Power/Other           |                |
| F5          | RS1#           | Common Clk            | Input          |
| F6          | RESERVED       |                       |                |
| F7          | VSS            | Power/Other           |                |
| F8          | D17#           | Source Sync           | Input/Output   |
| F9          | D18#           | Source Sync           | Input/Output   |
| G1          | VSS            | Power/Other           |                |
| G10         | GTLREF_DATA_C0 | Power/Other           | Input          |
| G11         | DBI1#          | Source Sync           | Input/Output   |
| G12         | DSTBN1#        | Source Sync           | Input/Output   |
| G13         | D27#           | Source Sync           | Input/Output   |
| G14         | D29#           | Source Sync           | Input/Output   |
| G15         | D31#           | Source Sync           | Input/Output   |
| H28         | VSS            | Power/Other           | input output   |
| H29         | VSS            | Power/Other           |                |
| H3          | VSS            | Power/Other           |                |
| H30         | BSEL1          | Power/Other           | Output         |
| H4          | RSP#           | Common Clk            | Input          |
| H5          | BR1#           | Common Clk            | Input          |
| H6          | VSS            | Power/Other           | mpat           |
| H7          | VSS            | Power/Other           |                |
| H8          | VSS            | Power/Other           |                |
| H9          | VSS            | Power/Other           |                |
| J1          | VTT_OUT        | Power/Other           | Output         |
| J10         | VCC            | Power/Other           | Output         |
| J10<br>J11  | VCC            | Power/Other           |                |
|             | VCC            | Power/Other           |                |
| J12         | VCC            | Power/Other           |                |
| J13<br>J14  |                |                       |                |
|             | VCC            | Power/Other           |                |
| J15         | VCC            | Power/Other           | la sut (Outsut |
| J16         | DP0#           | Common Clk            | Input/Output   |
| J17         | DP3#           | Common Clk            | Input/Output   |
| J18         | VCC            | Power/Other           |                |
| J19         | VCC            | Power/Other           |                |
| J2          | COMP4          | Power/Other           | Input          |
| J20         | VCC            | Power/Other           |                |
| J21         | VCC            | Power/Other           |                |
| J22         | VCC            | Power/Other           |                |
| J23         | VCC            | Power/Other           |                |
| J24         | VCC            | Power/Other           |                |
| J25         | VCC            | Power/Other           |                |
| J26         | VCC            | Power/Other           |                |
| J27         | VCC            | Power/Other           |                |



Direction

Signal Buffer Type

Power/Other



| Land<br>No. | Land Name     | Signal Buffer<br>Type | Direction    | Land<br>No. | Land Name |
|-------------|---------------|-----------------------|--------------|-------------|-----------|
| H16         | DP2#          | Common Clk            | Input/Output | J28         | VCC       |
| H17         | VSS           | Power/Other           |              | J29         | VCC       |
| H18         | VSS           | Power/Other           |              | J3          | RESERVED  |
| H19         | VSS           | Power/Other           |              | J30         | VCC       |
| H2          | GTLREF_ADD_C1 | Power/Other           | Input        | J4          | VSS       |
| H20         | VSS           | Power/Other           |              | J5          | REQ1#     |
| H21         | VSS           | Power/Other           |              | J6          | REQ4#     |
| H22         | VSS           | Power/Other           |              | J7          | VSS       |
| H23         | VSS           | Power/Other           |              | J8          | VCC       |
| H24         | VSS           | Power/Other           |              | J9          | VCC       |
| H25         | VSS           | Power/Other           |              | K1          | LINTO     |
| H26         | VSS           | Power/Other           |              | K2          | VSS       |
| H27         | VSS           | Power/Other           |              | K23         | VCC       |
| K24         | VCC           | Power/Other           |              | M7          | VSS       |
| K25         | VCC           | Power/Other           |              | M8          | VCC       |
| K26         | VCC           | Power/Other           |              | N1          | PWRGOOD   |
| K27         | VCC           | Power/Other           |              | N2          | IGNNE#    |
| K28         | VCC           | Power/Other           |              | N23         | VCC       |
| K29         | VCC           | Power/Other           |              | N24         | VCC       |
| К3          | A20M#         | ASync GTL+            | Input        | N25         | VCC       |
| K30         | VCC           | Power/Other           |              | N26         | VCC       |
| K4          | REQ0#         | Source Sync           | Input/Output | N27         | VCC       |
| K5          | VSS           | Power/Other           |              | N28         | VCC       |
| K6          | REQ3#         | Source Sync           | Input/Output | N29         | VCC       |
| K7          | VSS           | Power/Other           |              | N3          | VSS       |
| K8          | VCC           | Power/Other           |              | N30         | VCC       |
| L1          | LINT1         | ASync GTL+            | Input        | N4          | RESERVED  |
| L2          | TESTHI11      | ASync GTL+            | Input        | N5          | RESERVED  |
| L23         | VSS           | Power/Other           |              | N6          | VSS       |
| L24         | VSS           | Power/Other           |              | N7          | VSS       |
| L25         | VSS           | Power/Other           |              | N8          | VCC       |
| L26         | VSS           | Power/Other           |              | P1          | TESTHI10  |
| L27         | VSS           | Power/Other           |              | P2          | SMI#      |
| L28         | VSS           | Power/Other           |              | P23         | VSS       |
| L29         | VSS           | Power/Other           |              | P24         | VSS       |
| L3          | VSS           | Power/Other           |              | P25         | VSS       |
| L30         | VSS           | Power/Other           |              | P26         | VSS       |
| L4          | A06#          | Source Sync           | Input/Output | P27         | VSS       |
| L5          | A05#          | Source Sync           | Input/Output | P28         | VSS       |
| L6          | VSS           | Power/Other           |              | P29         | VSS       |
| L7          | VSS           | Power/Other           |              | P3          | INIT#     |
| L8          | VCC           | Power/Other           |              | P30         | VSS       |
| M1          | VSS           | Power/Other           |              | P4          | VSS       |
| M2          | THERMTRIP#    | ASync GTL+            | Output       | P5          | RESERVED  |
| M23         | VCC           | Power/Other           |              | P6          | A04#      |
| M24         | VCC           | Power/Other           |              | P7          | VSS       |
| M25         | VCC           | Power/Other           |              | P8          | VCC       |
| M26         | VCC           | Power/Other           |              | R1          | COMP3     |

#### Table 4-2. Land Listing by Land Number (Sheet 7 of 9)

| 520      | 100        | i owen/ouner               |              |
|----------|------------|----------------------------|--------------|
| J29      | VCC        | Power/Other                |              |
| J3       | RESERVED   |                            |              |
| J30      | VCC        | Power/Other                |              |
| J4       | VSS        | Power/Other                |              |
| J5       | REQ1#      | Source Sync                | Input/Output |
| J6       | REQ4#      | Source Sync                | Input/Output |
| J7       | VSS        | Power/Other                |              |
| J8       | VCC        | Power/Other                |              |
| J9       | VCC        | Power/Other                |              |
| K1       | LINTO      | ASync GTL+                 | Input        |
| K2       | VSS        | Power/Other                | mpat         |
| K23      | VCC        | Power/Other                |              |
| M7       | VSS        | Power/Other                |              |
| M8       | VCC        | Power/Other                |              |
| N1       | PWRGOOD    | Power/Other                | Innut        |
|          |            |                            | Input        |
| N2       | IGNNE#     | ASync GTL+                 | Input        |
| N23      | VCC        | Power/Other                |              |
| N24      | VCC        | Power/Other                |              |
| N25      | VCC        | Power/Other                |              |
| N26      | VCC        | Power/Other                |              |
| N27      | VCC        | Power/Other                |              |
| N28      | VCC        | Power/Other                |              |
| N29      | VCC        | Power/Other                |              |
| N3       | VSS        | Power/Other                |              |
| N30      | VCC        | Power/Other                |              |
| N4       | RESERVED   |                            |              |
| N5       | RESERVED   |                            |              |
| N6       | VSS        | Power/Other                |              |
| N7       | VSS        | Power/Other                |              |
| N8       | VCC        | Power/Other                |              |
| P1       | TESTHI10   | Power/Other                | Input        |
| P2       | SMI#       | ASync GTL+                 | Input        |
| P23      | VSS        | Power/Other                |              |
| P24      | VSS        | Power/Other                |              |
| P25      | VSS        | Power/Other                |              |
| P26      | VSS        | Power/Other                |              |
| P27      | VSS        | Power/Other                |              |
| P28      | VSS        | Power/Other                |              |
| P29      | VSS        | Power/Other                |              |
| P3       | INIT#      | ASync GTL+                 | Input        |
| P30      | VSS        | Power/Other                | 1            |
| P4       | VSS        | Power/Other                |              |
| P5       | RESERVED   |                            |              |
| P6       | A04#       | Source Sync                | Input/Output |
|          |            | ÷                          | pat/ Output  |
|          | 221        | Power/Other                |              |
| P7<br>P8 | VSS<br>VCC | Power/Other<br>Power/Other |              |



Direction

Input/Output Input/Output

Output

Input

Input/Output Input/Output

Input

| Land |            | Signal Buffer |              | 1 | Land |           | Signal Puffor         |
|------|------------|---------------|--------------|---|------|-----------|-----------------------|
| No.  | Land Name  | Туре          | Direction    |   | No.  | Land Name | Signal Buffer<br>Type |
| M27  | VCC        | Power/Other   |              |   | R2   | VSS       | Power/Other           |
| M28  | VCC        | Power/Other   |              |   | R23  | VSS       | Power/Other           |
| M29  | VCC        | Power/Other   |              |   | R24  | VSS       | Power/Other           |
| M3   | STPCLK#    | ASync GTL+    | Input        |   | R25  | VSS       | Power/Other           |
| M30  | VCC        | Power/Other   |              |   | R26  | VSS       | Power/Other           |
| M4   | A07#       | Source Sync   | Input/Output |   | R27  | VSS       | Power/Other           |
| M5   | A03#       | Source Sync   | Input/Output |   | R28  | VSS       | Power/Other           |
| M6   | REQ2#      | Source Sync   | Input/Output |   | R29  | VSS       | Power/Other           |
| R3   | FERR#/PBE# | ASync GTL+    | Output       |   | V24  | VSS       | Power/Other           |
| R30  | VSS        | Power/Other   |              |   | V25  | VSS       | Power/Other           |
| R4   | A08#       | Source Sync   | Input/Output |   | V26  | VSS       | Power/Other           |
| R5   | VSS        | Power/Other   |              |   | V27  | VSS       | Power/Other           |
| R6   | ADSTB0#    | Source Sync   | Input/Output |   | V28  | VSS       | Power/Other           |
| R7   | VSS        | Power/Other   |              |   | V29  | VSS       | Power/Other           |
| R8   | VCC        | Power/Other   |              |   | V3   | VSS       | Power/Other           |
| T1   | COMP1      | Power/Other   | Input        |   | V30  | VSS       | Power/Other           |
| T2   | COMP5      | Power/Other   | Input        | 1 | V4   | A15#      | Source Sync           |
| T23  | VCC        | Power/Other   |              | 1 | V5   | A14#      | Source Sync           |
| T24  | VCC        | Power/Other   |              | 1 | V6   | VSS       | Power/Other           |
| T25  | VCC        | Power/Other   |              | 1 | V7   | VSS       | Power/Other           |
| T26  | VCC        | Power/Other   |              | 1 | V8   | VCC       | Power/Other           |
| T27  | VCC        | Power/Other   |              |   | W1   | MS_ID0    | Power/Other           |
| T28  | VCC        | Power/Other   |              |   | W2   | RESERVED  |                       |
| T29  | VCC        | Power/Other   |              |   | W23  | VCC       | Power/Other           |
| Т3   | VSS        | Power/Other   |              |   | W24  | VCC       | Power/Other           |
| T30  | VCC        | Power/Other   |              |   | W25  | VCC       | Power/Other           |
| T4   | A11#       | Source Sync   | Input/Output | 1 | W26  | VCC       | Power/Other           |
| T5   | A09#       | Source Sync   | Input/Output | 1 | W27  | VCC       | Power/Other           |
| T6   | VSS        | Power/Other   |              | 1 | W28  | VCC       | Power/Other           |
| T7   | VSS        | Power/Other   |              | 1 | W29  | VCC       | Power/Other           |
| T8   | VCC        | Power/Other   |              | 1 | W3   | TESTHI01  | Power/Other           |
| U1   | VSS        | Power/Other   |              |   | W30  | VCC       | Power/Other           |
| U2   | AP0#       | Common Clk    | Input/Output |   | W4   | VSS       | Power/Other           |
| U23  | VCC        | Power/Other   |              |   | W5   | A16#      | Source Sync           |
| U24  | VCC        | Power/Other   |              |   | W6   | A18#      | Source Sync           |
| U25  | VCC        | Power/Other   |              |   | W7   | VSS       | Power/Other           |
| U26  | VCC        | Power/Other   |              |   | W8   | VCC       | Power/Other           |
| U27  | VCC        | Power/Other   |              | Т | Y1   | RESERVED  |                       |
| U28  | VCC        | Power/Other   |              |   | Y2   | VSS       | Power/Other           |
| U29  | VCC        | Power/Other   |              |   | Y23  | VCC       | Power/Other           |
| U3   | AP1#       | Common Clk    | Input/Output | 1 | Y24  | VCC       | Power/Other           |
| U30  | VCC        | Power/Other   |              | 1 | Y25  | VCC       | Power/Other           |
| U4   | A13#       | Source Sync   | Input/Output |   | Y26  | VCC       | Power/Other           |
| U5   | A12#       | Source Sync   | Input/Output |   | Y27  | VCC       | Power/Other           |
| U6   | A10#       | Source Sync   | Input/Output |   | Y28  | VCC       | Power/Other           |
| U7   | VSS        | Power/Other   |              |   | Y29  | VCC       | Power/Other           |
| U8   | VCC        | Power/Other   |              |   | Y3   | COMP6     | Power/Other           |
| V1   | MS_ID1     | Power/Other   | Output       | 1 | Y30  | VCC       | Power/Other           |

#### Table 4-2. Land Listing by Land Number (Sheet 8 of 9)



| Table 4-2. | Land Listing by Land Number (Sheet 9 of 9) |
|------------|--------------------------------------------|
|------------|--------------------------------------------|

| Land<br>No. | Land Name | Signal Buffer<br>Type | Direction    |
|-------------|-----------|-----------------------|--------------|
| V2          | LL_ID0    | Power/Other           | Output       |
| V23         | VSS       | Power/Other           |              |
| Y6          | A19#      | Source Sync           | Input/Output |
| Y7          | VSS       | Power/Other           |              |
| Y8          | VCC       | Power/Other           |              |

|   | Land<br>No. | Land Name | Signal Buffer<br>Type | Direction    |
|---|-------------|-----------|-----------------------|--------------|
|   | Y4          | A20#      | Source Sync           | Input/Output |
|   | Y5          | VSS       | Power/Other           |              |
|   |             |           |                       |              |
|   |             |           |                       |              |
|   |             |           |                       |              |
| § |             |           |                       |              |



# 5 Signal Definitions

## 5.1 Signal Definitions

#### Table 5-1. Signal Definitions (Sheet 1 of 8)

| Name        | Туре                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               |                                                                              |                   |   |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------------------------------------------------------------|-------------------|---|
| A[35:3]#    | 1/0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1 of the address phase,<br>phase 2, these signals t<br>connect the appropriate<br>parity signals AP[1:0]#                                         | [35:3]# (Address) define a 2 <sup>36</sup> -byte physical memory address space. In sub-phase of the address phase, these signals transmit the address of a transaction. In sub-<br>nase 2, these signals transmit transaction type information. These signals must<br>onnect the appropriate pins of all agents on the FSB. A[35:3]# are protected by<br>arity signals AP[1:0]#. A[35:3]# are source synchronous signals and are latched<br>to the receiving buffers by ADSTB[1:0]#.                                                                                         |               |                                                                              |                   |   |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | On the active-to-inactiv<br>A[35:3]# lands to dete                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |                                                                              |                   |   |
| A20M#       | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20 (A20#) before lookin<br>write transaction on the<br>address wrap-around at<br>real mode.<br>A20M# is an asynchron<br>following an I/O write in | A20M# (Address-20 Mask) is asserted, the processor masks physical address bit<br>0 (A20#) before looking up a line in any internal cache and before driving a read/<br>rite transaction on the bus. Asserting A20M# emulates the 8086 processor's<br>ddress wrap-around at the 1 MB boundary. Assertion of A20M# is only supported in<br>eal mode.<br>20M# is an asynchronous signal. However, to ensure recognition of this signal<br>ollowing an I/O write instruction, it must be valid along with the TRDY# assertion of<br>the corresponding I/O write bus transaction. |               |                                                                              |                   |   |
| ADS#        | 1/0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | on the A[35:3]# lands.<br>checking, protocol chec<br>match operations assoc                                                                       | ADS# (Address Strobe) is asserted to indicate the validity of the transaction address<br>on the A[35:3]# lands. All bus agents observe the ADS# activation to begin parity<br>checking, protocol checking, address decode, internal snoop, or deferred reply ID<br>match operations associated with the new transaction. This signal must connect the<br>appropriate pins on all Dual-Core Intel Xeon Processor 5000 series FSB agents.                                                                                                                                      |               |                                                                              |                   | 3 |
| ADSTB[1:0]# | 1/0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Address strobes are used to latch A[35:3]# and REQ[4:0]# on their rising and falling edge. Strobes are associated with signals as shown below.    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |                                                                              |                   | 3 |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Signals                                                                                                                                           | Associated                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Strobes       |                                                                              |                   |   |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | REQ[4:0], A[16:3]#                                                                                                                                | ADSTB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0#            |                                                                              |                   |   |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | A[35:17]#                                                                                                                                         | ADSTB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1#            |                                                                              |                   |   |
| AP[1:0]#    | I/O       AP[1:0]# (Address Parity) are driven by the request initiator along with ADS#,         A[35:3]#, and the transaction type on the REQ[4:0]# signals. A correct parity signal is high if an even number of covered signals are low and low if an odd number of covered signals are low. This allows parity to be high when all the covered signals are high. AP[1:0]# should connect the appropriate pins of all Dual-Core Intel Xeon Processor 5000 series FSB agents. The following table defines the coverage model of these signals. |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               | orrect parity signal<br>odd number of<br>overed signals are<br>re Intel Xeon | 3                 |   |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Request Signals                                                                                                                                   | Subphase 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Subphas       | se 2                                                                         |                   |   |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | A[35:24]#                                                                                                                                         | APO#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | AP1#          |                                                                              |                   |   |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | A[23:3]#                                                                                                                                          | AP1#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | AP0#          |                                                                              |                   |   |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | REQ[4:0]#                                                                                                                                         | AP1#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | AP0#          |                                                                              |                   |   |
| BCLK[1:0]   | CLK[1:0] I The differential bus clock pair BCLK[1:0] (Bus Clock) determines the FSB frequency.<br>All processor FSB agents must receive these signals to drive their outputs and latch their inputs.                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               | 3                                                                            |                   |   |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | All external timing para crossing $V_{CROSS}$ .                                                                                                   | meters are specifie                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | d with respec | t to the risi                                                                | ing edge of BCLK0 |   |



### Table 5-1. Signal Definitions (Sheet 2 of 8)

| Name      | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Notes |
|-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| BINIT#    | 1/0  | BINIT# (Bus Initialization) may be observed and driven by all processor FSB agents<br>and if used, must connect the appropriate pins of all such agents. If the BINIT#<br>driver is enabled during power on configuration, BINIT# is asserted to signal any bus<br>condition that prevents reliable future operation.                                                                                                                                                                                                                                                                                             | 3     |
|           |      | If BINIT# observation is enabled during power-on configuration (see Figure 7.1) and BINIT# is sampled asserted, symmetric agents reset their bus LOCK# activity and bus request arbitration state machines. The bus agents do not reset their I/O Queue (IOQ) and transaction tracking state machines upon observation of BINIT# assertion. Once the BINIT# assertion has been observed, the bus agents will re-arbitrate for the FSB and attempt completion of their bus queue and IOQ entries.                                                                                                                  |       |
|           |      | If BINIT# observation is disabled during power-on configuration, a priority agent may handle an assertion of BINIT# as appropriate to the error handling architecture of the system.                                                                                                                                                                                                                                                                                                                                                                                                                              |       |
| BNR#      | 1/0  | BNR# (Block Next Request) is used to assert a bus stall by any bus agent who is unable to accept new bus transactions. During a bus stall, the current bus owner cannot issue any new transactions.                                                                                                                                                                                                                                                                                                                                                                                                               | 3     |
|           |      | Since multiple agents might need to request a bus stall at the same time, BNR# is a wired-OR signal which must connect the appropriate pins of all processor FSB agents. In order to avoid wired-OR glitches associated with simultaneous edge transitions driven by multiple drivers, BNR# is activated on specific clock edges and sampled on specific clock edges.                                                                                                                                                                                                                                             |       |
| BPM[5:0]# | 1/0  | BPM[5:0]# (Breakpoint Monitor) are breakpoint and performance monitor signals.<br>They are outputs from the processor which indicate the status of breakpoints and<br>programmable counters used for monitoring processor performance. BPM[5:0]#<br>should connect the appropriate pins of all FSB agents.                                                                                                                                                                                                                                                                                                        | 2     |
|           |      | BPM4# provides PRDY# (Probe Ready) functionality for the TAP port. PRDY# is a processor output used by debug tools to determine processor debug readiness.<br>BPM5# provides PREQ# (Probe Request) functionality for the TAP port. PREQ# is                                                                                                                                                                                                                                                                                                                                                                       |       |
|           |      | used by debug tools to request debug operation of the processors.<br>BPM[5:4]# must be bussed to all bus agents. Please refer to the appropriate platform design guidelines for more detailed information.                                                                                                                                                                                                                                                                                                                                                                                                        |       |
| BPRI#     | 1    | BPRI# (Bus Priority Request) is used to arbitrate for ownership of the processor FSB.<br>It must connect the appropriate pins of all processor FSB agents. Observing BPRI#<br>active (as asserted by the priority agent) causes all other agents to stop issuing new<br>requests, unless such requests are part of an ongoing locked operation. The priority<br>agent keeps BPRI# asserted until all of its requests are completed, then releases the<br>bus by deasserting BPRI#.                                                                                                                                | 3     |
| BR[1:0]#  | 1/0  | The BR[1:0]# signals are sampled on the active-to-inactive transition of RESET#.<br>The signal which the agent samples asserted determines its agent ID. BRO# drives<br>the BREQ0# signal in the system and is used by the processor to request the bus.<br>These signals do not have on-die termination and must be terminated.                                                                                                                                                                                                                                                                                  | 3     |
| BSEL[2:0] | 0    | The BCLK[1:0] frequency select signals BSEL[2:0] are used to select the processor input clock frequency. Table 2-2 defines the possible combinations of the signals and the frequency associated with each combination. The required frequency is determined by the processors, chipset, and clock synthesizer. All FSB agents must operate at the same frequency. The Dual-Core Intel Xeon Processor 5000 series currently operate at either 667 or 1066 MHz FSB frequency. For more information about these signals, including termination recommendations, refer to the appropriate platform design guideline. |       |
| COMP[3:0] | I    | COMP[3:0] must be terminated to $V_{SS}$ on the baseboard using precision resistors.<br>These inputs configure the AGTL+ drivers of the processor. Refer to the appropriate platform design guidelines for implementation details.                                                                                                                                                                                                                                                                                                                                                                                |       |
| COMP[7:4] | I    | COMP[7:4] must be terminated to $V_{TT}$ on the baseboard using precision resistors.<br>These inputs configure the AGTL+ drivers of the processor. Refer to the appropriate platform design guidelines for implementation details.                                                                                                                                                                                                                                                                                                                                                                                |       |



| Name      | Туре |                                                                                                     | Description                                                                                                                                                                                                                                                                                                                                 |                                                                                         |                                                                                                                                                                                                                                                                           |   |  |
|-----------|------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| D[63:0]#  | 1/0  | between the pro<br>such agents. The<br>D[63:0]# are<br>common clock<br>DSTBP[3:0]#<br>correspond to | cessor FSB agent<br>e data driver asse<br>quad-pumped s<br>period. D[63:0<br>and DSTBN[3:0<br>a pair of one D                                                                                                                                                                                                                               | s, and must<br>erts DRDY# t<br>signals, and<br>)]# are latc<br>)]#. Each g<br>STBP# and | ignals provide a 64-bit data path<br>connect the appropriate pins on all<br>o indicate a valid data transfer.<br>will thus be driven four times in a<br>hed off the falling edge of both<br>roup of 16 data signals<br>one DSTBN#. The following table<br>robes and DBI#. | 3 |  |
|           |      | Data Group                                                                                          | DSTBN#/<br>DSTBP#                                                                                                                                                                                                                                                                                                                           | DBI#                                                                                    |                                                                                                                                                                                                                                                                           |   |  |
|           |      | D[15:0]#                                                                                            | 0                                                                                                                                                                                                                                                                                                                                           | 0                                                                                       |                                                                                                                                                                                                                                                                           |   |  |
|           |      | D[31:16]#                                                                                           | 1                                                                                                                                                                                                                                                                                                                                           | 1                                                                                       |                                                                                                                                                                                                                                                                           |   |  |
|           |      | D[47:32]#                                                                                           | 2                                                                                                                                                                                                                                                                                                                                           | 2                                                                                       |                                                                                                                                                                                                                                                                           |   |  |
|           |      | D[63:48]#                                                                                           | 3                                                                                                                                                                                                                                                                                                                                           | 3                                                                                       |                                                                                                                                                                                                                                                                           |   |  |
|           |      | Each group of<br>DBI# signal is                                                                     | 16 data signals                                                                                                                                                                                                                                                                                                                             | s correspon<br>responding                                                               | e the polarity of the data signals.<br>ds to one DBI# signal. When the<br>data group is inverted and                                                                                                                                                                      |   |  |
| DBI[3:0]# | 1/0  | the D[63:0]# sig<br>bus is inverted.<br>have been asser                                             | nals. The DBI[3:<br>If more than half                                                                                                                                                                                                                                                                                                       | 0]# signals a<br>the data bits<br>low, the bus                                          | nchronous and indicate the polarity of<br>re activated when the data on the data<br>within, within a 16-bit group, would<br>agent may invert the data bus signals<br>oup.                                                                                                 | 3 |  |
|           |      | DBI [3:0]# Ass                                                                                      | ignment to Dat                                                                                                                                                                                                                                                                                                                              | a Bus                                                                                   |                                                                                                                                                                                                                                                                           |   |  |
|           |      | Bus Signa                                                                                           | I Data Bu                                                                                                                                                                                                                                                                                                                                   | s Signals                                                                               |                                                                                                                                                                                                                                                                           |   |  |
|           |      | DBI0#                                                                                               | D[15                                                                                                                                                                                                                                                                                                                                        | i:0]#                                                                                   |                                                                                                                                                                                                                                                                           |   |  |
|           |      | DBI1#                                                                                               | D[31                                                                                                                                                                                                                                                                                                                                        | :16]#                                                                                   |                                                                                                                                                                                                                                                                           |   |  |
|           |      | DBI2#                                                                                               | D[47                                                                                                                                                                                                                                                                                                                                        | :32]#                                                                                   |                                                                                                                                                                                                                                                                           |   |  |
|           |      | DBI3#                                                                                               | D[63                                                                                                                                                                                                                                                                                                                                        | :48]#                                                                                   |                                                                                                                                                                                                                                                                           |   |  |
|           |      |                                                                                                     |                                                                                                                                                                                                                                                                                                                                             |                                                                                         |                                                                                                                                                                                                                                                                           |   |  |
| DBR#      | 0    | system board. D<br>can drive system                                                                 | DBR# is used only in systems where no debug port connector is implemented on the system board. DBR# is used by a debug port interposer so that an in-target probe can drive system reset. If a debug port connector is implemented in the system, DBR# is treated as a no connect for the processor socket. DBR# is not a processor signal. |                                                                                         |                                                                                                                                                                                                                                                                           |   |  |
| DBSY#     | 1/0  | processor FSB to                                                                                    | DBSY# (Data Bus Busy) is asserted by the agent responsible for driving data on the processor FSB to indicate that the data bus is in use. The data bus is released after DBSY# is deasserted. This signal must connect the appropriate pins on all processor FSB agents.                                                                    |                                                                                         |                                                                                                                                                                                                                                                                           |   |  |
| DEFER#    | I    | in-order complet<br>addressed mem                                                                   | DEFER# is asserted by an agent to indicate that a transaction cannot be guaranteed<br>in-order completion. Assertion of DEFER# is normally the responsibility of the<br>addressed memory or I/O agent. This signal must connect the appropriate pins of all<br>processor FSB agents.                                                        |                                                                                         |                                                                                                                                                                                                                                                                           |   |  |
| DP[3:0]#  | 1/0  | driven by the ag                                                                                    | DP[3:0]# (Data Parity) provide parity protection for the D[63:0]# signals. They are 3 driven by the agent responsible for driving D[63:0]#, and must connect the appropriate pins of all processor FSB agents.                                                                                                                              |                                                                                         |                                                                                                                                                                                                                                                                           |   |  |
| DRDY#     | 1/0  | valid data on the                                                                                   | e data bus. In a n<br>sert idle clocks. T                                                                                                                                                                                                                                                                                                   | nulti-commor                                                                            | river on each data transfer, indicating<br>n clock data transfer, DRDY# may be<br>ust connect the appropriate pins of all                                                                                                                                                 | 3 |  |

### Table 5-1. Signal Definitions (Sheet 3 of 8)



| Name                             | Туре       | Description                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Notes |
|----------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| DSTBN[3:0]#                      | 1/0        | Data strobe used to la                                                                                                                                                                                                                                                                                  | tch in D[63:0]#.                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3     |
|                                  |            | Signals                                                                                                                                                                                                                                                                                                 | Associated Strobes                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |
|                                  |            | D[15:0]#, DBI0#                                                                                                                                                                                                                                                                                         | DSTBN0#                                                                                                                                                                                                                                                                                           | -                                                                                                                                                                                                                                                                                                                                                                                                                                                 |       |
|                                  |            | D[31:16]#, DBI1#                                                                                                                                                                                                                                                                                        | DSTBN1#                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |
|                                  |            | D[47:32]#, DBI2#                                                                                                                                                                                                                                                                                        | DSTBN2#                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |
|                                  |            | D[63:48]#, DBI3#                                                                                                                                                                                                                                                                                        | DSTBN3#                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |
| DSTBP[3:0]#                      | 1/0        | Data strobe used to la                                                                                                                                                                                                                                                                                  | tch in D[63:0]#.                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3     |
|                                  |            | Signals                                                                                                                                                                                                                                                                                                 | Associated Strobes                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |
|                                  |            | D[15:0]#, DBI0#                                                                                                                                                                                                                                                                                         | DSTBP0#                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |
|                                  |            | D[31:16]#, DBI1#                                                                                                                                                                                                                                                                                        | DSTBP1#                                                                                                                                                                                                                                                                                           | ]                                                                                                                                                                                                                                                                                                                                                                                                                                                 |       |
|                                  |            | D[47:32]#, DBI2#                                                                                                                                                                                                                                                                                        | DSTBP2#                                                                                                                                                                                                                                                                                           | ]                                                                                                                                                                                                                                                                                                                                                                                                                                                 |       |
|                                  |            | D[63:48]#, DBI3#                                                                                                                                                                                                                                                                                        | DSTBP3#                                                                                                                                                                                                                                                                                           | ]                                                                                                                                                                                                                                                                                                                                                                                                                                                 |       |
|                                  |            | indicates a floating-poi<br>unmasked floating-poi<br>similar to the ERROR#<br>compatibility with syst<br>STPCLK# is asserted, a<br>pending break event w<br>the processor should b<br>the pending break even<br>feature and enable/dis<br><i>Software Developer's</i><br><i>Instruction</i> application | int error and will be assent<br>error. When STPCLK#<br>signal on the Intel 387<br>ems using MS-DOS*-typ<br>an assertion of FERR#/Pl<br>vaiting for service. The as<br>be returned to the Norma<br>ent functionality, includin<br>sable information, refer t<br>Manual and the Intel Pro-<br>note. | PCLK# is not asserted, FERR#/PBE#<br>erted when the processor detects an<br>is not asserted, FERR#/PBE# is<br>coprocessor, and is included for<br>be floating-point error reporting. When<br>BE# indicates that the processor has a<br>ssertion of FERR#/PBE# indicates that<br>al state. For additional information on<br>g the identification of support of the<br>o Vol. 3 of the Intel Architecture<br>processor Identification and the CPUID |       |
| FORCEPR#                         | I          |                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                   | can be used by the platform to cause<br>s to activate the Thermal Control                                                                                                                                                                                                                                                                                                                                                                         |       |
| GTLREF_ADD_C0<br>GTLREF_ADD_C1   | I          | AGTL+ address and co<br>core 1 respectively. GT                                                                                                                                                                                                                                                         | ommon clock input lands<br>ILREF_ADD is used by th<br>a logical 1. Please refer                                                                                                                                                                                                                   | nine the signal reference level for<br>on processor core 0 and processor<br>ne AGTL+ receivers to determine if a<br>to the appropriate platform design                                                                                                                                                                                                                                                                                            |       |
| GTLREF_DATA_C0<br>GTLREF_DATA_C1 | I          | AGTL+ data input land<br>GTLREF_DATA is used                                                                                                                                                                                                                                                            | ls on processor core 0 an<br>by the AGTL+ receivers                                                                                                                                                                                                                                               | ermine the signal reference level for<br>nd processor core 1 respectively.<br>to determine if a signal is a logical 0 or<br>form design guidelines for additional                                                                                                                                                                                                                                                                                 |       |
| HIT#<br>HITM#                    | 1/0<br>1/0 | results. Any FSB agent                                                                                                                                                                                                                                                                                  | t may assert both HIT# a                                                                                                                                                                                                                                                                          | nvey transaction snoop operation<br>and HITM# together to indicate that it<br>by reasserting HIT# and HITM#                                                                                                                                                                                                                                                                                                                                       | 3     |
| IERR#                            | 0          | Assertion of IERR# is<br>processor FSB. This tra-<br>signal (for example, N<br>asserted until the asse                                                                                                                                                                                                  | usually accompanied by<br>ansaction may optionally<br>MI) by system core logic<br>ertion of RESET#.                                                                                                                                                                                               | sor as the result of an internal error.<br>a SHUTDOWN transaction on the<br>be converted to an external error<br>c. The processor will keep IERR#                                                                                                                                                                                                                                                                                                 | 2     |
|                                  |            | inis signal does not ha                                                                                                                                                                                                                                                                                 | ave on-die termination.                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |

### Table 5-1. Signal Definitions (Sheet 4 of 8)



| Table 5-1. | Signal | Definitions | (Sheet 5 of 8) |
|------------|--------|-------------|----------------|
|            | Jighai | Demittons   |                |

| Name       | Type Description |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |   |  |  |
|------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|
| IGNNE#     | I                | IGNNE# (Ignore Numeric Error) is asserted to force the processor to ignore a numeric error and continue to execute noncontrol floating-point instructions. If IGNNE# is deasserted, the processor generates an exception on a noncontrol floating-point instruction if a previous floating-point instruction caused an error. IGNNE# has no effect when the NE bit in control register 0 (CR0) is set.                                                                                                                                                                                                                                                                                                                                                                                       | 2 |  |  |
|            |                  | IGNNE# is an asynchronous signal. However, to ensure recognition of this signal following an I/O write instruction, it must be valid along with the TRDY# assertion of the corresponding I/O write bus transaction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |  |  |
| INIT#      | 1                | INIT# (Initialization), when asserted, resets integer registers inside all processors without affecting their internal caches or floating-point registers. Each processor then begins execution at the power-on Reset vector configured during power-on configuration. The processor continues to handle snoop requests during INIT# assertion. INIT# is an asynchronous signal and must connect the appropriate pins of all processor FSB agents.                                                                                                                                                                                                                                                                                                                                           |   |  |  |
| LINT[1:0]  | 1                | LINT[1:0] (Local APIC Interrupt) must connect the appropriate pins of all FSB agents. When the APIC functionality is disabled, the LINTO/INTR signal becomes INTR, a maskable interrupt request signal, and LINT1/NMI becomes NMI, a nonmaskable interrupt. INTR and NMI are backward compatible with the signals of those names on the Pentium <sup>®</sup> processor. Both signals are asynchronous. These signals must be software configured via BIOS programming of the APIC                                                                                                                                                                                                                                                                                                            | 2 |  |  |
|            |                  | register space to be used either as NMI/INTR or LINT[1:0]. Because the APIC is enabled by default after Reset, operation of these pins as LINT[1:0] is the default configuration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |  |  |
| LL_ID[1:0] | 0                | The LL_ID[1:0] signals are used to select the correct loadline slope for the processor. The Dual-Core Intel Xeon Processor 5000 series pull these signals to ground on the package for a logic 0 as these signals are not connected to the processor die. A logic 1 is a no-connect on the Dual-Core Intel Xeon Processor 5000 series package.                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |  |  |
| LOCK#      | 1/0              | LOCK# indicates to the system that a transaction must occur atomically. This signal must connect the appropriate pins of all processor FSB agents. For a locked series of transactions, LOCK# is asserted from the beginning of the first transaction to the end of the last transaction.<br>When the priority agent asserts BPRI# to arbitrate for ownership of the processor FSB, it will wait until it observes LOCK# deasserted. This enables symmetric agents to retain ownership of the processor FSB throughout the bus locked operation and ensure the atomicity of lock.                                                                                                                                                                                                            |   |  |  |
| MCERR#     | 1/0              | <ul> <li>MCERR# (Machine Check Error) is asserted to indicate an unrecoverable error without a bus protocol violation. It may be driven by all processor FSB agents.</li> <li>MCERR# assertion conditions are configurable at a system level. Assertion options are defined by the following options: <ul> <li>Enabled or disabled.</li> <li>Asserted, if configured, for internal errors along with IERR#.</li> <li>Asserted, if configured, by the request initiator of a bus transaction after it observes an error.</li> <li>Asserted by any bus agent when it observes an error in a bus transaction.</li> </ul> </li> <li>For more details regarding machine check architecture, refer to the <i>IA-32 Software Developer's Manual, Volume 3: System Programming Guide.</i></li> </ul> |   |  |  |
| MS_ID[1:0] | 0                | These signals are provided to indicate the Market Segment for the processor and may be used for future processor compatibility or for keying. The Dual-Core Intel Xeon Processor 5000 series pull these signals to ground on the package for a logic 0 as these signals are not connected to the processor die. A logic 1 is a no-connect on the Dual-Core Intel Xeon Processor 5000 series package.                                                                                                                                                                                                                                                                                                                                                                                         |   |  |  |
| PROCHOT#   | 0                | PROCHOT# (Processor Hot) will go active when the processor's temperature monitoring sensor detects that the processor has reached its maximum safe operating temperature. This indicates that the Thermal Control Circuit (TCC) has been activated, if enabled. The TCC will remain active until shortly after the processor deasserts PROCHOT#. See Section 6.2.3 for more details. PROCHOT# from each processor socket should be kept separated and not tied together on platform designs.                                                                                                                                                                                                                                                                                                 |   |  |  |



#### Table 5-1. Signal Definitions (Sheet 6 of 8)

| Name      | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Notes |  |  |  |
|-----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|--|--|
| PWRGOOD   | 1     | PWRGOOD (Power Good) is an input. The processor requires this signal to be a clean indication that all processor clocks and power supplies are stable and within their specifications. "Clean" implies that the signal will remain low (capable of sinking leakage current), without glitches, from the time that the power supplies are turned on until they come within specification. The signal must then transition monotonically to a high state.PWRGOOD can be driven inactive at any time, but clocks and power must again be stable before a subsequent rising edge of PWRGOOD. It must also meet the minimum pulse width specification in Table 2-15, and be followed by a 1-10 ms RESET# pulse. The PWRGOOD signal must be supplied to the processor; it is used to protect internal circuits against voltage sequencing issues. It should be driven high throughout boundary scan operation. |       |  |  |  |
| REQ[4:0]# | 1/0   | REQ[4:0]# (Request Command) must connect the appropriate pins of all processor<br>FSB agents. They are asserted by the current bus owner to define the currently<br>active transaction type. These signals are source synchronous to ADSTB[1:0]#.<br>Refer to the AP[1:0]# signal description for details on parity checking of these<br>signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |  |  |  |
| RESET#    | I     | sserting the RESET# signal resets all processors to known states and invalidates<br>heir internal caches without writing back any of their contents. For a power-on<br>eset, RESET# must stay active for at least 1 ms after VCc and BCLK have reached<br>heir proper specifications. On observing active RESET#, all FSB agents will deassert<br>heir outputs within two clocks. RESET# must not be kept asserted for more than 10<br>his while PWRGOOD is asserted.<br>number of bus signals are sampled at the active-to-inactive transition of RESET#<br>or power-on configuration. These configuration options are described in the<br>ection 7.1.<br>his signal does not have on-die termination and must be terminated on the<br>system board.                                                                                                                                                    |       |  |  |  |
| RS[2:0]#  | I     | S[2:0]# (Response Status) are driven by the response agent (the agent responsible r completion of the current transaction), and must connect the appropriate pins of I processor FSB agents.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |  |  |  |
| RSP#      | 1     | <ul> <li>RSP# (Response Parity) is driven by the response agent (the agent responsible for ompletion of the current transaction) during assertion of RS[2:0]#, the signals for /hich RSP# provides parity protection. It must connect to the appropriate pins of all rocessor FSB agents.</li> <li>Correct parity signal is high if an even number of covered signals are low and low if n odd number of covered signals are low. While RS[2:0]# = 000, RSP# is also high, ince this indicates it is not being driven by any agent guaranteeing correct parity.</li> </ul>                                                                                                                                                                                                                                                                                                                               |       |  |  |  |
| SKTOCC#   | 0     | SKTOCC# (Socket occupied) will be pulled to ground by the processor to indicate that the processor is present. There is no connection to the processor silicon for this signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       |  |  |  |
| SMI#      | 1     | SMI# (System Management Interrupt) is asserted asynchronously by system logic.<br>On accepting a System Management Interrupt, processors save the current state and<br>enter System Management Mode (SMM). An SMI Acknowledge transaction is issued,<br>and the processor begins program execution from the SMM handler.<br>If SMI# is asserted during the deassertion of RESET# the processor will tri-state its<br>outputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       |  |  |  |
| STPCLK#   | I     | STPCLK# (Stop Clock), when asserted, causes processors to enter a low power Stop-<br>Grant state. The processor issues a Stop-Grant Acknowledge transaction, and stops<br>providing internal clock signals to all processor core units except the FSB and APIC<br>units. The processor continues to snoop bus transactions and service interrupts while<br>in Stop-Grant state. When STPCLK# is deasserted, the processor restarts its internal<br>clock to all units and resumes execution. The assertion of STPCLK# has no effect on<br>the bus clock; STPCLK# is an asynchronous input.                                                                                                                                                                                                                                                                                                               |       |  |  |  |
| ТСК       | I     | TCK (Test Clock) provides the clock input for the processor Test Bus (also known as the Test Access Port).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |  |  |  |
| TDI       | I     | TDI (Test Data In) transfers serial test data into the processor. TDI provides the serial input needed for JTAG specification support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |  |  |  |
| TDO       | 0     | TDO (Test Data Out) transfers serial test data out of the processor. TDO provides the serial output needed for JTAG specification support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |  |  |  |
| TEST_BUS  | Other | Must be connected to all other processor TEST_BUS signals in the system. See the appropriate platform design guideline for termination details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       |  |  |  |



| Name                            | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |  |  |
|---------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|
| TESTHI[11:0]                    | I     | TESTHI[11:0] must be connected to a $V_{TT}$ power source through a resistor for proper processor operation. Refer to Section 2.6 for TESTHI grouping restrictions.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |  |  |
| THERMDA<br>THERMDA2             | Other | Thermal Diode Anode. THERMDA connects to processor core 0, THERMDA2 connects to processor core 1. Refer to the appropriate platform design guidelines for implementation details.                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |  |  |
| THERMDC<br>THERMDC2             | Other | hermal Diode Cathode. THERMDC connects to processor core 0. THERMDC2 onnects to processor core 1. Refer to the appropriate platform design guidelines for nplementation details.                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |  |  |
| THERMTRIP#                      | 0     | Assertion of THERMTRIP# (Thermal Trip) indicates the processor junction temperature has reached a temperature beyond which permanent silicon damage may occur. Measurement of the temperature is accomplished through an internal thermal sensor. Upon assertion of THERMTRIP#, the processor will shut off its internal clocks (thus halting program execution) in an attempt to reduce the processor junction temperature. To protect the processor its core voltage (V <sub>CC</sub> ) must be removed following the assertion of THERMTRIP#. Intel is currently evaluating whether V <sub>TT</sub> must also be removed. | 1 |  |  |
|                                 |       | Driving of the THERMTRIP# signals is enabled within 10 ms of the assertion of PWRGOOD and is disabled on de-assertion of PWRGOOD. Once activated, THERMTRIP# remains latched until PWRGOOD is de-asserted. While the de-assertion of the PWRGOOD signal will de-assert THERMTRIP#, if the processor's junction temperature remains at or above the trip level, THERMTRIP# will again be asserted within 10 ms of the assertion of PWRGOOD.                                                                                                                                                                                   |   |  |  |
| TMS                             | I     | TMS (Test Mode Select) is a JTAG specification support signal used by debug tools. See the <i>eXtended Debug Port: Debug Port Design Guide for UP and DP Platforms</i> for further information.                                                                                                                                                                                                                                                                                                                                                                                                                              |   |  |  |
| TRDY#                           | I     | RDY# (Target Ready) is asserted by the target to indicate that it is ready to receive write or implicit writeback data transfer. TRDY# must connect the appropriate pins f all FSB agents.                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |  |  |
| TRST#                           | I     | TRST# (Test Reset) resets the Test Access Port (TAP) logic. TRST# must be driven low during power on Reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |  |  |
| V <sub>CCA</sub>                | I     | V <sub>CCA</sub> provides isolated power for the analog portion of the internal processor core<br>PLL's. Refer to the appropriate platform design guidelines for complete<br>implementation details.                                                                                                                                                                                                                                                                                                                                                                                                                         |   |  |  |
| V <sub>CCIOPLL</sub>            | I     | $V_{\rm CCIOPLL}$ provides isolated power for digital portion of the internal processor core PLL's. Follow the guidelines for $V_{\rm CCA}$ , and refer to the appropriate platform design guidelines for complete implementation details.                                                                                                                                                                                                                                                                                                                                                                                   |   |  |  |
| VCC_DIE_SENSE<br>VCC_DIE_SENSE2 | 0     | VCC_DIE_SENSE and VCC_DIE_SENSE2 provide an isolated, low impedance<br>connection to each processor core power and ground. These signals should be<br>connected to the voltage regulator feedback signal, which insures the output voltage<br>(that is, processor voltage) remains within specification. Please see the applicable<br>platform design guide for implementation details.                                                                                                                                                                                                                                      |   |  |  |
| VID[5:0]                        | 0     | VID[5:0] (Voltage ID) pins are used to support automatic selection of power supply voltages (V <sub>CC</sub> ). These are CMOS signals that are driven by the processor and must be pulled up through a resistor. Conversely, the voltage regulator output must be disabled prior to the voltage supply for these pins becomes invalid. The VID pins are needed to support processor voltage specification variations. See Table 2-3 for definitions of these pins. The VR must supply the voltage that is requested by these pins, or disable itself.                                                                       |   |  |  |
| VID_SELECT                      | 0     | VID_SELECT is an output from the processor which selects the appropriate VID table<br>for the Voltage Regulator. Dual-Core Intel Xeon Processor 5000 series pull this signal<br>to ground on the package as this signal is not connected to the processor die.                                                                                                                                                                                                                                                                                                                                                               |   |  |  |
| VSS_DIE_SENSE<br>VSS_DIE_SENSE2 | 0     | VSS_DIE_SENSE and VSS_DIE_SENSE2 provide an isolated, low impedance<br>connection to each processor core power and ground. These signals should be<br>connected to the voltage regulator feedback signal, which insures the output voltage<br>(that is, processor voltage) remains within specification. Please see the applicable<br>platform design guide for implementation details.                                                                                                                                                                                                                                      |   |  |  |
| V <sub>SSA</sub>                | I     | $V_{\rm SSA}$ provides an isolated, internal ground for internal PLL's. Do not connect directly to ground. This pin is to be connected to $V_{\rm CCA}$ and $V_{\rm CCIOPLL}$ through a discrete filter circuit.                                                                                                                                                                                                                                                                                                                                                                                                             |   |  |  |

### Table 5-1. Signal Definitions (Sheet 7 of 8)



#### Table 5-1. Signal Definitions (Sheet 8 of 8)

| Name                                                                                                                                                                                   | Туре | Description                                                                                                                           |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------|--|
| V <sub>TT</sub>                                                                                                                                                                        | Р    | The FSB termination voltage input pins. Refer to Table 2-10 for further details.                                                      |  |
| $\label{eq:tt_out} TT_OUT \qquad O \qquad The VTT_OUT signals are included in order to provide a local V_{TT} for some signals that require termination to V_{TT} on the motherboard.$ |      |                                                                                                                                       |  |
| VTTPWRGD                                                                                                                                                                               | I    | The processor requires this input to determine that the supply voltage for BSEL[2:0] and VID[5:0] is stable and within specification. |  |

Notes:

For this pin on Dual-Core Intel Xeon Processor 5000 series, the maximum number of symmetric agents is one. Maximum number of priority agents is zero. For this pin on Dual-Core Intel Xeon Processor 5000 series, the maximum number of symmetric agents is two. Maximum 1.

2. number of priority agents is zero. For this pin on Dual-Core Intel Xeon Processor 5000 series, the maximum number of symmetric agents is two. Maximum

3. number of priority agents is one.

§



# **6** Thermal Specifications

## 6.1 Package Thermal Specifications

The Dual-Core Intel Xeon Processor 5000 series require a thermal solution to maintain temperatures within its operating limits. Any attempt to operate the processor outside these operating limits may result in permanent damage to the processor and potentially other components within the system. As processor technology changes, thermal management becomes increasingly crucial when building computer systems. Maintaining the proper thermal environment is key to reliable, long-term system operation.

A complete solution includes both component and system level thermal management features. Component level thermal solutions can include active or passive heatsinks attached to the processor integrated heat spreader (IHS). Typical system level thermal solutions may consist of system fans combined with ducting and venting.

This section provides data necessary for developing a complete thermal solution. For more information on designing a component level thermal solution, refer to the *Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5000 Series Thermal/Mechanical Design Guidelines*.

*Note:* The boxed processor will ship with a component thermal solution. Refer to Chapter 8, "Boxed Processor Specifications" for details on the boxed processor.

#### 6.1.1 Thermal Specifications

To allow the optimal operation and long-term reliability of Intel processor-based systems, the processor must remain within the minimum and maximum case temperature ( $T_{CASE}$ ) specifications as defined by the applicable thermal profile (refer to Table 6-1, Table 6-4 and Table 6-7; Figure 6-1, Figure 6-2 and Figure 6-3). Thermal solutions not designed to provide this level of thermal capability may affect the long-term reliability of the processor and system. For more details on thermal solution design, please refer to the processor thermal/mechanical design guidelines.

The Dual-Core Intel Xeon Processor 5000 series implement a methodology for managing processor temperatures, which is intended to support acoustic noise reduction through fan speed control and to ensure processor reliability. Selection of the appropriate fan speed is based on the temperature reported by the processor's Thermal Diode. If the diode temperature is greater than or equal to Tcontrol (refer to Section 6.2.6), then the processor case temperature must remain at or below the temperature specified by the thermal profile (refer to Figure 6-1, Figure 6-2 and Figure 6-3). If the diode temperature is less than Tcontrol, then the case temperature is permitted to exceed the thermal profile, but the diode temperature must remain at or below Tcontrol. Systems that implement fan speed control must be designed to take these conditions into account. Systems that do not alter the fan speed only need to guarantee the case temperature meets the thermal profile specifications.

Intel has developed two thermal profiles, either of which can be implemented with the Dual-Core Intel Xeon Processor 5000 series. Both ensure adherence to Intel reliability requirements. Thermal Profile A (refer to Figure 6-1, Figure 6-2; Table 6-2 and Table 6-5) is representative of a volumetrically unconstrained thermal solution (that is, industry enabled 2U heatsink). In this scenario, it is expected that the Thermal Control Circuit (TCC) would only be activated for very brief periods of time when running the most power intensive applications. Thermal Profile B (refer to Figure 6-1 and



Figure 6-2; Table 6-3 and Table 6-6) is indicative of a constrained thermal environment (that is, 1U form factor). Because of the reduced cooling capability represented by this thermal solution, the probability of TCC activation and performance loss is increased. Additionally, utilization of a thermal solution that does not meet Thermal Profile B will violate the thermal specifications and may result in permanent damage to the processor. Intel has developed these thermal profiles to allow OEMs to choose the thermal solution and environmental parameters that best suit their platform implementation. Refer to the Dual-Core Intel® Xeon® Processor 5000 Series Thermal/ Mechanical Design Guidelines for details on system thermal solution design, thermal profiles and environmental considerations.

The Dual-Core Intel Xeon Processor 5063 (MV) supports a single Thermal Profile targeted at volumetrically constrained thermal environments (for example, blades, 1U form factors.) With this Thermal Profile, it's expected that the Thermal Control Circuit (TCC) would only be activated for very brief periods of time when running the most power-intensive applications. Refer to the Dual-Core Intel® Xeon® Processor 5000 Series Thermal/Mechanical Design Guidelines for further details.

The upper point of the thermal profile consists of the Thermal Design Power (TDP) defined in Table 6-1, Table 6-4, Table 6-7 and the associated T<sub>CASE</sub> value. It should be noted that the upper point associated with Thermal Profile B (x = TDP and y =T<sub>CASE MAX B</sub> @ TDP) represents a thermal solution design point. In actuality the processor case temperature will not reach this value due to TCC activation (refer to Figure 6-1 and Figure 6-2). The lower point of the thermal profile consists of x =P\_profile\_min and y =  $T_{CASE_MAX}$  @ P\_profile\_min. P\_profile\_min is defined as the processor power at which  $T_{CASE}$ , calculated from the thermal profile, is equal to 50 °C.

The case temperature is defined at the geometric top center of the processor IHS. Analysis indicates that real applications are unlikely to cause the processor to consume maximum power dissipation for sustained time periods. Intel recommends that complete thermal solution designs target the Thermal Design Power (TDP) indicated in Table 6-1, Table 6-4 and Table 6-7, instead of the maximum processor power consumption. The Thermal Monitor feature is intended to help protect the processor in the event that an application exceeds the TDP recommendation for a sustained time period. For more details on this feature, refer to Section 6.2. To ensure maximum flexibility for future requirements, systems should be designed to the Flexible Motherboard (FMB) guidelines, even if a processor with lower power dissipation is currently planned. The Thermal Monitor feature must be enabled for the processor to remain within its specifications.

#### Table 6-1. Dual-Core Intel Xeon Processor 5000 Series (1066 MHz) Thermal **Specifications**

| Core Frequency | Thermal<br>Design Power<br>(W) | Minimum<br>TCASE<br>(°C) | Maximum TCASE<br>(°C)                     | Notes         |
|----------------|--------------------------------|--------------------------|-------------------------------------------|---------------|
| Launch to FMB  | 130                            | 5                        | Refer to Figure 6-1; Table 6-2; Table 6-3 | 1, 2, 3, 4, 5 |

Notes

These values are specified at  $V_{CC\_MAX}$  for all processor frequencies. Systems must be designed to ensure the processor is not to be subjected to any static  $V_{CC}$  and  $I_{CC}$  combination wherein  $V_{CC}$  exceeds  $V_{CC\_MAX}$  at specified  $I_{CC}$ . Please refer to the loadline specifications in Chapter 2, "Electrical Specifications". Thermal Design Power (TDP) should be used for processor thermal solution design targets. TDP is not the

2. maximum power that the processor can dissipate. TDP is measured at maximum  $T_{CASE}$ .

These specifications are based on final silicon validation/characterization. З

Power specifications are defined at all VIDs found in Table 2-10. The Dual-Core Intel Xeon Processor 5000 4. series may be shipped under multiple VIDs for each frequency.

FMB, or Flexible Motherboard, guidelines provide a design target for meeting all planned processor 5. frequency requirements.







Notes:

- 1. Thermal Profile A is representative of a volumetrically unconstrained platform. Please refer to Table 6-2 for discrete points that constitute the thermal profile.
- Implementation of Thermal Profile A should result in virtually no TCC activation. Furthermore, utilization of thermal solutions that do not meet processor Thermal Profile A will result in increased probability of TCC activation and may incur measurable performance loss. (Refer to Section 6.2 for details on TCC activation.)
- 3. Thermal Profile B is representative of a volumetrically constrained platform. Please refer to Table 6-3 for discrete points that constitute the thermal profile.
- 4. Implementation of Thermal Profile B will result in increased probability of TCC activation and measurable performance loss. Furthermore, utilization of thermal solutions that do not meet Thermal Profile B do not meet the processor's thermal specifications and may result in permanent damage to the processor.
- Refer to the Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> processor 5000 Series Thermal/Mechanical Design Guidelines for system and environmental implementation details.

## Table 6-2.Dual-Core Intel Xeon Processor 5000 Series (1066 MHz) Thermal Profile A<br/>Table

| Power (W)            | T <sub>CASE_MAX</sub> (°C) |
|----------------------|----------------------------|
| P_profile_min_A=36.5 | 50.0                       |
| 40                   | 50.7                       |
| 45                   | 51.7                       |
| 50                   | 52.8                       |
| 55                   | 53.8                       |
| 60                   | 54.8                       |
| 65                   | 55.8                       |
| 70                   | 56.8                       |
| 75                   | 57.8                       |
| 80                   | 58.8                       |

| Power (W) | T <sub>CASE_MAX</sub> (°C) |
|-----------|----------------------------|
| 85        | 59.9                       |
| 90        | 60.9                       |
| 95        | 61.9                       |
| 100       | 62.9                       |
| 105       | 63.9                       |
| 110       | 64.9                       |
| 115       | 65.9                       |
| 120       | 67.0                       |
| 125       | 68.0                       |
| 130       | 69.0                       |



#### Dual-Core Intel Xeon Processor 5000 Series (1066 MHz) Thermal Profile B Table 6-3. Table

| Power (W)            | T <sub>CASE_MAX</sub> (°C) |
|----------------------|----------------------------|
| P_profile_min_B=22.3 | 50.0                       |
| 30                   | 52.0                       |
| 35                   | 53.3                       |
| 40                   | 54.6                       |
| 45                   | 55.9                       |
| 50                   | 57.2                       |
| 55                   | 58.5                       |
| 60                   | 59.8                       |
| 65                   | 61.1                       |
| 70                   | 62.4                       |
| 75                   | 63.7                       |

| Power (W) | T <sub>CASE_MAX</sub> (°C) |
|-----------|----------------------------|
| 80        | 65.0                       |
| 85        | 66.3                       |
| 90        | 67.6                       |
| 95        | 68.9                       |
| 100       | 70.2                       |
| 105       | 71.5                       |
| 110       | 72.8                       |
| 115       | 74.1                       |
| 120       | 75.4                       |
| 125       | 76.7                       |
| 130       | 78.0                       |
|           |                            |

#### Table 6-4. Dual-Core Intel Xeon Processor 5000 Series (667 MHz) Thermal Specifications

| Core Frequency | Thermal<br>Design Power<br>(W) | Minimum<br>TCASE<br>(°C) | Maximum TCASE<br>(°C)                        | Notes            |
|----------------|--------------------------------|--------------------------|----------------------------------------------|------------------|
| Launch to FMB  | 95                             | 5                        | Refer to Figure 6-2;<br>Table 6-5; Table 6-6 | 1, 2, 3, 4,<br>5 |

Notes:

- These values are specified at  $V_{CC\_MAX}$  for all processor frequencies. Systems must be designed to ensure the processor is not to be subjected to any static  $V_{CC}$  and  $I_{CC}$  combination wherein  $V_{CC}$  exceeds  $V_{CC\_MAX}$  at specified  $I_{CC}$ . Please refer to the loadline specifications in Chapter 2, "Electrical Specifications." Thermal Design Power (TDP) should be used for processor thermal solution design targets. TDP is not the maximum power that the processor can dissipate. TDP is measured at maximum  $T_{CASE}$ . These specifications are based on final silicon validation/characterization. 1.
- 2.
- 3.
- 4. Power specifications are defined at all VIDs found in Table 2-10. The Dual-Core Intel Xeon Processor 5000 series may be shipped under multiple VIDs for each frequency.
- FMB, or Flexible Motherboard, guidelines provide a design target for meeting all planned processor 5. frequency requirements.



#### Figure 6-2. Dual-Core Intel Xeon Processor 5000 Series (667 MHz) Thermal Profiles



#### Notes:

- Thermal Profile A is representative of a volumetrically unconstrained platform. Please refer to Table 6-5 for 1. discrete points that constitute the thermal profile.
- 2 Implementation of Thermal Profile A should result in virtually no TCC activation. Furthermore, utilization of thermal solutions that do not meet processor Thermal Profile A will result in increased probability of TCC activation and may incur measurable performance loss. (Refer to Section 6.2 for details on TCC activation).
- 3. Thermal Profile B is representative of a volumetrically constrained platform. Please refer to Table 6-6 for discrete points that constitute the thermal profile.
- Implementation of Thermal Profile B will result in increased probability of TCC activation and measurable 4 performance loss. Furthermore, utilization of thermal solutions that do not meet Thermal Profile B do not meet the processor's thermal specifications and may result in permanent damage to the processor. Refer to the *Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5000 Series Thermal/Mechanical Design Guidelines* for
- 5. system and environmental implementation details.

#### Table 6-5. Dual-Core Intel Xeon Processor 5000 Series (667 MHz) Thermal Profile A Table

| Power (W)            | T <sub>CASE_MAX</sub> (°C) |
|----------------------|----------------------------|
| P_profile_min_A=40.9 | 50.0                       |
| 45                   | 50.8                       |
| 50                   | 51.9                       |
| 55                   | 52.9                       |
| 60                   | 53.9                       |
| 65                   | 54.9                       |
| 70                   | 55.9                       |
| 75                   | 56.9                       |

| Power (W) | T <sub>CASE_MAX</sub> (°C) |
|-----------|----------------------------|
| 80        | 57.9                       |
| 85        | 59.0                       |
| 90        | 60.0                       |
| 95        | 61.0                       |
|           |                            |
|           |                            |
|           |                            |
|           |                            |



| Power (W)            | T <sub>CASE_MAX</sub> (°C) | Power (W) | T <sub>CASE_MAX</sub> (°C) |
|----------------------|----------------------------|-----------|----------------------------|
| P_profile_min_B=29.6 | 50.0                       | 75        | 61.8                       |
| 35                   | 51.4                       | 80        | 63.1                       |
| 40                   | 52.7                       | 85        | 64.4                       |
| 45                   | 54.0                       | 90        | 65.7                       |
| 50                   | 55.3                       | 95        | 67.0                       |
| 55                   | 56.6                       |           |                            |
| 60                   | 57.9                       |           |                            |
| 65                   | 59.2                       |           |                            |
| 70                   | 60.5                       |           |                            |

### Table 6-6. Dual-Core Intel Xeon 5000 Series (667 MHz) Thermal Profile B Table

### Table 6-7. Dual-Core Intel Xeon Processor 5063 (MV) Thermal Specifications

| Core Frequency | Thermal<br>Design Power<br>(W) | Minimum<br>TCASE<br>(°C) | Maximum TCASE<br>(°C)             | Notes            |
|----------------|--------------------------------|--------------------------|-----------------------------------|------------------|
| Launch to FMB  | 95                             | 5                        | Refer to Figure 6-3;<br>Table 6-8 | 1, 2, 3, 4,<br>5 |

Notes:

These values are specified at  $V_{CC\_MAX}$  for all processor frequencies. Systems must be designed to ensure the processor is not to be subjected to any static  $V_{CC}$  and  $I_{CC}$  combination wherein  $V_{CC}$  exceeds  $V_{CC\_MAX}$  at specified  $I_{CC}$ . Please refer to the loadline specifications in Chapter 2, "Electrical Specifications." Thermal Design Power (TDP) should be used for processor thermal solution design targets. TDP is not the maximum power that the processor can dissipate. TDP is measured at maximum  $T_{CASE}$ . These specifications are based on final silicon validation/characterization. 1.

2.

3.

4. Power specifications are defined at all VIDs found in Table 2-10. The Dual-Core Intel Xeon Processor 5000 series may be shipped under multiple VIDs for each frequency.

FMB, or Flexible Motherboard, guideline provide a design target for meeting all planned processor 5. frequency requirements.





### Figure 6-3. Dual-Core Intel Xeon Processor 5063 (MV) Thermal Profile

Notes:

- 1. Thermal Profile is representative of a volumetrically constrained platform. Please refer to Table 6-8 for discrete points that constitute the thermal profile.
- Implementation of Thermal Profile should result in virtually no TCC activation. Furthermore, utilization of thermal solutions that do not meet Thermal Profile will not meet the processor's thermal specifications and may result in permanent damage to the processor.
- may result in permanent damage to the processor.
  Refer to the *Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5000 Series Thermal/Mechanical Design Guidelines* for system and environment implementation details.

### Table 6-8. Dual-Core Intel Xeon Processor 5063 (MV) Thermal Profile Table

| Power (W)            | T <sub>CASE_MAX</sub> (°C) |
|----------------------|----------------------------|
| P_profile_min_B=29.6 | 50.0                       |
| 35                   | 51.4                       |
| 40                   | 52.7                       |
| 45                   | 54.0                       |
| 50                   | 55.3                       |
| 55                   | 56.6                       |
| 60                   | 57.9                       |
| 65                   | 59.2                       |
| 70                   | 60.5                       |

|           | †                          |
|-----------|----------------------------|
| Power (W) | T <sub>CASE_MAX</sub> (°C) |
| 75        | 61.8                       |
| 80        | 63.1                       |
| 85        | 64.4                       |
| 90        | 65.7                       |
| 95        | 67.0                       |
|           |                            |
|           |                            |
|           |                            |
|           |                            |

# 6.1.2 Thermal Metrology

The minimum and maximum case temperatures ( $T_{CASE}$ ) specified in Table 6-2, Table 6-3, Table 6-5, and Table 6-6 are measured at the geometric top center of the processor integrated heat spreader (IHS). Figure 6-4 illustrates the location where



T<sub>CASE</sub> temperature measurements should be made. For detailed guidelines on temperature measurement methodology, refer to the *Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5000 Series Thermal/Mechanical Design Guidelines.* 





Note: Figure is not to scale and is for reference only.



# 6.2 **Processor Thermal Features**

# 6.2.1 Thermal Monitor

The Thermal Monitor (TM1) feature helps control the processor temperature by activating the Thermal Control Circuit (TCC) when the processor silicon reaches its maximum operating temperature. The TCC reduces processor power consumption as needed by modulating (starting and stopping) the internal processor core clocks. The Thermal Monitor (TM1) must be enabled for the processor to be operating within specifications. The temperature at which Thermal Monitor activates the thermal control circuit is not user configurable and is not software visible. Bus traffic is snooped in the normal manner, and interrupt requests are latched (and serviced during the time that the clocks are on) while the TCC is active.

When the Thermal Monitor is enabled and a high temperature situation exists (that is, TCC is active), the clocks will be modulated by alternately turning the clocks off and on at a duty cycle specific to the processor (typically 30 -50%). Cycle times are processor speed dependent and will decrease as processor core frequencies increase. A small amount of hysteresis has been included to prevent rapid active/inactive transitions of the TCC when the processor temperature is near its maximum operating temperature. Once the temperature has dropped below the maximum operating temperature, and the hysteresis timer has expired, the TCC goes inactive and clock modulation ceases.

With a thermal solution designed to meet Thermal Profile A, it is anticipated that the TCC would only be activated for very short periods of time when running the most power intensive applications. The processor performance impact due to these brief periods of TCC activation is expected to be so minor that it would be immeasurable. A thermal solution that is designed to Thermal Profile B may cause a noticeable performance loss due to increased TCC activation. Thermal Solutions that exceed Thermal Profile B will exceed the maximum temperature specification and affect the long-term reliability of the processor. In addition, a thermal solution that is significantly under designed may not be capable of cooling the processor even when the TCC is active continuously. Refer to the *Dual-Core Intel® Xeon® Processor 5000 Series Thermal/Mechanical Design Guidelines* for information on designing a thermal solution.

The duty cycle for the TCC, when activated by the TM1, is factory configured and cannot be modified. The TM1 does not require any additional hardware, software drivers, or interrupt handling routines.

# 6.2.2 On-Demand Mode

The processor provides an auxiliary mechanism that allows system software to force the processor to reduce its power consumption. This mechanism is referred to as "On-Demand" mode and is distinct from the Thermal Monitor feature. On-Demand mode is intended as a means to reduce system level power consumption. Systems utilizing the Dual-Core Intel Xeon Processor 5000 series must not rely on software usage of this mechanism to limit the processor temperature. If bit 4 of the IA32\_CLOCK\_MODULATION MSR is set to a '1', the processor will immediately reduce its power consumption via modulation (starting and stopping) of the internal core clock

its power consumption via modulation (starting and stopping) of the internal core clock, independent of the processor temperature. When using On-Demand mode, the duty cycle of the clock modulation is programmable via bits 3:1 of the same IA32\_CLOCK\_MODULATION MSR. In On-Demand mode, the duty cycle can be programmed from 12.5% on/ 87.5% off to 87.5% on/12.5% off in 12.5% increments. On-Demand mode may be used in conjunction with the Thermal Monitor; however, if



the system tries to enable On-Demand mode at the same time the TCC is engaged, the factory configured duty cycle of the TCC will override the duty cycle selected by the On-Demand mode.

# 6.2.3 PROCHOT# Signal

An external signal, PROCHOT# (processor hot) is asserted when the processor die temperature has reached its factory configured trip point. If Thermal Monitor is enabled (note that Thermal Monitor must be enabled for the processor to be operating within specification), the TCC will be active when PROCHOT# is asserted. The processor can be configured to generate an interrupt upon the assertion or de-assertion of PROCHOT#. Refer to the *Intel Architecture Software Developer's Manual* for specific register and programming details.

PROCHOT# is designed to assert at or a few degrees higher than maximum  $T_{CASE}$  (as specified by Thermal Profile A) when dissipating TDP power and cannot be interpreted as an indication of processor case temperature. This temperature delta accounts for processor package, lifetime and manufacturing variations and attempts to ensure the Thermal Control Circuit is not activated below maximum  $T_{CASE}$  when dissipating TDP power. There is no defined or fixed correlation between the PROCHOT# trip temperature, the case temperature or the thermal diode temperature. Thermal solutions must be designed to the processor specifications and cannot be adjusted based on experimental measurements of  $T_{CASE}$ , PROCHOT#, or Tdiode on random processor samples.

# 6.2.4 FORCEPR# Signal

The FORCEPR# (force power reduction) input can be used by the platform to cause the Dual-Core Intel Xeon Processor 5000 series to activate the TCC. If the Thermal Monitor is enabled, the TCC will be activated upon the assertion of the FORCEPR# signal. Assertion of the FORCEPR# signal will activate TCC for both processor cores. The TCC will remain active until the system deasserts FORCEPR#. FORCEPR# is an asynchronous input. FORCEPR# can be used to thermally protect other system components. To use the VR as an example, when FORCEPR# is asserted, the TCC circuit in the processor will activate, reducing the current consumption of the processor and the corresponding temperature of the VR.

It should be noted that assertion of FORCEPR# does not automatically assert PROCHOT#. As mentioned previously, the PROCHOT# signal is asserted when a high temperature situation is detected. A minimum pulse width of 500  $\mu$ s is recommended when FORCEPR# is asserted by the system. Sustained activation of the FORCEPR# signal may cause noticeable platform performance degradation. Refer to the appropriate platform design guidelines for details on implementing the FORCEPR# signal feature.

# 6.2.5 THERMTRIP# Signal

Regardless of whether or not Thermal Monitor is enabled, in the event of a catastrophic cooling failure, the processor will automatically shut down when the silicon has reached an elevated temperature (refer to the THERMTRIP# definition in Table 5-1). At this point, the FSB signal THERMTRIP# will go active and stay active as described in Table 5-1. THERMTRIP# activation is independent of processor activity and does not generate any bus cycles. Intel also recommends the removal of  $V_{TT}$ .



# 6.2.6 Tcontrol and Fan Speed Reduction

Tcontrol is a temperature specification based on a temperature reading from the thermal diode. The value for Tcontrol will be calibrated in manufacturing and configured for each processor. The Tcontrol value is set identically for both processor cores. The Tcontrol temperature for a given processor can be obtained by reading the IA32\_TEMPERATURE\_TARGET MSR in the processor. The Tcontrol value that is read from the IA32\_TEMPERATURE\_TARGET MSR must be converted from Hexadecimal to Decimal and added to a base value of 60° C. The value of Tcontrol may vary from 0x00h to 0x1Eh.

When Tdiode is above Tcontrol, then  $T_{CASE}$  must be at or below  $T_{CASE\_MAX}$  as defined by the thermal profile. (Refer to Figure 6-1, Figure 6-2 and Figure 6-3; Table 6-2, Table 6-3, Table 6-5, Table 6-6 and Table 6-8). Otherwise, the processor temperature can be maintained at or below Tcontrol.

# 6.2.7 Thermal Diode

The Dual-Core Intel Xeon Processor 5000 series incorporates an on-die PNP transistor whose base emitter junction is used as a thermal "diode", one per core, with its collector shorted to Ground. A thermal sensor located on the system board may monitor the die temperature of the processor for thermal management and fan speed control. Table 6-9, Table 6-11 and Table 6-12 provide the "diode" parameters and interface specifications. Two different sets of "diode" parameters are listed in Table 6-9 and Table 6-11. The Diode Model parameters (Table 6-9) apply to traditional thermal sensors that use the Diode Equation to determine the processor temperature. Transistor Model parameters (Table 6-11) have been added to support thermal sensors that use the transistor equation method. The Transistor Model may provide more accurate temperature measurements when the diode ideality factor is closer to the maximum or minimum limits. This thermal "diode" is separate from the Thermal Monitor's thermal sensor and cannot be used to predict the behavior of the Thermal Monitor.

When calculating a temperature based on thermal diode measurements, a number of parameters must be either measured or assumed. Most devices measure the diode ideality and assume a series resistance and ideality trim value, although some are capable of also measuring the series resistance. Calculating the temperature is then accomplished by using the equations listed under Table 6-9. In most temperature sensing devices, an expected value for the diode ideality is designed-in to the temperature calculation equation. If the designer of the temperature sensing device assumes a perfect diode, the ideality value (also called  $n_{trim}$ ) will be 1.000. Given that most diodes are not perfect, the designers usually select an  $n_{trim}$  value that more closely matches the behavior of the diodes in the processor. If the processors diode ideality deviates from that of  $n_{trim}$ , each calculated temperature will be offset by a fixed amount. The temperature offset can be calculated with the equation:

### $T_{error(nf)} = T_{measured} X (1 - n_{actual}/n_{trim})$

where  $T_{error(nf)}$  is the offset in degrees C,  $T_{measured}$  is in Kelvin,  $n_{actual}$  is the measured ideality of the diode, and  $n_{trim}$  is the diode ideality assumed by the temperature sensing device.

In order to improve the accuracy of diode based temperature measurements, a new register (Tdiode\_Offset) has been added to Dual-Core Intel Xeon Processor 5000 series which will contain thermal diode characterization data. During manufacturing each processor's thermal diode will be evaluated for its behavior relative to a theoretical diode. Using the equation above, the temperature error created by the difference



between n<sub>trim</sub> and the actual ideality of the particular processor will be calculated. This value (Tdiode\_Offset) will be programmed into the new diode correction MSR and then added to the Tdiode\_Base value can be used to correct temperatures read by diode based temperature sensing devices.

If the  $n_{trim}$  value used to calculating Tdiode\_Offset differs from the  $n_{trim}$  value used in a temperature sensing device, the  $T_{error(nf)}$  may not be accurate. If desired, the Tdiode\_Offset can be adjusted by calculating  $n_{actual}$  and then recalculating the offset using the actual  $n_{trim}$  as defined in the temperature sensor manufacturers' datasheet.

The parameters used to calculate the Thermal Diode (Tdiode) Correction Factor are listed in Table 6-12. For Dual-Core Intel Xeon Processor 5000 series, the range of Tdiode Correction Factor is  $\pm 14^{\circ}$ C.

#### Table 6-9. Thermal Diode Parameters using Diode Model

| Symbol          | Parameter             | Min   | Тур   | Мах   | Unit | Notes   |
|-----------------|-----------------------|-------|-------|-------|------|---------|
| I <sub>FW</sub> | Forward Bias Current  | 5     | -     | 200   | μA   | 1       |
| n               | Diode Ideality Factor | 1.000 | 1.009 | 1.050 | -    | 2, 3, 4 |
| R <sub>T</sub>  | Series Resistance     | 2.79  | 4.52  | 6.24  | Ω    | 2, 3, 5 |

#### Notes:

1. Intel does not support or recommend operation of the thermal diode under reverse bias.

- 2. Characterized across a temperature range of 50-80°C.
- 3. Not 100% tested. Specified by design characterization.
- 4. The ideality factor, n, represents the deviation from ideal diode behavior as exemplified by the diode equation:  $I_{FW} = I_S * (e^{qVD/nkT} 1)$ Where  $I_S$  = saturation current, q = electronic charge,  $V_D$  = voltage across the diode, k = Boltzmann Constant, and T = absolute temperature (Kelvin).

5. The series resistance, R<sub>T</sub>, is provided to allow for a more accurate measurement of the junction temperature. R<sub>T</sub>, as defined, includes the lands of the processor but does not include any socket resistance or board trace resistance between the socket and external remote diode thermal sensor. R<sub>T</sub> can be used by remote diode thermal sensors with automatic series resistance cancellation to calibrate out this error term. Another application is that a temperature offset can be manually calculated and programmed into an offset register in the remote diode thermal sensors as exemplified by the equation: Terror = [R<sub>T</sub> \* (N-1) \* I<sub>FW</sub>min] / [nk/q \*ln N]

Where Terror=sensor temperature error, N=sensor current ratio, k=Boltzmann Constant, q=electronic charge.



#### Table 6-10. Thermal Diode Interface

| Land Name | Land Number | Description   |
|-----------|-------------|---------------|
| THERMDA   | AL1         | diode anode   |
| THERMDC   | AK1         | diode cathode |
| THERMDA2  | AJ7         | diode anode   |
| THERMDC2  | AH7         | diode cathode |

### Table 6-11. Thermal Diode Parameters using Transistor Model

| Symbol          | Parameter            | Min   | Тур   | Max   | Unit | Notes   |
|-----------------|----------------------|-------|-------|-------|------|---------|
| I <sub>FW</sub> | Forward Bias Current | 5     | -     | 200   | μΑ   | 1, 2    |
| ١ <sub>E</sub>  | Emitter Current      | 5     | -     | 200   | μA   |         |
| n <sub>Q</sub>  | Transistor Ideality  | 0.997 | 1.001 | 1.005 | -    | 3, 4, 5 |
| Beta            | -                    | 0.391 | -     | 0.760 | -    | 3, 4    |
| R <sub>T</sub>  | Series Resistance    | 2.79  | 4.52  | 6.24  | Ω    | 3, 6    |

#### Notes:

6.

Intel does not support or recommend operation of the thermal diode under reverse bias. 1.

- 2.
- Same as  $I_{FW}$  in the diode model in Table 6-9. Characterized across a temperature range of 50-80°C. 3.
- 4.
- Characterized across a temperature range of 50-80°C. Not 100% tested. Specified by design characterization. The ideality factor, n<sub>Q</sub>, represents the deviation from ideal transistor model behavior as exemplified by the equation for the collector current:  $I_C = I_S * (e^{qVBE/n}Q^{kT} 1)$ Where  $I_S$  = saturation current, q = electronic charge,  $V_{BE}$  = voltage across the transistor based emitter junction (same nodes as  $V_D$ ), k = Boltzmann Constant, and T = absolute temperature (Kelvin). The series resistance, R<sub>T</sub> provided in Table 6-9 can be used for more accurate readings as needed. 5.

#### Table 6-12. Parameters for Tdiode Correction Factor

| Symbol            | Parameter                                         | Тур   | Unit | Notes |
|-------------------|---------------------------------------------------|-------|------|-------|
| n <sub>trim</sub> | Diode Ideality used to calculate<br>Tdiode_Offset | 1.008 |      | 1     |
| Tdiode_Base       |                                                   | 0     | °C   | 1     |

Notes:

See the *Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5000 Series Thermal/Mechanical Design Guidelines* for more 1. information on how to use the Tdiode\_Offset, Tdiode\_Base and n<sub>trim</sub> parameters for fan speed control.

S



**Thermal Specifications** 



# 7 Features

# 7.1 Power-On Configuration Options

Several configuration options can be configured by hardware. The Dual-Core Intel Xeon Processor 5000 series samples its hardware configuration at reset, on the active-to-inactive transition of RESET#. For specifics on these options, please refer to Table 7-1.

The sampled information configures the processor for subsequent operation. These configuration options cannot be changed except by another reset. All resets reconfigure the processor, for reset configuration purposes, the processor does not distinguish between a "warm" reset (PWRGOOD signal remains asserted during reset) and a "power-on" reset.

### Table 7-1. Power-On Configuration Option Lands

| Configuration Option                              | Land Name | Notes |
|---------------------------------------------------|-----------|-------|
| Output tri state                                  | SMI#      | 1,2   |
| Execute BIST (Built-In Self Test)                 | A3#       | 1,2   |
| In Order Queue de-pipelining (set IOQ depth to 1) | A7#       | 1,2   |
| Disable MCERR# observation                        | A9#       | 1,2   |
| Disable BINIT# observation                        | A10#      | 1,2   |
| Disable bus parking                               | A15#      | 1,2   |
| Symmetric agent arbitration ID                    | BR[1:0]#  | 1,2   |
| Force single logical processor                    | A31#      | 1,2,3 |

#### Notes:

2. Address pins not identified in this table as configuration options should not be asserted during RESET#.

3. This mode is not tested.

# 7.2 Clock Control and Low Power States

The Dual-Core Intel Xeon Processor 5000 series support the Enhanced HALT Powerdown state in addition to the HALT Powerdown state and Stop-Grant states to reduce power consumption by stopping the clock to internal sections of the processor, depending on each particular state. See Figure 7-1 for a visual representation of the processor low power states.

The Enhanced HALT state is enabled by default in the Dual-Core Intel Xeon Processor 5000 series. The Enhanced HALT state must remain enabled via the BIOS for the processor to remain within its specifications. For processors that are already running at the lowest core to bus ratio for its nominal operating point, the processor will transition to the HALT Powerdown state instead of the Enhanced HALT state.

The Stop Grant state requires chipset and BIOS support on multiprocessor systems. In a multiprocessor system, all the STPCLK# signals are bussed together, thus all processors are affected in unison. The Hyper-Threading Technology feature adds the conditions that all logical processors share the same STPCLK# signal internally. When the STPCLK# signal is asserted, the processor enters the Stop Grant state, issuing a Stop Grant Special Bus Cycle (SBC) for each processor or logical processor. The chipset

<sup>1.</sup> Asserting this signal during RESET# will select the corresponding option.





needs to account for a variable number of processors asserting the Stop Grant SBC on the bus before allowing the processor to be transitioned into one of the lower processor power states. Refer to the applicable chipset specification for more information.

# 7.2.1 Normal State

This is the normal operating state for the processor.

## 7.2.2 HALT or Enhanced Powerdown States

The Enhanced HALT power down state is enabled by default in the Dual-Core Intel Xeon Processor 5000 series. The Enhanced HALT power down state must remain enabled via the BIOS. The Enhanced HALT state requires support for dynamic VID transitions in the platform.

### 7.2.2.1 HALT Powerdown State

HALT is a low power state entered when all logical processors have executed the HALT or MWAIT instruction. When one of the logical processors executes the HALT or MWAIT instruction, that logical processor is halted; however, the other processor continues normal operation. The processor will transition to the Normal state upon the occurrence of SMI#, BINIT#, INIT#, LINT[1:0] (NMI, INTR), or an interrupt delivered over the front side bus. RESET# will cause the processor to immediately initialize itself.

The return from a System Management Interrupt (SMI) handler can be to either Normal Mode or the HALT Power Down state. Refer to the *IA-32 Intel<sup>®</sup> Architecture Software Developer's Manual, Volume III: System Programming Guide* for more information.

The system can generate a STPCLK# while the processor is in the HALT Power Down state. When the system deasserts the STPCLK#, the processor will return execution to the HALT state.

While in HALT Power Down state, the processor will process front side bus snoops and interrupts.

### 7.2.2.2 Enhanced HALT Powerdown State

Enhanced HALT state is a low power state entered when all logical processors have executed the HALT or MWAIT instructions. When one of the logical processors executes the HALT instruction, that logical processor is halted; however, the other processor continues normal operation. The Enhanced HALT state is generally a lower power state than the Stop Grant state.

The processor will automatically transition to a lower core frequency and voltage operating point before entering the Enhanced HALT state. Note that the processor FSB frequency is not altered; only the internal core frequency is changed. When entering the low power state, the processor will first switch to the lower bus ratio and then transition to the lower VID.

While in the Enhanced HALT state, the processor will process bus snoops.

The processor exits the Enhanced HALT state when a break event occurs. When the processor exits the Enhanced HALT state, it will first transition the VID to the original value and then change the bus ratio back to the original value.



The Enhanced HALT state must be enabled by way of the BIOS for the processor to remain within its specifications. The Enhanced HALT state requires support for dynamic VID transitions in the platform.





# 7.2.3 Stop-Grant State

When the STPCLK# pin is asserted, the Stop-Grant state of the processor is entered 20 bus clocks after the response phase of the processor-issued Stop Grant Acknowledge special bus cycle. Once the STPCLK# pin has been asserted, it may only be deasserted once the processor is in the Stop Grant state. For the Dual-Core Intel Xeon Processor 5000 series, all logical processor cores will enter the Stop-Grant state once the STPCLK# pin is asserted. Additionally, all logical cores must be in the Stop Grant state before the deassertion of STPCLK#.

Since the AGTL+ signal pins receive power from the front side bus, these pins should not be driven (allowing the level to return to  $V_{TT}$ ) for minimum power drawn by the termination resistors in this state. In addition, all other input pins on the front side bus should be driven to the inactive state.

BINIT# will not be serviced while the processor is in Stop-Grant state. The event will be latched and can be serviced by software upon exit from the Stop Grant state.



RESET# will cause the processor to immediately initialize itself, but the processor will stay in Stop-Grant state. A transition back to the Normal state will occur with the deassertion of the STPCLK# signal.

A transition to the Grant Snoop state will occur when the processor detects a snoop on the front side bus (see Section 7.2.4.1).

While in the Stop-Grant state, SMI#, INIT#, BINIT# and LINT[1:0] will be latched by the processor, and only serviced when the processor returns to the Normal state. Only one occurrence of each event will be recognized upon return to the Normal state.

While in Stop-Grant state, the processor will process snoops on the front side bus and it will latch interrupts delivered on the front side bus.

The PBE# signal can be driven when the processor is in Stop-Grant state. PBE# will be asserted if there is any pending interrupt latched within the processor. Pending interrupts that are blocked by the EFLAGS.IF bit being clear will still cause assertion of PBE#. Assertion of PBE# indicates to system logic that it should return the processor to the Normal state.

## 7.2.4 Enhanced HALT Snoop or HALT Snoop State, Stop Grant Snoop State

The Enhanced HALT Snoop state is used in conjunction with the Enhanced HALT state. If the Enhanced HALT state is not enabled in the BIOS, the default Snoop state entered will be the HALT Snoop state. Refer to the sections below for details on HALT Snoop state, Stop Grant Snoop state and Enhanced HALT Snoop state.

### 7.2.4.1 HALT Snoop State, Stop Grant Snoop State

The processor will respond to snoop or interrupt transactions on the front side bus while in Stop-Grant state or in HALT Power Down state. During a snoop or interrupt transaction, the processor enters the HALT/Grant Snoop state. The processor will stay in this state until the snoop on the front side bus has been serviced (whether by the processor or another agent on the front side bus) or the interrupt has been latched. After the snoop is serviced or the interrupt is latched, the processor will return to the Stop-Grant state or HALT Power Down state, as appropriate.

### 7.2.4.2 Enhanced HALT Snoop State

The Enhanced HALT Snoop state is the default Snoop state when the Enhanced HALT state is enabled via the BIOS. The processor will remain in the lower bus ratio and VID operating point of the Enhanced HALT state.

While in the Enhanced HALT Snoop state, snoops and interrupt transactions are handled the same way as in the HALT Snoop state. After the snoop is serviced or the interrupt is latched, the processor will return to the Enhanced HALT state.

# 7.3 Enhanced Intel SpeedStep<sup>®</sup> Technology

The Dual-Core Intel Xeon Processor 5000 series support Enhanced Intel SpeedStep Technology. This technology enables the processor to switch between multiple frequency and voltage points, which results in platform power savings. Enhanced Intel SpeedStep Technology requires support for dynamic VID transitions in the platform. Switching between voltage/frequency states is software controlled.



*Note:* Not all Dual-Core Intel Xeon Processor 5000 series are capable of supporting Enhanced Intel SpeedStep Technology. More details on which processor frequencies will support this feature will be provided in future releases of the *Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5000 Series Specification Update* when available.

Enhanced Intel SpeedStep Technology creates processor performance states (P-states) or voltage/frequency operating points. P-states are lower power capability states within the Normal state as shown in Figure 7-1. Enhanced Intel SpeedStep Technology enables real-time dynamic switching between frequency and voltage points. It alters the performance of the processor by changing the bus to core frequency ratio and voltage. This allows the processor to run at different core frequencies and voltages to best serve the performance and power requirements of the processor and system. The Dual-Core Intel Xeon Processor 5000 series have hardware logic that coordinates the requested processor voltage between the processor cores. The highest voltage that is requested for either of the processor cores is selected for that processor. Note that the front side bus is not altered; only the internal core frequency is changed. In order to run at reduced power consumption, the voltage is altered in step with the bus ratio.

The following are key features of Enhanced Intel SpeedStep Technology:

- Multiple voltage/frequency operating points provide optimal performance at reduced power consumption.
- Voltage/frequency selection is software controlled by writing to processor MSR's (Model Specific Registers), thus eliminating chipset dependency.
  - If the target frequency is higher than the current frequency,  $V_{CC}$  is incremented in steps (+12.5 mV) by placing a new value on the VID signals and the processor shifts to the new frequency. Note that the top frequency for the processor can not be exceeded.
  - If the target frequency is lower than the current frequency, the processor shifts to the new frequency and  $V_{CC}$  is then decremented in steps (-12.5 mV) by changing the target VID through the VID signals.

§



Features



# 8 Boxed Processor Specifications

# 8.1 Introduction

Intel boxed processors are intended for system integrators who build systems from components available through distribution channels. The Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5000 series will be offered as an Intel boxed processor.

Intel will offer the Dual-Core Intel Xeon Processor 5000 series boxed processor with two heat sink configurations available for each processor frequency: 1U passive/2U active combination solution and a 2U passive only solution. The 1U passive/2U active combination solution is based on a 1U passive heat sink with a removable fan that will be pre-attached at shipping. This heat sink solution is intended to be used as either a 1U passive heat sink or a 2U+ active heat sink. Although the active combination solution with removable fan mechanically fits into a 2U keepout, additional design considerations may need to be addressed to provide sufficient airflow to the fan inlet.

The 1U passive/2U active combination solution in the active fan configuration is primarily designed to be used in a pedestal chassis where sufficient air inlet space is present and strong side directional airflow is not an issue. The 1U passive/active combination solution with the fan removed and the 2U passive thermal solution require the use of chassis ducting and are targeted for use in rack mount servers. The retention solution used for these products is called the Common Enabling Kit, or CEK. The CEK base is compatible with both thermal solutions and uses the same hole locations as the Intel® Xeon® processor with 800 MHz FSB.

The 1U passive/active combination solution will utilize a removable fan with a 4-pin pulse width modulated (PWM) T-diode control. Use of a 4-pin PWM T-diode controlled active thermal solution helps customers meet acoustic targets in pedestal platforms through the motherboards's ability to directly control the RPM of the processor heat sink fan. Please see Section 8.3 for more details. Figure 8-1 through Figure 8-3 are representations of the two heat sink solutions.

# Figure 8-1. Boxed Dual-Core Intel Xeon Processor 5000 Series 1U Passive/2U Active Combination Heat Sink (With Removable Fan)





### Figure 8-2. Boxed Dual-Core Intel Xeon Processor 5000 Series 2U Passive Heat Sink



Figure 8-3. 2U Passive Dual-Core Intel Xeon Processor 5000 Series Thermal Solution (Exploded View)



#### Notes:

- 1. The heat sinks represented in these images are for reference only, and may not represent the final boxed processor heat sinks.
- 2. The screws, springs, and standoffs will be captive to the heat sink. This image shows all of the components in an exploded view.
- 3. It is intended that the CEK spring will ship with the base board and be pre-attached prior to shipping.

# 8.2 Mechanical Specifications

This section documents the mechanical specifications of the boxed processor.



# 8.2.1 Boxed Processor Heat Sink Dimensions (CEK)

The boxed processor will be shipped with an unattached thermal solution. Clearance is required around the thermal solution to ensure unimpeded airflow for proper cooling. The physical space requirements and dimensions for the boxed processor and assembled heat sink are shown in Figure 8-4 through Figure 8-8. Figure 8-9 through Figure 8-10 are the mechanical drawings for the 4-pin board fan header and 4-pin connector used for the active CEK fan heat sink solution.





### Figure 8-4. Top Side Board Keep-Out Zones (Part 1)











### Figure 8-6. Bottom Side Board Keep-Out Zones





### Figure 8-7. Board Mounting Hole Keep-Out Zones



Figure 8-8. Volumetric Height Keep-Ins







### Figure 8-9. 4-Pin Fan Cable Connector (For Active CEK Heat Sink)





### Figure 8-10. 4-Pin Base Board Fan Header (For Active CEK Heat Sink)



# 8.2.2 Boxed Processor Heat Sink Weight

### 8.2.2.1 Thermal Solution Weight

The 1U passive/2U active combination heat sink solution and the 2U passive heat sink solution will not exceed a mass of 1050 grams. Note that this is per processor, so a dual processor system will have up to 2100 grams total mass in the heat sinks. This large mass will require a minimum chassis stiffness to be met in order to withstand force during shock and vibration.

See Section 3 for details on the processor weight.

## 8.2.3 Boxed Processor Retention Mechanism and Heat Sink Support (CEK)

Baseboards and chassis designed for use by a system integrator should include holes that are in proper alignment with each other to support the boxed processor. Refer to the *Server System Infrastructure Specification (SSI-EEB 3.6, TEB 2.1 or CEB 1.1).* These specification can be found at: http://www.ssiforum.org.

Figure 8-3 illustrates the Common Enabling Kit (CEK) retention solution. The CEK is designed to extend air-cooling capability through the use of larger heat sinks with minimal airflow blockage and bypass. CEK retention mechanisms can allow the use of much heavier heat sink masses compared to legacy limits by using a load path directly attached to the chassis pan. The CEK spring on the secondary side of the baseboard provides the necessary compressive load for the thermal interface material. The baseboard is intended to be isolated such that the dynamic loads from the heat sink are transferred to the chassis pan via the stiff screws and standoffs. The retention scheme reduces the risk of package pullout and solder joint failures.

All components of the CEK heat sink solution will be captive to the heat sink and will only require a Phillips screwdriver to attach to the chassis pan. When installing the CEK, the CEK screws should be tightened until they will no longer turn easily. This should represent approximately 8 inch-pounds of torque. Avoid applying more than 10 inch-pounds of torque; otherwise, damage may occur to retention mechanism components.

# 8.3 Electrical Requirements

# 8.3.1 Fan Power Supply (Active CEK)

The 4-pin PWM/T-diode controlled active thermal solution is being offered to help provide better control over pedestal chassis acoustics. This is achieved though more accurate measurement of processor die temperature through the processor's temperature diode (T-diode). Fan RPM is modulated through the use of an ASIC located on the baseboard that sends out a PWM control signal to the 4th pin of the connector labeled as *Control*. This thermal solution requires a constant +12 V supplied to pin 2 of the active thermal solution and does not support variable voltage control or 3-pin PWM control. See Table 8-2 for details on the 4-pin active heat sink solution connectors.

If the 4-pin active fan heat sink solution is connected to an older 3-pin baseboard CPU fan header it will default back to a thermistor controlled mode, allowing compatibility with legacy 3-wire designs. When operating in thermistor controlled mode, fan RPM is automatically varied based on the  $T_{\text{INLET}}$  temperature measured by a thermistor located at the fan inlet of the heat sink solution.



The fan power header on the baseboard must be positioned to allow the fan heat sink power cable to reach it. The fan power header identification and location must be documented in the suppliers platform documentation, or on the baseboard itself. The baseboard fan power header should be positioned within 177.8 mm [7 in.] from the center of the processor socket.

### Table 8-1. PWM Fan Frequency Specifications for 4-Pin Active CEK Thermal Solution

| Description                    | Min Frequency | Nominal Frequency | Max Frequency | Unit |
|--------------------------------|---------------|-------------------|---------------|------|
| PWM Control<br>Frequency Range | 21,000        | 25,000            | 28,000        | Hz   |

### Table 8-2. Fan Specifications for 4-pin Active CEK Thermal Solution

| Description                     | Min  | Typ<br>Steady | Max<br>Steady | Max<br>Startup | Unit                         |
|---------------------------------|------|---------------|---------------|----------------|------------------------------|
| +12 V: 12 volt fan power supply | 10.8 | 12            | 12            | 13.2           | V                            |
| IC: Fan Current Draw            | N/A  | 1             | 1.25          | 1.5            | A                            |
| SENSE: SENSE frequency          | 2    | 2             | 2             | 2              | Pulses per fan<br>revolution |

### Figure 8-11. Fan Cable Connector Pin Out for 4-Pin Active CEK Thermal Solution



### Table 8-3. Fan Cable Connector Pin Out for 4-Pin Active CEK Thermal Solution

| Pin Number | Signal                         | Color  |  |
|------------|--------------------------------|--------|--|
| 1          | Ground                         | Black  |  |
| 2          | <b>Power:</b> (+12 V)          | Yellow |  |
| 3          | Sense: 2 pulses per revolution | Green  |  |
| 4          | Control: 21 KHz-28 KHz         | Blue   |  |

### 8.3.2 Boxed Processor Cooling Requirements

As previously stated the boxed processor will be available in two product configurations. Each configuration will require unique design considerations. Meeting the processor's temperature specifications is also the function of the thermal design of the entire system, and ultimately the responsibility of the system integrator. The processor temperature specifications are found in Chapter 6, "Thermal Specifications" of this document.



# 8.3.2.1 1U Passive/2U Active Combination Heat Sink Solution (1U Rack Passive)

In the 1U configuration it is assumed that a chassis duct will be implemented to provide sufficient airflow to pass through the heat sink fins. Currently the actual airflow target is within the range of 15-27 CFM. The duct should be designed as precisely as possible and should not allow any air to bypass the heat sink (0" bypass) and a back pressure of 0.38 in. H<sub>2</sub>O. It is assumed that a 40°C T<sub>LA</sub> is met. This requires a superior chassis design to limit the T<sub>RISE</sub> at or below 5°C with an external ambient temperature of 35°C. Following these guidelines will allow the designer to meet Thermal Profile B and conform to the thermal requirements of the processor.

# 8.3.2.2 1U Passive/2U Active Combination Heat Sink Solution (Pedestal Active)

The active configuration of the combination solution is designed to help pedestal chassis users to meet the thermal processor requirements without the use of chassis ducting. It may be still be necessary to implement some form of chassis air guide or air duct to meet the  $T_{LA}$  temperature of 40°C depending on the pedestal chassis layout. Also, while the active thermal solution is designed to mechanically fit into a 2U volumetric, it may require additional space at the top of the thermal solution to allow sufficient airflow into the heat sink fan. Therefore, additional design criteria may need to be considered if this thermal solution is used in a 2U rack mount chassis, or in a chassis that has drive bay obstructions above the inlet to the fan heat sink. Use of the active configuration in rackmount chassis is not recommended.

It is recommended that the ambient air temperature outside of the chassis be kept at or below 35°C. The air passing directly over the processor thermal solution should not be preheated by other system components. Meeting the processor's temperature specification is the responsibility of the system integrator.

### 8.3.2.3 2U Passive Heat Sink Solution (2U+ Rack or Pedestal)

A chassis duct is required for the 2U passive heat sink. In this configuration the thermal profile (see Section 6) should be followed by supplying 27 CFM of airflow through the fins of the heat sink with a 0" or no duct bypass and a back pressure of 0.182 in. H<sub>2</sub>O. The T<sub>LA</sub> temperature of 40°C should be met. This may require the use of superior design techniques to keep T<sub>RISE</sub> at or below 5°C based on an ambient external temperature of 35°C.

# 8.4 Boxed Processor Contents

A direct chassis attach method must be used to avoid problems related to shock and vibration, due to the weight of the thermal solution required to cool the processor. The board must not bend beyond specification in order to avoid damage. The boxed processor contains the components necessary to solve both issues. The boxed processor will include the following items:

- Dual-Core Intel Xeon Processor 5000 series
- Unattached Heat Sink Solution
- 4 screws, 4 springs, and 4 heat sink standoffs (all captive to the heat sink)
- Thermal Interface Material (pre-applied on heat sink)
- Installation Manual
- Intel Branding Logo



The other items listed in Figure 8-3 that are required to compete this solution will be shipped with either the chassis or boards. They are as follows:

- CEK Spring (supplied by baseboard vendors)
- Heat sink standoffs (supplied by chassis vendors)

§



# 9 Debug Tools Specifications

Please refer to the *eXtended Debug Port: Debug Port Design Guide for UP and DP Platforms* and the appropriate platform design guidelines for information regarding debug tool specifications. Section 1.3 provides collateral details.

# 9.1 Debug Port System Requirements

The Dual-Core Intel Xeon Processor 5000 series debug port is the command and control interface for the In-Target Probe (ITP) debugger. The ITP enables run-time control of the processors for system debug. The debug port, which is connected to the FSB, is a combination of the system, JTAG and execution signals. There are several mechanical, electrical and functional constraints on the debug port that must be followed. The mechanical constraint requires the debug port connector to be installed in the system with adequate physical clearance. Electrical constraints exist due to the mixed high and low speed signals of the debug port for the processor. While the JTAG signals operate at a maximum of 75 MHz, the execution signals operate at the common clock FSB frequency. The functional constraint requires the debug port to use the JTAG system via a handshake and multiplexing scheme.

In general, the information in this chapter may be used as a basis for including all runcontrol tools in Dual-Core Intel Xeon Processor 5000 series-based system designs, including tools from vendors other than Intel.

*Note:* The debug port and JTAG signal chain must be designed into the processor board to utilize the XDP for debug purposes except for interposer solutions.

# 9.2 Target System Implementation

# 9.2.1 System Implementation

Specific connectivity and layout guidelines for the Debug Port are provided in the *eXtended Debug Port: Debug Port Design Guide for UP and DP Platforms* and the appropriate platform design guidelines.

# 9.3 Logic Analyzer Interface (LAI)

Intel is working with two logic analyzer vendors to provide logic analyzer interfaces (LAIs) for use in debugging Dual-Core Intel Xeon Processor 5000 series systems. Tektronix and Agilent should be contacted to obtain specific information about their logic analyzer interfaces. The following information is general in nature. Specific information must be obtained from the logic analyzer vendor.

Due to the complexity of Dual-Core Intel Xeon Processor 5000 series-based multiprocessor systems, the LAI is critical in providing the ability to probe and capture FSB signals. There are two sets of considerations to keep in mind when designing a Dual-Core Intel Xeon Processor 5000 series-based system that can make use of an LAI: mechanical and electrical.



# 9.3.1 Mechanical Considerations

The LAI is installed between the processor socket and the processor. The LAI plugs into the socket, while the processor plugs into a socket on the LAI. Cabling that is part of the LAI egresses the system to allow an electrical connection between the processor and a logic analyzer. The maximum volume occupied by the LAI, known as the keepout volume, as well as the cable egress restrictions, should be obtained from the logic analyzer vendor. System designers must make sure that the keepout volume remains unobstructed inside the system. Note that it is possible that the keepout volume reserved for the LAI may include differerent requirements from the space normally occupied by the heatsink. If this is the case, the logic analyzer vendor will provide a cooling solution as part of the LAI.

# 9.3.2 Electrical Considerations

The LAI will also affect the electrical performance of the FSB, therefore it is critical to obtain electrical load models from each of the logic analyzer vendors to be able to run system level simulations to prove that their tool will work in the system. Contact the logic analyzer vendor for electrical specifications and load models for the LAI solution they provide.

§