# P4C188/P4C188L ULTRA HIGH SPEED 16K x 4 STATIC CMOS RAMS

#### \$

#### FEATURES

- Full CMOS, 6T Cell
- High Speed (Equal Access and Cycle Times) – 10/12/15/20/25 ns (Commercial)
  - 12/15/20/25/35 (Industrial)
  - 15/20/25/35/45 ns (Military)
- Low Power (Commercial/Military)
  - 715 mW Active 12/15
  - 550/660 mW Active 20/25/35/45
  - 193/220 mW Standby (TTL Input)
  - 83/110 mW Standby (CMOS Input) P4C188
  - 15 mW Standby (CMOS Input) (P4C188L Military)

- Single 5V±10% Power Supply
- Data Retention with 2.0V Supply (P4C188L Military)
- Three-State Outputs
- TTL/CMOS Compatible Outputs
- Fully TTL Compatible Inputs Standard Pinout (JEDEC Approved)
  - 22-Pin 300 mil DIP
  - 24-Pin 300 mil SOJ
  - 22-Pin 290 x 490 mil LCC

#### \*

### DESCRIPTION

The P4C188 and P4C188L are 65,536-bit ultra high speed static RAMs organized as 16K x 4. The CMOS memories require no clocks or refreshing and have equal access and cycle times. Inputs and outputs are fully TTL-compatible. The RAMs operate from a single  $5V\pm10\%$  tolerance power supply. With battery backup, data integrity is maintained for supply voltages down to 2.0V. Current drain is typically 10  $\mu$ A from a 2.0V supply.

Access times as fast as 12 nanoseconds are available, permitting greatly enhanced system speeds. CMOS is utilized to reduce power consumption to a low 715mW active, 193mW standby and only 5mW in the P4C188L version.

The P4C188 and P4C188L are available in 22-pin 300 mil DIP, 24-pin 300 mil SOJ and 22-pin LCC packages providing excellent board level densities.

#### ᆆ

### FUNCTIONAL BLOCK DIAGRAM



### **PIN CONFIGURATIONS**



Means Quality, Service and Speed

### MAXIMUM RATINGS<sup>(1)</sup>

| Symbol            | Parameter                                               | Value                           | Unit |
|-------------------|---------------------------------------------------------|---------------------------------|------|
| V <sub>cc</sub>   | Power Supply Pin with<br>Respect to GND                 | -0.5 to +7                      | V    |
| V <sub>term</sub> | Terminal Voltage with<br>Respect to GND<br>(up to 7.0V) | –0.5 to<br>V <sub>cc</sub> +0.5 | V    |
| T <sub>A</sub>    | Operating Temperature                                   | -55 to +125                     | °C   |

### RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| Grade(2)   | Ambient<br>Temperature | GND | V <sub>cc</sub> |
|------------|------------------------|-----|-----------------|
| Military   | –55°C to +125°C        | 0V  | $5.0V \pm 10\%$ |
| Industrial | –40°C to +85°C         | 0V  | 5.0V ± 10%      |
| Commercial | 0°C to +70°C           | 0V  | $5.0V\pm10\%$   |

| Symbol            | Parameter                 | Value       | Unit |
|-------------------|---------------------------|-------------|------|
| T <sub>BIAS</sub> | Temperature Under<br>Bias | -55 to +125 | °C   |
| T <sub>stg</sub>  | Storage Temperature       | -65 to +150 | °C   |
| P <sub>T</sub>    | Power Dissipation         | 1.0         | W    |
| I                 | DC Output Current         | 50          | mA   |

#### CAPACITANCES<sup>(4)</sup>

 $V_{cc} = 5.0V, T_{A} = 25^{\circ}C, f = 1.0MHz$ 

| Symbol           | Parameter          | Conditions     | Тур. | Unit |
|------------------|--------------------|----------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $V_{IN} = 0V$  | 5    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ | 7    | pF   |

### DC ELECTRICAL CHARACTERISTICS

Over recommended operating temperature and supply voltage<sup>(2)</sup>

| Symbol           | Parameter                         | Test Conditions                                                | P40                  | C188                 | P4C                  | 188L                 | Unit |
|------------------|-----------------------------------|----------------------------------------------------------------|----------------------|----------------------|----------------------|----------------------|------|
| Symbol           | Falameter                         | Test conditions                                                | Min                  | Max                  | Min                  | Max                  | Unit |
| V <sub>IH</sub>  | Input High Voltage                |                                                                | 2.2                  | V <sub>cc</sub> +0.5 | 2.2                  | V <sub>cc</sub> +0.5 | V    |
| V <sub>IL</sub>  | Input Low Voltage                 |                                                                | -0.5(3)              | 0.8                  | -0.5(3)              | 0.8                  | V    |
| V <sub>HC</sub>  | CMOS Input High Voltage           |                                                                | V <sub>cc</sub> –0.2 | V <sub>cc</sub> +0.5 | V <sub>cc</sub> –0.2 | V <sub>cc</sub> +0.5 | V    |
| V <sub>LC</sub>  | CMOS Input Low Voltage            |                                                                | -0.5(3)              | 0.2                  | -0.5(3)              | 0.2                  | V    |
| V <sub>CD</sub>  | Input Clamp Diode Voltage         | $V_{cc} = Min., I_{IN} = 18 \text{ mA}$                        |                      | -1.2                 |                      | -1.2                 | V    |
| V <sub>ol</sub>  | Output Low Voltage<br>(TTL Load)  | $I_{OL}$ = +8 mA, $V_{CC}$ = Min.                              |                      | 0.4                  |                      | 0.4                  | V    |
| V <sub>OH</sub>  | Output High Voltage<br>(TTL Load) | $I_{OH} = -4 \text{ mA}, V_{CC} = \text{Min.}$                 | 2.4                  |                      | 2.4                  |                      | V    |
| I <sub>LI</sub>  | Input Leakage Current             | V <sub>cc</sub> = Max. Mil                                     |                      | +10                  | -5                   | +5                   | μA   |
|                  |                                   | $V_{IN} = GND$ to $V_{CC}$ Com'l.                              | -5                   | +5                   | n/a                  | n/a                  |      |
| I <sub>LO</sub>  | Output Leakage Current            | $V_{cc} = Max., \overline{CE} = V_{IH}, Mil.$                  |                      | +10                  | -5                   | +5                   | μA   |
|                  |                                   | $V_{OUT} = GND$ to $V_{CC}$ Com'l.                             | -5                   | +5                   | n/a                  | n/a                  |      |
| I <sub>SB</sub>  | Standby Power Supply              | $\overline{CE} \ge V_{H}$ Mil.                                 |                      | 40                   |                      | 40                   | mA   |
|                  | Current (TTL Input Levels)        | V <sub>cc</sub> = Max ., Ind./Com'l.<br>f = Max., Outputs Open |                      | 35                   |                      | n/a                  |      |
| I <sub>SB1</sub> | Standby Power Supply              | $\overline{CE} \ge V_{HC}$ Mil.                                |                      | 20                   |                      | 2.7                  | mA   |
|                  | Current                           | V <sub>cc</sub> = Max., Ind./Com'l.                            |                      | 15                   |                      | n/a                  |      |
|                  | (CMOS Input Levels)               | f = 0, Outputs Open                                            |                      |                      |                      |                      |      |
|                  |                                   | $V_{IN} \le V_{LC} \text{ or } V_{IN} \ge V_{HC}$              |                      |                      |                      |                      |      |

n/a = Not Applicable

#### Notes:

- Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to MAXIMUM rating conditions for extended periods may affect reliability.
- 2. Extended temperature operation guaranteed with 400 linear feet per minute of air flow.

3. Transient inputs with  $V_{IL}$  and  $I_{IL}$  not more negative than -3.0V and -100mA, respectively, are permissible for pulse widths up to 20 ns.

4. This parameter is sampled and not 100% tested.

### POWER DISSIPATION CHARACTERISTICS VS. SPEED

| Symbol          | Parameter                                  | Temperature<br>Range | -10 | -12 | -15 | -20 | -25 | -35 | -45 | Unit |
|-----------------|--------------------------------------------|----------------------|-----|-----|-----|-----|-----|-----|-----|------|
|                 |                                            | Commercial           | 180 | 170 | 160 | 155 | 150 | N/A | N/A | mA   |
| I <sub>cc</sub> | I <sub>cc</sub> Dynamic Operating Current* | Industrial           | N/A | 180 | 170 | 160 | 155 | 150 | N/A | mA   |
|                 |                                            | Military             | N/A | N/A | 170 | 160 | 155 | 150 | 145 | mA   |

 $^{*}V_{cc}$  = 5.5V. Tested with outputs open. f = Max. Switching inputs are 0V and 3V.  $\overline{CE} = V_{IL}$ 

## DATA RETENTION CHARACTERISTICS (P4C188L Military Temperature Only)

| Symbol           | Parameter                               | Test Conditions                                                                                | Min               | ۲yן<br>۷ <sub>cc</sub><br>2.0۷ |    | Ма<br>V <sub>сс</sub><br>2.0V |     | Unit |
|------------------|-----------------------------------------|------------------------------------------------------------------------------------------------|-------------------|--------------------------------|----|-------------------------------|-----|------|
| $V_{DR}$         | $V_{cc}$ for Data Retention             |                                                                                                | 2.0               |                                |    |                               |     | V    |
|                  | Data Retention Current                  |                                                                                                |                   | 10                             | 15 | 600                           | 900 | μA   |
| t <sub>CDR</sub> | Chip Deselect to<br>Data Retention Time | $ \overline{CE} \ge V_{cc} - 0.2V, \\ V_{IN} \ge V_{cc} - 0.2V \text{ or} \\ V_{IN} \le 0.2V $ | 0                 |                                |    |                               |     | ns   |
| $t_R^{\dagger}$  | Operation Recovery Time                 | IN -                                                                                           | t <sub>RC</sub> § |                                |    |                               |     | ns   |

\*T<sub>A</sub> = +125°C

 ${}^{\$}t_{_{RC}}$  = Read Cycle Time

<sup>+</sup> This parameter is guaranteed but not tested.

### DATA RETENTION WAVEFORM



# AC CHARACTERISTICS—READ CYCLE

 $(V_{cc} = 5V \pm 10\%, All Temperature Ranges)^{(2)}$ 

| Sym.            | Parameter                             | -1  | 0   | -1  | 2   | -1  | 5   | -2  | 20  | -2  | 25  | -3  | 35  | -4  | 5   | Unit |
|-----------------|---------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|
| oym.            | i arameter                            | Min | Max |      |
| t <sub>RC</sub> | Read Cycle Time                       | 10  |     | 12  |     | 15  |     | 20  |     | 25  |     | 35  |     | 45  |     | ns   |
| t <sub>AA</sub> | Address Access<br>Time                |     | 10  |     | 12  |     | 15  |     | 20  |     | 25  |     | 35  |     | 45  | ns   |
| t <sub>AC</sub> | Chip Enable<br>Access Time            |     | 10  |     | 12  |     | 15  |     | 20  |     | 25  |     | 35  |     | 45  | ns   |
| t <sub>он</sub> | Output Hold from<br>Address Change    | 2   |     | 2   |     | 2   |     | 2   |     | 2   |     | 2   |     | 2   |     | ns   |
| t <sub>LZ</sub> | Chip Enable to<br>Output in Low Z     | 2   |     | 2   |     | 2   |     | 3   |     | 3   |     | 3   |     | 3   |     | ns   |
| t <sub>HZ</sub> | Chip Disable to<br>Output in High Z   |     | 5   |     | 6   |     | 6   |     | 8   |     | 10  |     | 20  |     | 25  | ns   |
| t <sub>PU</sub> | Chip Enable to<br>Power Up Time       | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | ns   |
| t <sub>PD</sub> | Chip Disable to<br>Power Down<br>Time |     | 10  |     | 12  |     | 15  |     | 20  |     | 25  |     | 35  |     | 45  | ns   |

#### TIMING WAVEFORM OF READ CYCLE NO. 1<sup>(5)</sup>



### TIMING WAVEFORM OF READ CYCLE NO. 2<sup>(6)</sup>



#### Notes:

- 5.  $\overline{\text{CE}}$  is LOW and  $\overline{\text{WE}}$  is HIGH for READ cycle.
- 6. WE is HIGH, and address must be valid prior to or coincident with CE transition LOW.
- 7. Transition is measured  $\pm 200$  mV from steady state voltage prior to change with specified loading in Figure 1. This parameter is sampled and not 100% tested.
- 8. Read Cycle Time is measured from the last valid address to the first transitioning address.

### **AC CHARACTERISTICS - WRITE CYCLE**

 $(V_{cc} = 5V \pm 10\%, All Temperature Ranges)^{(2)}$ 

| 0               | Demonster                                 | -1  | 0   | -1  | 2   |     | 15  | -2  | 20  | -2  | 25  | -3  | 85  | -4  | 45  |      |
|-----------------|-------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|
| Sym.            | Parameter                                 | Min | Max | Unit |
| t <sub>wc</sub> | Write Cycle Time                          | 10  |     | 12  |     | 13  |     | 20  |     | 25  |     | 35  |     | 45  |     | ns   |
| t <sub>cw</sub> | Chip Enable<br>Time to<br>End of Write    | 7   |     | 8   |     | 10  |     | 13  |     | 15  |     | 25  |     | 35  |     | ns   |
| t <sub>AW</sub> | Address Valid<br>to End of Write          | 7   |     | 8   |     | 10  |     | 15  |     | 20  |     | 25  |     | 35  |     | ns   |
| t <sub>AS</sub> | Address<br>Set-up Time                    | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | ns   |
| t <sub>wP</sub> | Write Pulse<br>Width                      | 8   |     | 9   |     | 10  |     | 13  |     | 15  |     | 25  |     | 35  |     | ns   |
| t <sub>AH</sub> | Address Hold<br>Time from<br>End of Write | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | ns   |
| t <sub>DW</sub> | Data Valid to<br>End of Write             | 5   |     | 6   |     | 7   |     | 8   |     | 10  |     | 15  |     | 20  |     | ns   |
| t <sub>DH</sub> | Data Hold<br>Time                         | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | 5   |     | ns   |
| t <sub>wz</sub> | Write Enable<br>to Ourput in<br>High Z    |     | 5   |     | 6   |     | 6   |     | 8   |     | 10  |     | 15  |     | 20  | ns   |
| t <sub>DW</sub> | Output Active<br>from End<br>of Write     | 2   |     | 2   |     | 2   |     | 2   |     | 2   |     | 3   |     | 3   |     | ns   |

# TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED) (9)



#### Notes:

- 9.  $\overline{CE}$  and  $\overline{WE}$  must be LOW for WRITE cycle.
- If CE goes HIGH simultaneously with WE HIGH, the output remains in a high impedance state.
- 11. Write Cycle Time is measured from the last valid address to the first transition address.
- 12. Transition is measured ±200mV from steady state voltage prior to change with specified loading in Figure 1. This parameter is sampled and not 100% tested.

# TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CE CONTROLLED)<sup>(9)</sup>



### AC TEST CONDITIONS

| Input Pulse Levels            | GND to 3.0V         |  |  |  |
|-------------------------------|---------------------|--|--|--|
| Input Rise and Fall Times     | 3ns                 |  |  |  |
| Input Timing Reference Level  | 1.5V                |  |  |  |
| Output Timing Reference Level | 1.5V                |  |  |  |
| Output Load                   | See Figures 1 and 2 |  |  |  |

#### **TRUTH TABLE**

| Mode    | CE | WE | Output           | Power   |
|---------|----|----|------------------|---------|
| Standby | Н  | X  | High Z           | Standby |
| Read    | L  | Н  | D <sub>OUT</sub> | Active  |
| Write   | L  | L  | D <sub>IN</sub>  | Active  |



Figure 1. Output Load

\* including scope and test fixture.

#### Note:

Because of the ultra-high speed of the P4C188/L, care must be taken when testing this device; an inadequate setup can cause a normal functioning part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the V<sub>cc</sub> and ground planes directly up to the contactor fingers. A 0.01  $\mu F$  high frequency



Figure 2. Thevenin Equivalent

capacitor is also required between  $V_{cc}$  and ground. To avoid signal reflections, proper termination must be used; for example, a  $50\Omega$  test environment should be terminated into a  $50\Omega$  load with 1.73V (Thevenin Voltage) at the comparator input, and a  $116\Omega$  resistor must be used in series with  $D_{out}$  to match  $166\Omega$  (Thevenin Resistance).

### **PACKAGE SUFFIX**

| Package<br>Suffix | Description                        |
|-------------------|------------------------------------|
| Р                 | Plastic DIP, 300 mil wide standard |
| J                 | Plastic SOJ, 300 mil wide standard |
| L                 | Leadless Chip Carrier (ceramic)    |
| D                 | CERDIP, 300 mil wide standard      |

### **TEMPERATURE RANGE SUFFIX**

| Temperature<br>Range Suffix | Description                                        |
|-----------------------------|----------------------------------------------------|
| С                           | Commercial Temperature Range,<br>0°C to +70°C.     |
| I                           | Industrial Temperature Range,<br>–45°C to +85°C.   |
| М                           | Military Temperature Range,<br>–55°C to +125°C.    |
| MB                          | Mil. Temp. with MIL-STD-883D<br>Class B compliance |

### ORDERING INFORMATION

The following part numbering scheme is used for the P4C188:



I = Ultra-low standby power designator L, if needed.

ss = Speed (access/cycle time in ns), e.g., 25, 35

p = Package code, i.e., P, J, D, L.

t = Temperature range, i.e., C, M, MB.

The P4C188 is also available per SMD 5962-89692 and 5962-86859

# SELECTION GUIDE

The P4C188/L is available in the following temperature, speed and package options. The P4C188L is only available over the Military Temperature range.

| Temperature    | Speed (ns)  |       |       |        |        |        |        |        |
|----------------|-------------|-------|-------|--------|--------|--------|--------|--------|
| Range          | Package     | 10    | 12    | 15     | 20     | 25     | 35     | 45     |
| Commercial     | Plastic DIP | -10PC | -12PC | -15PC  | -20PC  | -25PC  | N/A    | N/A    |
|                | Plastic SOJ | -10JC | -12JC | –15JC  | -20JC  | –25JC  | N/A    | N/A    |
| Industrial     | Plastic DIP | N/A   | -12PI | -15PI  | -20PI  | –25PI  | -35PI  | N/A    |
|                | Plastic SOJ | N/A   | –12JI | –15JI  | –20JI  | –25JI  | –35JI  | N/A    |
| Military Temp. | CERDIP      | N/A   | N/A   | -15DM  | -20DM  | –25DM  | -35DM  | -45DM  |
|                | LCC         | N/A   | N/A   | –15LM  | -20LM  | –25LM  | -35LM  | -45LM  |
| Military       | CERDIP      | N/A   | N/A   | -15DMB | -20DMB | –25DMB | -35DMB | -45DMB |
| Processed*     | LCC         | N/A   | N/A   | –15LMB | –20LMB | –25LMB | –35LMB | –45LMB |

 $^{\ast}$  Military temperature range with MIL-STD-883, Class B processing. N/A = Not available

### **SOJ PIN CONFIGURATION**

| Α <sub>0</sub> |   | 1  | $\overline{\mathbf{U}}$ | 24 | ⊐v <sub>cc</sub>   |
|----------------|---|----|-------------------------|----|--------------------|
| Α <sub>1</sub> | С | 2  |                         | 23 | □ A <sub>13</sub>  |
| Α2             |   | 3  |                         | 22 | □ A <sub>12</sub>  |
| Α <sub>3</sub> |   | 4  |                         | 21 | ⊐ A <sub>11</sub>  |
| Α <sub>4</sub> |   | 5  |                         | 20 | ⊐ A <sub>10</sub>  |
| Α <sub>5</sub> |   | 6  |                         | 19 | ⊐ A <sub>9</sub>   |
| Α <sub>6</sub> |   | 7  |                         | 18 | □ NC               |
| Α <sub>7</sub> |   | 8  |                         | 17 | □ I/O4             |
| Α <sub>8</sub> |   | 9  |                         | 16 | □ I/O <sub>3</sub> |
| CE             |   | 10 |                         | 15 | □ I/O <sub>2</sub> |
| NC             |   | 11 |                         | 14 | □ I/O <sub>1</sub> |
| GND            |   | 12 |                         | 13 | D WE               |
|                |   |    |                         |    | 4                  |
|                |   |    | 001/14                  |    |                    |

SOJ (J4) TOP VIEW