## Contents | eatures | 1 | |------------------------------------|----| | Applications | 1 | | Block Diagram | 1 | | Pin Assignment | 1 | | Pin Function | 2 | | Command Configuration | 2 | | Data Configuration | 3 | | Ordering Information | 3 | | Absolute Maximum Ratings | 3 | | Recommended Operating Conditions . | 4 | | DC Characteristics | 4 | | Oscillation Characteristics | 5 | | AC Characteristics 1 | 6 | | AC Characteristics 2 | 6 | | AC Characteristics 3 | 6 | | Operation | 8 | | Application Circuit Examples | 13 | | Dimensions | 14 | | Taping Specifications | 15 | | Precautions | 16 | | Characteristics | 17 | # S-3510 Series The S-3510 is a series of CMOS real-time clock ICs that inputs/outputs serial clock or calendar data into/from the CPU. ### ■ Features - · Operating power supply: - 1.7 V to 5.5 V - · Low current consumption: - 1.2 μA typ. at 3.0 V - BCD output of second, minute, hour, day, date, month and vear - · Easy serial interface to CPU with 3 lines (SIO, SCK, and CS) - · Built-in automatic calendar - · Built-in voltage detector - · Built-in constant voltage circuit - · Built-in oscillation circuit (Cg and Cd are built in) - · 8-pin SOP ## Applications - · Video cameras - · FAXes - · Celiular phones - · Printers ## ■ Block Dlagram ## Pin Assignment ## ■ Pin Function Table 1 | Nα | Name | Function | |----|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | TPOUT | Standard signal output (Nch open-drain output) | | 2 | X <sub>OUT</sub> | Connects to the X'tal resonator (f = 32768 Hz) | | 3 | X <sub>IN</sub> | [Cg and Cd are built in] | | 4 | V <sub>SS</sub> | Power supply (GND) | | 5 | cs | Chip select input (Built-in pull-down resistance) "H": The SIO pin is capable of inputting/outputting data. The SCK pin is capable of accepting the input. "L": The SIO pin is at Hi-Z. The SCK pin is not capable of accepting the input. | | 6 | <u>sck</u> | Clock input: Inputs and outputs data from the SIO pin in synchronization with the clock. The clock cannot be accepted when the CS pin is "L." | | 7 | SIO | Serial data input/output: When the CS is "L," the SIO pin is at "Hi-Z." When the CS pin changes from "L" to "H," it serves as the input pin. The SIO pin is assigned to the input or output pin according to the next command data. The type of output is either Nch open-drain or CMOS depending upon the model of the IC you use. | | 8 | V <sub>DD</sub> | Positive power supply | ## **■** Command Configuration Table 2 | Command | Code | Note | |---------------------|---------------------|---------------------------| | READ 1(Data Read) | 1110×××× | Output from the year data | | READ 2(Data Read) | 1111×××× | Output from the day data | | WRITE 1(Data Write) | 1001xxxx | Input from the year data | | WRITE 2(Data Write) | 1000xxxx | Input from the day data | | STATUS WRITE | 1 0 1 1 D3 D2 D1 D0 | Status write | | RESET | 10101010 | Initialization | | TEST START | 11010101 | Test mode start | | TEST END | 11011010 | Test mode end | ### Data Configuration The S-3510 series is provided with a timer data BCD (Binary Coded Decimal) display (\*) device and an automatic calendar. A set of flags are configured as follows: | Y7 | Y6 | Y5 | Y4 | Y3 | Y2 | Y1 | Y0 | Year data (0 to 99) | |-------|------|-----|-----|------|-----|------------|----|-----------------------------------------| | 0 | 0 | 0 | M4 | М3 | M2 | M1 | MO | Month data (1 to 12) | | 0 | 0 | D5 | D4 | D3 | D2 | D1 | D0 | Date data (1 to 31) | | 12/24 | TPEN | TPF | FRE | TEST | W2 | W1 | wo | Status and day data (1 to 7) | | Asama | 0 | Н5 | Н4 | нз | Н2 | Н1 | но | Hour data (0 to 23 or 0 to 11) and flag | | POW | m6 | m5 | m4 | m3 | m2 | m1 | m0 | Minute data (0 to 59) and flags | | BLD | \$6 | \$5 | \$4 | S3 | \$2 | <b>S</b> 1 | so | Second data (0 to 59) and flags | (\*) Notes AM /PM Flag: When writing in 12-hour display mode, always input 0 for AM and 1 for PM. In 24-hour display mode, it is unnecessary as both 1 and 0 are ignorged. However, when reading the time in either display mode0 is read as AM 1 as PM. BLD flag: When a decrease in the voltage is detected, it is set to 1. This is valid during reading; and is invalid during writing. POW Flag: 1 is set at the power ON, and cleared through the RESET command. This flag is ingored during writing. TEST Flag: When the test mode is set, it is set to 1. When the bit is 1, ALWAYS USE the TEST END or RESET command to set to 0. This bit is valid for reading and ignored during writing. ## Ordering Information Table 3 | Model name | Type of the SIO output | |------------|------------------------| | S-3510ANFJ | Nch open-drain | | S-3510ACFJ | CMOS | ### ■ Absolute Maximum Ratings Table 4 $Ta = 25 \,^{\circ}\!C \quad V_{SS} = 0 \, V$ | Parameter | Symbol | Conditions | Ratings | Unit | |-----------------------|------------------|-------------------------|-------------------------------|------| | Power supply voltage | V <sub>DD</sub> | | -0.3 to +7.0 | V | | Input voltage | V <sub>IN1</sub> | SCK, CS, SIO | -0.3 to +7.0 | V | | | V <sub>IN2</sub> | SIO (CMOS output) | -0.3 to V <sub>DD</sub> + 0.3 | V | | Output voltage | <b>v</b> out | TP <sub>OUT</sub> , SIO | -0.3 to +7.0 | V | | Operating temperature | Topr | V <sub>DD</sub> = 3.0 V | -30 to +80 | °C | | Storage temperature | Tstg | | -55 to + 125 | °C | ## Recommended Operating Conditions Table 5 | Parameter | Symbol | Min. | Тур. | Max. | Unit | |-----------------------|------------------|------|------|------|------| | Power supply voltage | $v_{ extsf{DD}}$ | 1.7 | 3.0 | 5.5 | ٧ | | Operating temperature | Topr | -20 | _ | + 70 | °C | ## DC Characteristics Table 6 Unless otherwise specified, Ta = 25 °C, $V_{DD}$ = 3.0 V, X'tal resonator: Seiko Instruments Inc., DS-VT-200 (R<sub>1</sub> = 30 k $\Omega$ , $C_L$ = 6 pF, 32768 Hz) | Parameter | | | | Standard | | Unit | | |-------------------------|-------------------|-------------------------|---------------------|----------|-----------------------|------|------| | Parameter | Symb. | Conditions | Min. | Тур. | Max. | | Note | | Operating voltage range | V <sub>DD</sub> | Ta = -20°C to<br>+ 70°C | 1.7 | 3.0 | 5.5 | V | 1 | | | I <sub>DD1</sub> | CS = 0 V | | 1.2 | 2.0 | μA | 2 | | Power current | | S-3510ANFJ | | 10 | 30 | μA | 3,11 | | consumption | I <sub>DD2</sub> | S-3510ACFJ | _ | 30 | 60 | μΑ | 3,12 | | | I <sub>IHL1</sub> | V <sub>IN</sub> = 5.5 V | -0.5 | | 0.5 | μA | 4 | | Input leak current | I <sub>IHL2</sub> | $V_{IN} = V_{DD}$ | -0.5 | 1 | 0.5 | μΑ | 5 | | · | IILL | V <sub>IN</sub> = 0 V | -0.5 | _ | 0.5 | μΑ | 6 | | | I <sub>IH2</sub> | V <sub>IN</sub> = 5.5 V | 1 | 10 | 30 | μΑ | 7 | | Input current | I <sub>IH3</sub> | V <sub>IN</sub> = 0.4 V | 30 | 100 | 300 | μA | 7 | | | V <sub>IH</sub> | _ | 0.8×V <sub>DD</sub> | - | _ | ٧ | _ | | Input voltage | V <sub>IL</sub> | _ | T - | - | 0.2 × V <sub>DD</sub> | ٧ | _ | | | I <sub>OL1</sub> | V <sub>IN</sub> = 0.4 V | 200 | _ | _ | μΑ | 8 | | Output current | I <sub>OL2</sub> | V <sub>IN</sub> = 0.4 V | 500 | 1 | _ | μΑ | 9 | | | I <sub>OH2</sub> | V <sub>IN</sub> = 2.6 V | _ | _ | -500 | μΔ | 10 | | Voltage detection | | | 1.8 | 2.0 | 2.2 | ٧ | | | voltage | V <sub>DET</sub> | Ta = -20°C to<br>+ 70°C | 1.72 | _ | 2.3 | > | _ | | BLD current consumption | BLD | Ta = -20°C to<br>+ 70°C | - | 0.3 | 1.0 | μA | 13 | | Note 1 | Communications when | |--------|---------------------| | | SCK = 100 kHz | | Note 2 | No output load, | Note 2 No output load, communication inhibit Note 3 The current which flows through the CS is not included, no output load Note 4 Applied to the SIO, SCK of the S-3510ANFJ Note 5 Applied to the SIO, SCK of the S-3510ACFJ Note 6 Applied to the SIO, SCK, CS Note 7 Applied to the CS Note 8 Applied to the TP<sub>OUT</sub> Note 9 Applied to the SIO Note 10 Applied to the SIO of the S-3510ACFJ Note 11 Communications when SCK = 100 kHz Note 12 Communications when $\overline{SCK} = 500$ kHz Note 13 The value of the current which flows through the voltage detector when it starts to function ## Oscillation Characteristics $\label{eq:Table 7} Table \ 7$ Ta = 25 °C, $V_{DD}$ = 3.0 V, X'tal resonator: Selko Instruments Inc., DS-VT-200 ( $R_1$ = 30 k $\Omega$ , $C_L$ \* = 6 pF, 32768 Hz) | Parameter | <b>6</b> | C dia: | Standard | | | | |---------------------------------------|------------------|----------------------------------|----------|------|------|-------| | Parameter | Symbol | Symbol Conditions | | Тур. | Max. | Unit | | Oscillation start voltage | V <sub>STA</sub> | Within 10 sec | 1.7 | _ | 5.5 | v | | Oscillation start<br>time | T <sub>STA</sub> | | | _ | 3.0 | s | | Frequency<br>deviation between<br>ICs | ∂IC | - | -10 | _ | + 10 | ppm | | Frequency voltage deviation | δV | V <sub>DD</sub> = 1.7 V to 5.5 V | -3 | _ | +3 | ppm/v | | Input capacitance | C <sub>IN</sub> | Applied to X <sub>IN</sub> | | 12 | _ | pF | | Output<br>capacitance | C <sub>OUT</sub> | Applied to X <sub>OUT</sub> | | 12 | | ₽F | The load capacitance (C<sub>L</sub>) changes depending upon the capacitance of the PCB mounted onto the IC. ADJUST the load capacitance. ## AC Characteristics 1 (S-3510ANFJ, $R_{L1} = 30 \text{ k}\Omega$ , $C_{L1} = 50 \text{ pF}$ ) #### Table 8 Conditions: $V_{DD}$ = 1.7 V to 5.5 V, Ta = -20 °C to 70 °C, Interface voltage Vcc = 5.0 V Input: $V_{IH} = 0.8 \times V_{DD}$ , $V_{IL} = 0.2 \times V_{DD}$ , Output: $V_{OH} = 0.8 \times V_{CC}$ , $V_{OL} = 0.2 \times V_{CC}$ | Parameter | Symbol | Min. | Тур. | Max. | Unit | |-------------------------------------------|---------------------------------|------|------|--------|------| | Clock pulse width | t <sub>SCK</sub> | 5 | _ | 250000 | μS | | Setup time prior to the rising of the CS | t <sub>DS</sub> | 1 | | _ | μS | | Hold time after the rising of the CS | t <sub>CSH</sub> | 1 | _ | - | μS | | Input data setup time | t <sub>ISU</sub> | 1 | _ | _ | μS | | Input data hold time | t <sub>iHO</sub> | 1 | _ | | μS | | Output data determination time | t <sub>ACC</sub> | - | _ | 3.5 | μ\$ | | Setup time prior to the falling of the CS | t <sub>CSS</sub> | 1 | _ | | μ\$ | | Hold time after the falling of the CS | t <sub>DH</sub> | 1 | | - | μS | | Input rising/falling time | t <sub>R</sub> , t <sub>F</sub> | | | 0.1 | μ\$ | ## **AC Characteristics 2** (S-3510ACFJ, C<sub>L1</sub> = 50 pF) ## Table 9 Conditions : $V_{DD} = 5.0 \pm 0.5 \text{ V}$ , $Ta = -20 \,^{\circ}\text{C}$ to 70 $^{\circ}\text{C}$ Input: $V_{IH} = 0.8 \times V_{DD}$ , $V_{IL} = 0.2 \times V_{DD}$ , Output: $V_{OH} = 0.8 \times V_{DD}$ , $V_{OL} = 0.2 \times V_{DD}$ | Parameter | Symbol | Min. | Тур. | Max. | Unit | |-------------------------------------------|---------------------------------|------|------|--------|------| | Clock pulse width | t <sub>SCK</sub> | 0.5 | - | 250000 | μS | | Setup time prior to the rising of the CS | t <sub>DS</sub> | 0.1 | _ | _ | μS | | Hold time after the rising of the CS | t <sub>CSH</sub> | 0.1 | _ | _ | μs | | Input data setup time | t <sub>ISU</sub> | 0.1 | - | _ | μS | | Input data hold time | t <sub>iHO</sub> | 0.1 | _ | _ | μS | | Output data determination time | t <sub>ACC</sub> | _ | _ | 0.3 | μ\$ | | Setup time prior to the falling of the CS | t <sub>CSS</sub> | 0.1 | _ | _ | μS | | Hold time after the falling of the CS | t <sub>DH</sub> | 0.1 | _ | _ | μS | | Input rising/falling time | t <sub>R</sub> , t <sub>F</sub> | _ | _ | 0.05 | μ\$ | ## AC Characteristics 3 (S-3510ACFJ, C<sub>L1</sub> = 50 pF) ## Table 10 Conditions : $V_{DD}$ = 3.0 ± 0.6 V, Ta = -20 °C to 70 °C Input: $V_{IH} = 0.8 \times V_{DD}$ , $V_{IL} = 0.2 \times V_{DD}$ , Output: $V_{OH} = 0.8 \times V_{DD}$ , $V_{OL} = 0.2 \times V_{DD}$ | Parameter | Symbol | Min. | Тур. | Max. | Unit | |-------------------------------------------|---------------------------------|------|------|--------------|------| | Clock pulse width | t <sub>sCK</sub> | 1.0 | _ | 250000 | μS | | Setup time prior to the rising of the CS | t <sub>DS</sub> | 0.2 | _ | _ | μs | | Hold time after the rising of the CS | t <sub>CSH</sub> | 0.2 | _ | - | μS | | Input data setup time | t <sub>ISU</sub> | 0.2 | _ | _ | μs | | Input data hold time | t <sub>IHO</sub> | 0.2 | _ | _ | μS | | Output data determination time | t <sub>ACC</sub> | _ | _ | 0.6 | μS | | Setup time prior to the falling of the CS | t <sub>css</sub> | 0.2 | - | - | μs | | Hold time after the falling of the CS | t <sub>DH</sub> | 0.2 | _ | <del>-</del> | μs | | Input rising/falling time | t <sub>R</sub> , t <sub>F</sub> | | _ | 0.05 | μS | ## **Timing Charts** Figure 5 ### Operation ### (1) Initialization When the power is switched on, the POW flag is assigned via the power-on detector. ALWAYS TURN the CS to"L." Regardless of the logic of the POW flag, initialization must be executed. Therefore, ALWAYS SEND the RESET command (10101010) from the CPU. This allows the divider, counter and status register of the S-3510 series to be reset. Namely, the second, minute, hour, day, date, month, and year (00 sec., 00 min., 00 hr., Sunday (1), January (01), 00 year) are set, and the counter starts to operate upon the falling edge of the CS. ## (2) Write to the Status Register The S-3510 series is provided with a 4-bit status register. To write the data in the register, send the STATUS WRITE command (1011D3D2D1D0). This data is retrieved in synchronization with the falling edge of the CS. PLEASE NOTE that when the frequency-select bit is rewritten during operation, the first pulse generated immediately after the CS is turned (\*) to "L" cannot be output at the correct frequency. Upon initialization, (D3, D2, D1, D0) is set to (1, 0, 1, 0). In other words, 1 Hz is output from TP<sub>OUT</sub>, and the status is set to the 24-hour display mode. When initialization is not executed, the data of the status register is not specified. ALWAYS execute initialization when switching on the power. #### (3) Data Read The time data can be read by sending the READ command after the CS goes "H." The data is output in order of the LSB of the day or year. After the READ command is interpreted, the time data is transmitted from the counter to the shift register. In synchronization with the falling edge of the 9th clock, the SIO status changes from input to output, and the LSB of the timer register is output. After then, in synchronization with the falling edge of the clock, the time data is output from the shift register. If the power supply voltage detector activates, the MSB (BLD bit) is set to "1," which allows the power supply voltage to be monitored. For more details, refer to the "(6) Voltage Detector". ## (4) Data Write Sending the WRITE command after the CS changes from "L" to"H" halts the update operation and resets the frequency divider. This allows the time data to be written. The data is input in order of the LSB of the day or year. The time data transmitted from the SIO is written in the shift register in synchronization with the rising edge of the clock. After transmission of the minute data has been completed, the currently-stored data is transmitted to the counter during the period of the transmission of the second data, and the month-end correction is executed. The second data is transmitted from the shift register to the second counter in synchronization with the point where the CS changes from "H" to"L." Accordingly, the second data error processing is not performed. Turning the CS to "L" allows the divider to run and update operation to start. One second after, the carry-up signal is transmitted to the second counter. If non-existent data is written in the second counter, the second counter is set to "00," and the carry-up signal is transmitted to the minute counter. #### [ Notes ] - When the CS is turned to "L," correct data cannot be written. - NEVER TURN THE CS TO "L" BEFORE WRITE IS COMPLETED. Refer to the timing chart shown below: #### Figure 9 - ① Dividing steps are reset at "H." - All bits of the minute, hour and day (date, month, and year) counter are zero cleared at "H." - With respect to the bit where the data written in the minute, hour and day (date, month, and year) counter is 1, 1 is set at "H." - Invalid data processing is performed at "H." - Month-end processing is performed at "H." The second data is written at "H." Figure 10 ### (5) Month-End Correction When the time data is written in the counter, its validity is checked and either invalid data or month-end processing is performed. ## [ Data Processing ] Table 11 | | Normal data | Error data | Result | | |---------------------|-------------|------------------------|--------|--| | Day data | 1 to 7 | 0 | 1 | | | Date data | 01 to 31 | 00, 32 to 39, XA to XF | 01 | | | Month data | 01 to 12 | 00, 13 to 19, XA to XF | 01 | | | Year data | 00 to 99 | XA to XF, AX to FX | 00 | | | Second data (*) | 00 to 59 | 60 to 79, XA to XF | 00 | | | Minute data | 00 to 59 | 60 to 79, XA to XF | 00 | | | Hour data (24-hour) | 0 to 23 | 24 to 29, 3X, XA to XF | 00 | | | (**) (12-hour) | 0 to 11 | 12 to 19, XA to XF | 00 | | <sup>(\*)</sup> Invalid data processing for the second data is performed through the carry pulse 1 second after the completion of writing. The carry pulse is sent to the minute counter. ### [ Month-End Processing ] Non-existent days at the end of the month are automatically processed as the 1st day of the following month. For example, April 31 is automatically set to May 1. Leap years are allso adjusted. <sup>(\*\*)</sup> Write 0 or 1 into the AM/PM flag using the 12-hour display. For the 24-hour display, 0 or 1 is neglected when writing into the AM/PM flag. When reading, however, 0 is read during 0 to 11 o'clock, and 1 is read during 12 to 23 o'clock. ### (6) Voltage Detector The S-3510 series incorporates a voltage detector that performs sampling once a second for 62.5 msec. When the supply voltage goes below the detection voltage, the BLD latch-up circuit latches "H," and stops sampling. ### [ IMPORTANT ] The BLD flag can read 1 when the supply voltage increases and the first read is executed. After that, however, sampling is permitted. Therefore, when the next read is performed after sampling of the detector, the BLD flag is reset. Refer to the timing charts shown below: Figure 12 When the CS is turned to "H," the output of the latch-up circuit is transmitted to the shift register only when the subsequent command is the READ command. Reading the BLD bit allows the decrease in the voltage to be monitored. If the CS is turned to "L" after completing the read, sampling restarts. That is, once a decrease in the voltage is detected, detection is not performed and the status is kept "H" as long as an initialization is not performed or a READ command is not sent. ## ■ Application Circuit Examples ## (1) S-3510ANFJ (Nch open-drain output) ## (2) S-3510ACFJ (CMOS output) The voltage of more than $V_{DD}$ cannot be applied to the SIO. For communication purpose, switch the system power supply ( $V_{CC}$ ) on, and turn the CS to "H" after the system power supply stabilizes. ALWAYS TURN THE CS TO "L" AND SWITCH THE SYSTEM POWER SUPPLY OFF. ## Dimensions Figure 15 ## **■** Taping Specifications ## (1) Tape Dimensions ## (2) Tape Direction ## (3) Reel Dimensions (2,000 pcs/1 reel) ### Precautions - (1) The oscillation which uses a quartz crystal resonator is sensitive to external noise which may have an effect on the accuracy of the watch. MAKE SURE to design your oscillation circuit with this in mind. - A) Configure the quartz crystal resonator as close to the IC as possible. - B) Take measures for sufficient insulation between pins $X_{IN}$ and $X_{OUT}$ . - C) DO NOT design a circuit where signal lines or the power lines pass close to the oscillation circuit. - (2) When using other resonators, not specified herein or other than the DS- VT-200, ALWAYS check the accuracy and stability of the oscillation by changing conditions such as the power supply voltage and temperature on the actual PCB you use. - (3) The load capacitance (C<sub>L</sub>) of the quartz crystal resonator visibly changes depending upon the capacitance of the PCB mounted onto the IC. Adjust the load capacitance. ### Characteristics 4.1 TP<sub>out</sub> pin output transistor characteristics 4.2 SIO pin output transistor characteristics 4.3 SIO pin output transistor characteristics ## 5.1 CS pin input current characteristics ## 6.1 Oscillation frequency voltage deviation $\Delta f_V$ $$\triangle f_V = \frac{f(V_{DD}) - f(3V)}{f(3V)} \times 10^6 (ppm)$$ ### 6.2 Oscillation frequency temperature deviation $$\triangle f_{Ta} = \frac{f(Ta) - f(25 °C)}{f(25 °C)} \times 10^{6} (ppm)$$ ## 7.1 Power-on detector characteristics - Condition where power-on is t<sub>1</sub> = detected: $t_1 \leq 10 \text{ms}$ . - Condition where the data is retained t<sub>2</sub> = and the IC functions normally when the power supply voltage fails: $t_2 \ge 1 \text{ms}$ . - Condition where the data is retained t3 = and the IC functions normally when the power supply voltage rises: t<sub>3</sub>≧ 1ms.