

# **SYNCHRONOUS DRAM**

## MT48LC32M8A2 - 8 MEG x 8 x 4 BANKS MT48LC16M16A2 - 4 MEG x 16 x 4 BANKS

For the latest data sheet, please refer to the Micron Web site: www.micron.com/dramds

### **Features**

- Supports PC100 and PC133 functionality
- Fully synchronous; all signals registered on positive edge of system clock
- Internal pipelined operation; column address can be changed every clock cycle
- Internal banks for hiding row access/precharge
- Programmable burst lengths: 1, 2, 4, 8, or full page
- Auto Precharge, includes CONCURRENT AUTO PRECHARGE, and auto refresh modes
- Self refresh mode: standard and low power
- LVTTL-compatible inputs and outputs
- Single  $+3.3V \pm 0.3V$  power supply
- 64ms, 8,192-cycle refresh

| 0 | PTION                               | MARKING |
|---|-------------------------------------|---------|
| • | Configuration                       |         |
|   | 16 Meg x 16 ( 4 Meg x 16 x 4 banks) | 16M16   |
|   | 32 Meg x 8 (8 Meg x 8 x 4 banks)    | 32M8    |
|   | WRITE Recovery ( <sup>t</sup> WR)   | A2      |
|   | $^{t}WR = "2 CLK"^{1}$              |         |
| • | Package                             |         |
|   | Plastic Package – OCPL <sup>2</sup> |         |
|   | 54-pin TSOP II (400 mil)            | TG      |
|   | 54-pin TSOP II (400 mil) Lead-free  | P       |
| • | Timing (Cycle Time)                 |         |
|   | 6.0ns @ CL = 3                      | -6A     |
| • | Self Refresh                        |         |
|   | Standard                            | None    |
| • | Operating Temperature Range         |         |
|   | Commercial (0°C to +70°C)           | None    |

#### NOTE:

- 1. Refer to Micron Technical Note: TN-48-05.
- 2. Off-center parting line.

Part Number:

## MT48LC16M16A2TG-6A

# **Addendum Changes**

The standard 256Mb SDRAM data sheets also pertain to the x8 and x16 device and should be referenced for a complete description of SDRAM functionality and operating modes. However, to meet the faster speed grades, some of the AC timing parameters are slightly different. This addendum data sheet will concentrate on the key differences required to support the enhanced speeds.

The Micron 256Mb data sheet provides full specifications and functionality unless specified herein.

#### **Address Table** Table 1:

|                      | 16 MEG x 16             | 32 MEG x 8             |
|----------------------|-------------------------|------------------------|
| Configuration        | 4 Meg x 16 x 4<br>banks | 8 Meg x 8 x 4<br>banks |
| Refresh Count        | 8K                      | 8K                     |
| Row Addressing       | 8K (A0-A12)             | 8K (A0-A12)            |
| Bank Addressing      | 4 (BA0, BA1)            | 4 (BA0, BA1)           |
| Column<br>Addressing | 512 (A0-A8)             | 1K (A0-A9)             |

#### Table 2: **Key Timing Parameters**

CL = CAS (READ) latency

|   | SPEED<br>GRADE | CLOCK<br>FREQUENCY | ACCESS<br>TIME<br>CL = 3 | SETUP<br>TIME | HOLD<br>TIME |
|---|----------------|--------------------|--------------------------|---------------|--------------|
| I | -6A            | 167 MHz            | 5.4ns                    | 1.5ns         | 0.8ns        |



# Table 3: IDD SPECIFICATIONS AND CONDITIONS

Notes: 1, 5, 6, 11, 13; notes appear in the standard data sheet;  $VDD/VDDQ = +3.3V \pm 0.3V$ 

| PARAMETER/CONDITION                                                                                                              |                                           | SYMBOL | -6A | UNITS | NOTES             |
|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--------|-----|-------|-------------------|
| Operating Current: active mode; burst = 2;<br>READ or WRITE; ${}^{t}RC = {}^{t}RC$ (MIN)                                         |                                           | IDD1   | 135 | mA    | 3, 18,<br>19, 32  |
| Standby Current: power-down mode; all banks idle; CKE = LOW                                                                      |                                           | IDD2   | 2   | mA    | 32                |
| Standby Current: active mode; CKE = HIGH;<br>CS# = HIGH; all banks active after <sup>t</sup> RCD met;<br>no accesses in progress |                                           | IDD3   | 40  | mA    | 3, 12,<br>19, 32  |
| Operating Current: burst mode; continuous burst; READ or WRITE; all banks active                                                 |                                           | IDD4   | 135 | mA    | 3, 18,<br>19, 32  |
| Auto Refresh Current                                                                                                             | <sup>t</sup> RFC = <sup>t</sup> RFC (MIN) | IDD5   | 285 | mA    | 3, 12,            |
| CKE = HIGH; CS# = HIGH                                                                                                           | <sup>t</sup> RFC = 8.125µs                | IDD6   | 3.5 | mA    | 18, 19,<br>32, 33 |
| Self Refresh Current:<br>CKE ≤ 0.2V                                                                                              | Standard                                  | IDD7   | 2.5 | mA    | 4                 |



# **Table 4:** Electrical Characteristics and Recommended AC Operating Conditions Notes 5, 6, 8, 9, 11; Notes appear in the standard data sheet

| AC CHARACTERISTICS                     |        |                              | -6A            |         |       | STD                    |
|----------------------------------------|--------|------------------------------|----------------|---------|-------|------------------------|
| PARAMETER                              |        | SYMBOL                       | MIN            | МАХ     | UNITS | DATA<br>SHEET<br>NOTES |
| Access time from CLK (pos. edge)       | CL = 3 | tAC (3)                      |                | 5.4     | ns    | 27                     |
| Address hold time                      |        | <sup>t</sup> AH              | 0.8            |         | ns    |                        |
| Address setup time                     |        | <sup>t</sup> AS              | 1.5            |         | ns    |                        |
| CLK high-level width                   |        | <sup>t</sup> CH              | 2.5            |         | ns    |                        |
| CLK low-level width                    |        | <sup>t</sup> CL              | 2.5            |         | ns    |                        |
| Clock cycle time                       | CL = 3 | <sup>t</sup> CK (3)          | 6              |         | ns    | 23                     |
| CKE hold time                          |        | <sup>t</sup> CKH             | 0.8            |         | ns    |                        |
| CKE setup time                         |        | <sup>t</sup> CKS             | 1.5            |         | ns    |                        |
| CS#, RAS#, CAS#, WE#, DQM hold time    |        | <sup>t</sup> CMH             | 0.8            |         | ns    |                        |
| CS#, RAS#, CAS#, WE#, DQM setup time   |        | <sup>t</sup> CMS             | 1.5            |         | ns    |                        |
| Data-in hold time                      |        | <sup>t</sup> DH              | 0.8            |         | ns    |                        |
| Data-in setup time                     |        | <sup>t</sup> DS              | 1.5            |         | ns    |                        |
| Data-out high-impedance time           | CL = 3 | tHZ (3)                      |                | 5.4     | ns    | 10                     |
| Data-out low-impedance time            |        | <sup>t</sup> LZ              | 1              |         | ns    |                        |
| Data-out hold time (load)              |        | <sup>t</sup> OH              | 3              |         | ns    |                        |
| Data-out hold time (no load)           |        | <sup>t</sup> OH <sub>N</sub> | 1.8            |         | ns    | 28                     |
| ACTIVE to PRECHARGE command            |        | <sup>t</sup> RAS             | 42             | 120,000 | ns    |                        |
| ACTIVE to ACTIVE command period        |        | <sup>t</sup> RC              | 60             |         | ns    |                        |
| ACTIVE to READ or WRITE delay          |        | <sup>t</sup> RCD             | 18             |         | ns    |                        |
| Refresh period (8,192 rows)            |        | <sup>t</sup> REF             |                | 64      | ms    |                        |
| AUTO REFRESH period                    |        | <sup>t</sup> RFC             | 60             |         | ns    |                        |
| PRECHARGE command period               |        | <sup>t</sup> RP              | 18             |         | ns    |                        |
| ACTIVE bank a to ACTIVE bank b command |        | <sup>t</sup> RRD             | 12             |         | ns    | 7                      |
| Transition time                        |        | <sup>t</sup> T               | 0.3            | 1.2     | ns    |                        |
| WRITE recovery time <sup>1</sup>       |        | <sup>t</sup> WR              | 1 CLK +<br>6ns |         | ns    |                        |
|                                        |        |                              | 12             |         | ns    | 25                     |
| Exit SELF REFRESH to ACTIVE command    |        | <sup>t</sup> XSR             | 67             |         | ns    | 20                     |

### NOTE:

<sup>1.</sup> Auto precharge mode only. The precharge timing budget (<sup>t</sup>RP) begins 6ns for -6A after the first clock delay, after the last WRITE is executed. May not exceed limit set for precharge mode.



## **Table 5: AC Functional Characteristics**

Notes appear in the standard data sheet.

| PARAMETER                                                  | SYMBOL               | -6A SPEED | UNITS           | STD DATA<br>SHEET<br>NOTES |
|------------------------------------------------------------|----------------------|-----------|-----------------|----------------------------|
| READ/WRITE command to READ/WRITE command                   | <sup>t</sup> CCD     | 1         | <sup>t</sup> CK | 17                         |
| CKE to clock disable or power-down entry mode              | <sup>t</sup> CKED    | 1         | <sup>t</sup> CK | 14                         |
| CKE to clock enable or power-down exit setup mode          | <sup>t</sup> PED     | 1         | <sup>t</sup> CK | 14                         |
| DQM to input data delay                                    | <sup>t</sup> DQD     | 0         | <sup>t</sup> CK | 17                         |
| DQM to data mask during WRITEs                             | <sup>t</sup> DQM     | 0         | <sup>t</sup> CK | 17                         |
| DQM to data high-impedance during READs                    | <sup>t</sup> DQZ     | 2         | <sup>t</sup> CK | 17                         |
| WRITE command to input data delay                          | <sup>t</sup> DWD     | 0         | <sup>t</sup> CK | 17                         |
| Data-in to ACTIVE command                                  | <sup>t</sup> DAL     | 5         | <sup>t</sup> CK | 15, 21 <sup>1</sup>        |
| Data-in to PRECHARGE command                               | <sup>t</sup> DPL     | 2         | <sup>t</sup> CK | 16, 21                     |
| Last data-in to burst STOP command                         | <sup>t</sup> BDL     | 1         | <sup>t</sup> CK | 17                         |
| Last data-in to new READ/WRITE command                     | <sup>t</sup> CDL     | 1         | <sup>t</sup> CK | 17                         |
| Last data-in to PRECHARGE command                          | <sup>t</sup> RDL     | 2         | <sup>t</sup> CK | 16, 21                     |
| LOAD MODE REGISTER command to ACTIVE or REFRESH command    | <sup>t</sup> MRD     | 2         | <sup>t</sup> CK | 26                         |
| Data-out to high-impedance from PRECHARGE command (CL = 3) | <sup>t</sup> ROH (3) | 3         | <sup>t</sup> CK | 17                         |

NOTE:

## **Data Sheet Designation:**

**Production**: This data sheet contains minimum and maximum limits specified over the complete power supply and temperature range for production devices. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.



8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900

E-mail: prodmktg@micron.com, Internet: http://www.micron.com, Customer Comment Line: 800-932-4992

Micron, the M logo, and the Micron logo are trademarks and/or service marks of Micron Technology, Inc.

All other trademarks are the property of their respective owners.

<sup>1.</sup> The Note 21 in the standard data sheet does not apply for this speed grade and should read "Based on <sup>t</sup>CK = 6ns"