

# μPD78C1x/C1xA/CG14/CP14 8-Bit CMOS Microcomputers With A/D Converter

# Description

The family of single-chip microcomputers covered by this data sheet includes the following types:

μPD78C10 μPD78C10A μPD78CG14 μPD78C11 μPD78CP14 μPD78C14 μPD78CP14 μPD78C14A

These microcomputers integrate sophisticated on-chip peripheral functions normally provided by external components. Their internal 16-bit ALU and data paths, combined with a powerful instruction set and addressing, make the devices appropriate in data processing as well as control applications.

The devices integrate a 16-bit ALU, 4K-, 8K-, or 16K-byte ROM, 256-byte RAM, an eight channel A/D converter, a multifunction 16-bit timer/event counter, two 8-bit timers, a USART, and two zero-cross detect inputs on a single die, allowing their use in fast, high-end processing applications. This involves analog signal interface and processing.

The µPD78C1x/C1xA/Cx14 family includes: 4K-, 8K-, and 16K-byte mask ROM devices, embedded with a custom customer program; ROMless devices for use with up to 64K-bytes of external memory; 16K-byte piggyback EPROM device for prototyping; 16K-byte EPROM or OTP ROM devices for prototyping and low-volume production. The µPD78C11A/C12A/C14A also have mask optional pullup resistors available on ports A, B, and C.

# **Features**

- □ CMOS technology
  - 25 mA operating current (78C10/C10A/C11/C11A/C12A)
  - 30 mA operating current (78C14/C14A)
- Complete single-chip microcomputer
  - 16-bit ALU
  - 4K, 8K, or 16K x 8 ROM
  - 256-byte RAM
- 44 I/O lines
- Mask optional pullup resistors
  - -- Ports A. B. and C
  - μPD78C11A/C12A/C14A only
- Two zero-cross detect inputs
- □ Two 8-bit timers

- Expansion capabilities
  - 8085A-like bus
  - 60K-byte external memory address range
- □ Eight-channel, 8-bit A/D converter
  - Autoscan mode
  - Channel select mode
- Full-duplex USART
  - Synchronous and asynchronous
- □ 159 instructions
  - 16-bit arithmetic, multiply, and divide
  - HALT and STOP instructions
- □ 0.8-µs instruction cycle time (15-MHz operation)
- Prioritized interrupt structure
  - Three external
  - -- Eight internal
- Standby function
- On-chip clock generator

# Ordering Information

| Part Number        | Package                                            | ROM           |
|--------------------|----------------------------------------------------|---------------|
| μPD78C10CW         | 64-pin plastic SDIP                                | ROMless       |
| μPD78C10G-36       | 64-pin plastic QUIP                                | <del></del>   |
| μPD78C10G-1B       | 64-pin plastic QFP<br>(Resin thickness<br>2.05 mm) | _             |
| μPD78C10GF-3BE     | 64-pin plastic QFP<br>(Resin thickness<br>2.7 mm)  | <del></del> - |
| μPD78C10L          | 68-pin PLCC                                        | <del>-</del>  |
| μPD78C10ACW        | 64-pin plastic SDIP                                | ROMless       |
| μPD78C10AGF-3BE    | 64-pin plastic QFP                                 |               |
| μPD78C10AGQ-36     | 64-pin plastic QUIP                                | _             |
| μPD78C10AL         | 68-pin PLCC                                        | _             |
| μPD78C11 CW-xxx    | 64-pin plastic SDIP                                | 4K mask ROM   |
| μPD78C11G-xxx-36   | 64-pin plastic QUIP                                | ~             |
| μPD78C11G-xxx-1B   | 64-pin plastic QFP<br>(Resin thickness<br>2.05 mm) | _             |
| μPD78C11GF-xxx-3BE | 64-pin plastic QFP<br>(Resin thickness<br>2.7 mm)  | _             |
| μPD78C11L-xxx      | 68-pin PLCC                                        | _             |

50246



# Ordering Information (cont)

| Part Number         | Package                                            | ROM                           |  |
|---------------------|----------------------------------------------------|-------------------------------|--|
| μPD78C11ACW-xxx     | 64-pin plastic SDIP                                | 4K mask ROM                   |  |
| μPD78C11AGF-xxx-3BE | 64-pin plastic QFP                                 | _                             |  |
| μPD78C11AGQ-xxx-36  | 64-pin plastic QUIP                                | <b>-</b>                      |  |
| μPD78C11AL-xxx      | 68-pin PLCC                                        |                               |  |
| μPD78C12ACW-xxx     | 64-pin plastic SDIP                                | 8K mask ROM                   |  |
| μPD78C12AGF-xxx-3BE | 64-pin plastic QFP                                 |                               |  |
| μPD78C12AG-xxx-36   | 64-pin plastic QUIP                                | _                             |  |
| μPD78C12AL-xxx      | 68-pin PLCC                                        |                               |  |
| μPD78C14CW-xxx      | 64-pin plastic SDIP                                | 16K mask                      |  |
| μPD78C14G-xxx-36    | 64-pin plastic QUIP                                | - ROM                         |  |
| μPD78C14G-xxx-1B    | 64-pin plastic QFP<br>(Resin thickness<br>2.05 mm) | _                             |  |
| μPD78C14GF-xxx-3BE  | 64-pin plastic QFP<br>(Resin thickness<br>2.7 mm)  | _                             |  |
| μPD78C14L-xxx       | 68-pin PLCC                                        |                               |  |
| μPD78C14AG-xxx-AB8  | 64-pin plastic QFP<br>(Interpin pitch<br>0.8 mm)   | 16K mask<br>ROM               |  |
| μPD78CG14E          | 64-pin ceramic<br>piggyback QUIP                   | 4/8/16K<br>piggyback<br>EPROM |  |
| μPD78CP14CW         | 64-pin plastic SDIP                                | 16K OTP ROM                   |  |
| μPD78CP14G-36       | 64-pin plastic QUIP                                | _                             |  |
| μPD78CP14GF-3BE     | 64-pin plastic QFP                                 | <del>_</del>                  |  |
| μPD78CP14L          | 68-pin PLCC                                        | -                             |  |
| μPD78CP14DW         | 64-pin ceramic SDIP<br>with window                 | 16K UV<br>EPROM               |  |
| μPD78CP14R          | 64-pin ceramic QUIP<br>with window                 |                               |  |

# Notes:

(1) xxx indicates ROM code suffix.

# Pin Configurations

# 64-Pin QUIP or SDIP (Plastic or Ceramic)





# 64-Pin Plastic QFP





# 64-Pin Ceramic Piggyback QUIP









# μPD78C1x/C1xA/CG14/CP14



| Pin Identific                                                           | cation                                                                          |
|-------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| Symbol                                                                  | Function                                                                        |
| ALE                                                                     | Address latch enable output                                                     |
| ANO-AN7                                                                 | A/D converter analog inputs 0-7                                                 |
| INT1                                                                    | Interrupt request 1 input                                                       |
| MODE0                                                                   | Mode 0 input; I/O memory output                                                 |
| MODE1                                                                   | Mode 1 input                                                                    |
| NMI                                                                     | Nonmaskable interrupt input                                                     |
| PA <sub>0</sub> -PA <sub>7</sub>                                        | Port A I/O                                                                      |
| PB <sub>0</sub> -PB <sub>7</sub>                                        | Port B I/O                                                                      |
| PC <sub>0</sub> /TxD                                                    | Port C I/O line 0; transmit data output                                         |
| PC <sub>1</sub> /RxD                                                    | Port C I/O line 1; receive data input                                           |
| PC <sub>2</sub> /SCK                                                    | Port C I/O line 2; serial clock I/O                                             |
| PC <sub>3</sub> /TI/INT2                                                | Port C I/O line 3; timer input, interrupt request 2 input                       |
| PC <sub>4</sub> /TO                                                     | Port C I/O line 4; timer output                                                 |
| PC <sub>5</sub> /CI                                                     | Port C I/O line 5; counter input                                                |
| PC <sub>6</sub> , PC <sub>7</sub> /<br>CO <sub>0</sub> ,CO <sub>1</sub> | Port C I/O lines 6, 7; counter outputs 0, 1                                     |
| PD <sub>0</sub> -PD <sub>7</sub>                                        | Port D I/O; expansion memory address, data bus (bits $AD_0$ - $AD_7$ )          |
| PF <sub>0</sub> -PF <sub>7</sub>                                        | Port F I/O; expansion memory address, (bits AB <sub>8</sub> -AB <sub>15</sub> ) |
| RD                                                                      | Read strobe output                                                              |
| RESET                                                                   | Reset input                                                                     |
| STOP                                                                    | Stop mode control input                                                         |
| V <sub>AREF</sub>                                                       | A/D converter reference voltage                                                 |
| WR                                                                      | Write strobe output                                                             |
| X1, X2                                                                  | Crystal connections 1, 2                                                        |
| AV <sub>DD</sub>                                                        | A/D converter power supply voltage                                              |
| AV <sub>SS</sub>                                                        | A/D converter power supply ground                                               |
| V <sub>DD</sub>                                                         | 5 V power supply                                                                |
| V <sub>SS</sub>                                                         | Ground                                                                          |
| IC                                                                      | Internal connection                                                             |

# Pin Identification μPD78CG14E Upper EPROM Pins

| Symbol                          | Pin               | Function                                                                                                             |
|---------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------|
| A <sub>0</sub> -A <sub>13</sub> | 2-10, 21<br>23-26 | 14-bit program counter (PC <sub>0</sub> -PC <sub>13</sub> ) output used as 27C256/27C256A address signals            |
| CE                              | 20                | Chip enable signal for 27C256/27C256A; high-<br>level output (during STOP or HALT), otherwise,<br>low-level output   |
| 10-17                           | 11-13<br>15-19    | 8-bit input of data read from 27C256/27C256A                                                                         |
| V <sub>DD</sub>                 | 1                 | Same potential as lower V <sub>DD</sub> pin; V <sub>CC</sub> power supply line (V <sub>PP</sub> ) for 27C256/27C256A |
| V <sub>DD</sub>                 | 28                | Same potential as lower V <sub>DD</sub> pin; V <sub>CC</sub> power supply line (V <sub>CC</sub> ) for 27C256/27C256A |
| V <sub>SS</sub>                 | 14                | Same potential as lower V <sub>SS</sub> pin connected to the 27C256/27C256A GND pin                                  |
| V <sub>SS</sub>                 | 22                | Same potential as lower V <sub>SS</sub> pin; OE signal (always low) input to 27C256/27C256A                          |
| V <sub>SS</sub>                 | 27                | Same potential as lower V <sub>SS</sub> pin; A <sub>14</sub> signal (always low) input to 27C256/27C256A             |



# **PIN FUNCTIONS**

# ALE (Address Latch Enable)

The ALE output is used to latch the address of PD<sub>0</sub>-PD<sub>7</sub> into an external latch.

# ANO-AN7 (Analog Inputs)

These are the eight analog inputs to the A/D converter. AN4-AN7 can also be used as a digital input for falling edge detection.

# CI (Counter Input)

External pulse input to timer/event counter.

# CO<sub>0</sub>, CO<sub>1</sub> (Counter Outputs)

Programmable waveform outputs based on timer/event counter.

# **INT1** (Interrupt Request 1)

INT1 is a rising edge triggered, maskable interrupt input. It is also an ac-input, zero-cross detection terminal.

If the optional pullup resistor is specified for this pin on the  $\mu$ PD78C11A/C12A/C14A, the zero-cross detection circuitry will not function.

# **INT2** (Interrupt Request 2)

INT2 is a falling edge triggered, maskable interrupt input. It is also an ac-input, zero-cross detection terminal.

# MODE0, MODE1 (Mode 0, 1)

The MODE0 and MODE1 inputs select the amount of external memory. MODE0 outputs the  $\overline{\text{IO}}$  signal, and MODE1 outputs the  $\overline{\text{M1}}$  signal. An external pullup resistor to  $V_{DD}$  is required if the input is to be a logic high.

The value of this pullup resistor, R, is dependent on  $t_{CYC}$  and is calculated as follows: R in K $\Omega$  is  $4 \le R \le 0.4 \, t_{CYC}$  where  $t_{CYC}$  is in ns units.

# NMI (Nonmaskable Interrupt)

Falling edge, Schmitt triggered nonmaskable interrupt input.

# PA<sub>0</sub>-PA<sub>7</sub> (Port A)



# PB<sub>0</sub>-PB<sub>7</sub> (Port B)

Port B is an 8-bit three-state port. Each bit is independently programmable as either input or output. Reset makes all lines of port B inputs. Mask optional pullup resistors are available on the μPD78C11A/C12A/C14A.

# PC<sub>0</sub>-PC<sub>7</sub> (Port C)

Port C is an 8-bit three-state port. Each bit is independently programmable as either input or output. Alternatively, the lines of port C can be used as control lines for the USART, interrupts, and timer. Reset makes all lines of port C inputs. Mask optional pullup resistors are available on the  $\mu$ PD78C11A/C12A/C14A.

# PD<sub>0</sub>-PD<sub>7</sub> (Port D)

Port D is an 8-bit three-state port. It can be programmed as either 8 bits of input or 8 bits of output. When external expansion memory is used, port D acts as the multiplexed address/data bus.

# PF<sub>0</sub>-PF<sub>7</sub> (Port F)

Port F is an 8-bit three-state port. Each bit is independently programmable as either input or output. When external expansion memory is used, port F outputs the high-order address bits.

# RD (Read Strobe)

The three-state  $\overline{\text{RD}}$  output goes low to gate data from external devices onto the data bus.  $\overline{\text{RD}}$  goes high during reset

# RESET (Reset)

When the Schmitt-triggered RESET input is brought low, it initializes the device.



# RxD (Receive Data)

Serial data input terminal.

# SCK (Serial Clock)

Output for the serial clock when internal clock is used. Input for serial clock when external clock is used.

# STOP (STOP Mode Control Input)

A low-level input on STOP (Schmitt-triggered input) stops the system clock oscillator.

# Ti (Timer Input)

Timer input terminal.

# TO (Timer Output)

The output of TO is a square wave with a frequency determined by the timer/counter.

# TxD (Transmit Data)

Serial data output terminal.

# V<sub>AREF</sub> (A/D Converter Reference)

V<sub>AREF</sub> sets the upper limit for the A/D conversion range.

# WR (Write Strobe)

The three-state WR output goes low to indicate that the data bus holds valid data. It is a strobe signal for external memory or I/O write operations. WR goes high during reset.

# X1, X2 (Crystal Connections)

X1 and X2 are the system clock crystal oscillator terminals. X1 is the input for an external clock.

# AV<sub>DD</sub> (A/D Converter Power)

This is the power supply voltage for the A/D converter.

# AV<sub>SS</sub> (A/D Converter Power Ground)

 $AV_{SS}$  is the ground potential for the A/D converter power supply.

# **V<sub>DD</sub>** (Power Supply)

V<sub>DD</sub> is the +5-volt power supply.

# V<sub>SS</sub> (Ground)

Ground potential.



# **Block Diagram**



# **FUNCTIONAL DESCRIPTION**

# **Memory Map**

The  $\mu$ PD78C1x/C1xA/Cx14 family can directly address up to 64K bytes of memory. Except for the on-chip ROM (or PROM) and RAM (FF00H-FFFFH), any memory location can be used as ROM or RAM. The memory map, figure 1, defines the 0 to 64K-byte memory space for the  $\mu$ PD78C1x/C1xA/Cx14 family.

The  $\mu$ PD78CG14 and the  $\mu$ PD78CP14 can be programmed in software to have 4K, 8K, or 16K bytes of internal program memory. This programming is transparent to the ROM-based device, allowing easy transfer of code to a ROM-based device.

# Input/Output

The  $\mu$ PD78C1x/C1xA/Cx14 family has 44 digital I/O lines, five 8-bit ports (ports A, B, C, D, F), and four digital input lines (AN4-AN7).



Analog Input Lines. AN0-AN7 are configured as analog input lines for the on-chip A/D converter. Lines AN4-AN7 can be used as digital input lines for falling edge detection.

Port A, Port B, Port C, Port F. Each line of these ports can be individually programmed as an input or output. When used as I/O ports, all have latched outputs and high-impedance inputs. On the μPD78C11A/C12A/C14A, mask optional pullup resistors are available for ports A, B, and C.

Port D. Port D can be programmed as a byte input or a byte output.

Control Lines. Under software control, each line of port C can be configured individually as a control line for the serial interface, timer, and timer/counter or as an I/O port.

Memory Expansion. In addition to the single-chip operation mode, the  $\mu$ PD78C1x/C1xA/Cx14 family has four memory expansion modes. Under software control, port D can provide a multiplexed low-order address and data bus; port F can provide a high-order address bus. Table 1 shows the relation between memory expansion modes and the pin configurations of port D and port F.

Table 1. Memory Expansion Modes and Port Configurations

| Memory Expansion | Port                                       | Port Configuration               |
|------------------|--------------------------------------------|----------------------------------|
| None             | Port D                                     | I/O port                         |
|                  | Port F                                     | I/O port                         |
| 256 bytes        | Port D                                     | Multiplexed address/<br>data bus |
|                  | Port F                                     | I/O port                         |
| 4K bytes         | Port D                                     | Multiplexed address/<br>data bus |
|                  | Port F (PF <sub>0</sub> -PF <sub>3</sub> ) | Address bus                      |
|                  | Port F (PF <sub>4</sub> -PF <sub>7</sub> ) | I/O port                         |
| 16K bytes        | Port D                                     | Multiplexed address/<br>data bus |
|                  | Port F (PF <sub>0</sub> -PF <sub>5</sub> ) | Address bus                      |
|                  | Port F (PF <sub>6</sub> -PF <sub>7</sub> ) | I/O port                         |
| 60K bytes        | Port D                                     | Multiplexed address/<br>data bus |
|                  | Port F                                     | Address bus                      |

### Timers

The two 8-bit timers may be programmed independently or cascaded as a 16-bit timer. The timer can be software set to increment at intervals of four machine cycles (0.8  $\mu$ s at 15-MHz operation) or 128 machine cycles (25.6  $\mu$ s at 15-MHz), or to increment on receipt of a pulse at TI. Figure 2 is the block diagram for the timer.

# Timer/Event Counter

The 16-bit multifunctional timer/event counter (figure 3) can be used for the following operations:

- Interval timer
- External event counter
- Frequency measurement
- Pulse width measurement
- Programmable frequency and duty cycle waveform output
- Single pulse output

# 8-Bit A/D Converter

- 8 input channels
- · 4 conversion result registers
- 2 powerful operation modes
  - Autoscan mode
  - Channel select mode
- Successive approximation technique
- Absolute accuracy: 0.6% FSR ± 1/2 LSB
- Conversion range: 0 to 5 V
- Conversion time: 38.4 μs
- Interrupt generation



Figure 1. Memory Map





Figure 2. Timer Block Diagram





Figure 3. Block Diagram for the Timer/Event Counter



# Analog/Digital Converter

The µPD78C1x/C1xA/Cx14 family features an 8-bit, highspeed, high accuracy A/D converter. The A/D converter is made up of a 256-resistor ladder and a successive approximation register (SAR). There are four conversion result registers (CR0-CR3).

The eight-channel analog input may be operated in either of two modes. In the select mode, the conversion value of one analog input is sequentially stored in CR0-CR3. In the scan mode, either the upper four channels or the lower four channels may be specified. Then those

four channels will be consecutively selected and the conversion results stored sequentially in the four conversion result registers.

Figure 4 is the block diagram for the A/D converter. To stop the operation of the A/D converter and thus reduce power consumption, set  $V_{AREF}=0$  V.

# Interrupt Structure

There are 12 interrupt sources in the µPD78C1x/C1xA/Cx14 family of chips. Three are external interrupts and nine are internal. Table 2 shows 11 interrupt sources divided into seven priority levels where IRQ0 is the highest and IRQ6 is the lowest. See figure 5.



Figure 4. A/D Converter Block Diagram



Figure 5. Interrupt Structure Block Diagram





# Standby Functions

The μPD78C1x/C1xA/Cx14 family has two standby modes: HALT and STOP. The HALT mode reduces power consumption to 50% of normal operating requirements, while maintaining the contents of on-chip registers, RAM, and control status. The system clock and on-board peripherals continue to operate, but the CPU stops executing instructions. The HALT mode is initiated by executing the HLT instruction. The HALT mode can be released by any nonmasked interrupt or by RESET.

The STOP mode reduces power consumption to less than 0.1% of normal operating requirements. There are two STOP modes: type A and type B.

Type A is initiated by executing a STOP instruction. If  $V_{DD}$  is held above 2.5 V, the on-board RAM is saved. The oscillator is stopped. The STOP mode can be released by an input on  $\overline{\text{NM}}$  or  $\overline{\text{RESET}}$ . The user can program oscillator stabilization time up to 52.4 ms via timer 1. By checking the standby flag (SB), the user can determine whether the processor has been in the standby mode or has been powered up.

Type B is initiated by inputting a low level on the STOP input. The RAM contents are saved if V<sub>DD</sub> is held above 2.5 V. The oscillator is stopped. The STOP mode is

released by raising STOP to a high level. The oscillator stabilization time is fixed at 52.4 ms; 52.4 ms after STOP is raised, instruction execution will automatically begin at location 0. You can increase the stabilization time by holding RESET low for the required time period.

# Universal Serial Interface

The serial interface can operate in one of three modes: synchronous, asynchronous, and I/O interface. The I/O interface mode transfers data MSB first, for easy interfacing to certain NEC peripheral devices. Synchronous and asynchronous modes transfer data LSB first. Synchronous operation offers two modes of data reception: search and nonsearch. In the search mode, data is transferred one bit at a time from the serial register to the receive buffer. This allows a software search for a sync character. In the nonsearch mode, data transfer from the serial register to the transmit buffer occurs eight bits at a time. Figure 6 shows the universal serial interface block diagram.

# Zero-Crossing Detector

The INT1 and INT2 terminals (used common to TI and PC<sub>3</sub>) can detect the zero-crossing point of low-frequency AC signals. When driven directly, these pins respond as a normal digital input. Figure 7 shows the zero-crossing detection circuitry.

Table 2. Interrupt Sources

| Interrupt Request | interrupt Address | Type of Interrupt                                                    | Internal/External   |
|-------------------|-------------------|----------------------------------------------------------------------|---------------------|
| IRQ0              | 4                 | NMI (Nonmaskable interrupt)                                          | External            |
| IRQ1 8            |                   | INTT0, INTT1 (Coincidence signals from timers 0, 1)                  | Internal            |
| IRQ2              | 16                | INT1, INT2 (Maskable interrupts)                                     | External            |
| IRQ3              | 24                | INTE0, INTE1 (Coincidence signals from timer/<br>event counter)      | Internal            |
| IRQ4              | 32                | INTEIN (Falling signal of CI or TO into the timer/<br>event counter) | Internal or Externa |
|                   |                   | INTAD (A/D converter interrupt)                                      | Internal            |
| IRQ5              | 40                | INTSR (Serial receive interrupt)                                     | Internal            |
|                   |                   | INST (Serial send interrupt)                                         | •                   |
| IRQ6              | 96                | SOFTI instruction                                                    | Internal            |



Figure 6. Universal Serial Interface Block
Diagram



Figure 7. Zero-Crossing Detection Circuit





The zero-crossing detection capability allows you to make the 50-60 Hz power signal the basis for system timing and to control voltage phase-sensitive devices.

To use the zero-cross detection mode, an AC signal of 1.0 to 1.8 V (peak-to-peak) and a maximum frequency of 1 kHz is coupled through an external capacitor to the INT1 and  $\overline{\text{INT2}}$  pins.

For the INT1 pin, the internal digital state is sensed as a 0 until the rising edge crosses the average DC level, when it becomes a 1 and an INT1 interrupt is generated.

For the  $\overline{\text{INT2}}$  pin, the state is sensed as a 1 until the falling edge crosses the average DC level, when it becomes a 0 and  $\overline{\text{INT2}}$  is generated.

# **ELECTRICAL SPECIFICATIONS**

# **Absolute Maximum Ratings**

| T <sub>A</sub> = 25°C                                              |                                            |
|--------------------------------------------------------------------|--------------------------------------------|
| Power supply voltage, V <sub>DD</sub>                              | -0.5 to +7.0 V                             |
| Power supply voltage, AV <sub>DD</sub>                             | AV <sub>SS</sub> to V <sub>DD</sub> +0.5 V |
| Power supply voltage, AV <sub>SS</sub>                             | -0.5 to +0.5 V                             |
| Power supply voltage, V <sub>PP</sub> (µPD78CP14 only)             | -0.5 to +13.5                              |
| Input voltage, V <sub>i</sub>                                      | -0.5 to V <sub>DD</sub> + .5 V             |
| STOP pin (µPD78CP14 only)                                          | -0.5 to +13.5 V                            |
| Output voltage, V <sub>O</sub>                                     | -0.5 to V <sub>DD</sub> + .5 V             |
| Output current, low; I <sub>OL</sub><br>Each output pin<br>Total   | 4.0 mA<br>100 mA                           |
| Output current, high; I <sub>OH</sub><br>Each output pin<br>Total  | –2.0 mA<br>−50 mA                          |
| Reference input voltage, VAREF                                     | -0.5 to AV <sub>DD</sub> +0.3 V            |
| Operating temperature, T <sub>OPR</sub> f <sub>XTAL</sub> ≤ 15 MHz | -40 to +85°C                               |
| Storage temperature, TSTG                                          | -65 to +150°C                              |

Exposure to Absolute Maximum Ratings for extended periods may affect device reliability; exceeding the ratings could cause permanent damage. The device should be operated within the limits specified under DC and AC Characteristics.

# Capacitance

 $T_A = 25^{\circ}C; V_{DD} = V_{SS} = 0 \text{ V}$ 

| Parameter          | Symbol          | Max | Unit | Conditions                         |  |
|--------------------|-----------------|-----|------|------------------------------------|--|
| Input capacitance  | CI              | 10  | pF   | f <sub>c</sub> = 1 MHz;            |  |
| Output capacitance | Со              | 20  | pF   | unmeasured pins<br>returned to 0 V |  |
| I/O capacitance    | C <sub>IO</sub> | 20  | рF   |                                    |  |

# µPD78C1x/C1xA/CG14/CP14



# **Oscillation Characteristics**

 $T_A = -40 \text{ to } +85^{\circ}\text{C}; V_{DD} = AV_{DD} = 5 \text{ V} \pm 10\% (\pm5\% \,\mu\text{PD78CP14}); V_{SS} = AV_{SS} = 0 \text{ V}; V_{DD} - 0.8 \text{ V} \le AV_{DD} \le V_{DD}; 3.4 \text{ V} \le V_{AREF} \le AV_{DD}$ 

| Resonator                    | Recommended<br>Circuit                        | Parameter                                                    | Min | Тур | Max | Unit | Conditions             |
|------------------------------|-----------------------------------------------|--------------------------------------------------------------|-----|-----|-----|------|------------------------|
| Ceramic resonator            | (Note 3)                                      | Oscillation frequency (f <sub>XX</sub> )                     | 4   |     | 15  | MHz  | A/D converter not used |
| (Note 1) or XTAL<br>(Note 2) |                                               | •                                                            | 5.8 |     | 15  | MHz  | A/D converter used     |
| (14010 2)                    |                                               |                                                              | 6   |     | 15  | MHz  | μPD78CP14 only         |
| External clock               | (Note 4) X1 input frequency (f <sub>X</sub> ) |                                                              | 4   |     | 15  | MHz  | A/D converter not used |
|                              |                                               |                                                              | 5.8 |     | 15  | MHz  | A/D converter used     |
|                              |                                               |                                                              | 6   |     | 15  | MHz  | μPD78CP14 only         |
|                              |                                               | X1 input, rise, fall time (t <sub>r</sub> , t <sub>f</sub> ) | 0   |     | 20  | ns   |                        |
|                              |                                               | X <sub>1</sub> input low- and high-level                     | 20  | -   | 250 | ns   |                        |
|                              |                                               | width (t <sub>ot</sub> , t <sub>oth</sub> )                  |     |     | 167 | ns   | μPD78CP14              |

# Notes:

- Refer to the Resonator and Capacitance Requirements table for the recommended ceramic resonators.
- (2) For XTAL, the following external capacitances are recommended: C1 = C2 = 10 pF
- (3) For XTAL, see the Recommended XTAL or Ceramic Resonator Oscillation Circuit Diagram.
- (4) See the following recommended external clock diagram.

When using an external crystal, it should be a parallel-resonant, fundamental mode, "AT cut" crystal. Capacitors C1 and C2 are required for frequency stability. The values of C1 and C2 (C1 = C2) can be calculated from the load capacitance ( $C_1$ ), specified by the crystal manufacturer:

$$C_L = \frac{C1 \times C2}{C1 + C2} + C_S$$

Where  $C_S$  is any stray capacitance in parallel with the crystal such as the  $\mu$ PD78C10,  $\mu$ PD78C11, or  $\mu$ PD78C14 input capacitance between X1 and X2.



# Recommended XTAL or Ceramic Resonator Oscillation Circuit Diagram



# Recommended External Clock Diagram



# **Resonator and Capacitance Requirements**

T<sub>A</sub> = -40 to +85°C

| Manufacturer | Product Number | C1, C2 (pF)  | Conditions                             |
|--------------|----------------|--------------|----------------------------------------|
| Murata       | CSA15.0MX3     | 22           | μPD78C10, 78C11, 78C14,                |
|              | CSA10.0MT      | 30           | 78C14A, 78CG14                         |
|              | CST10.0MT      | Not required | -                                      |
|              | CSA6.00MG      | 30           | -                                      |
|              | CST6.00MG      | Not required | -                                      |
|              | CSA12.0MT      | 30           | Applies to all μPD78C1x/C1xA/CG14      |
|              | CST12.0MT      | Not required | -                                      |
|              | CSA15.00MX001  | 15           | μPD78C10A/78C11A/78C12A                |
|              | CSA7.37MT      | 30           | -                                      |
| •            | CST7.37MT      | Not required | -                                      |
| TDK          | FCR12.0MC      | Not required | μPD78C10/78C11/78C14/<br>78C14A/78CG14 |

# μPD78C1x/C1xA/CG14/CP14



| DC Characteristics                                                                            |                                                                                      |
|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| $T_A = -40^{\circ} \text{ to } +85^{\circ}\text{C}; V_{DD} = +5.0 \text{ V} \pm 10\%; V_{DD}$ | = $+5.0 \text{ V} \pm 5\% \text{ (}\mu\text{PD78C14 only); }V_{SS} \neq 0 \text{ V}$ |

| Parameter                         | Symbol            | Min                  | Тур | Max                 | Unit | Conditions                                                                                                                         |
|-----------------------------------|-------------------|----------------------|-----|---------------------|------|------------------------------------------------------------------------------------------------------------------------------------|
| Input voltage, low                | V <sub>IL1</sub>  | 0                    |     | 8.0                 | ٧    | All except Note 1 inputs                                                                                                           |
|                                   | V <sub>IL2</sub>  | 0                    |     | 0.2 V <sub>DD</sub> | V    | Note 1 inputs                                                                                                                      |
| nput voltage, high                | V <sub>IH1</sub>  | 2.2                  |     | V <sub>DD</sub>     | ٧    | All except X1, X2, and Note 1 inputs                                                                                               |
|                                   | V <sub>IH2</sub>  | 0.8 V <sub>DD</sub>  |     | V <sub>DD</sub>     | ٧    | X1, X2, and Note 1 inputs                                                                                                          |
| Output voltage, low               | VOL               |                      |     | 0.45                | ٧    | I <sub>OL</sub> = 2.0 mA                                                                                                           |
| Output voltage, high              | V <sub>OH</sub>   | V <sub>DD</sub> -1.0 |     |                     | ٧    | l <sub>OH</sub> = 1.0 mA                                                                                                           |
|                                   |                   | V <sub>DD</sub> -0.5 |     |                     | ٧    | I <sub>OH</sub> = -100 μA                                                                                                          |
| Data retention voltage            | V <sub>DDDR</sub> | 2.5                  |     |                     | ٧    | STOP mode                                                                                                                          |
| input current                     | 111               |                      |     | ±200                | μΑ   | INT1 (Note 2); Ti (PC <sub>3</sub> ) (Note 3); 0 V $\leq$ V <sub>I</sub> $\leq$ V <sub>DD</sub>                                    |
| Input current<br>(µPD78CG14 only) | l <sub>12</sub>   |                      |     | ±200                | μΑ   | INT1 (Note 2); TI (PC <sub>3</sub> ) (Note 3); $0 \text{ V} \leq \text{V}_1 \leq \text{V}_{DD}$                                    |
| Input current<br>(µPD78CG14 only) | l <sub>I3</sub>   |                      |     | -300                | μА   | $I_0-I_7$ (upper input pin); $V_1 = 0$                                                                                             |
| Input leakage current             | I <sub>LI</sub>   |                      |     | ±10                 | μΑ   | All except INT1, TI (PC <sub>3</sub> ), $0 \text{ V} \leq \text{V}_1 \leq \text{V}_{DD}$                                           |
| Output leakage current            | l <sub>L</sub> O  |                      |     | ±10                 | μΑ   | $0 \text{ V} \leq \text{V}_{\text{O}} \leq \text{V}_{\text{DD}}$                                                                   |
| AV <sub>DD</sub> supply current   | Al <sub>DD1</sub> |                      | 0.5 | 1.3                 | mA   | f = 15 MHz                                                                                                                         |
|                                   | Al <sub>DD2</sub> |                      | 10  | 20                  | μА   | STOP mode                                                                                                                          |
| V <sub>DD</sub> supply current    | I <sub>DD1</sub>  |                      | 13  | 25                  | mA   | Normal operation; f = 15 MHz;<br>(μPD78C10/C10A/C11/C11A/C12A only)                                                                |
|                                   | I <sub>DD2</sub>  |                      | 7   | 13                  | mA   | HALT mode; f = 15 MHz;<br>(μPD78C10/C10A/C11/C11A/C12A only)                                                                       |
|                                   | l <sub>DD3</sub>  | <del></del>          | 16  | 30                  | mA   | Normal operation; f = 15 MHz<br>(μPD78C14/C14A/CG14)                                                                               |
|                                   | I <sub>DD4</sub>  |                      |     | 32                  | mA   | Normal operation; f = 15 MHz;<br>(μPD78CP14 only)                                                                                  |
|                                   | I <sub>DD5</sub>  |                      | 8   | 15                  | mA   | HALT mode; f = 15 MHz;<br>(μPD78C14/C14A/CG14/CP14 only)                                                                           |
| Data retention current            | 1 <sub>DDDR</sub> |                      | 1   | 15                  | μА   | V <sub>DDDR</sub> = 2.5 V (Note 4)                                                                                                 |
|                                   |                   |                      |     | 300                 |      | (μPD78CP14 only-Note 4)                                                                                                            |
|                                   |                   |                      | 10  | 50                  | μА   | V <sub>DDDR</sub> = 5.0 V ±10% (Note 4)                                                                                            |
|                                   |                   | -                    |     | 1                   | mA   | (μPD78CP14 only-Note 4)                                                                                                            |
| Pullup resistor                   | RL                | 17                   | 27  | 75                  | KΩ   | Port A, B, C; $3.5 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}; \text{ V}_{I} = 0 \text{ V}$<br>( $\mu$ PD78C11A/C12A/C14A only) |

# Notes:

<sup>(1)</sup> Inputs RESET, STOP, NMI, SCK, INTP1, TI, and AN4-AN7.

<sup>(2)</sup> Assuming ZCM register is set to self-bias.

<sup>(3)</sup> Assuming ZCM register is set to self-bias and the MCC register is set to control mode.

<sup>(4)</sup> Hardware/software STOP mode and assuming ZCM register is set to self-bias not selected.



| Seria | l Ope | ration |
|-------|-------|--------|
|-------|-------|--------|

| Parameter                | Symbol           | Min | Max | Unit | Conditions             |
|--------------------------|------------------|-----|-----|------|------------------------|
| SCK cycle time           | t <sub>CYK</sub> | 0.8 |     | μз   | SCK input (Notes 1, 3) |
|                          |                  | 0.4 |     | μз   | SCK input (Note 2)     |
|                          |                  | 1.6 |     | με   | SCK output (Note 3)    |
| SCK width low            | ҍҡк∟             | 335 |     | ns   | SCK input (Notes 1, 3) |
|                          |                  | 160 |     | ns   | SCK input (Note 2)     |
|                          | \                | 700 |     | ns   | SCK output (Note 3)    |
| SCK width high           | <b>¹кк</b> н     | 335 |     | ns   | SCK input (Notes 1, 3) |
|                          |                  | 160 |     | ns   | SCK input (Note 2)     |
|                          |                  | 700 |     | ns   | SCK output (Note 3)    |
| RxD setup time to SCK ↑  | <sup>†</sup> RXK | 80  |     | ns   | (Note 1)               |
| RxD hold time after SCK↑ | <sup>t</sup> KRX | 80  |     | ns   | (Note 1)               |
| SCK ↓ TxD delay time     | tктх             |     | 210 | ns   | (Note 1)               |

# Notes:

(1) 1 x baud rate in synchronous or I/O interface mode.

(3)  $f_{XTAL} = 15 \text{ MHz}.$ 

(2) 16 x baud rate or 64 x baud rate in asynchronous mode.

# **Zero-Cross Characteristics**

| Parameter                            | Symbol          | Min  | Max  | Unit               | Condition                  |
|--------------------------------------|-----------------|------|------|--------------------|----------------------------|
| Zero-cross detection input           | V <sub>ZX</sub> | 1    | 1.8  | VAC <sub>p-p</sub> | AC coupled 60 Hz sine wave |
| Zero-cross accuracy                  | A <sub>ZX</sub> |      | ±135 | mV                 |                            |
| Zero-cross detection input frequency | fzx             | 0.05 | 1    | kHz                |                            |

AC Characteristics (cont)  $T_A = -40^{\circ}$  to +85°C;  $V_{DD} = AV_{DD} = +5.0 \text{ V} \pm 10\%$  (£5% on  $\mu$ PD78CP14);  $V_{SS} = 0 \text{ V}$ 

| Parameter                   | Symbol           | Min  | Max                                     | Unit | Conditions               |
|-----------------------------|------------------|------|-----------------------------------------|------|--------------------------|
| RESET pulse width high, low | trsh, trsl       | 10   |                                         | μs   |                          |
| NMI pulse width high, low   | tnih, tnih       | 10   |                                         | μs   |                          |
| X1 input cycle time         | tcyc             | (66) | 250                                     | ns   |                          |
|                             |                  |      | 167                                     | ns   | (Note 1)                 |
| Address setup to ALE ↓      | t <sub>AL</sub>  | 30   |                                         | ns   | (Notes 2, 3)             |
| Address hold to ALE ↓       | t <sub>LA</sub>  | 35   | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | ns   | (Notes 2, 3)             |
| Address to RD ↓ delay time  | t <sub>AR</sub>  | 100  |                                         | ns   | (Notes 2, 3)             |
| RD ↓ to address floating    | t <sub>AFR</sub> |      | 20                                      | ns   | (Note 2)                 |
| Address to data input       | t <sub>AD</sub>  |      | 250                                     | ns   | (Notes 2, 3)             |
| ALE ↓ to data input         | <sup>t</sup> LDR |      | 135                                     | ns   | (Notes 2, 3)             |
| RD ↓ to data input          | t <sub>RD</sub>  |      | 120                                     | ns   | (Notes 2, 3)             |
| ALE ↓ to RD ↓ delay time    | t <sub>LR</sub>  | 15   |                                         | ns   | (Notes 2, 3)             |
| Data hold time RD ↑         | tron             | 0    |                                         | ns   | (Note 2)                 |
| RD ↑ to ALE ↑ delay time    | t <sub>RL</sub>  | 80   |                                         | ns   | (Notes 2, 3)             |
| RD width low                | t <sub>RR</sub>  | 215  |                                         | ns   | Data read (Notes 2, 3)   |
|                             |                  | 415  |                                         | ns   | Opcode fetch (Notes 2, 3 |

# μPD78C1x/C1xA/CG14/CP14



# **AC Characteristics (cont)**

| Parameter                   | Symbol           | Min | Max | Unit | Conditions   |
|-----------------------------|------------------|-----|-----|------|--------------|
| ALE width high              | 1 <sub>L</sub>   | 90  |     | ns   | (Notes 2, 3) |
| M1 setup time to ALE↓       | tML              | 30  |     | ns   | (Note 3)     |
| M1 hold time after ALE↓     | tLM              | 35  |     | ns   | (Note 3)     |
| iO/M setup time to ALE ↓    | tiL              | 30  |     | ns   | (Note 3)     |
| IO/M hold time after ALE↓   | tLI              | 35  |     | ns   | (Note 3)     |
| Address to WR ↓ delay       | t <sub>AW</sub>  | 100 |     | ns   | (Notes 2, 3) |
| ALE ↓ to data output        | <sup>t</sup> LDW |     | 180 | ns   | (Notes 2, 3) |
| WR ↓ to data output         | t <sub>WD</sub>  |     | 100 | ns   | (Note 2)     |
| ALE ↓ to WR ↓ delay time    | tuv              | 15  |     | ns   | (Notes 2, 3) |
| Data setup time to WR ↑     | t <sub>DW</sub>  | 165 |     | ns   | (Notes 2, 3) |
| Data hold time to WR ↑      | twoH             | 60  |     | ns   | (Notes 2, 3) |
| WR ↑ to ALE ↑ delay time    | t <sub>WL</sub>  | 80  |     | ns   | (Notes 2, 3) |
| WR width low                | tww              | 215 |     | ns   | (Notes 2, 3) |
| Address to data input       | tacc             |     | 250 | ns   | (Notes 2, 3) |
| Data hold time from address | t <sub>IH</sub>  | 0   |     | ns   | (Note 2)     |

### Notes:

- (1) Applies to μPD78CP14 only.
- (2) Load capacitance C<sub>L</sub> = 150 pF.

(3) Values are for 15-MHz operation. For operation at other frequencies, refer to the table called Bus Timing Depending on t<sub>CYC</sub>.

# A/D Converter Characteristics

 $T_A = -40^{\circ} \cdot \text{to} + 85^{\circ}\text{C}; V_{DD} = +5.0 \text{ V} \pm 10\% (\pm 5\% \text{ on } \mu\text{PD78CP14}); V_{SS} = AV_{SS} \text{ 0 V};$ 

 $V_{DD} - 0.5 \text{ V} \leq \text{AV}_{DD} \leq V_{DD}$ ;  $3.4 \text{ V} \leq V_{AREF} \leq \text{AV}_{DD}$ 

| Parameter                       | Symbol             | Min | Тур  | Max              | Unit | Conditions                                                                                                                     |
|---------------------------------|--------------------|-----|------|------------------|------|--------------------------------------------------------------------------------------------------------------------------------|
| Resolution                      |                    | 8   |      |                  | bits |                                                                                                                                |
| Absolute accuracy<br>(Note 1)   |                    |     |      | ±0.4             | %FSR | $T_A = -10 \text{ to } +70^{\circ}\text{C}$ ; 66 ns $\leq t_{CYC} \leq 170 \text{ ns}$ ;<br>4.0 V $\leq V_{AREF} \leq AV_{DD}$ |
|                                 |                    |     |      | ±0.6             | %FSR | 66 ns $\leq$ t <sub>CYC</sub> $\leq$ 170 ns; 4.0 V $\leq$ V <sub>AREF</sub> $\leq$ AV <sub>DD</sub>                            |
|                                 |                    |     |      | ±0.8             | %FSR | 66 ns $\leq$ t <sub>CYC</sub> $\leq$ 170 ns; 3.4 V $\leq$ V <sub>AREF</sub> $\leq$ AV <sub>DD</sub>                            |
| Conversion time                 | tCONV              | 576 |      |                  | tcyc | 66 ns ≤ t <sub>CYC</sub> ≤ 110 ns                                                                                              |
|                                 |                    | 432 |      |                  | tcyc | 110 ns ≤ t <sub>CYC</sub> ≤ 170 ns                                                                                             |
| Sampling time                   | t <sub>SAMP</sub>  | 96  |      |                  | tcyc | 66 ns ≤ t <sub>CYC</sub> ≤ 110 ns                                                                                              |
|                                 |                    | 72  |      |                  | tcyc | 110 ns ≤ t <sub>CYC</sub> ≤ 170 ns                                                                                             |
| Analog input voltage            | VIAN               | O   |      | VAREF            | ٧    |                                                                                                                                |
| Analog input impedance          | RAN                |     | 1000 |                  | МΩ   |                                                                                                                                |
| Reference voltage               | VAREF              | 3.4 |      | AV <sub>DD</sub> | ٧    |                                                                                                                                |
| V <sub>AREF</sub> current       | l <sub>AREF1</sub> |     | 1.5  | 3.0              | mA   | Operation mode                                                                                                                 |
|                                 | lAREF2             |     | 0.7  | 1.5              | mA   | STOP mode                                                                                                                      |
| AV <sub>DD</sub> supply current | Al <sub>DD1</sub>  |     | 0.5  | 1.3              | mA   | Operation mode                                                                                                                 |
|                                 | Al <sub>DD2</sub>  |     | 10   | 20               | μА   | STOP mode                                                                                                                      |

# Notes:

- (1) Quantizing error (±1/2 LSB) is not included.
- (2) FSR = Full-scale resolution.

5-24



| Bus Timing | Depende | ent on t <sub>CYK</sub> |
|------------|---------|-------------------------|
|------------|---------|-------------------------|

| Symbol                                            | Min/Max (ns) | Calculation Formula               |
|---------------------------------------------------|--------------|-----------------------------------|
| t <sub>TIH</sub> , t <sub>TIL</sub>               | Min          | 6T (TI input - PC <sub>3</sub> )  |
| t <sub>Ci1H</sub> , t <sub>Ci1L</sub><br>(Note 2) | Min          | 6T (TI input - PC <sub>5</sub> )  |
| t <sub>Cl2H</sub> , t <sub>Cl2L</sub><br>(Note 3) | Min          | 48T (TI input - PC <sub>5</sub> ) |
| t <sub>11H</sub> , t <sub>11L</sub>               | Min          | 36T (INT1)                        |
| t <sub>I2H</sub> , t <sub>I2L</sub>               | Min          | 36T (INT2)                        |
| tanh, tanl                                        | Min          | 36T (AN4-AN7)                     |
| t <sub>AL</sub>                                   | Min          | 2T - 100                          |
| t <sub>l.A</sub>                                  | Min          | T – 30                            |
| t <sub>AR</sub>                                   | Min          | 3T – 100                          |
| t <sub>AD</sub>                                   | Max          | 7T – 220                          |
| <sup>t</sup> LDR                                  | Max          | 5T 200                            |
| t <sub>RD</sub>                                   | Max          | 4T – 150                          |
| t∟r.                                              | Min          | T – 50                            |
| t <sub>RL</sub>                                   | Min          | 2T 50                             |
| t <sub>RR</sub>                                   | Min          | 4T 50 (Data read)                 |
|                                                   | Min          | 7T - 50 (Opcode fetch)            |
| tu.                                               | Min          | 2T – 40                           |
| t <sub>ML</sub>                                   | Min          | 2T – 100                          |
| t <sub>LM</sub>                                   | Min          | T – 30                            |

| Symbol           | Min/Max (ns) | Calculation Formula         |
|------------------|--------------|-----------------------------|
| t <sub>IL</sub>  | Min          | 2T - 100                    |
| t <sub>L</sub> ı | Min          | T – 30                      |
| t <sub>AW</sub>  | Min          | 3T – 100                    |
| LDW              | Max          | T + 110                     |
| tw               | Min          | T – 50                      |
| t <sub>DW</sub>  | Min          | 4T - 100                    |
| twoH             | Min          | 2T - 70                     |
| t <sub>WL</sub>  | Min          | 2T – 50                     |
| tww              | Min          | 4T – 50                     |
| t <sub>CYK</sub> | Min          | 12T (SCK input) (Note 1)    |
|                  | Min          | 24T (SCK output)            |
| tkkl             | Min          | 5T + 5 (SCK input) (Note 1) |
|                  | Min          | 12T - 100 (SCK output)      |
| <b>т</b> ккн     | Min          | 5T + 5 (SCK input) (Note 1) |
|                  | Min          | 12T - 100 (SCK output)      |

# Notes:

- (1) 1 x baud rate in synchronous or I/O interface mode; T =  $t_{CYC}$  =  $1/f_{XTAL}$ .
  - The items not included in this list are independent of oscillator frequency ( $f_{XTAL}$ ).
- (2) Event counter mode.
- (3) Pulse width measurement mode.

# Data Memory STOP Mode Data Retention Characteristics $T_A = -40 \text{ to } 85^{\circ}\text{C}$

| Parameter                           | Symbol            | Min       | Тур | Max | Unit | Conditions                               |
|-------------------------------------|-------------------|-----------|-----|-----|------|------------------------------------------|
| Data retention power supply voltage | V <sub>DDDR</sub> | 2.5       |     | 5.5 | V    |                                          |
| Data retention power supply current | IDDDR             |           | 1   | 15  | μА   | V <sub>DDDR</sub> = 2.5 V                |
|                                     |                   |           | 15  | 50  | μА   | V <sub>DDDR</sub> = 5.0 V ± 10%          |
|                                     |                   |           |     | 300 | μА   | V <sub>DDDR</sub> = 2.4 V (μPD78CP14)    |
|                                     |                   |           |     | 1   | mA   | V <sub>DDDR</sub> = 5.0 V ±5% (μPD78CP14 |
| V <sub>DD</sub> rise, fall time     | tavo, tevo        | 200       |     |     | μ8   |                                          |
| STOP setup time to V <sub>DD</sub>  | †SSTVD            | 12T + 0.5 |     |     | μs   |                                          |
| STOP hold time from V <sub>DD</sub> | tHVDST            | 12T + 0.5 |     |     | μЗ   |                                          |



# **Timing Waveforms**

# **Data Retention Timing**



# Read Operation



5-26





Note:

MODE0 [IO] [Note 1]

[1] IO signal is output to the MODE0 pin [if MODE0 is pulled up to Vpp] during a read or write of special registers sr-sr2 or a write to register MM or MF. Refer to description of Port Emulation Mode [PEM] in the User's Manual for further explanation. This signal is not output on the µPD78CP14.

1AW

tLW-

tLi

83-004278B



# **Opcode Fetch Operation**





# Serial Operation Transmit/Receive Timing



# Timer Input Timing



# Timer/Event Counter Input Timing: Event Counter Mode





# Timer/Event Counter Input Timing: Pulse Width Measurement Mode



# External Clock Timing



# Interrupt Input Timing



# **AC Timing Test Points**



# AN4-AN7 Edge Detection Timing



# RESET Input Timing



# μPD78CG14E EPROM Read Timing





# **μPD78CP14 PROGRAMMING**

In the  $\mu$ PD78CP14, the mask ROM of the  $\mu$ PD78C1X/C1XA is replaced by a one-time programmable ROM (OTP ROM) or a reprogrammable, ultraviolet erasable ROM (UV EPROM). The ROM is 16,384 by 8 bits and can be programmed using a general-purpose PROM writer with a  $\mu$ PD27C256A programming mode. Refer to tables 3 through 5 and the AC and DC Programming Characteristics for specific information applicable to programming the  $\mu$ PD78CP14.

The PA-78CP14CW/GF/GQ/L are the socket adapters used for configuring the  $\mu$ PD78CP14 to fit a standard  $\mu$ PD27C256A PROM socket.

Table 3. Pin Functions during EPROM Programming

| Pin                              | Function                         | Description                                                        |  |  |  |  |
|----------------------------------|----------------------------------|--------------------------------------------------------------------|--|--|--|--|
| PA <sub>0</sub> -PA <sub>7</sub> | A <sub>0</sub> -A <sub>7</sub>   | Low-order 8-bit address                                            |  |  |  |  |
| PF <sub>0</sub>                  | A <sub>8</sub>                   | High-order 7-bit address                                           |  |  |  |  |
| NMI                              | A <sub>9</sub>                   | -                                                                  |  |  |  |  |
| PF <sub>2</sub> -PF <sub>6</sub> | A <sub>10</sub> -A <sub>14</sub> | •                                                                  |  |  |  |  |
| PD <sub>0</sub> -PD <sub>7</sub> | D <sub>0</sub> -D <sub>7</sub>   | Data input/output                                                  |  |  |  |  |
| PB <sub>6</sub>                  | ĈĒ                               | Chip enable input                                                  |  |  |  |  |
| PB <sub>7</sub>                  | ŌĒ                               | Output enable input                                                |  |  |  |  |
| RESET                            | RESET                            | PROM programming mode requires a<br>low voltage on this pin        |  |  |  |  |
| Mode 0                           | Mode 0                           | Enter PROM programming mode by applying a high voltage to this pin |  |  |  |  |
| Mode 1                           | Mode 1                           | Enter PROM programming mode by applying a low voltage to this pin  |  |  |  |  |
| STOP                             | V <sub>PP</sub>                  | High-voltage input (write/verify) high level (read)                |  |  |  |  |

Table 4. Summary of Operation Modes for EPROM Programming

| Operation Mode  | CE  | ŌĒ  | V <sub>PP</sub> | V <sub>DD</sub> | RESET | MODE0 | MODE1 | A14 |
|-----------------|-----|-----|-----------------|-----------------|-------|-------|-------|-----|
| Program write   | L   | Н   | + 12.5 V        | +6 V            | L     | Н     | L     | L   |
| Program verify  | Н   | L   | +12.5 V         | +6 V            | L     | Н     | L     | L   |
| Program inhibit | Н   | Н   | + 12.5 V        | +6 V            | L     | Ĥ     | L     | L   |
| Read            | L   | L   | +5 V            | +5 V            | L     | н     | L     | L   |
| Output disable  | L · | Н   | +5 V            | +5 V            | L     | Н     | L     | L   |
| Standby         | Н   | L/H | +5 V            | +5 V            | L     | Н     | L     | L   |

### Notes:

Caution: When Vpp is set to +12.5 V and  $V_{DD}$  is set to +6 V, you cannot set both  $\overline{CE}$  and  $\overline{OE}$  to low level (L).

The CE, OE, V<sub>pp</sub>, and V<sub>DD</sub> pins are all compatible with the μPD27C256A pins.



Table 5. Recommended Connections for Unused Pins (EPROM Programming Mode)

| Pin                            | Recommended Connection Method                      |  |  |  |  |
|--------------------------------|----------------------------------------------------|--|--|--|--|
| INT1                           | Connect to V <sub>SS</sub>                         |  |  |  |  |
| X1                             | Connect to V <sub>SS</sub>                         |  |  |  |  |
| K2 Leave this pin disconnected |                                                    |  |  |  |  |
| ANO-AN7                        | Connect to V <sub>SS</sub>                         |  |  |  |  |
| VAREF                          | Connect to V <sub>SS</sub>                         |  |  |  |  |
| AV <sub>DD</sub>               | Connect to V <sub>SS</sub>                         |  |  |  |  |
| AV <sub>SS</sub>               | V <sub>SS</sub> Connect to V <sub>SS</sub>         |  |  |  |  |
| Remaining pins                 | maining pins Connect each pin via a resistor to Vs |  |  |  |  |

# **PROM Write Procedure**

- Connect the RESET pin, the MODE1 pin, and A<sub>14</sub> pin to a low level and connect the MODE0 pin to a high level. Connect all unused pins as recommended in Table 5.
- (2) Apply +6 V to the V<sub>DD</sub> pin and +12.5 V to the V<sub>pp</sub> pin.
- (3) Provide the initial address.
- (4) Provide write data.
- (5) Provide 1-ms program pulse (active low) to the CE pin.
- (6) This bit is now verified with a pulse (active low) to the OE pin. If the data has been written, proceed to step 8; if not, repeat steps 4 to 6. If the data cannot be correctly written after 25 attempts, go to step 7.
- (7) Classify as defective and stop write operation.
- (8) Provide write data and supply program pulse (for additional writing) for 3 ms times the number of repeats performed between steps 4 to 6.
- (9) Increment the address.
- (10) Repeat steps 4 to 9 until the end address.

# **PROM Read Procedure**

- (1) FIX the RESET pin, the MODE1 pin, and A<sub>14</sub> pin to a low level and connect the MODE0 pin to a high level
- (2) Apply +5 V to the V<sub>DD</sub> and V<sub>pp</sub> pins.
- (3) Input the address of the data to be read to pins A<sub>0</sub>-A<sub>14</sub>.
- (4) Read mode is entered with a pulse (active low) on both the CE and OE pins.
- (5) Data is output to the D<sub>0</sub>-D<sub>7</sub> pins.

# **EPROM Erasure**

Data in an EPROM is erased by exposing the quartz window in the ceramic package to light having a wavelength shorter than 400 nm, including ultraviolet rays, direct sunlight, and fluorescent light. To prevent unintentional erasure, mask the window.

Typically, data is erased by 254-nm ultraviolet rays. A minimum lighting level of 15W-s/cm<sup>2</sup> (ultraviolet ray intensity x exposure time) is required to completely erase written data. Erasure by an ultraviolet lamp rated at 12 mW/cm<sup>2</sup> takes approximately 15 to 20 minutes. Remove any filter on the lamp and place the device within 2.5 cm of the lamp tubes.



# $\mu$ PD78CP14 DC Programming Characteristics $T_A = 25 \pm 5^{\circ}C;$ MODE1 = $V_{IL};$ MODE0 = $V_{IH};$ $V_{SS} = 0$ V

| Parameter                      | Symbol           | Symbol*         | Min                   | Тур                                | Max                   | Unit | Condition                                                                |
|--------------------------------|------------------|-----------------|-----------------------|------------------------------------|-----------------------|------|--------------------------------------------------------------------------|
| High-level input voltage       | V <sub>IH</sub>  | V <sub>IH</sub> | 2.2                   |                                    | V <sub>DDP</sub> +0.3 | V    |                                                                          |
| Low-level input voltage        | V <sub>IL</sub>  | V <sub>IL</sub> | -0.3                  |                                    | 0.8                   | V    |                                                                          |
| input leakage current          | ILIP             | l <sub>LI</sub> |                       |                                    | ±10                   | μА   | 0 ≤ V <sub>1</sub> ≤ V <sub>DDP</sub>                                    |
| High-level output voltage      | V <sub>OH</sub>  | V <sub>OH</sub> | V <sub>DD</sub> - 1.0 |                                    |                       | ٧    | I <sub>OH</sub> = -1.0 mA                                                |
| Low-level output voltage       | VOL              | VOL             |                       |                                    | 0.45                  | ٧    | I <sub>OL</sub> = 2.0 mA                                                 |
| Output leakage current         | lLO              |                 |                       |                                    | ±10                   | μА   | $0 \le V_O \le V_{DDP}; \overline{OE} = V_{IH}$                          |
| V <sub>DDP</sub> power voltage | V <sub>DDP</sub> | Vcc             | 5.75                  | 6.0                                | 6.25                  | V    | Program memory write mode                                                |
|                                |                  |                 | 4.5                   | 5.0                                | 5.5                   | ٧    | Program memory read mode                                                 |
| V <sub>PP</sub> power voltage  | V <sub>PP</sub>  | V <sub>PP</sub> | 12.2                  | 12.5                               | 12.8                  | ٧    | Program memory write mode                                                |
|                                |                  |                 |                       | V <sub>PP</sub> = V <sub>DDP</sub> |                       | V    | Program memory read mode                                                 |
| V <sub>DDP</sub> power current | lDD              | lcc             |                       |                                    | 30                    | mA   | Program memory write mode                                                |
|                                |                  |                 |                       |                                    | 30                    | mA   | Program memory read mode;<br>$\overline{CE} = V_{IL}$ ; $V_I = V_{IH}$   |
| V <sub>PP</sub> power current  | l <sub>PP</sub>  | lpp             |                       |                                    | 30                    | mA   | Program memory read mode;<br>CE = V <sub>IL</sub> ; OE = V <sub>IH</sub> |
|                                |                  |                 |                       | 1                                  | 100                   | μА   | Program memory write mode                                                |

<sup>\*</sup> Corresponding symbols of the µPD27C256A.

# $\mu$ PD78CP14 AC Programming Characteristics $T_A = 25 \pm 5^{\circ}C; MODE1 = V_{IL}; V_{SS} = 0 V$

| Parameter                           | Symbol             | Symbol*          | Min  | Тур | Max   | Unit | Condition                   |
|-------------------------------------|--------------------|------------------|------|-----|-------|------|-----------------------------|
| Address setup time to CE ↓          | tsac               | t <sub>AS</sub>  | 2    |     |       | με   |                             |
| Data to OE ↓ delay time             | t <sub>DD</sub> OO | toes             | 2    |     |       | μs   |                             |
| Input data setup time to CE ↓       | tsidc              | tos              | 2    |     |       | μS   |                             |
| Address hold time from CE↑          | tHCA               | <sup>t</sup> AH  | 2    |     |       | με   |                             |
| Input data hold time from CE↑       | tHCID              | <sup>t</sup> DH  | 2    |     |       | μs   |                             |
| Output data hold time from OE ↑     | tHOOD              | t <sub>DF</sub>  | 0    |     | 130   | ns   |                             |
| V <sub>pp</sub> setup time to CE ↓  | tsvpc              | 1 <sub>VPS</sub> | 2    |     |       | μs   |                             |
| V <sub>DDP</sub> setup time to CE ↓ | tsvdc              | ¹∨DS             | 2    |     |       | μs   |                             |
| Initial program pulse width         | t <sub>WL1</sub>   | tpw              | 0.95 | 1.0 | 1.05  | ms   |                             |
| Additional program pulse width      | t <sub>WL2</sub>   | topw             | 2.85 |     | 78.75 | ms   |                             |
| MODE0/MODE1 setup time vs. CE↓      | t <sub>SMC</sub>   |                  | 2    |     |       | μs   | MODE1 = VIL and MODE0 = VIH |
| Address to data output time         | †DAOD              | t <sub>ACC</sub> |      |     | 2     | μ\$  | OE = V <sub>IL</sub>        |
| CE ↓ to data output time            | t <sub>D</sub> COD | t <sub>CE</sub>  |      |     | 1     | μs   |                             |
| OE ↓ to data output time            | t <sub>D</sub> OOD | toE              |      |     | 1     | μs   |                             |
| Data hold time from OE ↑ or CE ↑    | tHCOD              | t <sub>DF</sub>  | 0    |     | 130   | ns   |                             |
| Data hold time from address         | tHAOD              | tон              | 0    |     |       | ns   | OE = V <sub>IL</sub>        |

<sup>\*</sup> Corresponding symbols of the µPD27C256A.



# μPD78CP14 PROM Write Mode Timing





# μPD78CP14 PROM Read Mode Timing





# **Operand Symbols**

| Symbol      | Allowable Operands                                                                                                           |
|-------------|------------------------------------------------------------------------------------------------------------------------------|
| Regist      | ers                                                                                                                          |
| •           | V, A, B, C, D, E, H, L                                                                                                       |
| r1          | EAH, EAL, B, C, D, E, H, L                                                                                                   |
| r2          | A, B, C                                                                                                                      |
| Specia      | l Registers                                                                                                                  |
| sr          | PA, PB, PC, PD, PF, MKH, MKL, ANM, SMH, SML, EOM, ETMM, TMM, MM, MCC, MA, MB, MC, MF, TXB, TMO, TM1, ZCM                     |
| sr1         | PA, PB, PC, PD, PF, MKH, MKL, ANM, SMH, EOM, TMM, RXB, CRO, CR1, CR2, CR3                                                    |
| sr2         | PA, PB, PC, PD, PF, MKH, ANM, MKL, SMH, EOM, TMM                                                                             |
| sr3         | ETMO, ETM1                                                                                                                   |
| sr4         | ECNT, ECPT                                                                                                                   |
| Regist      | er Pairs                                                                                                                     |
| rp          | SP, B, D, H                                                                                                                  |
| rp1         | V, B, D, H, EA                                                                                                               |
| rp2         | SP, B, D, H, EA                                                                                                              |
| rp3         | B, D, H                                                                                                                      |
| Regist      | er Pair Addressing                                                                                                           |
| rpa<br>rpa1 | B, D, H, D+ , H+ , D-, H-<br>B, D, H                                                                                         |
| rpa2        | B, D, H, D+, H+, D-, H-, D+byte, H+A, H+B,<br>H+EA, H+byte                                                                   |
| rpa3        | D, H, D++, H++, D+byte, H+A, H+B, H+EA, H+byte                                                                               |
| Flags       |                                                                                                                              |
| f           | CY, HC, Z                                                                                                                    |
| Interr      | upt Flags                                                                                                                    |
| irf         | INTFNMI, INTFTO, INTFT1, INTF1, INTF2, INTFE0, INTFE1,<br>INTFEIN, INTFAD, INTFSR, INTFST, ER, OV, AN4, AN5, AN6,<br>AN7, SB |
| Imme        | diate Data                                                                                                                   |
| wa          | 8-bit immediate data (low byte of working register address                                                                   |
| word        | 16-bit immediate data                                                                                                        |
| byte        | 8-bit immediate data                                                                                                         |
| bit         | 3-bit immediate data (b <sub>2</sub> , b <sub>1</sub> , b <sub>0</sub> )                                                     |

# **Operand Definitions**

 $\mathsf{INTFE0} = \mathsf{FE0}$ 

INTFE1 = FE1

| Special Registers (sr-sr4    | )                           |
|------------------------------|-----------------------------|
| PA = Port A                  | ECNT = Timer/event          |
| PB = Port B                  | counter upcounter           |
| PC = Port C                  | ECPT = Timer/event          |
| PD = Port D                  | counter capture             |
| PF = Port F                  | ETMM = Timer/event          |
| MA = Mode A                  | counter mode                |
| MB = Mode B                  |                             |
| MC = Mode C                  | EOM = Timer/event           |
| MCC = Mode control C         | counter output made         |
| MF = Mode F                  | ·                           |
|                              | TXB = Transmit buffer       |
| MM = Memory mapping          | RXB = Receive buffer        |
| TM0 = Timer register 0       | SMH = Serial mode high      |
| TM1 = Timer register 1       | SML = Serial mode low       |
| TMM = Timing mode            | MKH = Mask high             |
| ETM0 = Timer/event counter   | MKL = Mask low              |
| register 0                   | ANM = A/D channel mode      |
| ETM1 = Timer/event counter   | CR0 to CR3= A/D conversion  |
| register 1                   | result 0-3                  |
| ZCM = Zero-cross mode        |                             |
| control register             |                             |
| Register Pairs (rp-rp3)      |                             |
|                              | H = HL                      |
| SP = Stack pointer           | ν = νΑ<br>V = VA            |
| B = BC<br>D = DF             | EA = Extended accumulator   |
| υ = υΕ                       | EA = Extended accumulator   |
| Register Pair Addressing     | g (rpa-rpa3)                |
| B = (BC)                     | D++ = (DE)++                |
| $\mathbf{D} = (\mathbf{DE})$ | H++ = (HL)++                |
| H = (HL)                     | D+byte = (DE+byte)          |
| D+=(DE)+                     | H+byte = (HL+byte)          |
| H+=(HL)+                     | H+A = (HL+A)                |
| D-=(DE)-                     | H+B = (HL+B)                |
| H = (HL)-                    | H+EA = (HL+EA)              |
| Flags (f)                    |                             |
| CY = Carry HC = Ha           | alf-carry Z = Zero          |
| Interrupt Flags (irf)        |                             |
| INTENMI = NMI interrupt flag | INTFEIN = FEIN              |
| merrian — man interrupt mag  | INTFAD = FAD                |
| INTFTO == FTO                | INTESR = FSR                |
| INTETO = FTO<br>INTET1 = FT1 | INTEST = FST                |
|                              | ER = Error                  |
| INTF1 = F1                   | OV = Overflow               |
| INTF2 = F2                   | ANA to ANZ Apples input 4.7 |

AN4 to AN7 = Analog input 4-7

SB = Standby



# **Operand Codes**

| Regi           | sters          | (r, r2)     | )           |      |
|----------------|----------------|-------------|-------------|------|
| R <sub>2</sub> | R <sub>1</sub> | Ro          | Reg         | r r2 |
| 0              | 0              | 0           | ٧           | · Ţ  |
| 0<br>0<br>0    | 0<br>1<br>1    | 1<br>0<br>1 | A<br>B<br>C |      |
| 1<br>1         | 0              | 0           | D<br>F      |      |
| 1              | 1              | Ö           | н           |      |
| 1              | 1              | 1           | L           | 1    |

# Registers (r1)

| T <sub>2</sub> | T <sub>1</sub> | T <sub>0</sub> | Aeg    |
|----------------|----------------|----------------|--------|
| 0              | 0              | 0              | EAH    |
| 0              | 0              | 1              | EAL    |
| 0              | 1              | 0              | В      |
| 0              | 1              | 1              | B<br>C |
| 1              | 0              | 0              | D      |
| 1              | 0              | 1              | E<br>H |
| 1              | 1              | 0              | Н      |
| 1              | 1              | 1              | L      |

# Special Registers (sr, sr1, sr2)

| S <sub>5</sub> | $S_4$ | S <sub>3</sub> | S2 | 81 | S <sub>0</sub> | Special Reg | sr  | sr1     | sr2 |
|----------------|-------|----------------|----|----|----------------|-------------|-----|---------|-----|
| 0              | 0     | . 0            | 0  | 0  | 0              | PA          | T   | Т       | T   |
| 0              | 0     | 0              | 0  | 0  | 1              | PB          |     |         |     |
| 0              | 0     | 0              | 0  | 1  | 0              | PC          |     |         |     |
| 0              | 0     | 0              | 0  | 1  | 1              | PD          |     |         |     |
| 0              | 0     | 0              | 1  | 0  | 1              | PF          |     |         |     |
| 0              | 0     | D              | 1  | 1  | 0              | MKH         |     |         |     |
| 0              | 0     | 0              | 1  | 1  | 1              | MKL         |     |         |     |
| 0              | 0     | 1              | 0  | 0  | 0              | ANM         |     |         |     |
| 0              | 0     | 1              | 0  | 0  | 1              | SMH         |     | $\perp$ | 丄   |
| 0              | 0     | 1              | 0  | 1  | 0              | SML         |     |         |     |
| 0              | 0     | 1              | 0  | 1  | 1              | EOM         |     | T       | T   |
| 0              | 0     | 1              | 1  | 0  | 0              | ETMM        |     |         |     |
| 0              | 0     | 1              | 1  | 0  | 1              | TMM         |     | T       | T   |
| 0              | 1     | 0              | 0  | 0  | 0              | MM          | ı   | _       | _   |
| 0              | 1     | 0              | 0  | 0  | 1              | MCC         |     |         |     |
| 0              | 1     | 0              | 0  | 1  | 0              | MA          |     |         |     |
| 0              | 1     | 0              | 0  | 1  | 1              | MB          |     |         |     |
| 0              | 1     | 0              | 1  | 0  | 0              | MC          |     |         |     |
| 0              | 1     | 0              | 1  | 1  | 1              | MF          |     |         |     |
| 0              | 1     | 1              | 0  | 0  | 0              | TXB         |     |         |     |
| 0              | 1     | 1              | 0  | 0  | 1              | RXB         | _   | Т       |     |
| 0              | 1     | 1              | 0  | 1  | 0              | TM0         | T   |         |     |
| 0              | 1     | 1              | 0  | 1  | 1              | TM1         | - 1 |         |     |
| 1              | 0     | 0              | 0  | 0  | 0              | CR0         | _   | Т       |     |
| 1              | 0     | 0              | 0  | 0  | 1              | CR1         |     |         |     |
| 1              | 0     | 0              | 0  | 1  | 0              | CR2         |     |         |     |
| 1              | 0     | 0              | 0  | 1  | 1              | CR3         |     |         |     |
| 1              | 0     | 1              | 0  | 0  | 0              | ZCM         | Ι   |         |     |

# Special Registers (sr3)

| UO | Special Reg |
|----|-------------|
| 0  | ETM0        |
| 1  | ETM1        |

# Special Registers (sr4)

| V <sub>O</sub> | Special Reg |
|----------------|-------------|
| 0              | ECNT        |
| 1              | ECPT        |

# Register Pairs (rp, rp2, rp3)

| P <sub>2</sub> | Pı | PO | Reg Pair | rp | rp2     | гр3     |
|----------------|----|----|----------|----|---------|---------|
| 0              | 0  | 0  | SP       | T  | T       |         |
| 0              | 0  | 1  | BC       |    |         |         |
| 0              | 1  | 0  | DE       |    |         |         |
| 0              | 1  | 1  | HL       | 1  |         | $\perp$ |
| 1              | 0  | 0  | EA       |    | $\perp$ |         |
|                |    |    |          |    |         |         |

# Register Pairs (rp1)

| Q <sub>2</sub> | Q <sub>1</sub> | Q <sub>0</sub> | Reg Pair |
|----------------|----------------|----------------|----------|
| 0              | 0              | 0              | VA       |
| 0              | 0              | 1              | BC       |
| 0              | 1              | 0              | DE       |
| 0              | 1              | 1              | HL       |
| 1              | 0              | 0              | EA       |

# Register Pair Addressing (rpa, rpa1, rpa2)

| A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Addressing | rpa        | rpa1    | rpa2    |
|----------------|----------------|----------------|----------------|------------|------------|---------|---------|
| 0              | 0              | 0              | 0              | _          | <b>-</b> T |         |         |
| 0              | 0              | 0              | 1              | (BC)       |            |         |         |
| 0              | 0              | 1              | 0              | (DE)       |            |         |         |
| 0              | 0              | 1              | 1              | (HL)       |            | $\perp$ |         |
| 0              | 1              | 0              | 0              | (DE)+      |            |         |         |
| 0              | 1              | 0              | 1              | (HL)+      |            |         |         |
| 0              | 1              | 1              | 0              | (DE)-      |            |         |         |
| 0              | 1              | 1              | 1              | (HL)—      |            |         |         |
| 1              | 0              | 1              | 1              | (DE+byte)  |            |         |         |
| 1              | 1              | 0              | 0              | (HL+A)     |            |         |         |
| 1              | 1              | 0              | 1              | (HL+B)     |            |         |         |
| 1              | 1              | 1              | 0              | (HL+EA)    |            |         |         |
| 1              | 1              | 1              | _ 1            | (HL+byte)  |            |         | $\perp$ |

# Register Pair Addressing (rpa3)

| _              |                |                |    | •          |  |
|----------------|----------------|----------------|----|------------|--|
| C <sub>3</sub> | C <sub>2</sub> | C <sub>1</sub> | Co | Addressing |  |
| 0              | 0              | 1              | 0  | (DE)       |  |
| 0              | 0              | 1              | 1  | (HL)       |  |
| 0              | 1              | 0              | 0  | (DE)++     |  |
| 0              | 1              | 0              | 1  | (HL)++     |  |
| 1              | 0              | 1              | 1  | (DE+byte)  |  |
| 1              | 1              | 0              | 0  | (HL+A)     |  |
| 1              | 1              | 0              | 1  | (HL+B)     |  |
| 1              | 1              | 1              | 0  | (HL+EA)    |  |
| 1              | 1              | 1              | 1  | (HL+byte)  |  |



# Operand Codes (cont)

| Flags          | (f)            |    |      |
|----------------|----------------|----|------|
| F <sub>2</sub> | F <sub>1</sub> | Fo | Flag |
| 0              | 0              | 0  |      |
| 0              | 1              | 0  | CY   |
| 0              | 1              | 1  | HC   |
| 1              | 0              | 0  | Z    |

| Interrup | ot Flags | (III) |
|----------|----------|-------|
|          |          |       |

| 14 | l3 | 12 | l <sub>1</sub> | 10 | Flag |
|----|----|----|----------------|----|------|
| 0  | 0  | 0  | 0              | 0  | NMI  |
| 0  | 0  | 0  | 0              | 1  | FT0  |
| 0  | 0  | 0  | 1              | 0  | FT1  |
| 0  | 0  | 0  | 1              | 1  | F1   |
| 0  | 0  | 1  | 0              | 0  | F2   |
| 0  | 0  | 1  | 0              | 1  | FE0  |
| 0  | 0  | 1  | 1              | 0  | FE1  |
| 0  | 0  | 1  | 1              | 1  | FEIN |
| 0  | 1  | 0  | 0              | 0  | FAD  |
| 0  | 1  | 0  | 0              | 1  | FSR  |
| 0  | 1  | 0  | 1              | 0  | FST  |
| 0  | 1  | 0  | 1              | 1  | ER   |
| 0  | 1  | 1  | 0              | 0  | ٥v   |
| 1  | 0  | 0  | 0              | 0  | AN4  |
| 1  | 0  | 0  | 0              | 1  | AN5  |
| 1  | 0  | 0  | 1              | 0  | AN6  |
| 1  | 0  | 0  | 1              | 1  | AN7  |
| 1  | 0  | 1  | 0              | 0  | SB   |

# **Graphic Symbols**

| Transfer direction, result    |
|-------------------------------|
|                               |
| Logical product (logical AND) |
| Logical sum (logical OR)      |
| Exclusive-OR                  |
| Complement                    |
|                               |
|                               |

# NEC

**Instruction Set** 

|                      |                  |                                                                                                                                        | <b>=</b>                                                            | 82                                                                  |                   |       |                   |
|----------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------|-------------------|-------|-------------------|
| Mnemonic             | Mnemonic Operand | Operation                                                                                                                              | B3 7 6 5 4 3 2 1 0                                                  | B4 7 6 5 4 3 2 1 0                                                  | State<br>(Note 1) | Bytes | Skip<br>Condition |
| 8-Bit Data Transfer  | ansfer           |                                                                                                                                        |                                                                     |                                                                     |                   |       |                   |
| MOV                  | 11.A             | (r1) ← (A)                                                                                                                             | 0 0 0 1 1 T <sub>2</sub> T <sub>1</sub> T <sub>0</sub>              |                                                                     | 4                 | -     |                   |
|                      | A, r1            | (A) ← (r1)                                                                                                                             | 0 0 0 0 1 T <sub>2</sub> T <sub>1</sub> T <sub>0</sub>              |                                                                     | 4                 | -     |                   |
|                      | *sr,A            | (sr) ← (A)                                                                                                                             | 0 1 0 0 1 1 0 1                                                     | 1 1 55 54 53 52 51 50                                               | 10                | 2     |                   |
|                      | *A,sr1           | (A) ← (sr1)                                                                                                                            | 0 1 0 0 1 1 0 0                                                     | 1 1 85 84 83 82 81 80                                               | 10                | 2     | •                 |
|                      | r,word           | $(r) \leftarrow (word)$                                                                                                                | 0 1 1 1 0 0 0 0                                                     | 0 1 1 0 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub>              | 17                | 4     |                   |
|                      |                  |                                                                                                                                        | Low addr                                                            | High addr                                                           |                   |       |                   |
|                      | word,r           | $(word) \leftarrow (r)$                                                                                                                | 0 1 1 1 0 0 0 0                                                     | 0 1 1 1 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub>              | 17                | 4     |                   |
| ;                    |                  |                                                                                                                                        | Low addr                                                            | High addr                                                           |                   |       |                   |
| MVI                  | *r,byte          | (r) ← byte                                                                                                                             | 0 1 1 0 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub>              | Data                                                                | 7                 | 2     |                   |
|                      | sr2,byte         | (sr2) ← byte                                                                                                                           | 0 1 1 0 0 1 0 0                                                     | S <sub>3</sub> 0 0 0 0 S <sub>2</sub> S <sub>1</sub> S <sub>0</sub> | 14                | က     |                   |
|                      |                  |                                                                                                                                        | Data                                                                |                                                                     |                   |       |                   |
| MVIW                 | *wa, byte (      | ((V)•(wa)) ← byte                                                                                                                      | 0 1 1 1 0 0 0 1                                                     | Offset                                                              | 13                | 3     |                   |
|                      |                  |                                                                                                                                        | Data                                                                |                                                                     |                   |       |                   |
| MVIX                 | *rpa1,byte       | (rpa1) ← byte                                                                                                                          | 0 1 0 0 1 0 A <sub>1</sub> A <sub>0</sub>                           | Data                                                                | 9                 | 2     |                   |
| STAW                 | *wa              | $((V)\bullet(wa)) \leftarrow (A)$                                                                                                      | 0 1 1 0 0 0 1 1                                                     | Offset                                                              | 10                | 2     |                   |
| LDAW                 | *wa              | (A) ← ((V)•(wa))                                                                                                                       | 0 0 0 0 0 0 0 1                                                     | Offset                                                              | 0                 | 2     |                   |
| STAX                 | rpa2             | ((rpa2)) ← (A)                                                                                                                         | A <sub>3</sub> 0 1 1 1 A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> | Data (Note 2)                                                       | 7/13 (Note 3)     | 2     |                   |
| LDAX                 | *rpa2            | (A) ← ((rpa2))                                                                                                                         | A <sub>3</sub> 0 1 0 1 A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> | Data (Note 2)                                                       | 7/13 (Note 3)     | 2     |                   |
| EXX                  |                  | (B) $\leftarrow$ (B), (C) $\leftarrow$ (C), (D) $\leftarrow$ (D)<br>(E) $\leftarrow$ (E), (H) $\leftarrow$ (H'), (L) $\leftarrow$ (L') | 0 0 0 1 0 0 0 1                                                     |                                                                     | 4                 | -     |                   |
| EXA                  |                  | $(V) \leftarrow (V), (A) \leftarrow (A'), (EA) \leftarrow (EA')$                                                                       | 0 0 0 1 0 0 0 0                                                     |                                                                     | 4                 | -     |                   |
| EXH                  |                  | $(H) \leftarrow (H'), (L) \leftarrow (L')$                                                                                             | 0 1 0 1 0 0 0 0                                                     |                                                                     | 4                 | -     |                   |
| BLOCK                |                  | $((DE)) \leftarrow ((HL)), (DE) \leftarrow (DE) + 1,$<br>$(HL) \leftarrow (HL) + 1, (C) \leftarrow (C) - 1$<br>End if borrow           | 0 0 1 1 0 0 0 1                                                     |                                                                     | 13 x<br>(C + 1)   | -     | :                 |
| 16-Bit Data Transfer | Transfer         |                                                                                                                                        |                                                                     |                                                                     |                   |       |                   |
| DMOV                 | rp3, EA          | (rp3_L) ← (EAL), (rp3 <sub>H</sub> ) ← (EAH)                                                                                           | 1 0 1 1 0 1 P <sub>1</sub> P <sub>0</sub>                           |                                                                     | 4                 | -     |                   |
|                      | EA rn3           | (FAI) ← (rn3,) (FAH) ← (rn3,)                                                                                                          | 1 0 1 0 1 P. P.                                                     |                                                                     | ,                 | -     |                   |

(2) B2 (Data): rpa2 = D+byte or H+byte.

(3) Right side of slash (/) in states indicates case rpa2 or rpa3  $\approx$  D+byte, H+A, H+B, H+EA, or H+byte.

2-byte instruction (with \*): 7 states 3-byte instruction (with \*): 10 states 4-byte instruction: 14 states

(1) For the skip condition, the idle states are as follows:

1-byte instruction: 4 states 2-byte instruction: 8 states 3-byte instruction: 11 states

(4) B3 (Data): rpa3 = D+byte or H+byte.

Bytes ო က ന ~ N 14/20 (Note 3) 14/20 (Note 3) State (Note 1) œ œ 8 읃 우 ន ₽ ₽ **₹** 8 ଯ ೪ ಣ ଷ ଯ ಜ ⇉ ය 0 В ಹಿ జ ی So. S 0 Æ Æ ۍ Æ Æ ပ 0 2 æ æ æ ى ى 0 0 0 Low byte High addr 0 High addr 0 0 0 0 High addr High addr ග High addr High addr ගී High addr 0 0 0 0 High addr 1 0 1 - 0 2 2 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8 පි 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 õ 0 0 0 0 0 ਠ 0 0 0 0 0 හි ප 0 0 0 0 0 0 Data (Note 4) 8 0 Data (Note 4) High byte Low addr 0 0 -0 0 0 0 -0 -0 0 0 0 0 0 0 = 2 " --8 0 0 0 0 0 0 0 0 4 0 0 0 0 D 2 0 0 0 \_ 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ((rpa3)) ← (EAL), (((rpa3)) + 1)) ← (EAH) (EAL) ← ((rpa3)), (EAH) ← (((rpa3) + 1))  $(((SP) - 1)) \leftarrow (rp1H),$   $(((SP) - 2)) \leftarrow (rp1L), (SP) \leftarrow (SP) - 2$  $(rp1_{\downarrow}) \leftarrow ((SP), (rp1_{H}) \leftarrow (((SP) + 1)).$   $(SP) \leftarrow (SP) + 2$ (SP<sub>L</sub>) ← (word), (SP<sub>H</sub>) ← (word + 1) (word)  $\leftarrow$  (SP<sub>L</sub>), (word + 1)  $\leftarrow$  (SP<sub>H</sub>) (C) ← (word), (B) ← (word + 1)  $\leftarrow$  (word), (D)  $\leftarrow$  (word + 1) (L)  $\leftarrow$  (word), (H)  $\leftarrow$  (word + 1) 9 (word)  $\leftarrow$  (E), (word + 1)  $\leftarrow$  (D)  $(word) \leftarrow (L), (word + 1) \leftarrow (H)$ (word) ← (C), (word + 1) ←  $\leftarrow$  (((PC) + 3 + (A))),  $\leftarrow$  (((PC) + 3 + (A) + 1)) Operation  $(A) \leftarrow (A) + (r) + (CY)$  $(r) \leftarrow (r) + (A) + (CY)$ rp2,word (rp2) - (word)  $(A) \leftarrow (A) + (r)$  $(r) \leftarrow (r) + (A)$ (EA) ← (sr4) (sr3) ← (EA) Instruction Set (cont) <u>ට</u>@ ė 8-Bit Arithmetic [Register sr3, EA 16-Bit Data Transfer (cont Operand EA,sr4 word vord word word граз vord word rpa3 Word Ą. Ä ۲, 둳 뎐 TABLE STEAX LDEAX 밁 ESS. DM0V 띪 SSPD SBCD 1800 LSPD ADC SDED ADD ᇢ ž

5-40

# Instruction Set (cont)

|                             |               |                                       |                             | B2                                               |        |      |           |
|-----------------------------|---------------|---------------------------------------|-----------------------------|--------------------------------------------------|--------|------|-----------|
| Mnemonic Operand            | Operand       | Operation                             | 83<br>7 6 5 4 3 2 1 0 7 8 5 | 84<br>4 3 2 1 0                                  | State  | adv. | Skip      |
| 8-Bit Arithmetic [Register] | itic [Registe | (cont)                                |                             |                                                  |        | 201  |           |
| ADDNC                       | A,r           | $(A) \leftarrow (A) + (r)$            | 0 1 1 0 0 0 0 0 1 0 1       | 0 0 R2 R1 R0                                     | -<br>- | 2    | No carry  |
|                             | r,A           | $(r) \leftarrow (r) + (A)$            | 0 1 1 0 0 0 0 0 0 0 1       | Æ                                                | ∞      | 2    | No carry  |
| SUB                         | A,r           | $(A) \leftarrow (A) - (r)$            | 0 1 1 0 0 0 0 0 1 1 1       | Œ                                                | 80     | 2    |           |
|                             | r,A           | $(r) \leftarrow (r) - (A)$            | 0 1 1 0 0 0 0 0 0 1 1       | Æ                                                | 80     | 2    |           |
| SBB                         | A,r           | $(A) \leftarrow (A) - (r) - (CY)$     | 0 1 1 0 0 0 0 0 1 1 1       | Æ                                                | 8      | 2    |           |
|                             | r,A           | $(r) \leftarrow (r) - (A) - (CY)$     | 0 1 1 0 0 0 0 0 0 1 1       | ı                                                | 80     | 2    |           |
| SUBNB                       | A,r           | $(A) \leftarrow (A) - (r)$            | 0 1 1 0 0 0 0 0 1 0 1       | Æ                                                | 8      | 2    | No borrow |
|                             | Y,            | $(r) \leftarrow (r) - (A)$            | 0 1 1 0 0 0 0 0 0 0 1       | 1 0 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | &      | 2    | No borrow |
| ANA                         | A,r           | (A) ← (A) ∧ (r)                       | 0 1 1 0 0 0 0 0 1 0 0       | 0 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | 80     | 2    |           |
|                             | A,7           | $(r) \leftarrow (r) \land (A)$        | 0 1 1 0 0 0 0 0 0 0 0 0     | 0 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | 80     | 2    |           |
| ORA                         | A,r           | Ŧ                                     | 0 1 1 0 0 0 0 0 1 0 0       | 뜐                                                | 80     | 2    |           |
| į                           | r,A           | (r) ← (r) V (A)                       | 0 1 1 0 0 0 0 0 0 0 0 0     | æ                                                | 80     | 2    |           |
| XRA                         | A,r           | (A) ← (A) ♦ (r)                       | 0 1 1 0 0 0 0 0 1 0 0       | Æ                                                | 80     | 2    |           |
|                             | r,A           | $(r) \leftarrow (r) + (A)$            | 0 1 1 0 0 0 0 0 0 0 0 0     | 1 0 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | 8      | 2    |           |
| GTA .                       | A,r           | (A) - (r) - 1                         | 0 1 1 0 0 0 0 0 1 0 1       | 0 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | 80     | 2    | No borrow |
|                             | r,A           | (r) - (A) - 1                         | 0 1 1 0 0 0 0 0 0 0 1       | 0 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | 80     | 2    | No borrow |
| r I                         | A,r           | (A) — (r)                             | 0 1 1 0 0 0 0 0 1 0 1       | 1 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | ∞      | 2    | Borrow    |
|                             | L'A           | (r) — (A)                             | 0 1 1 0 0 0 0 0 0 0 1       | 1 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | æ      | 2    | Borrow    |
| NEA                         | A,r           | (A) – (r)                             | 0 1 1 0 0 0 0 0 1 1 1       | 0 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | æ      | 2    | No zero   |
|                             | r,A           | (r) - (A)                             | 0 1 1 0 0 0 0 0 0 1 1       | 0 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | œ      | 2    | No zero   |
| EOA                         | A,r           | (A) — (r)                             | 0 1 1 0 0 0 0 0 1 1 1       | 1 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | 80     | 2    | Zero      |
|                             | L'A           | (r) - (A)                             | 0 1 1 0 0 0 0 0 0 1 1       | 1 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> |        | 2    | Zero      |
| ONA                         | A,r           | (A) A (r)                             | 0 1 1 0 0 0 0 0 1 1 0       | 0 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | œ      | 2    | No zero   |
| 0FFA                        | A,r           | (A) ^ (r)                             | 0 1 1 0 0 0 0 0 1 1 0       | 1 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | œ      | 2    | Zero      |
| 8-Bit Arithmetic (Memory)   | tic (Memory   |                                       |                             |                                                  |        |      |           |
| ADDX                        | rpa           | $(A) \leftarrow (A) + ((rpa))$        | 0 1 1 1 0 0 0 0 1 1 1 0     | 0 0 A2 A1 A0                                     | F      | 2    |           |
| ADCX                        | rpa           | 1                                     | 0 1 1 1 0 0 0 0 1 1 0       | 1 0 A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> | =      | 2    |           |
| ADDNCX                      | rpa           | 1                                     | 0 1 1 1 0 0 0 0 1 0 1 0     | 0 0 A2 A1 A0                                     | =      | 2    | No carry  |
| SUBX                        | rpa           | $(A) \leftarrow (A) - ((rpa))$        | 0 1 1 1 0 0 0 0 1 1 1 1 (   | 0 0 A2 A1 A0                                     | =      | 2    |           |
| SBBX                        | rpa           | $(A) \leftarrow (A) - ((rpa)) - (CY)$ | 0 1 1 1 0 0 0 0 0 1 1 1 1   | 1 0 A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> | =      | 2    |           |
| SUBNBX                      | rpa           | $(A) \leftarrow (A) - ((rpa))$        | 0 1 1 1 0 0 0 0 1 0 1       | 1 0 A2 A1 A0                                     | F      | 2    | No borrow |
| ANAX                        | rpa           | $(A) \leftarrow (A) \land ((rpa))$    | 0 1 1 1 0 0 0 0 1 0 0 0     | 0 1 A2 A1 A0                                     | =      | 2    | i.        |
| ORAX                        | cus           | (A) + (A) V ((ma))                    |                             |                                                  |        |      | 7184      |

No borrow Skip Condition No carry No carry No carry No zero Borrow No zero Zero Bytes က (17) က က က 3 2 0 က 2 m S 8 2 က ~ 2 2 ~ 2 State (Note 1) = ಜ ΙĘ Ξ ន 7 = ಜ Ξ F ಜ ನ Ŧ = = = | == P æ တ္တ တ æ က S æ S 22 ď 222 윤 8 0 Š š Æ Š ¥ Ā Š Æ Ā Ą ¥ Ŧ ઝ Æ Æ Æ 3 S F2 Š ۲Ş ¥ **4**2 ¥ 42 ď 82 જ 2 S æ ŝ 2 0 0 0 0 0 0 0 0 0 Data Data Data Data Data 2 2 0 0 0 0 0 0 0 0 0 0 0 0 0 ю 0 0 0 9 0 0 0 S S, လွ ဢ 0 જ 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 N 0 0 0 0 0 0 0 Data 0 0 0 0 0 ۳ | ۵ °° 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 D 0 ø 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 sr2,byte (sr2)  $\leftarrow$  (sr2) + byte + (CY) ← (sr2) — byte — (CY) Operation \*A,byte (A) ← (A) – byte – (CY) \*A,byte (A) ← (A) + byte + (CY)  $(r) \leftarrow (r) - byte - (CY)$  $(r) \leftarrow (r) + byte + (CY)$ sr2,byte (sr2) ← (sr2) - byte sr2,byte (sr2) -- (sr2) + byte sr2, byte (sr2) ← (sr2) + byte (A) ← (A) ¥ ((rpa)) \*A,byte (A) ← (A) + byte \*A,byte (A) -- (A) -- byte  $(A) \leftarrow (A) + byte$  $(r) \leftarrow (r) + byte$  $(r) \leftarrow (r) - byte$ (r) ← (r) + byte (A) — ((rpa)) — 1 (A) - ((rpa)) (A) - ((rpa)) (A) ∧ ((rpa)) (A) ∧ ((rpa)) Instruction Set (cont) (A) -- (rpa)) (sr2). 8-Bit Arithmetic (Memory) (cont) sr2,byte r,byte \*A,byte r,byte r,byte r,byte r,byte Mnemonic Operand гра ра ра pa rpa гра Immediate Data ADINC **OFFAX** XRAX EOAX ONAX GTAX NEAX LTAX SU SBI 망

# NEC

|                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Operati                 | Operation Code                                                      |                   |       |                   |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------------------------------------------------------|-------------------|-------|-------------------|
|                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <b>2</b>                | <b>B2</b>                                                           |                   |       |                   |
| Mnemonic Operand      | and Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 83<br>7 6 5 4 3 2 1 0   | 84<br>7 6 5 4 3 2 1 0                                               | State<br>(Note 1) | Bytes | Skip<br>Condition |
| Immediate Data (cont) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                         |                                                                     |                   |       |                   |
| SUINB *A.b            | *A.byte (A) (A) byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0 0 1 1 0 1 1 0         | Data                                                                | 7                 | 2     | No borrow         |
| r,b                   | r,byte (r) - (r) - byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0 1 1 1 0 1 0 0         | 0 0 1 1 0 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub>              | 1                 | က     | No borrow         |
|                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Data                    |                                                                     |                   |       |                   |
| sr2,t                 | sr2,byte (sr2) ← (sr2) – byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0 1 1 0 0 1 0 0         | S <sub>3</sub> 0 1 1 0 S <sub>2</sub> S <sub>1</sub> S <sub>0</sub> | 8                 | က     | No borrow         |
|                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Dala                    |                                                                     |                   |       |                   |
| ANI A,D               | - 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0 0 0 0 1 1             | Data                                                                | 7                 | 2     |                   |
| r,b)                  | r,byte (r) ← (r) ∧ byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0 1 1 1 0 1 0 0<br>Data | 0 0 0 0 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub>              | <del>=</del>      | က     |                   |
| sr2,t                 | sr2,byte (sr2) ← (sr2) ∧ byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0 1 1 0 0 1 0 0         | S <sub>3</sub> 0 0 0 1 S <sub>2</sub> S <sub>1</sub> S <sub>0</sub> | 20                | က     |                   |
| ORI *A,b              | *A,byte (A) ← (A) V byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0 0 0 1 0 1 1 1         | Data                                                                | 7                 | 2     |                   |
| r,b)                  | r,byte (r) $\leftarrow$ (r) V byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0 1 1 1 0 1 0 0<br>Data | 0 0 0 1 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub>              | =                 | ဇ     |                   |
| sr2,b                 | sr2,byte (sr2) ← (sr2) V byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0 1 1 0 0 1 0 0         | S <sub>3</sub> 0 0 1 1 S <sub>2</sub> S <sub>1</sub> S <sub>0</sub> | 20                | m     |                   |
|                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Data                    |                                                                     |                   |       |                   |
| XRI *A,b              | *A,byte (A) ← (A) ¥ byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0 0 0 1 0 1 1 0         | Data                                                                | 7                 | 2     |                   |
| (d, <sup>1</sup>      | r,byte (r) $\leftarrow$ (r) $\forall$ byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0 1 1 1 0 1 0 0<br>Data | 0 0 0 1 0 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub>              | E                 | က     |                   |
| sr2,t                 | sr2,byte (sr2) ← (sr2) + byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0 1 1 0 0 1 0 0         | S <sub>3</sub> 0 0 1 0 S <sub>2</sub> S <sub>1</sub> S <sub>0</sub> | 82                | 8     |                   |
|                       | in the second se | Data                    |                                                                     |                   |       |                   |
| GTI *A,b              | *A,byte (A) $-$ byte $-$ 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0 0 1 0 0 1 1           | Data                                                                | 7                 | 2     | No borrow         |
| r,byte                | rte (r) – byte – 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0 1 1 1 0 1 0 0<br>Data | 0 0 1 0 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub>              | =                 | က     | No borrow         |
| sr2,b                 | sr2,byte (sr2) – byte – 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0 1 1 0 0 1 0 0<br>Data | S <sub>3</sub> 0 1 0 1 S <sub>2</sub> S <sub>1</sub> S <sub>0</sub> | 41                | e     | No borrow         |
| LTI *A,b              | *A,byte (A) – byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0 0 1 1 0 1 1 1         | Data                                                                | 7                 | 2     | Borrow            |
| r,byte                | rte (r) – byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0 1 1 1 0 1 0 0<br>Data | 0 0 1 1 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub>              | 1                 | က     | Borrow            |
| sr2,b                 | sr2,byte (sr2) - byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0 1 1 0 0 1 0 0<br>Data | S <sub>3</sub> 0 1 1 1 S <sub>2</sub> S <sub>1</sub> S <sub>0</sub> | 4                 | 9     | Borrow            |
| NEI *A,b              | *A,byte (A) - byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0 1 1 0 0 1 1 1         | Data                                                                | 7                 | 2     | No zero           |
| r,by                  | r,byte (r) – byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0 1 1 1 0 1 0 0         | 0 1 1 0 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub>              | F                 | က     | No zero           |

| Instruc               | tion Se   | Instruction Set (cont)                                     |                               |                                                      |              |       |           |
|-----------------------|-----------|------------------------------------------------------------|-------------------------------|------------------------------------------------------|--------------|-------|-----------|
|                       |           |                                                            | Operation Code                | 4                                                    |              |       |           |
|                       |           |                                                            | 18                            | <b>B</b> 2                                           |              |       |           |
|                       |           |                                                            | <b>22</b>                     | Z,                                                   | State        | 9     | Skip      |
| Mnemonic Operand      | Operand   | Operation                                                  | 7 6 5 4 3 2 1 0 7             | 6 5 4 3 2 1 0                                        | (MORE 1)     | Dyles | COLUMN    |
| immediate Data (cont) | ta (cont) |                                                            |                               |                                                      |              | ,     | 1         |
| NEI                   | sr2,byte  | sr2,byte (sr2) - byte                                      | 0 1 1 0 0 1 0 0 83            | 1 1 0 1 52 51 50                                     | <b>4</b>     | n     | OJAZ ON   |
|                       |           |                                                            | Data                          |                                                      |              |       |           |
| E0                    | *A,byte   | (A) - byte                                                 | 0 1 1 1 0 1 1 1               |                                                      | _            | 2     | oue7      |
|                       | r,byte    | 1                                                          | 0 1 1 1 0 1 0 0               | 1 1 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub>   | =            | က     | Zero      |
|                       |           |                                                            | Data                          |                                                      |              |       |           |
|                       | sr2,byte  | sr2,byte (sr2) - byte                                      | 0 1 1 0 0 1 0 0 S3            | 1 1 1 1 S <sub>2</sub> S <sub>1</sub> S <sub>0</sub> | <b>4</b>     | က     | Zero      |
|                       |           |                                                            | Data                          |                                                      |              |       |           |
| NO                    | *A.bvte   | (A) A byte                                                 | 0 1 0 0 0 1 1 1               | Data                                                 | _            | 2     | No zero   |
|                       | r,byte    |                                                            | 0 1 1 1 0 1 0 0               | 1 0 0 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | =            | က     | No zero   |
|                       | •         |                                                            | Data                          |                                                      |              |       |           |
|                       | sr2,byte  | sr2,byte (sr2) A byte                                      | 0 1 1 0 0 1 0 0 S3            | 1 0 0 1 S <sub>2</sub> S <sub>1</sub> S <sub>0</sub> | 4            | က     | No zero   |
|                       |           |                                                            | Data                          |                                                      |              |       | ,         |
| EE                    | *A byte   | (A) A byte                                                 | 0 1 0 1 0 1 1 1               | Data                                                 | 7            | 2     | Zero      |
| :                     | r byte    |                                                            | 0 1 1 1 0 1 0 0 0             | 1 0 1 1 R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> | =            | ო     | Zero      |
|                       | •         |                                                            | Data                          |                                                      |              |       |           |
|                       | sr2,byte  | sr2,byte (sr2) A byte                                      | 0 1 1 0 0 1 0 0 S3            | 1 0 1 1 52 51 50                                     | <b>‡</b>     | က     | Zero      |
|                       | i         |                                                            | Data                          |                                                      |              |       |           |
| Working Register      | lister    |                                                            |                               |                                                      |              |       |           |
| ADDW                  | wa        | $(A) \leftarrow (A) + ((V) \bullet (wa))$                  | 0 1 1 1 0 1 0 0 1 0 0 1 O O T | 1 0 0 0 0 0 0 0                                      | <b>‡</b>     | က     |           |
| ADCW.                 | 677       | $(\Delta) \leftarrow (\Delta) + ((V) \bullet (Wa)) + (CY)$ | 0 1 1 1 0 1 0 0 1             | 1 0 1 0 0 0 0                                        | 4            | 9     |           |
| 200                   | 3         |                                                            | Offset                        |                                                      |              |       |           |
| ADDNCW                | wa        | $(A) \leftarrow (A) + ((V) \bullet (wa))$                  | 0 1 1 1 0 1 0 0 1             | 0 1 0 0 0 0 0                                        | <del>2</del> | က     | No carry  |
| SUBW                  | wa        | $(A) \leftarrow (A) - ((V) \bullet (wa))$                  | 0 1 1 1 0 1 0 0 1             | 1 1 0 0 0 0 0 0                                      | 14           | ဇ     |           |
|                       |           |                                                            | Offset                        |                                                      |              |       |           |
| SBBW                  | wa        | $(A) \leftarrow (A) - ((V) \bullet (wa)) - (CY)$           | 0 1 1 1 0 1 0 0 1             | 1 1 1 0 0 0 0                                        | <del>4</del> | m     |           |
| Mana                  | 9         | $(A) \leftarrow (A) = (A) \circ (A)$                       | 1 1 1 0 1 0 0 1               | 0 1 1 0 0 0 0 0                                      | #            | 3     | No borrow |
| SUBNBW                | ≱         | (A) = (A) - (A)                                            | Offset                        |                                                      |              |       |           |
| ANAW                  | wa        | $(A) \leftarrow (A) \land ((V) \bullet (wa))$              | 0 1 1 1 0 1 0 0 1             | 0 0 0 1 0 0 0                                        | <b>4</b>     | m     |           |
|                       |           |                                                            | NISCH O                       |                                                      |              |       |           |

# NEC

|                   |                         |                                              | Operation Code            | on Code               |                   |       |                   |
|-------------------|-------------------------|----------------------------------------------|---------------------------|-----------------------|-------------------|-------|-------------------|
|                   |                         |                                              | =                         | 82                    |                   |       |                   |
| Mnemonic          | Mnemonic Operand        | Operation                                    | 83<br>7 6 5 4 3 2 1 0     | 84<br>7 6 5 4 3 2 1 0 | State<br>(Note 1) | Bytes | Skip<br>Condition |
| <b>Vorking Re</b> | Working Register (cont) |                                              |                           |                       |                   |       |                   |
| RAW               | wa                      | $(A) \leftarrow (A) \lor ((V) \bullet (Wa))$ | 0 1 1 1 0 1 0 0<br>Offset | 1 0 0 1 1 0 0 0       | 4                 | က     |                   |
| XRAW              | wa                      | $(A) \leftarrow (A) + ((V) \bullet (Wa))$    | 0 1 1 1 0 1 0 0<br>Offset | 1 0 0 1 0 0 0 0       | 4                 | က     |                   |
| GTAW              | wa                      | (A) – ((V)•(wa)) – 1                         | 0 1 1 1 0 1 0 0<br>Offset | 1 0 1 0 1 0 0 0       | 14                | က     | No borrow         |
| LTAW              | wa                      | (A) – ((V)•(wa))                             | 0 1 1 1 0 1 0 0           | 1 0 1 1 1 0 0 0       | 14                | 60    | Borrow            |
| NEAW              | wa                      | (A) — ((V)•(wa))                             | 0 1 1 1 0 1 0 0<br>Offset | 1 1 1 0 1 0 0 0       | 4                 | က     | No zero           |
| EQAW              | wa                      | (A) − ((V)•(wa))                             | 0 1 1 1 1 1 0 0<br>Offset | 1 1 1 1 1 0 0 0       | 14                | က     | Zero              |
| ONAW              | wa                      | (A) ∧ ((V)•(wa))                             | 0 1 1 1 0 1 0 0<br>Offset | 1 1 0 0 1 0 0 0       | 4                 | က     | No zero           |
| OFFAW             | wa                      | (A) ∧ ((V)•(wa))                             | 0 1 1 1 0 1 0 0<br>Offset | 1 1 0 1 1 0 0 0       | 14                | 3     | Zero              |
| ANIW              | *wa,byte                | *wa,byte ((V)•(wa)) ← ((V)•(wa)) ∧ byte      | 0 0 0 0 0 1 0 1 Data      | Offset                | 6                 | e     |                   |
| ORIW              | *wa,byte                | wa,byte ((V)•(wa)) ← ((V)•(wa)) V byte       | 0 0 0 1 0 1 0 1<br>Data   | Offset                | 6                 | m     |                   |
| GTIW              | *wa,byte                | wa,byte ((V)•(wa)) - byte - 1                | 0 0 1 0 0 1 0 1<br>Data   | Offset                | 13                | က     | No borrow         |
| LTIW              | *wa,byte                | wa,byte ((V)•(wa)) – byte                    | 0 0 1 1 0 1 0 1<br>Data   | Offset                | 52                | 8     | Borrow            |
| NEIW              | *wa,byte                | "wa,byte ((V)•(wa)) - byte                   | 0 1 1 0 0 1 0 1<br>Data   | Offset                | 13                | က     | No zero           |
| EQIW              | *wa,byte                | *wa,byte ((V)•(wa)) - byte                   | 0 1 1 1 0 1 0 1<br>Data   | Offset                | 51                | က     | Zero              |
| ONIW              | *wa,byte                | "wa,byte ((V)•(wa)) ^ byte                   | 0 1 0 0 0 1 0 1<br>Data   | Offset                | 13                | က     | No zero           |
| 0FFIW             | *wa,byte                | *wa,byte ((V)•(wa)) \ byte                   | 0 1 0 1 0 1 0 1           | Offset                | 13                | က     | Zero              |

borrow No borrow No zero No zero Borrow No carry Borrow Borrow Carry Zero ટ Bytes 7 N 2 2 2 2 2 2 ~ 2 2 2 2 2 State (Note 1) œ œ 8 8 9 4 9 = = = = = = Ξ # | = = F = 0 Ъ 52555555 Ъ æ 2 8 8 8 8 B 0 ď 4 Æ Æ Ł 4 ď 0 N 0 0 0 0 Offset 0 0 0 0 路路 0 0 0 0 0 0 0 0 D 0 0 0 0 0 0 0 0 0 0 Operation Code 0 0 0 0 0 0 æ 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 Æ 0 0 Æ 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ۵ ا 0 0 0 0 0 0 0 0 0 0 0 2 8 0 0 0 0 0 0 0 4 0 0 0 0 -0 0 'n 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (EA) ← (EA) ÷ (r2), (r2) ← Remainder Decimal Adjust Accumulator  $((V)\bullet(wa)) \leftarrow ((V)\bullet(wa)) - 1$ <u>ک</u>  $((V)\bullet(wa)) \leftarrow ((V)\bullet(wa)) + 1$ (EA) ← (EA) + (rp3) + (CY) (EA) ← (EA) – (rp3)  $(EA) \leftarrow (EA) - (rp3)$  $(EA) \leftarrow (EA) + (rp3)$ (EA) ← (EA) + (rp3) (EA) ← (EA) – (rp3)  $(EA) \leftarrow (EA) \land (rp3)$ (EA) ← (EA) V (rp3)  $(EA) \leftarrow (EA) + (rp3)$ (EA) ← (EA) – (r2) ← (EA) + (r2) (EA) ← (A) x (r2)  $(EA) \leftarrow (EA) + 1$  $(EA) \leftarrow (EA) - 1$ (rp) ← (rp) – 1  $(r2) \leftarrow (r2) + 1$ (rp) → (rp) + 1  $(r2) \leftarrow (r2) - 1$ (EA) - (rp3) -(EA) - (rp3) (EA) — (rp3) (EA) - (rp3)(EA) A (rp3) (EA) A (rp3) Instruction Set (cont)  $0 \rightarrow (\lambda 3)$ (CY) ← 1 EA,rp3 EA,rp3 EA,rp3 ЕА,гр3 EA,rp3 wa . ₹ 흔조 2 언 Increment/Decrement 2  $\mathcal{Q}$ 흔监 Multiply/Divide Mnemonic DSUBNB DADDNC DCRW ESUB DSUB 988 DADD DOFF. INRW DAA 盗 DAN 등 등 占岩 띮 8 ž 150

# NEC

|                    |         |                                                                                                                                                                                         |   |             |     |                  |     | Ope | Operation Code | ode |   |        |          |   |                               |         |       |           |
|--------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------|-----|------------------|-----|-----|----------------|-----|---|--------|----------|---|-------------------------------|---------|-------|-----------|
|                    |         | ı                                                                                                                                                                                       |   |             |     | <u>=</u>   ع     |     |     |                |     |   | 82     | , .      |   |                               |         |       | į         |
| Mnemonic           | Operand | Operation                                                                                                                                                                               | 7 | 9           | 4   |                  | 7   | -   |                | 7 6 | G | 9 4    | ص<br>4   | 8 | -                             | Note 1) | Bytes | Condition |
| Others (cont)      |         |                                                                                                                                                                                         |   |             | 1   |                  |     |     |                |     |   |        |          |   |                               |         |       |           |
| NEGA               |         | $(A) \leftarrow (\overrightarrow{A}) + 1$                                                                                                                                               | 0 | <u>ا</u> _ا | 0   | -                | 0   | 0 0 |                | 0 0 |   | -      | -        | 0 | 1                             | 8       | 2     |           |
| Rotate and Shift   | ŧ       |                                                                                                                                                                                         |   |             |     |                  |     |     |                |     |   |        |          |   |                               |         |       |           |
| RLD                |         | Rotate left digit (A <sub>3-0</sub> ) ← ((HL)) <sub>7-4</sub> . ((HL)) <sub>7-4</sub> ← ((HL)) <sub>3-0</sub> . ((HL)) <sub>3-0</sub> .                                                 | 0 | -           | 0 0 | -                | 0   | 0 0 |                | 0 0 | - | -      | -        | 0 | 0                             | 47      | 2     |           |
| RRD                |         | Rotate right digit $((HL))_{7,4} \leftarrow (A_{3,0})$ , $((HL))_{3,0} \leftarrow ((HL))_{7,4}$ , $(A_{3,0}) \leftarrow ((HL))_{3,0}$                                                   | 0 | _           | 0 0 | -                | 0   | 0 0 |                | 0 0 | - | -      | -        | 0 | 0                             | 17      | 2     |           |
| RLL                | 72      | $(t_{2m}^2 + 1) \leftarrow (t_{2m}^2), (t_{20}^2) \leftarrow (CY),$<br>$(CY) \leftarrow (t_{27}^2)$                                                                                     | 0 | 1 0         | 0   | -                | 0   | 0 0 |                | 0   | - | -      | 0        | - | R <sub>1</sub> R <sub>0</sub> | ∞       | 2     |           |
| RLR                | 2       | $(12_{m} - 1) \leftarrow (12_{m}), (12_{7}) \leftarrow (CY),$<br>$(CY) \leftarrow (12_{0})$                                                                                             | 0 | 1 0         | 0   |                  | 0   | 0 0 |                | 0 0 | - | -      | 0        | 0 | F. Bo                         | ∞       | 2     |           |
| SLL                | 2       | $(r2_{m+1}) \leftarrow (r2_{m}), (r2_{0}) \leftarrow 0, (CY) \leftarrow (r2_{7})$                                                                                                       | 0 | 0           | 0   | -                | 0   | 0 0 |                | 0 0 | - | 0      | 0        | - | F                             | 80      | 2     |           |
| SLR                | 27      | $(r2_{m-1}) \leftarrow (r2_{m}), (r2_{7}) \leftarrow 0, (CY) \leftarrow (r2_{0})$                                                                                                       | 0 | 0           | 0   | -                | 0   | 0 0 |                | 0 0 | - | 0      | 0        | 0 | R<br>Po                       | æ       | 2     |           |
| SLLC               | 12      | $(r_{2m+1}) \leftarrow (r_{2m}), (r_{20}) \leftarrow 0, (CY) \leftarrow (r_{27})$                                                                                                       | 0 | 1 0         | 0   | -                | 0   | 0 0 |                | 0 0 | 0 | 0      | 0        | - | R <sub>1</sub> R <sub>0</sub> | 8       | 5     | Carry     |
| SLRC               | r2      | $(r_{2m-1}) \leftarrow (r_{2m}), (r_{27}) \leftarrow 0, (CY) \leftarrow (r_{20})$                                                                                                       | 0 | 1 0         | 0   | •                | 0   | 0 0 |                | 0 0 | 0 | 0      | 0        | 0 | $R_1$ $R_0$                   | 8       | 2     | Carry     |
| DRLL               | EA      | $(EA_n + 1) \leftarrow (EA_n), (EA_0) \leftarrow (CY),$<br>(CY) $\leftarrow (EA_{15})$                                                                                                  | 0 | 1 0         | 0   | -                | 0   | 0   |                | 1 0 | - | -      | 0        | - | 0 0                           | 8       | 2     |           |
| DRLR               | EA      | $(EA_n - 1) \leftarrow (EA_n), (EA_{15}) \leftarrow (CY),$<br>$(CY) \leftarrow (EA_0)$                                                                                                  | 0 | 0           | 0   | -                | 0   | 0 0 |                | 0   | - | -      | 0        | 0 | 0 0                           | ∞       | 2     |           |
| 1180               | EA      | $(EA_n + 1) \leftarrow (EA_n)$ , $(EA_0) \leftarrow 0$ , $(CY) \leftarrow (EA_{15})$                                                                                                    | 0 | 0           | 0   | -                | 0   | 0 0 |                | 10  | - | 0      | 0        | - | 0 0                           | ∞       | 2     |           |
| DSLR               | EA      | $(EA_n - 1) \leftarrow (EA_n), (EA_{15}) \leftarrow 0,$<br>$(CY) \leftarrow (EA_0)$                                                                                                     | 0 | 1 0         | 0   | -                | 0   | 0 0 |                | 0   | - | 0      | 0        | 0 | 0 0                           | 8       | 2     |           |
| Jump               |         |                                                                                                                                                                                         |   |             |     |                  |     |     |                |     |   |        |          |   |                               |         |       |           |
| JMP                | *word   | (PC) ← word                                                                                                                                                                             | 0 | 1 0         |     | 1 0<br>High addr | - _ | 0   |                |     |   | Low    | ow addr  |   |                               | 9       | က     |           |
| JB                 |         | $(PC_H) \leftarrow (B), (PC_L) \leftarrow (C)$                                                                                                                                          | 0 | 0           | 0   | 0                | 0   | 0 1 |                |     |   |        |          |   |                               | 4       | -     |           |
| JR                 | word    | (PC) ← (PC) + 1 + jdisp 1                                                                                                                                                               | - | ļ.          |     | -jdisp1          | 틷   |     | <b>†</b>       |     |   |        |          |   |                               | 9       | -     |           |
| JR.                | *word   | (PC) ← (PC) + 2 + jdisp                                                                                                                                                                 | 0 | 0           | 0   | -                |     | ļ.  |                |     |   | -jdisp |          |   |                               | 2       | 2     |           |
| JEA<br><b>Call</b> |         | (PC) ← (EA)                                                                                                                                                                             | 0 | 0           | 0   | -                | 0   | 0   |                | 0   | - | 0      | -        | 0 | 0 0                           | 8       | 2     |           |
| CALL               | *word   | $((SP) - 1) \leftarrow ((PC) + 3)H$ ,<br>$((SP) - 2) \leftarrow ((PC) + 3)I$ ,<br>$(PC) \leftarrow word$ , $(SP) \leftarrow (SP) \sim 2$                                                | 0 | 0           |     | 0 0<br>High addr | ٥ ۽ | 0   |                |     |   | Low    | Low addr |   |                               | 91      |       |           |
| CALB               |         | $\begin{array}{l} ((SP)-1) \leftarrow ((PQ)+2)\mu, \\ ((SP)-2) \leftarrow ((PQ)+2)\mu, \\ (PQ_{1}) \leftarrow ((PQ)+2)\mu, \\ (SP) \leftarrow (PQ_{1}) \leftarrow (PQ_{1}) \end{array}$ | 0 | 1 0         | 0   | -                | 0   | 0   |                | 0   | - | 0      | -        | 0 | - 0                           | 17      | 2     |           |

| Instruction Set (cont) | ion Se   | et (cont)                                                                                                                                                                        |                                                        |                                       |          |       |                                       |
|------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------------|----------|-------|---------------------------------------|
|                        |          |                                                                                                                                                                                  | Operation Code                                         | n Code                                |          |       |                                       |
|                        |          |                                                                                                                                                                                  | <b>8</b>                                               | <b>2</b> 8                            | State    |       | Skip                                  |
| Mnemonic               | Operand  | Operation                                                                                                                                                                        | 7 6 5 4 3 2 1 0                                        | 7 6 5 4 3 2 1 0                       | (Note 1) | Bytes | Condition                             |
| Call (cont)            |          |                                                                                                                                                                                  |                                                        |                                       | Ş        | ,     |                                       |
| CALF                   | *word    | $((SP) - 1) \leftarrow (PC) + 2J_H,$<br>$((SP) - 2) \leftarrow (PC) + 2J_L,$<br>$(PC_{1S,1}) \leftarrow 0000,$<br>$(PC_{1S,1}) \leftarrow 000,$<br>$(CP_{1S,1}) \leftarrow 000,$ | 0 1 1 1 1                                              | Ta<br>                                | 2        | 7     |                                       |
| CALT                   | word     | $ \begin{array}{c} (C)_{(1,0)} & (C)_{(1,0)} & (C)_{(1,0)} \\ ((SP)-1) & ((PC)+1)H, \\ ((SP)-2) & ((PC)+1)L, \\ (PC_L) & ((PC)+1)L, \\ (SP) & (SP)-2 \end{array} $               | 1 0 0 ta-                                              |                                       | 91       | -     |                                       |
| SOFTI                  |          | $((SP) - 1) \leftarrow (PSW), ((SP) - 2) \leftarrow ((PC) + 1)H, ((SP) - 3) \leftarrow ((PC) + 1)L,$<br>$(PC) \leftarrow 0060H, (SP) \leftarrow (SP) - 3$                        | 0 1 1 1 0 0 1 0                                        |                                       | 5        | -     |                                       |
| Return                 |          |                                                                                                                                                                                  |                                                        |                                       |          |       |                                       |
| RET                    |          | $(PC_{L}) \leftarrow ((SP)), (PC_{H}) \leftarrow ((SP) + 1)$<br>$(SP) \leftarrow (SP) + 2$                                                                                       | 1 0 1 1 1 0 0 0                                        |                                       | 10       | -     | 1                                     |
| RETS                   |          | $(PC_L) \leftarrow ((SP)), (PC_H) \leftarrow ((SP) + 1)$<br>$(SP) \leftarrow (SP) + 2, (PC) \leftarrow (PC) + n$                                                                 | 10111001                                               |                                       | 9        | -     | Unconditional                         |
| RETI                   |          | $(PC_L) \leftarrow ((SP)), (PC_H) \leftarrow ((SP) + 1)$<br>$(PSW) \leftarrow ((SP) + 2), (SP) \leftarrow (SP) + 3$                                                              | 0 1 1 0 0 0 1 0                                        |                                       | 55       | -     |                                       |
| Skip                   |          |                                                                                                                                                                                  |                                                        |                                       |          |       |                                       |
| BIT                    | *bit, wa | Skip if $((V) \bullet (wa))$ bit = 1                                                                                                                                             | 0 1 0 1 1 B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> | fset                                  | ۹        | 2     | Bit Test                              |
| SK                     | -        | Skip if f = 1                                                                                                                                                                    | 0 1 0 0                                                | 0 0 0 1 F <sub>2</sub> F <sub>1</sub> | ω .      | 2     |                                       |
| SKN                    | +        | Skip if $f = 0$                                                                                                                                                                  | 1 0 0 1 0 0                                            | 0 0 1 1 12 11                         | 0        | 7 6   | 1 = 0                                 |
| SKIT                   | ii       | Skip if irf = 1, then reset irf                                                                                                                                                  | 1 0 0 1 0 0                                            | 1 0 14 13 12 11                       | 0 0      | 7 6   | -   -   -   -   -   -   -   -   -   - |
| SKNIT                  | Ţ        | Skip if irf = $0$<br>Reset irf if irf = 1 and don't skip                                                                                                                         | 0 1 0 0 1 0 0 0                                        | 0 1 1 4 13 12 14 10                   | ٥        | ۷     | 0-1                                   |
| CPU Control            |          |                                                                                                                                                                                  |                                                        |                                       |          |       |                                       |
| NOP                    |          | No operation                                                                                                                                                                     | 0 0 0 0 0 0 0                                          |                                       | 4        | - -   |                                       |
| 133                    |          | Enable interrupt                                                                                                                                                                 | 1 0 1 0 1 0 1 0                                        |                                       | 4        | - -   |                                       |
| 5                      |          | Disable interrupt                                                                                                                                                                | - 1                                                    |                                       | 4        | -     |                                       |
| F                      |          | Set HALT mode                                                                                                                                                                    | 0 1 0 0                                                | -                                     | 21       | 7     |                                       |
| STOP                   |          | Set STOP mode                                                                                                                                                                    | 0 1 0 0 1 0 0 0                                        | 1 0 1 1 0 1 1                         | 2        | 7     |                                       |