Network access # RS8228 Octal ATM Transmission Convergence PHY Device datasheet PROVIDING HIGH SPEED MULTIMEDIA CONNECTIONS #### **Advance Information** This document contains information on a product under development. The parametric information contains target parameters that are subject to change. # **RS8228** # Octal ATM Transmission Convergence PHY Device The RS8228 Octal ATM Transmission Convergence PHY device dramatically improves performance for switch and access system low-speed ports by integrating all of the ATM physical layer processing functions found in the ATM Forum Cell Based Transmission Convergence Sublayer specification (af-phy-0043.000) for eight individual ports. Each port can be independently configured for operation at speeds ranging from 64 kbps to 52 Mbps. There is also a powerdown mode option for each TC port. A UTOPIA Level 2 Multi-PHY interface connects the device to the host switch or terminal system and concentrates the ATM cell traffic onto one interface. Typical system implementations center around the concentration of ATM cells over standard PDH data rates such as T1/E1 lines, DS3 lines, and multiple Digital Subscriber Line (DSL) formats such as HDSL, ADSL or VDSL\*. For each format, external devices perform the appropriate Physical Media Dependent (PMD) layer functions and present the RS8228 with a payload bit stream. The RS8228 then performs all cell-alignment functions on that bit stream. This gives system designers a simple, modular, and low-cost architecture for supporting all UNI and NNI ATM interfaces below 52 Mbps. Since the RS8228 performs only the cell-based portion of the protocol stack, designers can select the most integrated framer and Line Interface Unit (LIU) available or reuse existing devices and software. The RS8228 can also be used in combination with a Rockwell Segmentation and Reassembly (SAR) device. The RS8228 gluelessly connects to the SAR via the UTO-PIA and microprocessor interfaces. The device can be configured and controlled optionally through a generic microprocessor interface. The RS8228's chip-select feature allows the microprocessor to select any of the framers through the PHY. The RS8228's eight interrupt inputs provide an internal mechanism for registering and controlling generated interrupts. \* The term xDSL is used throughout this document to refer to the various DSL formats as a group. #### **Distinguishing Features** - · 8 Cell-based TC Ports - UTOPIA Interface - Level 2 - 8/16 bit modes - Multi-PHY - Redundant channel - · Glueless interface to: - Bt8370 T1/E1 Framer - Bt8330 DS3 Framer - Rockwell HDSL Devices - Bt8233/RS8234 SAR - · Software reference material provided - 8 chip selects for external framers - · 8 interrupt inputs for external framers - · Octet- and bit-level cell delineation #### **Applications** - · Cell Relay Service - · ATM switch ports - DSLAM ports - SAM ports - ATM CPE ports #### **Functional Block Diagram** # **Ordering Information** | Model Number | Manufacturing<br>Part Number | Product<br>Revision | Package | Operating Temperature | |--------------|------------------------------|---------------------|-------------|-----------------------| | RS8228EBG | 28228-11 | А | 272-pin BGA | -40°C to 85°C | Copyright ${\hbox{\o }}$ 1998 Rockwell Semiconductor Systems, Inc. All rights reserved. Print date: September 1998 Rockwell Semiconductor Systems, Inc. reserves the right to make changes to its products or specifications to improve performance, reliability, or manufacturability. Information furnished is believed to be accurate and reliable. However, no responsibility is assumed for its use; nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by its implication or otherwise under any patent or intellectual property rights of Rockwell Semiconductor Systems, Inc. Rockwell Semiconductor Systems, Inc. products are not designed or intended for use in life support appliances, devices, or systems where malfunction of a Rockwell Semiconductor Systems, Inc. product can reasonably be expected to result in personal injury or death. Rockwell Semiconductor Systems, Inc. customers using or selling Rockwell Semiconductor Systems, Inc. products for use in such applications do so at their own risk and agree to fully indemnify Rockwell Semiconductor Systems, Inc. for any damages resulting from such improper use or sale. Bt is a registered trademark of Rockwell Semiconductor Systems, Inc. SLC is a registered trademark of AT&T Technologies, Inc. Product names or services listed in this publication are for identification purposes only, and may be trademarks or registered trademarks of their respective companies. All other marks mentioned herein are the property of their respective holders. Specifications are subject to change without notice. PRINTED IN THE UNITED STATES OF AMERICA ## **RS8228 Features** #### Framer (Line) Interface Section - · Programmable bit or byte synchronous serial interface - · Direct connection to external Rockwell components for: - T1/E1 - DS3 - E3 - J2 - xDSL - General purpose mode - · Interrupt and chip select signals for each external framer #### **Cell Alignment Framing Section** - · Supports ATM cell interface for: - Circuit-based physical layer - Cell-based physical layer - Passes or rejects idle cells or selected cells based on header register configuration - · Recovers cell alignment from HEC - Performs single-bit HEC header error correction and singleor multiple-bit detection - Generates cell status bits, cell counts, and error counts - · Inserts headers and generates HEC - · Inserts idle cells when no traffic is ready #### **UTOPIA** Level 2 Interface - PHY cell to UTOPIA interface - 50 MHz maximum clock rate - 8/16-bit data path interface - · Multi-PHY capability #### **Control and Status** #### Microprocessor interface - · Asynchronous SRAM-like interface mode - Synchronous, glueless Bt8233/RS8234 SAR interface mode - · 8-bit data bus - · Open-drain interrupt output - · Open-drain ready output - 8 50 MHz operation - All control registers are read/write - · Four programmable status indicator signals per port #### Counters/status register section - Summary interrupt indications - · Configuration of interrupt enables - · One-second status latching - · One-second counter latching - · Counters for: - LOCD events - Corrected HEC errors - Uncorrected HEC errors - Transmitted cells - Matching received cells - Non-matching received cells # **Table of Contents** | V | |--------------| | . vii | | 1 | | 2 | | 3 | | 4 | | . 19 | | . 21 | | . 21 | | . 21<br>. 22 | | . 23 | | . 23 | | . 24 | | . 25 | | . 25 | | . 26 | | . 26 | | . 28 | | . 29 | | . 30 | | . 31 | | . 32 | | . 33 | | . 33 | | . 33 | | . 34 | | . 35 | | . 35 | | . 36 | | | | 2.4 Microprocessor Interface | 36 | |------------------------------------------------------------|----| | 2.4.1 Resets | 36 | | 2.4.2 Status Pins | 37 | | 2.4.3 Counters | 37 | | 2.4.4 One-second Latching | 38 | | 2.4.5 External Framer Interrupts and Chip Selects | 38 | | 2.4.6 Interrupts | 39 | | 2.4.6.1 Interrupt Routing | | | 2.4.6.2 Interrupt Servicing | 42 | | 2.5 Source Loopback | 43 | | 3.0 Registers | 45 | | 3.1 General Use Registers | 49 | | 0x0202—MODE (Device Mode Control Register) | 49 | | 0x04—PMODE (Port Mode Control Register) | 50 | | 0x05—IOMODE (Input/Output Mode Control Register) | 51 | | 0x06—VERSION (Part Number/Version Status Register) | | | 0x07—OUTSTAT (Output Pin Control Register) | 52 | | 3.2 Cell Transmit Registers | 53 | | 0x08—CGEN (Cell Generation Control Register) | 53 | | 0x09—HDRFIELD (Header Field Control Register) | | | 0x0A—IDLPAY (Transmit Idle Cell Payload Control Register) | 54 | | 0x0B—ERRPAT (Error Pattern Control Register) | 55 | | 0x10—TXHDR1 (Transmit Cell Header Control Register 1) | 55 | | 0x11—TXHDR2 (Transmit Cell Header Control Register 2) | | | 0x12—TXHDR3 (Transmit Cell Header Control Register 3) | | | 0x13—TXHDR4 (Transmit Cell Header Control Register 4) | | | 0x14—TXIDL1 (Transmit Idle Cell Header Control Register 1) | | | 0x15—TXIDL2 (Transmit Idle Cell Header Control Register 2) | | | 0x16—TXIDL3 (Transmit Idle Cell Header Control Register 3) | | | 0x17—TXIDL4 (Transmit Idle Cell Header Control Register 4) | 59 | | 3.3 Cell Receive Registers | 60 | | 0x0C—CVAL (Cell Validation Control Register) | 60 | | 0x18—RXHDR1 (Receive Cell Header Control Register 1) | 61 | | 0x19—RXHDR2 (Receive Cell Header Control Register 2) | 61 | | 0x1A—RXHDR3 (Receive Cell Header Control Register 3) | 62 | | 0x1B—RXHDR4 (Receive Cell Header Control Register 4) | 62 | | 0x1C—RXMSK1 (Receive Cell Mask Control Register 1) | | | 0x1D—RXMSK2 (Receive Cell Mask Control Register 2) | | | 0x1E—RXMSK3 (Receive Cell Mask Control Register 3) | | | 0x1F—RXMSK4 (Receive Cell Mask Control Register 4) | | | 0x20—RXIDL1 (Receive Idle Cell Header Control Register 1) | | | 0x21—RXIDL2 (Receive Idle Cell Header Control Register 2) | | | 0x22—RXIDL3 (Receive Idle Cell Header Control Register 3) | 66 | | Octal ATM | Transmission | Convergence | PHY Device | |------------|--------------|-------------|--------------| | Ociui AI M | Transmission | Convergence | I III Device | | 0x23—RXIDL4 (Receive Idle Cell Header Control Register 4) | 67 | |---------------------------------------------------------------------------------------------------------------------------|-----| | 0x25—IDLMSK2 (Receive Idle Cell Mask Control Register 2) | | | 0x26—IDLMSK3 (Receive Idle Cell Mask Control Register 3) 0x27—IDLMSK4 (Receive Idle Cell Mask Control Register 4) | | | | | | 3.4 UTOPIA Registers | | | 0x0E—UTOPIA CONTrol Register 2) | | | 3.5 Status and Interrupt Registers | | | 0x0200—SUMPORT (Summary Port Interrupt Status Register) | | | 0x0200—30MFORT (Summary Port Interrupt Status Register) | | | 0x00—SUMINT (Summary Interrupt Indication Status Register) | | | 0x01—ENSUMINT (Summary Interrupt Control Register) | | | 0x28—ENCELLT (Transmit Cell Interrupt Control Register) | | | 0x29—ENCELLR (Receive Cell Interrupt Control Register) | 74 | | 0x2C—TXCELLINT (Transmit Cell Interrupt Indication Status Register) | 74 | | 0x2D—RXCELLINT (Receive Cell Interrupt Indication Status Register) | | | 0x2E—TXCELL (Transmit Cell Status Register) | | | 0x2F—RXCELL (Receive Cell Status Register) | 76 | | 3.6 Counters | | | 0x30—LOCDCNT (LOCD Event Counter) | | | 0x31—CORRCNT (Corrected HEC Error Counter) | | | 0x32—UNCCNT (Uncorrected HEC Error Counter) | | | 0x34—TXCNTL (Transmitted Cell Counter [Low Byte]) | | | 0x35—TXCNTM (Transmitted Cell Counter [Mid Byte]) | | | 0x36—TXCNTH (Transmitted Cell Counter [High Byte]) | | | 0x38—RXCNTL (Received Cell Counter [Low Byte]) | | | 0x39—RXCNTM (Received Cell Counter [Mid Byte]) | | | 0x3A—RXCNTH (Received Cell Counter [High Byte]) | | | 0x3C—NONCNTL (Non-matching Cell Counter [Low Byte]) 0x3D—NONCNTH (Non-matching Cell Counter [High Byte]) | | | wonch in (Non-matching cen counter [night byte]) | 02 | | 4.0 Electrical and Mechanical Specifications | 83 | | 4.1 Timing Specifications | 83 | | 4.1.1 Microprocessor Timing | 88 | | 4.1.2 Framer (Line) Interface Timing | 93 | | 4.1.3 UTOPIA Interface Timing | 96 | | 4.1.4 JTAG Interface Timing | | | 4.1.5 One-second Interface Timing | 101 | | 4.2 Absolute Maximum Ratings | 102 | | 4.3 DC Characteristics | 103 | | 4.4 Mechanical Drawing | 104 | | Appendix A: Related Standards | 107 | Table of Contents RS8228 | Octal ATM | Transmiss | sion C | onvergence | PHY | Device | |-----------|---------------------|--------|-------------|-------|--------| | Octul Min | 1 i ai i si i i i s | ion C | Universence | 1 111 | Dcvice | | Appendix B: Boundary Scan | 109 | |------------------------------|-----| | B.1 Instruction Register | 111 | | B.2 BYPASS Register | 111 | | B.3 Boundary Scan Register | 112 | | Appendix C: Register Summary | 121 | # **List of Figures** | Figure 1-1. | RS8228 Connected to a RS8398 Transceiver | . 2 | |--------------|------------------------------------------------------------|-----| | Figure 1-2. | RS8228 Logic Diagram | . 3 | | Figure 1-3. | RS8228 Pinout Diagram (top view) | . 5 | | Figure 1-4. | RS8228 Block Diagram | 19 | | Figure 2-1. | Cell Delineation Process | 23 | | Figure 2-2. | Header Error Check Process | 24 | | Figure 2-3. | Bt8370 Interface Diagram | 26 | | Figure 2-4. | Bt8330 Interface Diagram | 28 | | Figure 2-5. | E3/G.832 36,368 kbps Diagram | 29 | | Figure 2-6. | J2 6312 kbps Diagram | 30 | | Figure 2-7. | General Purpose Mode with Frame Synchronization Diagram | 31 | | Figure 2-8. | General Purpose Mode without Frame Synchronization Diagram | 32 | | Figure 2-9. | Interrupt Indication Flow Chart | 40 | | Figure 2-10. | Interrupt Indication Diagram | 41 | | Figure 2-11. | Source Loopback Diagram | 43 | | Figure 4-1. | Input Waveform | 86 | | Figure 4-2. | Output Waveform | 87 | | Figure 4-3. | Microprocessor Timing Diagram - Asynchronous Read | 88 | | Figure 4-4. | MIcroprocessor Timing Diagram - Asynchronous Write | 89 | | Figure 4-5. | Microprocessor Timing Diagram - Synchronous Read | 90 | | Figure 4-6. | Microprocessor Timing Diagram - Synchronous Write | 92 | | Figure 4-7. | Framer (Line) Control Timing Diagram | 93 | | Figure 4-8. | Framer (Line) Transmit Timing Diagram | 94 | | Figure 4-9. | Framer (Line) Receive Timing Diagram | 95 | | Figure 4-10. | UTOPIA Transmit Timing Diagram | 96 | | Figure 4-11. | UTOPIA Receive Timing Diagram | 98 | | Figure 4-12. | JTAG Timing Diagram | 100 | | Figure 4-13. | One-second Timing Diagram | 101 | | Figure 4-14. | RS8228 Mechanical Drawing (Bottom View) | 104 | | Figure 4-15. | RS8228 Mechanical Drawing (Top and Side Views) | 105 | | Figure B-1. | Test Circuitry Block Diagram | 110 | | Figure C-1. | Register Summary | 122 | List of Figures RS8228 Octal ATM Transmission Convergence PHY Device X Advance N8228DSA Rockwell # **List of Tables** | Table 1-1. | RS8228 Pin Descriptions | 6 | |-------------|--------------------------------------------------|-----| | Table 2-1. | Cell Screening - Matching | 25 | | Table 2-2. | Cell Screening - Accept/Reject Cell | 25 | | Table 2-3. | Cell Format for 8-bit Mode | 34 | | Table 2-4. | Cell Format for 16-bit Mode | 34 | | Table 2-5. | LStatOut Configuration | 37 | | Table 2-6. | Chip Selects | 39 | | Table 3-1. | Address Ranges | 45 | | Table 3-2. | Device Control and Status Registers | 46 | | Table 3-3. | Port Control and Status Registers | 46 | | Table 4-1. | Timing Diagram Nomenclature | 84 | | Table 4-2. | Microprocessor Timing Table - Asynchronous Read | 88 | | Table 4-3. | Microprocessor Timing Table - Asynchronous Write | 89 | | Table 4-4. | Microprocessor Timing Table - Synchronous Read | 91 | | Table 4-5. | Microprocessor Timing Table - Synchronous Write | 93 | | Table 4-6. | Framer (Line) Control Timing Table | 94 | | Table 4-7. | Framer (Line) Transmit Timing Table | 94 | | Table 4-8. | Framer (Line) Receive Timing Table | 95 | | Table 4-9. | UTOPIA Transmit Timing Table | 97 | | Table 4-10. | UTOPIA Receive Timing Table | 99 | | Table 4-11. | JTAG Timing Table | 100 | | Table 4-12. | One-second Timing Table 1 | 101 | | Table 4-13. | Absolute Maximum Ratings 1 | 102 | | Table 4-14. | DC Characteristics | 03 | | Table B-1. | Boundary Scan Signals | 109 | | Table B-2. | IEEE Std. 1149.1 Instructions | 111 | | Table B-3. | Boundary Scan Register Cells | 112 | List of Tables RS8228 Octal ATM Transmission Convergence PHY Device xii Advance N8228DSA **Rockwell** # 1.0 Product Description The RS8228 Octal ATM Transmission Convergence (TC) PHY device dramatically increases the level of integration for switches and access systems. The RS8228 integrates all of the ATM Layer processing functions found in the ATM Forum Cell Based Transmission Convergence Sublayer specification (af-phy-0043.000) in each of eight individual ports. A UTOPIA Level 2 Multi-PHY interface connects the device to the host switch or terminal system and concentrates the ATM Cell traffic onto one bus interface. Since the RS8228 performs only the cell-based portion of the protocol stack, designers may choose the line formatter. Each port may be configured for operation at speeds ranging from 64 kbps to 52 Mbps, allowing an aggregate bandwidth of all active ports of up to 416 Mbps. Typical system implementations center around the concentration of multiple standard data rates such as T1 and E1 lines, DS3 and E3 lines, and multiple Digital Subscriber Line (DSL) formats such as HDSL, ADSL or VDSL. For each specific format, external devices perform the appropriate physical-media-dependent layer functions and present the RS8228 with a payload bit stream. The RS8228 then performs all cell alignment functions on that bit stream. This gives system designers a simple, modular, and low cost architecture for supporting all ATM interfaces below 52 Mbps. It also enables them to select the most integrated framer and LIU available, or to reuse existing devices and software. The RS8228 device provides a low cost ATM interface architecture for UNI or NNI interfaces. # 1.1 Application Overview The RS8228 is typically used with line framer devices like the RS8398 T1/E1 octal transceiver, the Bt8970 zip-wire MODEM or the Bt8953 HDLC framer. It provides a chip-select feature that allows the microprocessor to select any of the framers connected to it. The RS8228 also has eight interrupt inputs so that interrupts from the framers can be registered and controlled in the PHY. Figure 1-1 shows a typical application. Figure 1-1. RS8228 Connected to a RS8398 Transceiver 1.2 Logic Diagram # 1.2 Logic Diagram Figure 1-2 is a logic diagram of the RS8228's functional modules. Pin descriptions are given in Table 1-1. Figure 1-2. RS8228 Logic Diagram Rockwell Advance N8228DSA 3 1.0 Product Description RS8228 1.3 Pin Diagram and Definitions Octal ATM Transmission Convergence PHY Device # 1.3 Pin Diagram and Definitions Figure 1-3 is a pinout diagram for the RS8228. It is a single CMOS integrated circuit packaged in a 272-pin BGA. All unused input pins should be connected to ground or power. Unused outputs should be left unconnected. *NOTE:* The port numbers following the pin names in the Port Interface section represent each of the eight ports. 4 N8228DSA Advance Rockwell 1.3 Pin Diagram and Definitions Figure 1-3. RS8228 Pinout Diagram (top view) | 4 | 1 2 3 4 5 6 7 8 LStatOut[2][4] LRxData[5] LStatOut[0][5] LRxData | 9<br>a[6] • L | .StatOut[0 | <i>11</i><br>][6] <sup>1</sup> LI | 12<br>RxClk[7] | 13<br>LSt | 14<br>atOut[0] | 7]1 | 16 | 17 | 18<br>8kHzIn | 19 | 20<br>NC | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------|-------------------------------------|-----------------------|-----------|------------------------------|----------|---------------|-----------------|------------------------|------------------|----------------------| | A | LStatOut[2][4] <sup>1</sup> | LStatOut[3] | ][6] <sup>1</sup> L <sup>-</sup> | TxClk[7] | LSta | tOut[3][ | 7] 1 Test 1 | Test 3 | TDO | OneSecI | n<br>//SvncMod | NC<br>e | I Cs[7] | | В | LStatOut[1][4] <sup>1</sup> LTxData[5] LStatOut[2][5] <sup>1</sup> LRxClk[6]<br>LStatOut[3][4] <sup>1</sup> LStatOut[0][4] <sup>1</sup> LRxMrk[5] LTxClk[6] | LRxHld[6] | Lī | xData[7] | LStat | Out[2][7 | 7] <sup>1</sup> ● | TRST- | • | MCIk | • | Mint~ | • | | C | LRxHld[4] LTxClk[5] LRxHld[5] LTxData[<br>LTxData[4] NC LRxClk[5] LStatOut[1][5] <sup>1</sup> | LRxMrk[6] | tatOut[2][<br>L | 6] <sup>1</sup> LF<br>•<br>TxMrk[7] | RxMrk[7]<br>●<br>LSta | etOut[1] | Test 2<br>[7] <sup>1</sup> ● | •<br>TMS | OneSecOı<br>● | ut<br>•<br>NC | LInt~[7]<br>● | €<br>LInt~[6 | LInt~[5]<br>• | | D | LRxMrk[4] GND PWR GND LTxMrk[4] LRxData[4] NC NC | ●<br>NC | NC<br>• | e<br>PWR | RxHld[7] | ●<br>GND | TCK<br>• | ●<br>PWR | Reset~ | GND | LCs[6] | LCs[5 | LCs[4] | | E | LStatOut[0][3] <sup>1</sup> | | | | | | | | | | • | LInt~[ | | | F | LStatOut[3][3] <sup>1</sup> PWR LRxHld[3] LStatOut[2][3] <sup>1</sup> | 272 | | 228<br>Pack | | | | | | ●<br>PWR | LCs[3] | €<br>LCs[2 | LCs[1]<br>• | | G | LRxData[3] NC<br>LRxClk[3] LRxMrk[3] | (viewe | | | - | | | | | •<br>NC | LInt~[1]<br>● | ]<br>•<br>LInt~[ | LCs[0]<br>0] | | H | LTxMrk[3] GND<br>LTxClk[3] LTxData[3] | | | | | | | | | | | MData[ | | | J | LStatOut[1][2] <sup>1</sup> NC<br>LStatOut[2][2] <sup>1</sup> LStatOut[0][2] <sup>1</sup> | <b>●</b><br>GND | • | ●<br>GND | • | | | | | ●<br>NC | • | MData | | | K | LStatOut[3][2] <sup>1</sup> PWR<br>LRxMrk[2] LRxHld[2] | <b>●</b><br>GND | | <b>●</b><br>GND | GND<br>● | | | | | ●<br>NC | • | MData[ | | | L | LRxClk[2] NC LRxData[2] LTxData[2] | <b>●</b><br>GND | GND<br>● | ●<br>GND | GND<br>● | | | | | <b>●</b><br>PWR | • | MAddr | MAddr[1 <sup>-</sup> | | M | LTxClk[2] LStatOut[0][1] <sup>1</sup> LTxMrk[2] NC | GND | GND<br>● | <b>●</b> GND | GND<br>● | | | | | ●<br>NC | • | MAddr[ | | | N | LStatOut[2][1] <sup>1</sup> GND LStatOut[1][1] <sup>1</sup> LStatOut[3][1] <sup>1</sup> | | | | | | | | | ●<br>GND | MAddr[3 | • | MAddr[5]<br>●<br>[4] | | P | LRxMrk[1] NC LRxHld[1] LRxClk[1] | | | | | | | | N | ●<br>/W/R~,N | MAddr[0]<br>●<br>⁄IRd~ | ●<br>MAddr | MAddr[2<br>●<br>[1] | | R | LTxData[1] PWR<br>LRxData[1] LTxClk[1] | | | | | | | | | ●<br>PWR | MRdy<br>• | ●<br>MCs~ | MAs~,MWr | | T | LIXMrk[1] LStatOut[2][0] <sup>1</sup> | | | | | | | | | JRxData | [15] | URxAdd | | | | LStatOut[3][0] <sup>1</sup> GND PWR GND<br>LStatOut[1][0] <sup>1</sup> LRxData[0] UTxAddr[1] UTxData[3] | | | | | | | | | | | | | | V | LRxClk[0] UTxAddr[0] UTxData[2] NC<br>LRxHld[0] LTxMrk[0] UTxAddr[4] UTxData[6] | | | | | | | | | | | | | | W | LTxData[0] NC UTxData[0] UTxData[7] | | | | | | | | | | | | | | Y | NC UTxAddr[3] UTxData[5] UTxData[<br>VGG UTxAddr[2] UTxData[1] UTxData[8] U | | | | | | | | | | | | | <sup>&</sup>lt;sup>1</sup>The LStatOut pin names list the signal index first [3:0], then the port number [7:0]. Rockwell Advance N8228DSA 5 1.0 Product Description RS8228 ## 1.3 Pin Diagram and Definitions Octal ATM Transmission Convergence PHY Device Table 1-1. RS8228 Pin Descriptions | | Pin Label | Signal Name | No. | Туре | Driver<br>Strength | 1/0 | Description | |----------------------|-----------|----------------------------------|-----|------|--------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reset | Reset~ | Device Reset | D16 | TTL | | Ι | When asserted low, this pin resets the device. | | nterface | OneSecIn | One-Second Input | A17 | TTL | | l | When asserted high, the device may latch and hold its status provided either EnStatLat (bit 5) or EnCntLat (bit 4) in the MODE register (0x0202) are written to a logic "1." This pin is typically strobed at one-second intervals. It is typically driven by OneSecOut (pin C16) but can also be driven by an external one-second source. | | One Second Interface | OneSecOut | One-Second Output | C16 | TTL | 4 mA | 0 | When active high, this pin indicates that 8000 periods of the 8kHzIn input (pin A18) have passed. This pin is typically active at one second intervals. This pin remains active for one period of the 8kHzIn pin. It typically drives OneSecIn. | | | 8kHzIn | One-Second Reference Clock Input | A18 | TTL | | I | This pin is a clock input used to derive OneSec-<br>Out (pin C16). This pin typically operates at a<br>frequency of 8 kHz). | 6 N8228DSA Advance Rockwell 1.3 Pin Diagram and Definitions Table 1-1. RS8228 Pin Descriptions | | Pin Label | Signal Name | No. | Туре | Driver<br>Strength | I/O | Description | |--------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------------|------|--------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | LTxClk[0] LTxClk[1] LTxClk[2] LTxClk[3] LTxClk[4] LTxClk[5] LTxClk[6] LTxClk[7] | Line Transmit Clock<br>Input (ports 0-7) | W2<br>R3<br>M2<br>H1<br>E3<br>C4<br>B7<br>A11 | TTL | | I | This pin is used for the framer (line) transmit timing source. The polarity of this signal is set by TxClkPoI (bit 3) in the IOMODE register (0x05). | | (μ- | LTxData[0]<br>LTxData[1]<br>LTxData[2]<br>LTxData[3]<br>LTxData[4]<br>LTxData[5]<br>LTxData[6]<br>LTxData[7] | Line Transmit Data<br>Output (ports 0-7) | W1<br>R2<br>L3<br>H3<br>C1<br>B4<br>C8<br>B11 | TTL | 4 mA | 0 | This pin is the serial transmit output data. | | Framer (Line) Interfaces (ports 0-7) | LTxMrk[0]<br>LTxMrk[1]<br>LTxMrk[2]<br>LTxMrk[3]<br>LTxMrk[4]<br>LTxMrk[5]<br>LTxMrk[6]<br>LTxMrk[7] | Line Transmit Data<br>Marker (ports 0-7) | V3<br>T1<br>M1<br>H2<br>D1<br>A3<br>A7<br>C11 | TTL | | I | When transferring framed data, this pin must be connected to the framer's start-of-frame output. In general purpose mode without frame synchronization, this pin performs a logical AND with the receive clock to gate data into the receiver. The polarity of this signal is set by TxMrkPol (bit 4) in the IOMODE register (0x05). | | Fra | LRxClk[0]<br>LRxClk[1]<br>LRxClk[2]<br>LRxClk[3]<br>LRxClk[4]<br>LRxClk[5]<br>LRxClk[6]<br>LRxClk[7] | Line Receive Clock<br>Input (ports 0-7) | V2<br>P3<br>L2<br>G1<br>D3<br>C5<br>B8<br>A12 | TTL | | I | This pin is used for the framer (line) receive timing source. The polarity of this signal is set by RxClkPoI (bit 5) in the IOMODE register (0x05). | | | LRxData[0]<br>LRxData[1]<br>LRxData[2]<br>LRxData[3]<br>LRxData[4]<br>LRxData[5]<br>LRxData[6]<br>LRxData[7] | Line Receive Data<br>Input (ports 0-7) | U3<br>R1<br>L1<br>G2<br>D2<br>A4<br>A8<br>B12 | TTL | | I | This pin is the serial receive input data. | ## 1.3 Pin Diagram and Definitions Table 1-1. RS8228 Pin Descriptions | | Pin Label | Signal Name | No. | Туре | Driver<br>Strength | I/O | Description | |---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------|------|--------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | LRxMrk[0]<br>LRxMrk[1]<br>LRxMrk[2]<br>LRxMrk[3]<br>LRxMrk[4]<br>LRxMrk[5]<br>LRxMrk[6]<br>LRxMrk[6] | Line Receive Data<br>Marker (ports 0-7) | T4<br>P2<br>K1<br>G3<br>D2<br>B5<br>C9<br>C12 | TTL | | l | When transferring framed data, this pin must be connected to the framer's start-of-frame output. In general purpose mode without frame synchronization, this pin performs a logical AND with the receive clock to gate data into the receiver. The polarity of this signal is set by TxMrkPol (bit 4) in the IOMODE register (0x05). | | | LRxHId[0] LRxHId[1] LRxHId[2] LRxHId[3] LRxHId[4] LRxHId[5] LRxHId[6] LRxHId[7] | Line Receiver Hold<br>Input (ports 0-7) | V1<br>P1<br>K3<br>F1<br>C2<br>C6<br>B9<br>D12 | TTL | | I | This pin stops receive cell processing when asserted. The polarity of this signal is set by RxHldPol (bit 7) in the IOMODE register (0x05). | | Framer (Line) Interfaces (ports 0-7)(cont.) | LCs[0]<br>LCs[1]<br>LCs[2]<br>LCs[3]<br>LCs[4]<br>LCs[5]<br>LCs[6]<br>LCs[7] | Line External Framer<br>Chip Select<br>(ports 0-7) | G20<br>F20<br>F19<br>F18<br>D20<br>D19<br>D18<br>B20 | TTL | 4 mA | 0 | When this pin is asserted, the corresponding external framer will be selected. The polarity of this signal is set by CsPoI (bit 2) in the IOMODE register (0x05). | | Framer (Line) | LInt~[0]<br>LInt~[1]<br>LInt~[2]<br>LInt~[3]<br>LInt~[4]<br>LInt~[5]<br>LInt~[6]<br>LInt~[7] | Line Interrupt<br>Request (ports 0-7) | G19<br>G18<br>E20<br>E19<br>E18<br>C20<br>C19<br>C18 | TTL | | I | When this pin is asserted low, the corresponding framer needs servicing. The RS8228 may be used to transfer the interrupt request to the microprocessor via MInt~ (pin B19) if it is enabled. These pins have pullup resistors. | | | LStatOut[3][0]<br>LStatOut[3][1]<br>LStatOut[3][2]<br>LStatOut[3][3]<br>LStatOut[3][4]<br>LStatOut[3][5]<br>LStatOut[3][6]<br>LStatOut[3][7] | Line Status Output 3 (ports 0-7) | U2<br>N3<br>K2<br>F2<br>B1<br>A5<br>A9<br>A13 | ΠL | 4 mA | 0 | This pin reflects various port signals depending on the value of StatSel (bits 0 and 1) in the IOMODE register (0x05): LStatOut StatSelect RcvrHld[7:0] 00 NonMatch[7:0] 01 RcvOvfl[7:0] 10 OutStat[3][7:0](0x07, bit 3) 11 There are eight RcvrHld, NonMatch, and RcvOvfl signals (0-7), whose numbers correspond to the eight ports. | 1.3 Pin Diagram and Definitions Table 1-1. RS8228 Pin Descriptions | | Pin Label | Signal Name | No. | Туре | Driver<br>Strength | I/O | Description | |--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------------------------------|------|--------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | LStatOut[2][0]<br>LStatOut[2][1]<br>LStatOut[2][2]<br>LStatOut[2][3]<br>LStatOut[2][4]<br>LStatOut[2][5]<br>LStatOut[2][6]<br>LStatOut[2][7] | Line Status Output 2<br>(ports 0-7) | T3<br>N2<br>J1<br>F3<br>A2<br>B6<br>C10<br>B13 | TTL | 4 mA | 0 | This pin reflects various signals depending on the value of StatSel (0x05, bits 0 and 1): LStatOut[3] StatSelect HECCorr[7:0] 00 IdleRcvd[7:0] 01 XmtOvfl[7:0] 10 OutStat[2][7:0](0x07, bit 2) 11 There are eight HECCorr, IDIRcvd, and XmtOvfl signals (0-7), whose numbers correspond to the eight ports. | | Framer (Line) Interfaces (port 0-7)(cont.) | LStatOut[1][0]<br>LStatOut[1][1]<br>LStatOut[1][2]<br>LStatOut[1][3]<br>LStatOut[1][4]<br>LStatOut[1][5]<br>LStatOut[1][6]<br>LStatOut[1][7] | Line Status Output 1<br>(ports 0-7) | U1<br>N1<br>J2<br>E1<br>B2<br>C7<br>B10<br>C13 | TTL | 4 mA | 0 | This pin reflects various signals depending on the value of StatSel (0x05, bits 0 and 1): LStatOut[3] StatSelect HECDet[7:0] 00 CellRcvd[7:0] 01 SOCErr[7:0] 10 OutStat[1][7:0](0x07, bit 1) 11 There are eight HECDet, CellRcvd, and SOCErr signals (0-7), whose numbers correspond to the eight ports. | | <u>.</u> | LStatOut[0][0]<br>LStatOut[0][1]<br>LStatOut[0][2]<br>LStatOut[0][3]<br>LStatOut[0][4]<br>LStatOut[0][5]<br>LStatOut[0][6]<br>LStatOut[0][7] | Line Status Output 0<br>(ports 0-7) | T2<br>M4<br>J3<br>E2<br>B3<br>A6<br>A10<br>A14 | TTL | 4 mA | 0 | This pin reflects various signals depending on the value of StatSel (0x05, bits 0 and 1): LStatOut[3] StatSelect LOCD[7:0] 00 CellSent[7:0] 01 ParErr[7:0] 10 OutStat[0][7:0](0x07, bit 0) 11 There are eight LOCD, CellSent, and ParErr signals (0-7), whose numbers correspond to the eight ports. | 1.0 Product Description RS8228 ## 1.3 Pin Diagram and Definitions Octal ATM Transmission Convergence PHY Device Table 1-1. RS8228 Pin Descriptions | | | Signal Name | No. | Туре | Driver<br>Strength | I/O | Description | |--------------------------|-----------|----------------------------------------------------------------------|-----|------|--------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | MCIk | Microprocessor<br>Clock | B17 | TTL | | I | The MClk pin is a 8 - 50 MHz clock signal input. The RS8228 samples the microprocessor interface pins (MCs~, MW/R~, MAs~, MAddr[6:0], MData[7:0]) on the rising edge of this signal. The microprocessor interface output pins (MData[7:0], MInt~) are clocked on the rising edge of MClk. | | Microprocessor Interface | MSyncMode | Microprocessor Syn-<br>chronous/Asynchro-<br>nous Bus Mode<br>Select | B18 | TTL | | I | This pin selects synchronous or asynchronous bus mode, which determines the functions of two pins, MW/R~,MRd~ (pin P17) and MAs~,MWr~ (pin R20). A logic "1" selects the synchronous bus mode, compatible with Bt8230 and Bt8233. In this mode, these pins are defined as follows: MW/R~ (P17) and MAs~ (R20). A logic "0" selects the asynchronous SRAM-type bus mode. In this mode, the pins are defined as follows: MRd~ (P17) and MWr~ (R20). | | ~ . | MCs~ | Microprocessor Chip<br>Select | R19 | TTL | | l | When MCs~ is asserted low, the device is selected for read and write accesses. When MCs~ is asserted high, the device will not respond to input signal transitions on MClk, MW/R~, MRd~; or MAs~, MWr~. Additionally, when MCs~ is asserted high, the MData[7:0] pins are in a high-impedance state but the MInt~ pin remains operational. **NOTE:** MCs~ must be asserted when using the LCs pins to select external framers. | N8228DSA Advance Rockwell 1.3 Pin Diagram and Definitions Table 1-1. RS8228 Pin Descriptions | | Pin Label | Signal Name | No. | Туре | Driver<br>Strength | I/O | Description | |----------------------------------|--------------------|---------------------------------------------------------|-----|------|--------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Microprocessor Interface (cont.) | MW/R~ or MRd~ | Microprocessor<br>Write/Read or Read Control | P17 | TTL | | 1 | When MSyncMode is asserted high, this pin is a read/write control pin. In this mode, when MW/R~ is asserted high, a write access is enabled and the MData[7:0] pin values will be written to the memory location indicated by the MAddr[6:0] pins. Also in this mode, when MW/R~ is asserted low, a read access is enabled and the memory location indicated by the MAddr[6:0] pins is read and its value placed on the MData[7:0] pins. Both read and write accesses assume the device is chip selected (MCs~ = 0), the address is valid (MAs~ = 0), and the device is not being reset (Reset~ = 1). When MSyncMode is asserted low, this pin is a read control pin. In this mode, when MRd~ is asserted low, a read access is enabled and the memory location indicated by the MAddr[6:0] pins is read and its value placed on | | oprocessor In | | | | | | | the MData[7:0] pins. The read access assumes the device is chip selected (MCs~=0), a write access is not being requested (MWr~=1), and the device is not being reset (Reset~=1). | | Mich | MAs~<br>or<br>MWr~ | Microprocessor<br>Address Strobe<br>or<br>Write Control | R20 | TTL | | I | When MSyncMode is asserted high, this pin is an address strobe pin. When the MAs~ pin is asserted low, it indicates a valid address, MAddr[6:0]. This signal is used to qualify read and write accesses. When MSyncMode is asserted low, this pin is a write control pin. When MWr~ is asserted low, a write access is enabled and the MData[7:0] pin values will be written to the memory location indicated by the MAddr[6:0] pins. The write access assumes the device is chip selected (MCs~ = 0), a read access is not being requested (MRd~ = 1), and the device is not being reset (Reset~ = 1). | ## 1.3 Pin Diagram and Definitions Table 1-1. RS8228 Pin Descriptions | | Pin Label | Signal Name | No. | Туре | Driver<br>Strength | I/O | Description | |----------------------------------|-----------|-------------------------------------|-----|------|--------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | MAddr[12] | Microprocessor | K20 | TTL | | I | These 13 bits are an address input for identifying the register that will accessed. Registers are | | | MAddr[11] | - Address Bus | L20 | TTL | | I | mapped into the address space 0000 - 1FFF. | | | MAddr[10] | | L18 | TTL | | I | | | | MAddr[9] | | L19 | TTL | | I | | | | MAddr[8] | 1 | M20 | TTL | | I | | | | MAddr[7] | | M19 | TTL | | I | | | | MAddr[6] | | M18 | TTL | | I | | | | MAddr[5] | | N20 | TTL | | I | | | | MAddr[4] | | N19 | TTL | | I | | | | MAddr[3] | | N18 | TTL | | I | | | | MAddr[2] | | P20 | TTL | | I | | | | MAddr[1] | | P19 | TTL | | I | | | £ | MAddr[0] | | P18 | TTL | | I | | | Microprocessor Interface (cont.) | MData[7] | Microprocessor Data<br>Bus | H18 | TTL | 8 mA | 1/0 | These eight bits are a bidirectional data bus for | | erface | MData[6] | | H19 | TTL | 8 mA | I/O | transferring read and write data. | | or Inte | MData[5] | | H20 | TTL | 8 mA | I/O | | | cesso | MData[4] | | J18 | TTL | 8 mA | I/O | | | ropro | MData[3] | | J19 | TTL | 8 mA | 1/0 | | | ⊠i | MData[2] | | J20 | TTL | 8 mA | 1/0 | | | | MData[1] | | K18 | TTL | 8 mA | 1/0 | | | | MData[0] | | K19 | TTL | 8 mA | 1/0 | | | | MRdy | Microprocessor<br>Ready | R18 | TTL | 4 mA | 0 | When this pin is active high, the current read or write transaction has been completed. For a read transaction, the data is ready to be transferred to the microprocessor. For a write transaction, the data provided by the microprocessor has been written. This pin is an open drain output for an external wired "OR" logic implementation. An external pull-up resistor is required for this pin. | | | MInt~ | Microprocessor<br>Interrupt Request | B19 | TTL | 2 mA | 0 | When this pin is active low, the device needs servicing. It remains active until the pending interrupt is processed by the Interrupt Service Routine. This pin is an open drain output for an external wired "OR" logic implementation. See Section 2.4.6. An external pull-up resistor is required for this pin. | 1.3 Pin Diagram and Definitions Table 1-1. RS8228 Pin Descriptions | | Pin Label | Signal Name | No. | Туре | Driver<br>Strength | 1/0 | Description | |------------------------------|------------|--------------------------|-----|------|--------------------|-----|------------------------------------------------------------------------------------------------------------------------| | 3) | TRST~ | Test Reset | B15 | TTL | | I | When this pin is asserted, the internal boundary-scan logic is reset. This pin has a pull-up resistor. | | 149.1a-199 | TCK | Test Clock | D14 | TTL | | I | This pin samples the value of TMS and TDI on its rising edge in order to control the boundary scan operations. | | JTAG (see IEEE 1149.1a-1993) | TMS | Test Mode Select | C15 | TTL | | I | This pin controls the boundary-scan Test<br>Access Port (TAP) controller operation. This pin<br>has a pullup resistor. | | JTAG | TDI | Test Data Input | A16 | TTL | | I | This pin is the serial test data input. This pin has a pullup resistor. | | | TDO | Test Data Output | B16 | TTL | 4 mA | 0 | This pin is the serial test data output. | | | UTxClk | UTOPIA Transmit<br>Clock | W13 | TTL | | I | This pin is a clock input used to synchronize transmitted data. | | mit | UTxEnb~ | Transmit Enable | Y13 | TTL | | I | This pin enables data transmission when asserted low. | | Trans | UTxAddr[0] | LSB | V4 | TTL | | I | This pin is the address of the PHY device being selected for transmission. Address 11111 (31 | | UTOPIA Transmit | UTxAddr[1] | | U5 | TTL | | I | decimal) indicates a null PHY port. | | 15 | UTxAddr[2] | Address | Y3 | TTL | | I | | | | UTxAddr[3] | | Y4 | TTL | | I | | | | UTxAddr[4] | MSB | V5 | TTL | | I | | ## 1.3 Pin Diagram and Definitions Octal ATM Transmission Convergence PHY Device Table 1-1. RS8228 Pin Descriptions | | Pin Label | Signal Name | No. | Туре | Driver<br>Strength | I/O | Description | |-------------------------|-------------|-----------------------------------|-----|------|--------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | UTxData[0] | LSB | W5 | TTL | | I | These pins are the transmit data from the ATM | | | UTxData[1] | | Y5 | TTL | | I | layer. | | | UTxData[2] | | V6 | TTL | | I | | | | UTxData[3] | UTOPIA Transmit<br>Data | U7 | TTL | | I | | | | UTxData[4] | | W6 | TTL | | I | | | | UTxData[5] | | Y6 | TTL | | I | | | | UTxData[6] | | V7 | TTL | | I | | | | UTxData[7] | | W7 | TTL | | I | | | | UTxData[8] | | Y7 | TTL | | I | | | | UTxData[9] | | W8 | TTL | | I | | | ont.) | UTxData[10] | | Y8 | TTL | | I | | | UTOPIA Transmit (cont.) | UTxData[11] | | W9 | TTL | | I | | | ransn | UTxData[12] | | Y9 | TTL | | I | | | PIA T | UTxData[13] | | W10 | TTL | | I | | | UTO | UTxData[14] | | Y10 | TTL | | I | | | | UTxData[15] | MSB | Y11 | TTL | | I | | | | UTxPrty | UTOPIA Transmit<br>Parity Input | W11 | TTL | | I | This pin is the parity calculated over the UTx-Data bus. BusWidth (bit 0) in the IOMODE register (0x0202) determines whether parity is checked over UTxData[7:0] or UTxData[15:0]. OddEven (bit 2) in the UTOP1 register (0x0D) determines whether this pin represents even or odd parity. | | | UTxSOC | UTOPIA Transmit<br>Start of Cell | W12 | TTL | | I | This pin indicates the first byte of valid cell data transmitted when asserted high. | | | UTxClAv | UTOPIA Transmit Cell<br>Available | Y12 | TTL | 8 mA | 0 | This pin indicates a FIFO full condition or Cell Available condition, depending upon UTOPIA HandShake (bit 1) in the MODE register (0x0202). An external pull-down resistor is required for this pin. | N8228DSA Advance Rockwell 1.3 Pin Diagram and Definitions Table 1-1. RS8228 Pin Descriptions | | Pin Label | Signal Name | No. | Туре | Driver<br>Strength | I/O | Description | |---------|------------|-------------------------|-----|------|--------------------|-----|--------------------------------------------------------------------------------------------------| | | URxClk | UTOPIA Receive<br>Clock | V13 | TTL | | I | This pin is a clock input used to synchronize received data. | | ive | URxEnb~ | Receive Enable | Y14 | TTL | | I | This pin enables data reception when asserted low. | | Receive | URxAddr[0] | LSB | V20 | TTL | | I | This pin is the address of the PHY device being | | UTOPIA | URxAddr[1] | | U20 | TTL | | I | selected for reception. The address range is 0 - 30. Address 11111 (31 decimal) indicates a null | | Ţ | URxAddr[2] | UTOPIA Receive | T18 | TTL | | I | PHY port. | | | URxAddr[3] | Address | T19 | TTL | | I | | | | URxAddr[4] | MSB | T20 | TTL | | I | | ## 1.3 Pin Diagram and Definitions Table 1-1. RS8228 Pin Descriptions | | Pin Label | Signal Name | No. | Туре | Driver<br>Strength | I/O | Description | |------------------------|-------------|----------------------------------|-----|------|--------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | URxData[0] | LSB | Y16 | TTL | 8 mA | 0 | These pins output the received data to the ATM | | | URxData[1] | | V15 | TTL | 8 mA | 0 | layer. | | | URxData[2] | | W16 | TTL | 8 mA | 0 | | | | URxData[3] | UTOPIA Receive Data<br>Bus | Y17 | TTL | 8 mA | 0 | | | | URxData[4] | | V16 | TTL | 8 mA | 0 | | | | URxData[5] | | W17 | TTL | 8 mA | 0 | | | | URxData[6] | | Y18 | TTL | 8 mA | 0 | | | | URxData[7] | | U16 | TTL | 8 mA | 0 | | | | URxData[8] | | W18 | TTL | 8 mA | 0 | | | | URxData[9] | | Y19 | TTL | 8 mA | 0 | | | ont.) | URxData[10] | | V18 | TTL | 8 mA | 0 | | | UTOPIA Receive (cont.) | URxData[11] | | W19 | TTL | 8 mA | 0 | | | Recei | URxData[12] | | V19 | TTL | 8 mA | 0 | | | PIAF | URxData[13] | | U19 | TTL | 8 mA | 0 | | | UTC | URxData[14] | | U18 | TTL | 8 mA | 0 | | | | URxData[15] | MSB | T17 | TTL | 8 mA | 0 | | | | URxPrty | UTOPIA Receive Parity | V14 | TTL | 8 mA | 0 | This pin is the parity calculated over the URx-Data bus. BusWidth (bit 0) in the IOMODE register (0x0202) determines whether parity is calculated over URxData[7:0] or URx-Data[15:0]. OddEven (bit 2) in the UTOP1 register (0x0D) determines whether this pin represents even or odd parity. | | | URxSOC | Receive Start of Cell | Y15 | TTL | 8 mA | 0 | When active high, this pin indicates the first byte of valid cell data received. An external pull-down resistor is required for this pin | | | URxCIAv | UTOPIA Receive Cell<br>Available | W14 | TTL | 8 mA | 0 | This pin indicates FIFO empty or Cell Buffer<br>Available, depending upon HandShake (bit 1) in<br>the MODE register (0x0202). An external pull-<br>down resistor is required for this pin | 1.3 Pin Diagram and Definitions Table 1-1. RS8228 Pin Descriptions | | Pin Label | Signal Name | No. | Туре | Driver<br>Strength | I/O | Description | |----------------|-----------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | | PWR | Supply Voltage | D6<br>D11<br>D15<br>F4<br>F17<br>K4<br>L17<br>R4<br>R17<br>U6<br>U10 | - | | - | These pins are power supply connections. | | Supply Voltage | GND | Ground Electrostatic Dis- | A1<br>D4<br>D8<br>D13<br>D17<br>H4<br>H17<br>J9<br>J10<br>J11<br>J12<br>K9<br>K10<br>K11<br>K12<br>L9<br>L10<br>L11<br>L12<br>M9<br>M10<br>M11<br>M12<br>N4<br>N17<br>U4<br>U8<br>U13<br>U17 | | | _ | These pins are ground connections. This pin provides ESD protection when interfac- | | | УСС | charge (ESD) Supply<br>Voltage | YI | _ | | _ | ing with 5 V systems. If using this device in a system with 5 V logic, this pin must be connected to 5 V. If using 3.3 V system, leave this pin unconnected. | 1.0 Product Description RS8228 ## 1.3 Pin Diagram and Definitions Table 1-1. RS8228 Pin Descriptions | | Pin Label | Signal Name | No. | Туре | Driver<br>Strength | I/O | Description | | | |---------|----------------------------------------------------------|----------------------|-----|------|--------------------|-----|------------------------------|--|--| | | Test 1 | Manufacturing Test 1 | B14 | TTL | | 1 | Reserved, connect to ground. | | | | Testing | Test 2 | Manufacturing Test 2 | C14 | TTL | | I | Reserved, connect to ground. | | | | = | Test 3 | Manufacturing Test 3 | A15 | TTL | | I | Reserved, connect to ground. | | | | NOTE: | NOTE: All input and bi-directional pins have hysteresis. | | | | | | | | | # 1.4 Block Diagram and Descriptions Figure 1-4 is a detailed block diagram of the Peak 8 device. Traffic is transmitted from the ATM layer device, via the UTOPIA bus, in either an 8 or 16-bit format. The ATM cells are then formatted for serial-line transmission by one of the RS8228 transmit ports. In the receive direction, serial network data is packed into octets by the receive port and passed to the ATM cell receiver module. Octet data is then delineated into ATM cells, checked, and sent to the UTOPIA port. The UTOPIA interface communicates with the next layer of ATM processing. Figure 1-4. RS8228 Block Diagram 1.0 Product Description RS8228 1.4 Block Diagram and Descriptions Octal ATM Transmission Convergence PHY Device 20 N8228DSA Advance Rockwell # 2.0 Functional Description This chapter describes the primary functions of the RS8228, including the ATM cell processor, the UTOPIA interface, and the microprocessor interface. #### 2.1 ATM Cell Processor The RS8228's ATM cell receiver block is responsible for recovering cell alignment using the HEC octet, performing header error correction, and descrambling the payload octets. The resulting ATM cells are then passed to the ATM layer via the UTOPIA interface. Simultaneously, the ATM transmitter block is receiving data from the ATM layer, optionally inserting header fields, optionally calculating the HEC, and sending the cells to the framers. If no data is being received from the ATM layer, the cell processor generates idle cells based on the data programmed into the associated registers. The RS8228 has all the counters necessary for capturing ATM error events and performs payload CRC calculations as required by the AAL formats. It generates cell status events, cell counts, and error counts. #### 2.1.1 ATM Cell Transmitter The ATM cell transmitter controls the generation and formatting of 53-octet ATM cells that are sent to the Framer (Line) Transmit Ports. This block formats an octet stream containing ATM data cells from the ATM layer device when such cells are available. All 53 octets of the data cells may be obtained from the external data source and formatted into the outgoing octet stream. This block calculates the HEC octet in the outgoing cell from the header field. The calculated HEC octet can be inserted in place of the incoming data octet by writing DisHEC (bit 7) in the CGEN register (0x08) to a logic "0." For testing purposes, this HEC octet can be corrupted by XORing the calculated value with a specific error pattern input set in the ERRPAT register (0x08). This HEC error is achieved by writing ErrHEC (bit 4) in the CGEN register (0x08) to a logic "1." The remaining 48-octet payload field of the outgoing cell is obtained from the external data source. The payload can be scrambled. When there is no data from the ATM layer device, the RS8228 inserts idle cells automatically in the outgoing octet stream. The 4-octet header field for these idle cells comes from the TXIDL1-4 registers (0x14-17). The HEC octet is calculated and inserted automatically. The payload field is filled with the octet contained in the IDLPAY register (0x0A). In normal operation, the 4-octet header field in the outgoing cell is passed on from the ATM layer device. Header patterns can be modified in the TXHDR1-4 registers (0x10-13) and inserted into outgoing cells in place of header bytes received from the ATM layer. Whether the original header cells or replacement cells are sent is controlled by bits 0-4 in the HDRFIELD (0x09) register. #### 2.1.1.1 HEC Generation In normal operation, the RS8228 calculates the HEC for the 4 header bytes of each cell coming from the ATM layer. It then adds the HEC coset and inserts the result in octet 5 of the outgoing cell. HEC calculation can be disabled by setting bit 7 of CGEN (0x08) to a "1." When HEC is disabled, the RS8228 leaves the contents of the HEC field unchanged and transmits whatever data is placed in that field by the ATM layer. The HEC coset (55 hex, by ATM standards) is used to maintain a value other than zero in the HEC field. If the first four bytes in the header are zero, the HEC derived from these bytes is also zero. When this occurs and there are strings of zeros in the data, the receiver cannot determine cell boundaries. Therefore, it is recommended that the value 55 hex be added to the HEC before transmission. To enable the HEC coset on the transmit side, set bit 6 in register CGEN (0x08) to one. To enable the receive HEC coset, set bit 5 in register CVAL (0x0C) to one. 22 Advance N8228DSA Rockwell 2.1 ATM Cell Processor #### 2.1.2 ATM Cell Receiver The ATM cell receiver performs cell delineation on incoming data cells by searching for the position of a valid HEC field within the cell. The HEC coset can be either active or inactive, which is determined in bit 5 in the CVAL (0x0C) register. #### 2.1.2.1 Cell Delineation The ATM block receives octets from the framers and recovers ATM cells by means of cell delineation. Cell delineation is achieved by aligning ATM cell boundaries using the HEC algorithm. Four consecutive bytes are chosen and the HEC value is calculated. The result is compared with the value of the following byte. This "hunt" is continued by shifting this four-byte window, one byte at a time, until the calculated HEC value equals the received HEC value. When this occurs, a pre-sync state is declared and the next 48 bytes are assumed to be payload. The ATM block calculates HEC on the four bytes following this payload, assuming that a new cell has begun. If seven consecutive header blocks are found, then synchronization is declared. If any HEC calculation fails in the pre-sync state, the process begins again (see Figure 2-1). Synchronization will be held until seven consecutive incorrect HECs are received. At this time, the "hunt" state is reinitiated. Figure 2-1. Cell Delineation Process When in the sync state of cell delineation, cells are passed to the UTOPIA interface if the HEC is valid. If a single-bit error in the header is detected, the error is corrected, optionally, and the cell is passed to the UTOPIA interface. If HEC checking is enabled and HEC correcting is disabled (bit 3 in the CVAL register [0x0C]), cells with single-bit HEC errors are discarded. If a multi-bit error is detected, the cell is dropped. Once either type of error is noted, all subsequent errored cells are dropped until a valid cell is received. This rule applies even for single-bit errors that could be corrected. Once a valid cell is detected, the process begins again. (See Figure 2-2.) When LOCD occurs, an interrupt is generated and the RS8228 automatically enters the "hunt" mode. However, the cell is still being scrambled by the far-end transmitter, leaving only the headers (or just the HEC byte in Distributed Sample Scrambler [DSS]) unscrambled. This means that the only repetitive byte patterns #### 2.1 ATM Cell Processor in the data stream that meet the cell delineation criteria are valid headers (or just the HEC bytes in DSS). Figure 2-2. Header Error Check Process When the RS8228 is in general purpose mode, a synchronization pulse from the framer interface is not always available. In this mode, the RS8228 performs a bit serial search to find byte and cell alignment. The RS8228 selects a starting window of 32 sequential bits and calculates the HEC over this window. This HEC is then compared to the next 8 incoming bits. If they don't match, the RS8228 will shift the 32 bit window 1 bit and recalculate the HEC until a valid HEC position is found. Once byte-alignment has been achieved, cell delineation is performed. #### 2.1.2.2 Cell Screening The RS8228 provides two optional types of cell screening. The first type, idle cell rejection, prevents idle cells from being passed on. The second type, user traffic screening, compares the incoming bits to the values in the receive cell header registers. Cells are rejected or accepted based on the bit patterns of their headers. Idle cell rejection is enabled in bit 6 of the CVAL register (0x0C). If this bit is set to "1," all incoming cells that match the contents of the Receive Idle Cell Header Control Registers, RXIDL1-4 (0x20-23), are rejected. Individual bits in the Receive Idle Cell Mask Control Registers, IDLMSK1-4 (0x24-27), can be set to "1" or a "don't care" state, causing the corresponding bits of the incoming cell to be treated as matching, regardless of their value. If idle cell rejection is disabled, cells pass directly to user traffic screening. User traffic cell screening is similar to idle cell screening in that the incoming cells are compared to the Receive Cell Header Control Registers, RXHDR1-4 (0x18-1B). Individual bits in the Receive Cell Mask Control Registers, RXMSK1-4 (0x1C-1F), can be set to "1" or a "don't care" state, causing the corresponding bits of the incoming cell to be treated as matching, regardless of their values. The RejHdr bit (bit 7) in the CVAL register (0x0C) determines whether matching cells are rejected or accepted. If it is set to "0," matching cells are accepted. If it is set to "1," matching cells are rejected. See Table 2-1 and Table 2-2. 2.1 ATM Cell Processor | Receive Cell Mask Bit | Receive Cell Header Bit | Incoming Bit | Result | |-----------------------|-------------------------|--------------|--------| | 0 | 0 | 0 | Match | | 0 | 0 | 1 | Fail | | 0 | 1 | 0 | Fail | | 0 | 1 | 1 | Match | | 1 | Х | Х | Match | Table 2-1. Cell Screening - Matching Table 2-2. Cell Screening - Accept/Reject Cell | Cell | Reject Header | Result | |-------|---------------|-------------| | Match | 0 | Accept Cell | | Match | 1 | Reject Cell | | Fail | 0 | Reject Cell | | Fail | 1 | Accept Cell | #### 2.1.3 Cell Scrambler The ATM standard requires cell scrambling in order to ensure that only valid headers are found in the cell delineation process. Scrambling randomizes any repeated patterns or other data strings that could be mistaken for valid headers. The RS8228 supports two types of scrambling as defined by ITU-T I.432; Self Synchronizing Scrambler (SSS) and Distributed Sample Scrambler (DSS). Typically, SSS is used and is, therefore, the RS8228's default method. However, xDSL in asynchronous format generally use DSS. NOTE: If both SSS and DSS are enabled, SSS will override DSS. #### 2.1.3.1 SSS Scrambling SSS scrambling uses the polynomial $x^{43}+1$ to scramble the payload, leaving the 5 header bytes untouched. It can be enabled in EnTxCellScr, bit 5, of the CGEN register (0x08). Descrambling uses the same polynomial to recover the 48-byte cell payload. It can be enabled in EnRxCellScr, bit 4, of the CVAL register (0x0C). SSS scrambling runs at up to 45 Mbps. #### 2.1.3.2 DSS Scrambling DSS scrambling uses the $x^{31} + x^{28} + 1$ polynomial to scramble the entire cell except the HEC byte. HEC is calculated after the first four bytes of the header have been scrambled. DSS scrambling is enabled in EnTxDSSScr, bit 1, of the CGEN register (0x08). Descrambling uses the first six bits of the HEC for alignment. Once alignment is found, all eight bits of the HEC are sampled. Descrambling uses the same polynomial to recover the 48-byte cell payload. It is enabled in EnRxDSSScr, bit 0, of the CGEN register (0x08). If DSS descrambling fails, the RS8228 defaults to unscrambled mode. # 2.2 Framing Modes The RS8228's eight ports can be individually configured for the major framing modes up to 52 Mbps; T1/E1, DS3, E3/G.832 and J2. Two general purpose framing modes provide an interface to customized framers at up to 52 Mbps. Each of the eight ports can be configured for a different mode. #### 2.2.1 T1/E1 Interface The RS8228 interfaces directly to the Bt8370 T1/E1 framer as shown in Figure 2-3. The RS8228 receives a T1/E1 data stream from the external framer, extracts the ATM cells, ignores the T1/E1 overhead, and passes the ATM cells to the ATM layer device. The RS8228 performs the inverse process on transmitted data. Figure 2-3. Bt8370 Interface Diagram 2.2 Framing Modes Figure 2-3. Bt8370 Interface Diagram #### 2.2 Framing Modes ### 2.2.2 DS3 Interface The RS8228 interfaces directly to the Bt8330 DS3 framer as shown in Figure 2-4. The RS8228 receives a DS3 data stream from the external framer, extracts the ATM cells, ignores the DS3 overhead, and passes the ATM cells to the ATM layer device. The RS8228 performs the inverse process on transmitted data. Figure 2-4. Bt8330 Interface Diagram 2.2 Framing Modes ## 2.2.3 E3/G.832 34.368 Mbps Interface The RS8228 interfaces directly to the a E3 framer as shown in Figure 2-5. The RS8228 receives a data stream from the external framer, extracts the ATM cells, ignores the overhead bytes, and passes the ATM cells to the ATM layer device. The RS8228 performs the inverse process on transmitted data. Figure 2-5. E3/G.832 36,368 kbps Diagram 2.2 Framing Modes # 2.2.4 J2 6.312 Mbps Interface The RS8228 interfaces directly to the a J2 framer as shown in Figure 2-6. The RS8228 receives a data stream from the external framer, extracts the ATM cells, ignores the overhead bytes, and passes the ATM cells to the ATM layer device. The RS8228 performs the inverse process on transmitted data. The ATM cell is mapped into bits 1 to 768 (time slots 1 to 96) of the 6312 kbps frame. Figure 2-6. J2 6312 kbps Diagram 2.2 Framing Modes # 2.2.5 General Purpose Mode Interface with Frame Synchronization The RS8228 has a general purpose mode interface as shown in Figure 2-7. The RS8228 receives a data stream from the external framer, extracts the ATM cells, ignores the overhead bytes, and passes the ATM cells to the ATM layer device. The RS8228 performs the inverse process on transmitted data. Figure 2-7. General Purpose Mode with Frame Synchronization Diagram # 2.2.6 General Purpose Mode Interface without Frame Synchronization The RS8228 has a general purpose mode interface as shown in Figure 2-8. This mode allows connection with framers that do not provide frame synchronization. The RS8228 receives a data stream from the external framer, performs byte-alignment and cell delineation, and passes the ATM cells to the ATM layer device. The RS8228 performs the inverse process on transmitted data. In this mode, the framer must ensure that only ATM cells are present in the data stream. Figure 2-8. General Purpose Mode without Frame Synchronization Diagram **NOTE:** LRxMrk and LTxMrk must be tied to the appropriate voltage level as determined by the value of RxMrkPol and TxMrk-Pol, bits 6 and 4, in the IOMODE register (0x05). 32 Advance N8228DSA Rockwell 2.3 UTOPIA Interface ### 2.3 UTOPIA Interface The RS8228 uses the ATM Forum's UTOPIA interface as its host interface to communicate with the ATM layer device. This interface is UTOPIA Level 2 compliant and UTOPIA Level 1 compatible. In brief, these two specifications are described as follows: UTOPIA Level 1: This is an 8- or 16-bit interface designed for data rates up to 200 Mbps. Both octet-level and cell-level handshaking are supported at a clock rate of 25 MHz. Octet-level handshaking requires the PHY to guarantee the acceptance of at least four bytes before it asserts the TxFull control line. In Cell-level, it must guarantee the transfer of at least one entire 53-byte cell. UTOPIA Level 2: This interface provides all the features of Level 1 plus several enhancements. Level 2 defines multi-PHY functionality, allowing up to 31 PHYs to interface to one ATM layer device. This interface uses either 8-bit or 16-bit wide data buses and cell-level handshaking. The 16-bit mode, which can run at 50 MHz, supports data rates up to 800 Mbps. #### 2.3.1 UTOPIA Transmit and Receive FIFOs The RS8228's UTOPIA block has two sections, transmit and receive, each of which has a 4-cell FIFO buffer. ATM cell data is placed in the transmit FIFOs where it can then be passed to the ATM cell processing block. On the receive side of the UTOPIA interface, incoming cells are placed in the receive FIFO until sent out. NOTE: By convention, data being transferred from the PHY to the ATM layer is labelled "received" data while data from the ATM layer to the PHY is called "transmitted" data. #### 2.3.2 UTOPIA 8-bit and 16-bit Bus Widths The RS8228 has two bus width options, 8-bit or 16-bit, which are selected in Bus-Width, bit 2, of the MODE register (0x0202). The protocols and timing are the same in both modes except that 8-bit mode uses only the lower half of the data bus (TxData[7:0] and RxData[7:0]) and parity is only generated/checked over those bits. In 8-bit mode, each ATM cell consist of 53 bytes as shown in Table 2-3. The first five bytes are used for header information. The remaining bytes are used for payload. 2.3 UTOPIA Interface Table 2-3. Cell Format for 8-bit Mode | Bit 7 | | Bit 0 | |-------|---------------------|-------| | | Header 1 | | | | Header 2 | | | | Header 3 | | | | Header 4 | | | | UDF1 (HEC) (byte 5) | | | | Payload 1 | | | | : | | | | Payload 48 | • | In 16-bit mode, the cells consists of 54 bytes as shown in Table 2-4. The first five bytes contain header information. The sixth byte, UDF2, is required to maintain alignment but is not read by the RS8228. The remaining bytes are used for payload. Table 2-4. Cell Format for 16-bit Mode | Bit 15 | | Bit 8 | Bit7 | | Bit 0 | |-----------|---------------------|-------|------|-------------------|-------| | | Header 1 | | | Header 2 | | | | Header 3 | | | Header 4 | | | | UDF1 (HEC) (byte 5) | | | UDF2 (0) (byte 6) | | | Payload 1 | | | | Payload 2 | | | ÷ | | | | : | | | | Payload 47 | | | Payload 48 | | NOTE: Normally, the HEC is calculated by the PHY and put in byte 5, UDF1. However, setting bit 7 of the CGEN register (0x08) to "1" will disable HEC calculation. In this case, data inserted by the ATM layer into byte 5 is transmitted by the PHY. # 2.3.3 UTOPIA Parity The RS8228 supports even and odd parity, which is selected by OddEven, bit 2, in the UTOP1 register (0x0D). The parity on received data is generated for either 8 bits or 16 bits, according to the selected bus width in bit 0 of the MODE register (0x0202). The result is output on URxPrty (pin V14). Likewise, the parity on transmitted data is checked for either 8 bits or 16 bits, according to the selected bus width. The calculated result should match the bit present on UTxPrty (pin W11). If it doesn't match, a parity error has occurred. 2.3 UTOPIA Interface This error can be observed either in the ParErr bit (bit 7) in the TXCELL register (0x2E) or in the ParErrInt bit (bit 7) in the TXCELLINT register (0x2C). Systems that do not use parity should disable the generation of interrupts caused by parity errors by writing bit 7 of the ENCELLT register (0x28) to "0." ### 2.3.4 UTOPIA Multi-PHY Operation The RS8228 supports multi-PHY operation as described in the UTOPIA Level 2 Specification (af-phy-0039.000, on the web site: http://www.atmforum.com). There are three primary functions to this operation; polling, selection, and data transfer. These functions are basically the same for both the transmit and receive sides of the UTOPIA bus. The following example describes the transmit functions. The ATM layer UTOPIA controller polls the connected PHY ports by transmitting the port addresses on the UTxAddr lines. If a port is ready to transfer data, it asserts UTxClAv. The controller determines which port is to transfer data and selects that port by transmitting its address. The controller then asserts UTxEnb~ to allow the PHY to transfer data on the UTxData lines. UTxEnb~ is deasserted when the transfer is completed. Polling can continue during the data transfer process but not during port selection. It operates independently of the state of UTxEnb~. To pause the data transfer process, UTxEnb~ can be deasserted. To continue the transfer, the controller must reselect the port by transmitting its address one clock cycle before asserting UTxEnb~. The controller must ensure that the cell transfer from this port has been completed in order to avoid a start-of-cell error. The RS8228 has a UTOPIA receiver output disable feature which allows the user to set up redundant or back-up PHYs with the same UTOPIA address on the same UTOPIA bus. In this setup, both PHYs' transmitters are enabled, sending out identical data streams. Both PHYs' receivers are enabled but only one is transferring data to the ATM device. The receiver output is disabled in the backup PHY by writing the UtopRxDis, bit 5, in the UTOP2 register (0x0E) to a logic "1." This disable places five of the backup PHY's signals; URxData, URxPrty, URxSOC, URxClAv, and UTxClAv; in a high-impedance state, preventing data and control signals from being passed to the ATM layer device. The disabled receiver will flush its FIFOs at the same rate as the enabled one, but all data it has received except the last four cells will be lost. Should the primary PHY device encounter an unacceptable error rate, software can quickly enable the backup PHY and disable the primary PHY, reducing cell loss in the transition. **NOTE:** The RS8228 assigns each of its eight ports a different address by default to facilitate multi-PHY operation. # 2.3.5 UTOPIA Addressing The UTOPIA address for each port is stored in bits 0-4 of the UTOP2 register (0x0E). The default for this value is the port number. For example, the UTOP2 register for port 4 (0x10E [with the offset]) defaults to 04 hex. However, the value can be changed to any value from 00-1E hex by programming the register to accommodate multiple devices on the same UTOPIA bus. The value 1F hex is #### 2.4 Microprocessor Interface reserved for the null address. The UTOPIA address should be changed only when the device or port is in the reset state. UTOPIA bus conflicts can occur if different RS8228 ports are programmed with the same multi-PHY address. Under these circumstances, there may be a bus conflict if data is being transferred through these ports at the same time. A bus conflict will generate an error in BusCnflct (bit 2) of the TXCELL register (0x2E). During a data collision, data will be transmitted according to port priority, the lowest port number has highest priority. ### 2.3.6 Handshaking The RS8228 provides both cell-level and octet-level handshaking on its UTOPIA interface (only cell-level is used in Level 2). The primary distinction between these two levels is the amount of data that is sent or received. Octet-level sends and receives four octets at a time, while cell-level sends and receives a full cell at a time, depending on FIFO size and availability. In octet-level handshaking, UTx-ClAv is an active low, FIFO full indicator. In cell-level, it is an active high, cell buffer available indicator. These two options are selectable in the Handshake bit, bit 1, of the MODE register (0x0202). # 2.4 Microprocessor Interface The microprocessor interface transfers control and status information in 8-bit data transfers between the external microprocessor and RS8228 by means of write and/or read access to internal registers. This interface allows the microprocessor to configure the RS8228 by writing various control registers. These control registers can also be read for configuration confirmation. This interface also provides the ability to read the device's current condition via its status registers and counters. Summary status is available for rapid interrupt identification. The microprocessor interface has two primary modes of operation: an asynchronous, SRAM-like interface and a synchronous interface. The MSyncMode pin (pin B18) determines which mode is active. For the asynchronous mode, the microprocessor interface pins are defined as follows: MClk, MCs~, MRd~, MWr~, MInt~, MAddr, MData. In this mode, the MRd~ and MWr~ strobes direct the data transfers. For the synchronous mode, the microprocessor interface pins are defined as follows: MClk, MCs~, MW/R~, MAs~, MInt~, MAddr, MData. In this mode, the timing of these signals is synchronized to MClk, which is intended to be directly driven by the external microprocessor. The synchronous interface is compatible with the Bt8230 and Bt8233 SAR devices, providing no-wait-state operation. #### 2.4.1 Resets There are four reset functions, two at the device level and two at the port level. The two levels allow a user to reset either the overall RS8228 or a specific port within the device. The two logic resets allow the user to keep the device or port in 36 Advance N8228DSA Rockwell a reset state while the control registers are being programmed. When the reset bit is deasserted, all changes to the registers take place simultaneously. At the device level, the software-controlled DevMstRst, bit 7, in the MODE register (0x0202), restarts all device functions and sets the control and status registers to their default values except this bit (DevMstRst). The DevLgcRst, bit 6, in the MODE register (0x0202) restarts all device functions but leaves all control registers unaffected. At the port level, the PrtMstRst, bit 7, in the PMODE register (0x04), restarts all port functions and sets the registers for the associated port to their default values except this bit (PrtMstRst). The PrtLgcRst, bit 6, in the PMODE register (0x04) restarts all functions but leaves the port control registers unaffected. #### 2.4.2 Status Pins Each port has four user-programmable status output signals, LStatOut[0:3]. They are configured by bits 0 and 1 in the IOMODE register (0x05) as shown in Table 2-5. When the OutStat values (the bottom row of the table) are selected, the status pins reflect the value in the OutStat register which is user programmable. The other values (first four rows in the table) are events that occur in hardware. The activity on these pins are events that cause microprocessor register status and interrupt indications. However, the pins behave differently than the registers in that they are a direct reflection of the event, whereas the register values may be latched or retimed to the microprocessor clock domain. | Stats | Select | LStatOut[3] | LStatOut[2] | LStatOut[1] | LStatOut[0] | |-------|--------|-------------------|-------------|-------------|-------------| | bit 1 | bit 0 | Lotatout[o] Lotat | LStatOut[2] | LStatOut[1] | LStatOut[0] | | 0 | 0 | RcvrHld | HECCorr | HECDet | LOCD | | 0 | 1 | NonMatch | IdleRcvd | CellRcvd | CellSent | | 1 | 0 | RcvOvfl | XmtOvfl | SOCErr | ParErr | | 1 | 1 | OutStat[3] | OutStat[2] | OutStat[1] | OutStat[0] | Table 2-5. LStatOut Configuration #### 2.4.3 Counters The RS8228 counters are used to record events within the device. There are two types of events: error events, such as Section BIP errors, and transmission events, such as transmitted ATM cells. Counters which are comprised of more than one register must be accessed by reading the least significant byte first. This guarantees that the value contained in each component register accurately reflects the composite counter value at the time the least significant byte was read since the counter may be updated while the component registers are being read. Each counter is large enough to accommodate the maximum number of events that may occur within a one-second interval. The counters are cleared after being read. Therefore, if the counters are read every second, the application will receive an accurate recording of all events. #### 2.4 Microprocessor Interface ### 2.4.4 One-second Latching The RS8228's implementation of one-second latching assures the integrity of the statistics being gathered by the network management software. Internal statistics counters can be latched at one-second intervals, which are synchronized to the OneSecIn pin (pin A18). Therefore, the data read from the statistic counters represents the same "one second" of real-time data, independent of network management software timing. The RS8228 implements one-second latching for both status signals and counter values. When the EnStatLat bit (bit 5) in the MODE register (0x0202) is written to a logic "1," a read from any of the status registers will return the state of the device at the time of the previous OneSecIn pin (pin A18) assertion. When the EnCntrLat bit (bit 4) in the MODE register (0x0202) is written to a logic "1," a read from any of the counters will return the state of the device at the time of the previous OneSecIn pin (pin A18) assertion. Every second, the counter is read, moved to the latch and the counter is cleared. The latch is cleared when read. The OneSecIn pin is intended to be asserted at one-second intervals. This can be achieved by connecting the OneSecIn pin to the OneSecOut pin (pin C16). The OneSecOut signal is derived from the 8kHzIn pin (pin A18). This signal is asserted for one 8kHzIn period, every 8,000 8kHzIn periods. If 8kHzIn is being driven by an 8 kHz clock, the OneSecOut signal is asserted every second. **NOTE:** When latching is disabled and a counter is wider than one byte, the LSB should be read first which will retain the values of the other bytes for a subsequent read. ## 2.4.5 External Framer Interrupts and Chip Selects The RS8228 interfaces directly with up to eight external framers, reducing the amount of external logic and address decode circuitry. Its eight interrupt inputs (LInt~[0:7]) and eight chip select outputs (LCs[0:7]) provide this function. Furthermore, the user can program the LCs pins in CsPol, bit 2, in the IOMODE register (0x05) to be either active high or active low to match the framer's chip select input polarity. When an external framer generates an interrupt, it asserts the associated LInt~pin. Each LInt~pin is mapped to a corresponding ExInt bit in the appropriate Port's SUMINT register and the interrupt is forwarded as described in Section 2.4.6. An LCs pin is asserted when an address within its range appears on the micro-processor address bus and the MCs~ pin is asserted. This output selects the external framer being addressed. The framer's address decoding logic further determines which specific address is being accessed. The LCs pins and their address ranges are listed in Table 2-6. 38 Advance N8228DSA Rockwell Table 2-6. Chip Selects | Address Range (hex) | Chip Select | Pin Number | |---------------------|-------------|------------| | 1000-11FF | LCs[0] | G20 | | 1200 - 13FF | LCs[1] | F20 | | 1400 - 15FF | LCs[2] | F19 | | 1600 - 17FF | LCs[3] | F18 | | 1800 - 19FF | LCs[4] | D20 | | 1A00 - 1BFF | LCs[5] | D19 | | 1C00 - 1DFF | LCs[6] | D18 | | 1E00 - 1FFF | LCs[7] | B20 | ### 2.4.6 Interrupts The RS8228's interrupt indications can be classified as either single-event or dual-event. A single-event interrupt is triggered by a status assertion. A dual-event interrupt is triggered by either a status assertion or deassertion. Both types of interrupts are further described in the following examples. Single-event interrupt: When a parity error occurs on the UTOPIA transmit data bus, an interrupt is generated on ParErrInt, bit 7, in the TXCELLINT register (0x2C). This bit is cleared when read. Dual-event interrupt: When LOCD occurs, bit 7 of the corresponding RXCELLINT register (0x0D) is set to "1." This bit is cleared when the register is read. Once cell delineation is recovered, bit 7 is set to "1" again, generating another interrupt. All interrupt bits have a corresponding enable bit. This allows software to disable or mask interrupts as required. # 2.4.6.1 Interrupt Routing The RS8228 uses three levels of interrupt indications. The first level consists of receive or transmit interrupt indications, which correspond to specific events on a specific port. The second level summarizes first level interrupts and indicates framer and one-second interrupts for each port. The third level indicates which port generated an interrupt. The first level interrupt indications are located in registers TXCELLINT and RXCELLINT for each port. Each interrupt bit in these registers can be disabled in the corresponding ENCELLR or ENCELLT register, respectively. The result is then ORed into the appropriate bit in the port's SUMINT register. The second level consists of summary interrupt indications, located in the SUMINT register. It also includes the OneSecInt and the ExInt indications. Each interrupt bit in these registers can be disabled in the corresponding ENSUMINT register. The result is then ORed into the appropriate bit in the SUMINT register. The third level contains the overall interrupt indications for each port in the SUMPORT register. These bits can be disabled in the ENSUMPORT register. The result is mapped to the MInt~ pin (pin B19). The MInt~ pin can be enabled or disabled by setting the EnIntPin (bit 3) in the MODE register (0x202). #### 2.4 Microprocessor Interface Figure 2-9 is a flow chart of the interrupt generation process. Figure 2-9. Interrupt Indication Flow Chart Figure 2-10 shows the registers involved in the interrupt generation process. 2.4 Microprocessor Interface Figure 2-10. Interrupt Indication Diagram #### 2.4 Microprocessor Interface # 2.4.6.2 Interrupt Servicing When an interrupt occurs on the MInt~ pin (pin B19), it could have been generated by any of 128 events. The RS8228's interrupt indication process ensures that a maximum of three register reads are necessary to determine the source of an interrupt. The interrupt is traced back to its source using the following steps: - 1 Read the SUMPORT register to see which port(s) shows an interrupt. - 2 Read the appropriate SUMINT register to see which bit(s) shows an interrupt. - Bit 0, RxCellInt, reflects activity in the RXCELLINT register. - Bit 1, TxCellInt, reflects activity in the TXCELLINT register. - Bit 2, ExInt, indicates an interrupt from an external framer. - Bit 3, OneSecInt, indicates a one-second interrupt. - Bits 4-7 are reserved. - 3 If necessary, read the appropriate TXCELLINT or RXCELLINT register. All Level 1 bits are cleared when the register is read. Once the register is read, ALL bits in that register are reset to their default values. Therefore, interrupt service routines must be designed to handle multiple interrupts in the same registers. In Level 2, OneSecInt and ExInt are cleared when the register is read. However, the TxCellInt and RxCellInt bits are cleared only when the corresponding Level 1 register is read and cleared. Level 3 bits are cleared when the entire corresponding Level 2 register has been read and cleared. 42 Advance N8228DSA Rockwell # 2.5 Source Loopback Source loopback checks that the host (the ATM layer) is communicating with the PHY. It is enabled and disabled in bit 5 the PMODE register (0x04). When source loopback is enabled for a given port, all data transmitted by the RS8228 on that port is also looped back through the Receive Line Interface. Data from the Framer interface is ignored. NOTE: LTxClk, LRxClk, LTxMrk and LRxMrk must be present for the loopback mode to function properly for a given port. Figure 2-11. Source Loopback Diagram 2.5 Source Loopback Octal ATM Transmission Convergence PHY Device Advance N8228DSA Rockwell # 3.0 Registers The RS8228 registers are used to control and observe the device's operations. Table 3-1 provides a list of the address ranges. There is a device control and status range along with eight port ranges and eight framer ranges. Three registers make up the device-level range. The registers in each of the port ranges are replicated for the other ports. Table 3-2 contains a list of the device-level control and status registers. Table 3-3 contains a list of the port-level control and status registers. All registers are 8 bits wide. All control registers can be read to verify contents. There are 13 primary address pins, MAddr[12:0] (pins P18-P20, N18-N20, M18-M20, L18-L20, and K20), which resolve to 8192 address locations. **NOTE:** Control bits that do not have a documented function are reserved and must be written to a logic zero. Table 3-1. Address Ranges | Address Range (Hex) | Description | Base Address (Hex) | |---------------------|-------------------------------------|--------------------| | 0000 - 003F | Port 0 Control and Status Registers | 0000 | | 0040 - 007F | Port 1 Control and Status Registers | 0040 | | 0080 - 00BF | Port 2 Control and Status Registers | 080 | | 00C0 - 00FF | Port 3 Control and Status Registers | 00C0 | | 0100 - 013F | Port 4 Control and Status Registers | 0100 | | 0140 - 017F | Port 5 Control and Status Registers | 0140 | | 0180 - 01BF | Port 6 Control and Status Registers | 0180 | | 01C0 - 01FF | Port 7 Control and Status Registers | 01C0 | | 0200 - 0202 | Device Control and Status Registers | | | 0203 - 0FFF | Reserved, set to a logic "0." | | | 1000 - 11FF | Framer 0 Address Range, LCs[0] | | | 1200 - 13FF | Framer 1 Address Range, LCs[1] | | | 1400 - 15FF | Framer 2 Address Range, LCs[2] | | | 1600 - 17FF | Framer 3 Address Range, LCs[3] | | | 1800 - 19FF | Framer 4 Address Range, LCs[4] | | | 1A00 - 1BFF | Framer 5 Address Range, LCs[5] | | | 1C00 - 1DFF | Framer 6 Address Range, LCs[6] | | | 1E00 - 1FFF | Framer 7 Address Range, LCs[7] | | 3.0 Registers RS8228 Octal ATM Transmission Convergence PHY Device The device level registers in Table 3-2 provide control for the device's major operating modes as well as status and control for summary interrupts. Table 3-2. Device Control and Status Registers | Address | Name | Туре | OneSec<br>Latching | Description | Page<br>Number | |---------|-----------|------|--------------------|-----------------------------------------|----------------| | 0x0200 | SUMPORT | R | _ | Summary Port Interrupt Status Register | page 71 | | 0x0201 | ENSUMPORT | R/W | _ | Summary Port Interrupt Control Register | page 72 | | 0x0202 | MODE | R/W | _ | Device Mode Control Register | page 49 | The registers shown in Table 3-3 are replicated for each port. Two methods can be used to determine the exact address of a specific register in a specific port. All numbers are in hexadecimal. 1. Add the port offset address to the port base address as shown in Table 3-1. For example: For Port 3, IOMODE register 00C0 (Port 3 base address) + 0x05 (port offset address) = 00C5 2. Use the following formula: 40 (port register map size) x n (port number) + port offset address = exact register address Table 3-3. Port Control and Status Registers (1 of 3) | Port Offset<br>Address | Name | Туре | One-second<br>Latching | Description | Page<br>Number | |------------------------|----------|------|------------------------|---------------------------------------------|----------------| | 0x00 | SUMINT | R | _ | Summary Interrupt Status Register | page 72 | | 0x01 | ENSUMINT | R/W | _ | Summary Interrupt Control Register | page 73 | | 0x02 | _ | _ | _ | Reserved, set to a logic "0." | _ | | 0x03 | _ | _ | _ | Reserved, set to a logic "0." | _ | | 0x04 | PMODE | R/W | _ | Port Mode Control Register | page 50 | | 0x05 | IOMODE | R/W | _ | Input/Output Mode Control Register | page 51 | | 0x06 | VERSION | R | _ | Part Number/Version Status Register | page 51 | | 0x07 | OUTSTAT | R/W | _ | Output Pin Control Register | page 52 | | 0x08 | CGEN | R/W | _ | Cell Generation Control Register | page 53 | | 0x09 | HDRFIELD | R/W | _ | Header Field Control Register | page 54 | | 0x0A | IDLPAY | R/W | _ | Transmit Idle Cell Payload Control Register | page 54 | | 0x0B | ERRPAT | R/W | _ | Error Pattern Control Register | page 55 | | 0x0C | CVAL | R/W | _ | Cell Validation Control Register | page 60 | | 0x0D | UTOP1 | R/W | _ | Utopia Control Register 1 | page 69 | | 0x0E | UTOP2 | R/W | _ | Utopia Control Register 2 | page 70 | RS8228 3.0 Registers Octal ATM Transmission Convergence PHY Device Table 3-3. Port Control and Status Registers (2 of 3) | Port Offset<br>Address | Name | Туре | One-second<br>Latching | Description | Page<br>Number | |------------------------|---------|------|------------------------|----------------------------------------------|----------------| | 0x0F | _ | _ | _ | Reserved, set to a logic "0." | _ | | 0x10 | TXHDR1 | R/W | _ | Transmit Cell Header Control Register 1 | page 55 | | 0x11 | TXHDR2 | R/W | _ | Transmit Cell Header Control Register 2 | page 56 | | 0x12 | TXHDR3 | R/W | _ | Transmit Cell Header Control Register 3 | page 56 | | 0x13 | TXHDR4 | R/W | _ | Transmit Cell Header Control Register 4 | page 57 | | 0x14 | TXIDL1 | R/W | _ | Transmit Idle Cell Header Control Register 1 | page 57 | | 0x15 | TXIDL2 | R/W | _ | Transmit Idle Cell Header Control Register 2 | page 58 | | 0x16 | TXIDL3 | R/W | _ | Transmit Idle Cell Header Control Register 3 | page 58 | | 0x17 | TXIDL4 | R/W | _ | Transmit Idle Cell Header Control Register 4 | page 59 | | 0x18 | RXHDR1 | R/W | _ | Receive Cell Header Control Register 1 | page 61 | | 0x19 | RXHDR2 | R/W | _ | Receive Cell Header Control Register 2 | page 61 | | 0x1A | RXHDR3 | R/W | _ | Receive Cell Header Control Register 3 | page 62 | | 0x1B | RXHDR4 | R/W | _ | Receive Cell Header Control Register 4 | page 62 | | 0x1C | RXMSK1 | R/W | _ | Receive Cell Mask Control Register 1 | page 63 | | 0x1D | RXMSK2 | R/W | _ | Receive Cell Mask Control Register 2 | page 63 | | 0x1E | RXMSK3 | R/W | _ | Receive Cell Mask Control Register 3 | page 64 | | 0x1F | RXMSK4 | R/W | _ | Receive Cell Mask Control Register 4 | page 64 | | 0x20 | RXIDL1 | R/W | _ | Receive Idle Cell Header Control Register 1 | page 65 | | 0x21 | RXIDL2 | R/W | _ | Receive Idle Cell Header Control Register 2 | page 65 | | 0x22 | RXIDL3 | R/W | _ | Receive Idle Cell Header Control Register 3 | page 66 | | 0x23 | RXIDL4 | R/W | _ | Receive Idle Cell Header Control Register 4 | page 66 | | 0x24 | IDLMSK1 | R/W | _ | Receive Idle Cell Mask Control Register 1 | page 67 | | 0x25 | IDLMSK2 | R/W | _ | Receive Idle Cell Mask Control Register 2 | page 67 | | 0x26 | IDLMSK3 | R/W | _ | Receive Idle Cell Mask Control Register 3 | page 68 | | 0x27 | IDLMSK4 | R/W | _ | Receive Idle Cell Mask Control Register 4 | page 68 | | 0x28 | ENCELLT | R/W | _ | Transmit Cell Interrupt Control Register | page 73 | | 0x29 | ENCELLR | R/W | _ | Receive Cell Interrupt Control Register | page 74 | | 0x2A | _ | _ | _ | Reserved, set to a logic "0." | _ | | 0x2B | _ | _ | _ | Reserved, set to a logic "0." | _ | RS8228 3.0 Registers #### Octal ATM Transmission Convergence PHY Device Table 3-3. Port Control and Status Registers (3 of 3) | Port Offset<br>Address | Name | Туре | One-second<br>Latching | Description | Page<br>Number | |------------------------|-----------|------|------------------------|-----------------------------------------------------|----------------| | 0x2C | TXCELLINT | R | _ | Transmit Cell Interrupt Indication Control Register | page 74 | | 0x2D | RXCELLINT | R | _ | Receive Cell Interrupt Indication Control Register | page 75 | | 0x2E | TXCELL | R | <b>√</b> ¹ | Transmit Cell Status Control Register | page 75 | | 0x2F | RXCELL | R | <b>√</b> ¹ | Receive Cell Status Control Register | page 76 | | 0x30 | LOCDCNT | R | ✓² | LOCD Event Counter | page 77 | | 0x31 | CORRCNT | R | <b>√</b> <sup>2</sup> | Corrected HEC Error Counter | page 77 | | 0x32 | UNCCNT | R | ✓² | Uncorrected HEC Error Counter | page 78 | | 0x33 | _ | _ | _ | Reserved, set to a logic "0." | _ | | 0x34 | TXCNTL | R | <b>√</b> <sup>2</sup> | Transmitted Cell Counter (low byte) | page 78 | | 0x35 | TXCNTM | R | ✓² | Transmitted Cell Counter (mid byte) | page 79 | | 0x36 | TXCNTH | R | <b>√</b> <sup>2</sup> | Transmitted Cell Counter (high byte) | page 79 | | 0x37 | _ | _ | _ | Reserved, set to a logic "0." | _ | | 0x38 | RXCNTL | R | <b>√</b> <sup>2</sup> | Received Cell Counter (low byte) | page 80 | | 0x39 | RXCNTM | R | ✓² | Received Cell Counter (mid byte) | page 80 | | 0x3A | RXCNTH | R | ✓² | Received Cell Counter (high byte) | page 81 | | 0x3B | _ | _ | _ | Reserved, set to a logic "0." | _ | | 0x3C | NONCNTL | R | ✓² | Non-Matching Cell Counter (low byte) | page 81 | | 0x3D | NONCNTH | R | ✓² | Non-Matching Cell Counter (high byte) | page 82 | | 0x3E | _ | _ | _ | Reserved, set to a logic "0." | _ | | 0x3F | _ | _ | _ | Reserved, set to a logic "0." | _ | $<sup>^{1}</sup>$ One-second latching is enabled by setting EnStatLat (bit 5) in the MODE register (0x0202) to a logic "1." $^{2}$ One-second latching is enabled by setting EnCntrLat (bit 4) in the MODE register (0x0202) to a logic "1." Rockwell 48 N8228DSA Advance 3.1 General Use Registers # 3.1 General Use Registers This section describes several registers that are used for RS8228's basic functions, including device-level and port-level operating modes. # 0x0202—MODE (Device Mode Control Register) The MODE register controls the device-level software resets, one-second latch enables, and UTOPIA interface modes. | Bit | Default | Name | Description | |-----|---------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | DevMstRst | When written to a logic "1," this bit initiates a Device Master Reset. When the device resets, internal state machines are reset and all registers (0000 to 1FFF), except this one, assume their default values. Only bits 0-6 in this register are overwritten with their default values. | | 6 | 0 | DevLgcRst | When written to a logic "1," this bit initiates a Device Logic Reset. When the device resets, all internal state machines are reset but all registers (0000 to 1FFF) listed as "Type: W/R" in Table 3-2 and Table 3-3 are unaltered. | | 5 | 0 | EnStatLat | When written to a logic "1," this bit enables one-second status latching. When one-second status latching is enabled, the registers indicated in Table 3-3, footnote 1, will be updated with new status information after a rising edge on the OneSecIn pin (pin A17). Status information in these registers will be updated continuously if one-second status latching is disabled. | | 4 | 0 | EnCntrLat | When written to a logic "1," this bit enables one-second counter latching. When one-second counter latching is enabled, the registers indicated in Table 3-3, footnote 2, will be updated with new count information after a rising edge of the OneSecIn pin (pin A17). Count information in these registers will be updated continuously if one-second counter latching is disabled. | | 3 | 0 | EnIntPin | When written to a logic "1," this bit enables the MInt~ pin (pin B19). | | 2 | 1 | UtopMode | When written to a logic "1," this bit enables UTOPIA Level 2 Mode. When written to a logic "0," UTOPIA Level 1 operation is enabled. This bit must be set to "1" for multi-PHY operation. | | 1 | 1 | Handshake | When written to a logic "1," this bit enables UTOPIA cell handshaking. When written to a logic "0," UTOPIA octet handshaking is enabled. | | 0 | 0 | BusWidth | When written to a logic "1," this bit enables the 8-bit UTOPIA bus. When written to a logic "0," the 16-bit UTOPIA bus is enabled. | Rockwell Advance N8228DSA 49 3.1 General Use Registers Octal ATM Transmission Convergence PHY Device # 0x04—PMODE (Port Mode Control Register) The PMODE register controls the port-level software resets, source loopback, and physical layer interface mode. | Bit | Default | Name | Description | |-----|---------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | PrtMstRst | When written to a logic "1," this bit initiates a Port Master Reset. All internal state machines associated with this port are reset and all control registers for this port, except this one, assume their default values. Only bits 0-6 in this register are overwritten with their default values. | | 6 | 0 | PrtLgcRst | When written to a logic "1," this bit initiates a Port Logic Reset. All internal state machines associated with this port are reset but all registers (0x00-0x3F) listed as "Type: W/R" in Table 3-3 are unaltered. | | 5 | 0 | SrcLoop <sup>1</sup> | When written to a logic "1," this bit enables a source loopback. The line transmit clock and data outputs are connected to the line receive clock and data inputs. | | 4 | 0 | _ | Reserved, set to a logic "0." | | 3 | 0 | _ | Reserved, set to a logic "0." | | 2 | 0 | PhyType[2] <sup>1</sup> | These bits determine the Physical Layer Interface Mode: | | 1 | 0 | PhyType[1] <sup>1</sup> | 000 - T1 mode 011 - E3 mode (G.832) 110 - Reserved, do not use | | 0 | 0 | PhyType[0] <sup>1</sup> | 001 - E1 mode 100 - J2 mode 111 - Power Down<br>010 - DS3 mode 101 - General Purpose | <sup>&</sup>lt;sup>1</sup>These bits should only be changed when the device or port logic reset is asserted. N8228DSA Advance Rockwell 3.1 General Use Registers # 0x05—IOMODE (Input/Output Mode Control Register) The IOMODE register controls the line interface signal polarities and status outputs. | Bit | Default | Name | Description | |-----|---------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | RxHldPol <sup>1</sup> | This bit determines the Receiver Hold input Polarity. When written to a logic "1," the active level on the LRxHld input (pins V1, P1, K3, F1, C2, C6, B9, or D12) is high. When written to a logic "0," the active level is low. | | 6 | 0 | RxMrkPol <sup>1</sup> | This bit determines the Receiver Marker input Polarity. When written to a logic "1," the active level on the LRxMrk input (pins T4, P2, K1, G3, D2, B5, C9, or C12) is high. When written to a logic "0," the active level is low. | | 5 | 0 | RxClkPol | This bit determines the Receiver Clock Input Polarity. When written to a logic "1," the active edge on the LRxClk input (pins V2, P3, L2, G1, D3, C5, B8, or A12) is the falling edge. When written to a logic "0," the active edge is the rising edge. | | 4 | 0 | TxMrkPol <sup>1</sup> | This bit determines the Transmitter Marker input Polarity. When written to a logic "1," the active level on the LTxMrk input (pins V3, T1, M1, H2, D1, A3, A7, or C11) is high. When written to a logic "0," the active level is low. | | 3 | 0 | TxClkPol <sup>1</sup> | This bit determines the Transmitter Clock Input Polarity. When written to a logic "1," the active edge on the LTxClk input (pins W2, R3, M2, H1, E3, C4, B7, or A11) is the falling edge. When written to a logic "0," the active edge is the rising edge. | | 2 | 0 | CsPol <sup>1</sup> | This bit determines the Chip Select output Polarity. When written to a logic "1," the active level on the LCs output pin (pins G20, F20, F19, F18, D20, D19, D18, or B20) is high. When written to a logic "0," the active level is low. | | 1 | 1 | StatSel[1] | These bits indicate the output status select control: | | 0 | 1 | StatSel[0] | 00 - RcvrHld, HECCorr, HECDet, and LOCD appear on the LStatOut[3:0] pins. 01 - NonMatch, IdleRcvd, CellRcvd, and CellSent appear on the LStatOut[3:0] pins. 10 - RcvOvfl, XmtOvfl, SOCErr, and ParErr appear on the LStatOut[3:0] pins. 11 - The value in the OutStat control register (0x07) appears pm the LStatOut[3:0] pins. | <sup>&</sup>lt;sup>1</sup>These bits should only be changed when the device or port logic reset is asserted. # 0x06—VERSION (Part Number/Version Status Register) The VERSION register is used to identify the Rockwell device and its revision level. | Bit | Default | Name | Description | |-----|---------|---------------|-------------------------------------------------------------------------------------------------------------------| | 7 | 1 | Part[3] - MSB | This is the part number that uniquely identifies the RS8228 device. | | 6 | 0 | Part[2] | | | 5 | 0 | Part[1] | | | 4 | 0 | Part[0] - LSB | | | 3 | 0 | Ver[3] - MSB | This is the version number that uniquely identifies the specific version of the | | 2 | 0 | Ver[2] | RS8228 device. Version numbers start at 1 for the first version and are incremented for each revision thereafter. | | 1 | 0 | Ver[1] | | | 0 | 1 | Ver[0] - LSB | | Rockwell Advance N8228DSA 51 3.0 Registers RS8228 3.1 General Use Registers Octal ATM Transmission Convergence PHY Device # 0x07—OUTSTAT (Output Pin Control Register) The OUTSTAT register contains the values that will be reflected on the LStatOut[3:0] pins when StatSel[1:0] (bits 1 and 0) in the IOMODE register (0x05), is written to a logic "11." | Bit | Default | Name | Description | |-----|---------|------------|-------------------------------------------| | 7 | 0 | _ | Reserved, write to a logic "0." | | 6 | 0 | _ | Reserved, write to a logic "0." | | 5 | 0 | _ | Reserved, write to a logic "0." | | 4 | 0 | _ | Reserved, write to a logic "0." | | 3 | 0 | Outstat[3] | Value to be reflected to LStatOut[3] pin. | | 2 | 0 | Outstat[2] | Value to be reflected to LStatOut[2] pin. | | 1 | 0 | Outstat[1] | Value to be reflected to LStatOut[1] pin. | | 0 | 0 | Outstat[0] | Value to be reflected to LStatOut[0] pin. | N8228DSA Advance Rockwell # 3.2 Cell Transmit Registers This section describes the control registers used for transmission of traffic. # 0x08—CGEN (Cell Generation Control Register) The CGEN register controls the device's cell generation functions. | Bit | Default | Name | Description | |-----|---------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | DisHEC | When written to a logic "1," this bit disables internal generation of the HEC field. When disabled, the HEC field from the UTOPIA interface remains unchanged in the transmitted cell. When written to a logic "0," HEC is internally calculated and inserted in the transmitted cell. | | 6 | 1 | EnTxCos | When written to a logic "1," this bit enables the Transmit HEC Coset. When written to a logic "0," the HEC Coset is disabled. | | 5 | 1 | EnTxCellScr | When written to a logic "1," this bit enables the Transmit Cell Scrambler. When written to a logic "0," the Transmit Cell Scrambler is disabled. | | 4 | 0 | ErrHEC | When written to a logic "1," this bit causes the ERRPAT register to be XORed with the calculated HEC byte for one transmit cell. These bits are cleared automatically by internal circuitry after the indicated error insertion has taken place. Clearing takes precedence over a simultaneous write operation to this register. | | 3 | 0 | _ | Reserved, write to a logic "0." | | 2 | 0 | _ | Reserved, write to a logic "0." | | 1 | 0 | EnTxDSSScr | When written to a logic "1," this bit enables the Transmit DSS Scrambler. When written to a logic "0," the Transmit DSS Scrambler is disabled. | | 0 | 0 | EnRxDSSScr | When written to a logic "1," this bit enables the Receive DSS Scrambler. When written to a logic "0," the Receive DSS Scrambler is disabled. | Rockwell Advance N8228DSA 53 # 0x09—HDRFIELD (Header Field Control Register) The HDRFIELD register controls the header insertion elements. | Bit | Default | Name | Description | |-----|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | _ | Reserved, write to a logic "0." | | 6 | 0 | _ | Reserved, write to a logic "0." | | 5 | 0 | _ | Reserved, write to a logic "0." | | 4 | 0 | InsGFC | When written to a logic "1," this bit inserts a Generic Flow Control (GFC) field in the outgoing header from the TXHDR registers. When written to a logic "0," the GFC field is not changed prior to transmission. | | 3 | 0 | InsVPI | When written to a logic "1," this bit inserts a Virtual Path Identifier (VPI) field in the outgoing header from the TXHDR registers. When written to a logic "0," the VPI field is not changed prior to transmission. | | 2 | 0 | InsVCI | When written to a logic "1," this bit inserts a Virtual Channel Identifier (VCI) field in the outgoing header from the TXHDR registers. When written to a logic "0," the VCI field is not changed prior to transmission. | | 1 | 0 | InsPT | When written to a logic "1," this bit inserts a Payload Type (PT) field in the outgoing header from the TXHDR registers. When written to a logic "0," the PT field is not changed prior to transmission. | | 0 | 0 | InsCLP | When written to a logic "1," this bit inserts a Cell Loss Priority (CLP) bit in the outgoing header from the TXHDR registers. When written to a logic "0," the CLP field is not changed prior to transmission. | # 0x0A—IDLPAY (Transmit Idle Cell Payload Control Register) The IDLPAY register contains the transmit idle cell payload. | Bit | Default | Name | Description | |-----|---------|-----------|--------------------------------------------------------------------------------| | 7 | 0 | IdlPay[7] | These bits hold the Transmit Idle Cell Payload values for outgoing idle cells. | | 6 | 1 | IdlPay[6] | | | 5 | 1 | IdlPay[5] | | | 4 | 0 | IdlPay[4] | | | 3 | 1 | IdlPay[3] | | | 2 | 0 | IdlPay[2] | | | 1 | 1 | IdlPay[1] | | | 0 | 0 | IdlPay[0] | | 3.2 Cell Transmit Registers ## 0x0B—ERRPAT (Error Pattern Control Register) The ERRPAT register provides the error pattern for the HEC error insertion function. ErrHEC (bit 4) in the CGEN register (0x08) enables this function. Each bit in the error pattern register is XORed with the coresponding bit of the calculated HEC byte to be errored. | Bit | Default | Name | Description | |-----|---------|-----------|----------------------| | 7 | 0 | ErrPat[7] | Error pattern bit 7. | | 6 | 0 | ErrPat[6] | Error pattern bit 6. | | 5 | 0 | ErrPat[5] | Error pattern bit 5. | | 4 | 0 | ErrPat[4] | Error pattern bit 4. | | 3 | 0 | ErrPat[3] | Error pattern bit 3. | | 2 | 0 | ErrPat[2] | Error pattern bit 2. | | 1 | 0 | ErrPat[1] | Error pattern bit 1. | | 0 | 0 | ErrPat[0] | Error pattern bit 0. | ### 0x10—TXHDR1 (Transmit Cell Header Control Register 1) The TXHDR1 register contains the first byte of the Transmit Cell Header. It controls the header value that is inserted in the transmitted cell. This header consists of 32 bits divided among four registers (TXHDR1-4). Cell generation is described in detail in Section 2.1.1. | Bit | Default | Name | Description | |-----|---------|-----------|----------------------------------------------------------------------------------------| | 7 | 0 | TxHdr1[7] | These bits hold the Transmit Header values for Octet 1 of the outgoing cell. Insertion | | 6 | 0 | TxHdr1[6] | of the bits is controlled by the HDRFIELD register (0x09). | | 5 | 0 | TxHdr1[5] | GFC/VPI bits<br>(for UNI they are GFC bits, for NNI the are VPI bits) | | 4 | 0 | TxHdr1[4] | | | 3 | 0 | TxHdr1[3] | | | 2 | 0 | TxHdr1[2] | VPI bits | | 1 | 0 | TxHdr1[1] | | | 0 | 0 | TxHdr1[0] | | Rockwell Advance N8228DSA 55 3.2 Cell Transmit Registers Octal ATM Transmission Convergence PHY Device # 0x11—TXHDR2 (Transmit Cell Header Control Register 2) The TXHDR2 register contains the second byte of the Transmit Cell Header. (See 0x10—TXHDR1.) | Bit | Default | Name | Description | |-----|---------|-----------|----------------------------------------------------------------------------------------| | 7 | 0 | TxHdr2[7] | These bits hold the Transmit Header values for Octet 2 of the outgoing cell. Insertion | | 6 | 0 | TxHdr2[6] | of the bits is controlled by the HDRFIELD register (0x09). | | 5 | 0 | TxHdr2[5] | VPI bits | | 4 | 0 | TxHdr2[4] | | | 3 | 0 | TxHdr2[3] | | | 2 | 0 | TxHdr2[2] | VCI bits | | 1 | 0 | TxHdr2[1] | | | 0 | 0 | TxHdr2[0] | | # 0x12—TXHDR3 (Transmit Cell Header Control Register 3) The TXHDR3 register contains the third byte of the Transmit Cell Header. (See 0x10—TXHDR1.) | Bit | Default | Name | Description | |-----|---------|-----------|----------------------------------------------------------------------------------------| | 7 | 0 | TxHdr3[7] | These bits hold the Transmit Header values for Octet 3 of the outgoing cell. Insertion | | 6 | 0 | TxHdr3[6] | of the bits is controlled by the HDRFIELD register (0x09). | | 5 | 0 | TxHdr3[5] | | | 4 | 0 | TxHdr3[4] | VCI bits | | 3 | 0 | TxHdr3[3] | | | 2 | 0 | TxHdr3[2] | | | 1 | 0 | TxHdr3[1] | | | 0 | 0 | TxHdr3[0] | | N8228DSA Advance Rockwell 3.2 Cell Transmit Registers # 0x13—TXHDR4 (Transmit Cell Header Control Register 4) The TXHDR4 register contains the fourth byte of the Transmit Cell Header. (See 0x10—TXHDR1.) | Bit | Default | Name | Description | |-----|---------|-----------|----------------------------------------------------------------------------------------| | 7 | 0 | TxHdr4[7] | These bits hold the Transmit Header values for Octet 4 of the outgoing cell. Insertion | | 6 | 0 | TxHdr4[6] | of the bits is controlled by the HDRFIELD register (0x09). | | 5 | 0 | TxHdr4[5] | VCI bits | | 4 | 0 | TxHdr4[4] | | | 3 | 0 | TxHdr4[3] | | | 2 | 0 | TxHdr4[2] | Payload-type bits | | 1 | 0 | TxHdr4[1] | | | 0 | 0 | TxHdr4[0] | Cell Loss Priority bit | # 0x14—TXIDL1 (Transmit Idle Cell Header Control Register 1) The TXIDL1 register contains the first byte of the Transmit Idle Cell Header. It controls the header value that is inserted in the transmitted idle cells. This header consists of 32 bits divided among four registers. Cell generation is described in detail in Section 2.1.1. | Bit | Default | Name | Description | |-----|---------|-----------|----------------------------------------------------------------------------------------| | 7 | 0 | TxIdl1[7] | These bits hold the Transmit Idle Cell Header values for Octet 1 of the outgoing cell. | | 6 | 0 | TxIdl1[6] | | | 5 | 0 | TxIdl1[5] | GFC/VPI bits<br>(for UNI they are GFC bits, for NNI the are VPI bits) | | 4 | 0 | TxIdl1[4] | (for only they are or o bits, for infinite are verbits) | | 3 | 0 | Txldl1[3] | | | 2 | 0 | Txldl1[2] | VPI bits | | 1 | 0 | Txldl1[1] | | | 0 | 0 | TxIdl1[0] | | Rockwell Advance N8228DSA 57 3.0 Registers RS8228 3.2 Cell Transmit Registers Octal ATM Transmission Convergence PHY Device # 0x15—TXIDL2 (Transmit Idle Cell Header Control Register 2) The TXIDL2 register contains the second byte of the Transmit Idle Cell Header. (See 0x14—TXIDL1.) | Bit | Default | Name | Description | |-----|---------|-----------|----------------------------------------------------------------------------------------| | 7 | 0 | Txldl2[7] | These bits hold the Transmit Idle Cell Header values for Octet 2 of the outgoing cell. | | 6 | 0 | TxIdl2[6] | | | 5 | 0 | Txldl2[5] | VPI bits | | 4 | 0 | TxIdl2[4] | | | 3 | 0 | TxIdl2[3] | | | 2 | 0 | TxIdl2[2] | VCI bits | | 1 | 0 | Txldl2[1] | | | 0 | 0 | TxIdl2[0] | | # 0x16—TXIDL3 (Transmit Idle Cell Header Control Register 3) The TXIDL3 register contains the third byte of the Transmit Idle Cell Header. (See 0x14—TXIDL1.) | Bit | Default | Name | Description | |-----|---------|-----------|----------------------------------------------------------------------------------------| | 7 | 0 | TxIdI3[7] | These bits hold the Transmit Idle Cell Header values for Octet 3 of the outgoing cell. | | 6 | 0 | TxIdl3[6] | | | 5 | 0 | TxIdl3[5] | | | 4 | 0 | TxIdI3[4] | VCI bits | | 3 | 0 | Txldl3[3] | | | 2 | 0 | Txldl3[2] | | | 1 | 0 | TxIdl3[1] | | | 0 | 0 | Txldl3[0] | | N8228DSA Advance Rockwell 3.2 Cell Transmit Registers # 0x17—TXIDL4 (Transmit Idle Cell Header Control Register 4) The TXIDL4 register contains the fourth byte of the Transmit Idle Cell Header. (See 0x14—TXIDL1.) | Bit | Default | Name | Description | |-----|---------|-----------|----------------------------------------------------------------------------------------| | 7 | 0 | Txldl4[7] | These bits hold the Transmit Idle Cell Header values for Octet 4 of the outgoing cell. | | 6 | 0 | TxIdI4[6] | VCI bits | | 5 | 0 | TxIdI4[5] | | | 4 | 0 | TxIdI4[4] | | | 3 | 0 | TxIdI4[3] | | | 2 | 0 | TxIdI4[2] | Payload-type bits | | 1 | 0 | TxIdI4[1] | | | 0 | 1 | Txldl4[0] | Cell Loss Priority bit | Rockwell Advance N8228DSA 59 # 3.3 Cell Receive Registers This section describes the control registers used for reception of traffic. #### 0x0C—CVAL (Cell Validation Control Register) The CVAL register controls the validation of incoming cells. | Bit | Default | Name | Description | |-----|---------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | RejHdr | When written to a logic "1," this bit enables the Rejection of certain Header cells. When enabled, cells with headers matching the RXHDRx/RXMSKx definition are rejected and all others are accepted. When written to a logic "0," cells with matching headers are accepted and cells with non-matching headers are rejected. | | 6 | 1 | DelIdle | When written to a logic "1," this bit enables the Deletion of Idle Cells. When enabled, cells matching the RXIDL/IDLMSK definition are deleted from the received cell stream. When written to a logic "0," idle cells are included in the received stream. | | 5 | 1 | EnRxCos | When written to a logic "1," this bit enables the Receive HEC Coset. When written to a logic "0," the HEC Coset is disabled. | | 4 | 1 | EnRxCellScr | When written to a logic "1," this bit enables the Receive Cell Scrambler. When written to a logic "0," the Receive Cell Scrambler is disabled. | | 3 | 1 | EnHECCorr | When written to a logic "1," this bit enables HEC Correction. When written to a logic "0," HEC Correction is disabled. | | 2 | 0 | DisHECChk | When written to a logic "1," this bit disables HEC Checking. When written to a logic "0," HEC checking is performed as a cell validation criterion. | | 1 | 0 | DisCellRcvr | When written to a logic "1," this bit disables the Cell Receiver. When disabled, all cell reception is disabled on the next cell boundary. When written to a logic "0," cell reception begins or resumes on the next cell boundary. | | 0 | 0 | DisLOCD | When written to a logic "1," this bit disables Loss of Cell Delineation. When disabled, cells are passed even if cell delineation has not been found. When written to a logic "0," cells are passed only while cell alignment has been achieved. | 3.3 Cell Receive Registers #### 0x18—RXHDR1 (Receive Cell Header Control Register 1) The RXHDR1 register contains the first byte of the Receive Cell Header. The header values direct ATM cells to the UTOPIA port if an incoming ATM cell header matches the value in the header register. Receive Header Mask Registers further qualify ATM cell reception. This header consists of 32 bits divided among four registers. | Bit | Default | Name | Description | |-----|---------|-----------|-----------------------------------------------------------------------------| | 7 | 0 | RxHdr1[7] | These bits hold the Receive Header values for Octet 1 of the incoming cell. | | 6 | 0 | RxHdr1[6] | | | 5 | 0 | RxHdr1[5] | | | 4 | 0 | RxHdr1[4] | | | 3 | 0 | RxHdr1[3] | | | 2 | 0 | RxHdr1[2] | | | 1 | 0 | RxHdr1[1] | | | 0 | 0 | RxHdr1[0] | | #### 0x19—RXHDR2 (Receive Cell Header Control Register 2) The RXHDR2 register contains the second byte of the Receive Cell Header. (See 0x18—RXHDR1.) | Bit | Default | Name | Description | |-----|---------|-----------|-----------------------------------------------------------------------------| | 7 | 0 | RxHdr2[7] | These bits hold the Receive Header values for Octet 2 of the incoming cell. | | 6 | 0 | RxHdr2[6] | | | 5 | 0 | RxHdr2[5] | | | 4 | 0 | RxHdr2[4] | | | 3 | 0 | RxHdr2[3] | | | 2 | 0 | RxHdr2[2] | | | 1 | 0 | RxHdr2[1] | | | 0 | 0 | RxHdr2[0] | | 3.0 Registers RS8228 3.3 Cell Receive Registers Octal ATM Transmission Convergence PHY Device ### 0x1A—RXHDR3 (Receive Cell Header Control Register 3) The RXHDR3 register contains the third byte of the Receive Cell Header. (See 0x18—RXHDR1.) | Bit | Default | Name | Description | |-----|---------|-----------|-----------------------------------------------------------------------------| | 7 | 0 | RxHdr3[7] | These bits hold the Receive Header values for Octet 3 of the incoming cell. | | 6 | 0 | RxHdr3[6] | | | 5 | 0 | RxHdr3[5] | | | 4 | 0 | RxHdr3[4] | | | 3 | 0 | RxHdr3[3] | | | 2 | 0 | RxHdr3[2] | | | 1 | 0 | RxHdr3[1] | | | 0 | 0 | RxHdr3[0] | | ### 0x1B—RXHDR4 (Receive Cell Header Control Register 4) The RXHDR4 register contains the fourth byte of the Receive Cell Header. (See 0x18—RXHDR1.) | Bit | Default | Name | Description | |-----|---------|-----------|-----------------------------------------------------------------------------| | 7 | 0 | RxHdr4[7] | These bits hold the Receive Header values for Octet 4 of the incoming cell. | | 6 | 0 | RxHdr4[6] | | | 5 | 0 | RxHdr4[5] | | | 4 | 0 | RxHdr4[4] | | | 3 | 0 | RxHdr4[3] | | | 2 | 0 | RxHdr4[2] | | | 1 | 0 | RxHdr4[1] | | | 0 | 0 | RxHdr4[0] | | 3.3 Cell Receive Registers #### 0x1C—RXMSK1 (Receive Cell Mask Control Register 1) The RXMSK1 register contains the first byte of the Receive Cell Mask. It modifies ATM cell screening, which compares the Receive Cell Header Registers to the incoming cells (see Section 2.1.2.2). Setting a bit in the Mask Register causes the corresponding bit in the received ATM cell header to be disregarded for screening. For example, setting RXMSK1, bit 0 to "1," causes ATM cells to be accepted with either 1 or 0 in the octet 1, bit 0 position. Combinations of Receive Header Mask bits can select groups of ATM VPI/VCIs for reception. This mask consists of 32 bits divided among four registers. | Bit | Default | Name | Description | |-----|---------|-----------|---------------------------------------------------------------------------| | 7 | 1 | RxMsk1[7] | These bits hold the Receive Header Mask for Octet 1 of the incoming cell. | | 6 | 1 | RxMsk1[6] | | | 5 | 1 | RxMsk1[5] | | | 4 | 1 | RxMsk1[4] | | | 3 | 1 | RxMsk1[3] | | | 2 | 1 | RxMsk1[2] | | | 1 | 1 | RxMsk1[1] | | | 0 | 1 | RxMsk1[0] | | #### 0x1D—RXMSK2 (Receive Cell Mask Control Register 2) The RXMSK2 register contains the second byte of the Receive Cell Mask. (See 0x1D—RXMSK1.) | Bit | Default | Name | Description | |-----|---------|-----------|---------------------------------------------------------------------------| | 7 | 1 | RxMsk2[7] | These bits hold the Receive Header Mask for Octet 2 of the incoming cell. | | 6 | 1 | RxMsk2[6] | | | 5 | 1 | RxMsk2[5] | | | 4 | 1 | RxMsk2[4] | | | 3 | 1 | RxMsk2[3] | | | 2 | 1 | RxMsk2[2] | | | 1 | 1 | RxMsk2[1] | | | 0 | 1 | RxMsk2[0] | | 3.0 Registers RS8228 3.3 Cell Receive Registers Octal ATM Transmission Convergence PHY Device ### 0x1E—RXMSK3 (Receive Cell Mask Control Register 3) The RXMSK3 register contains the third byte of the Receive Cell Mask. (See 0x1D—RXMSK1.) | Bit | Default | Name | Description | |-----|---------|-----------|---------------------------------------------------------------------------| | 7 | 1 | RxMsk3[7] | These bits hold the Receive Header Mask for Octet 3 of the incoming cell. | | 6 | 1 | RxMsk3[6] | | | 5 | 1 | RxMsk3[5] | | | 4 | 1 | RxMsk3[4] | | | 3 | 1 | RxMsk3[3] | | | 2 | 1 | RxMsk3[2] | | | 1 | 1 | RxMsk3[1] | | | 0 | 1 | RxMsk3[0] | | #### 0x1F—RXMSK4 (Receive Cell Mask Control Register 4) The RXMSK4 register contains the fourth byte of the Receive Cell Mask. (See 0x1D—RXMSK1.) | Bit | Default | Name | Description | |-----|---------|-----------|---------------------------------------------------------------------------| | 7 | 1 | RxMsk4[7] | These bits hold the Receive Header Mask for Octet 4 of the incoming cell. | | 6 | 1 | RxMsk4[6] | | | 5 | 1 | RxMsk4[5] | | | 4 | 1 | RxMsk4[4] | | | 3 | 1 | RxMsk4[3] | | | 2 | 1 | RxMsk4[2] | | | 1 | 1 | RxMsk4[1] | | | 0 | 1 | RxMsk4[0] | | 3.3 Cell Receive Registers #### 0x20—RXIDL1 (Receive Idle Cell Header Control Register 1) The RXIDL1 register contains the first byte of the Receive Idle Cell Header. It defines ATM idle cells for the cell receiver. Idle cells are .discarded from the received stream if register CVAL (0x0C) bit 6 is set to "1." This header consists of 32 bits divided among four registers. | Bit | Default | Name | Description | |-----|---------|-----------|--------------------------------------------------------------------------------| | 7 | 0 | RxIdl1[7] | These bits hold the Receive Idle cell header for Octet 1 of the incoming cell. | | 6 | 0 | RxIdl1[6] | | | 5 | 0 | RxIdl1[5] | | | 4 | 0 | RxIdl1[4] | | | 3 | 0 | RxIdl1[3] | | | 2 | 0 | Rxldl1[2] | | | 1 | 0 | Rxldl1[1] | | | 0 | 0 | Rxldl1[0] | | #### 0x21—RXIDL2 (Receive Idle Cell Header Control Register 2) The RXIDL2 register contains the second byte of the Receive Idle Cell Header. (See 0x20—RXIDL1.) | Bit | Default | Name | Description | |-----|---------|-----------|--------------------------------------------------------------------------------| | 7 | 0 | RxIdl2[7] | These bits hold the Receive Idle cell header for Octet 2 of the incoming cell. | | 6 | 0 | RxIdl2[6] | | | 5 | 0 | RxIdI2[5] | | | 4 | 0 | RxIdI2[4] | | | 3 | 0 | RxIdI2[3] | | | 2 | 0 | RxIdl2[2] | | | 1 | 0 | RxIdI2[1] | | | 0 | 0 | RxIdI2[0] | | 3.0 Registers RS8228 3.3 Cell Receive Registers Octal ATM Transmission Convergence PHY Device ### 0x22—RXIDL3 (Receive Idle Cell Header Control Register 3) The RXIDL3 register contains the third byte of the Receive Idle Cell Header. (See 0x20—RXIDL1.) | Bit | Default | Name | Description | |-----|---------|-----------|--------------------------------------------------------------------------------| | 7 | 0 | RxIdI3[7] | These bits hold the Receive Idle cell header for Octet 3 of the incoming cell. | | 6 | 0 | RxIdI3[6] | | | 5 | 0 | RxIdI3[5] | | | 4 | 0 | RxIdI3[4] | | | 3 | 0 | RxIdI3[3] | | | 2 | 0 | RxIdI3[2] | | | 1 | 0 | RxIdl3[1] | | | 0 | 0 | RxIdI3[0] | | ### 0x23—RXIDL4 (Receive Idle Cell Header Control Register 4) The RXIDL4 register contains the fourth byte of the Receive Idle Cell Header. (See 0x20—RXIDL1.) | Bit | Default | Name | Description | |-----|---------|-----------|--------------------------------------------------------------------------------| | 7 | 0 | RxIdI4[7] | These bits hold the Receive Idle cell header for Octet 4 of the incoming cell. | | 6 | 0 | RxIdI4[6] | | | 5 | 0 | RxIdI4[5] | | | 4 | 0 | RxIdI4[4] | | | 3 | 0 | RxIdI4[3] | | | 2 | 0 | RxIdI4[2] | | | 1 | 0 | RxIdI4[1] | | | 0 | 1 | RxIdI4[0] | | 3.3 Cell Receive Registers #### 0x24—IDLMSK1 (Receive Idle Cell Mask Control Register 1) The IDLMSK1 register contains the first byte of the Receive Idle Cell Mask. It modifies ATM cell screening, which compares the Receive Idle Cell Header Registers to the incoming cells (see Section 2.1.2.2). Setting a bit in the Mask Register causes the corresponding bit in the received ATM idle cell header to be disregarded for screening. For example, setting IDLMSK1, bit 0 to "1," causes cells to be accepted as ATM idle cells with either 1 or 0 in the octet 1, bit 0 position. This header consists of 32 bits divided among four registers. | Bit | Default | Name | Description | |-----|---------|------------|-------------------------------------------------------------------------------| | 7 | 0 | IdlMsk1[7] | These bits hold the Receive Idle cell header mask for Octet 1 of the incoming | | 6 | 0 | IdlMsk1[6] | cell. | | 5 | 0 | IdlMsk1[5] | | | 4 | 0 | IdlMsk1[4] | | | 3 | 0 | IdlMsk1[3] | | | 2 | 0 | IdlMsk1[2] | | | 1 | 0 | IdlMsk1[1] | | | 0 | 0 | IdlMsk1[0] | | #### 0x25—IDLMSK2 (Receive Idle Cell Mask Control Register 2) The IDLMSK2 register contains the second byte of the Receive Idle Cell Mask. (See 0x24—RXMSKL1.) | Bit | Default | Name | Description | |-----|---------|------------|-------------------------------------------------------------------------------| | 7 | 0 | ldlMsk2[7] | These bits hold the Receive Idle cell header mask for Octet 2 of the incoming | | 6 | 0 | IdlMsk2[6] | cell. | | 5 | 0 | IdlMsk2[5] | | | 4 | 0 | IdIMsk2[4] | | | 3 | 0 | ldlMsk2[3] | | | 2 | 0 | IdlMsk2[2] | | | 1 | 0 | ldlMsk2[1] | | | 0 | 0 | ldlMsk2[0] | | 3.0 Registers RS8228 3.3 Cell Receive Registers Octal ATM Transmission Convergence PHY Device ### 0x26—IDLMSK3 (Receive Idle Cell Mask Control Register 3) The IDLMSK3 register contains the third byte of the Receive Idle Cell Mask. (See 0x24—RXMSKL1.) | Bit | Default | Name | Description | |-----|---------|------------|-------------------------------------------------------------------------------| | 7 | 0 | IdlMsk3[7] | These bits hold the Receive Idle cell header mask for Octet 3 of the incoming | | 6 | 0 | IdlMsk3[6] | cell. | | 5 | 0 | IdlMsk3[5] | | | 4 | 0 | IdlMsk3[4] | | | 3 | 0 | IdlMsk3[3] | | | 2 | 0 | IdlMsk3[2] | | | 1 | 0 | ldlMsk3[1] | | | 0 | 0 | IdlMsk3[0] | | ### 0x27—IDLMSK4 (Receive Idle Cell Mask Control Register 4) The IDLMSK4 register contains the fourth byte of the Receive Idle Cell Mask. (See 0x24—RXMSKL1.) | Bit | Default | Name | Description | |-----|---------|------------|-------------------------------------------------------------------------------| | 7 | 0 | ldlMsk4[7] | These bits hold the Receive Idle cell header mask for Octet 4 of the incoming | | 6 | 0 | ldlMsk4[6] | cell. | | 5 | 0 | IdlMsk4[5] | | | 4 | 0 | IdIMsk4[4] | | | 3 | 0 | IdlMsk4[3] | | | 2 | 0 | IdlMsk4[2] | | | 1 | 0 | ldlMsk4[1] | | | 0 | 0 | ldlMsk4[0] | | 3.4 UTOPIA Registers # 3.4 UTOPIA Registers This section describes the control registers for the UTOPIA operations. #### 0x0D—UTOP1 (UTOPIA Control Register 1) The UTOP1 register controls the UTOPIA resets, parity orientation, and the transmit FIFO fill-level threshold. | Bit | Default | Name | Description | |-----|---------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | TxReset | When written to a logic "1," this bit resets the transmit FIFO pointers. This reset should only be used as a test function since it can create short cells. | | 6 | 0 | RxReset | When written to a logic "1," this bit resets the receive FIFO pointers. This reset should only be used as a test function since it can create short cells. | | 5 | 0 | _ | Reserved, write to a logic "0." | | 4 | 0 | _ | Reserved, write to a logic "0." | | 3 | 0 | _ | Reserved, write to a logic "0." | | 2 | 0 | OddEven <sup>1</sup> | This bit determines Odd/Even Parity. When written to a logic "1," even parity is generated and checked. When set to a logic "0," odd parity is generated and checked. | | 1 | 0 | TxFill[1] <sup>1</sup> | These bits set the Transmit FIFO Fill-level threshold for UTxClAv (pin Y12). | | 0 | 0 | TxFill[0] <sup>1</sup> | 00 - TxClAv indicates full after 1 more cell 01 - TxClAv indicates full after 2 more cells 10 - TxClAv indicates full after 3 more cells 11 - TxClAv indicates full after 3 more cells | <sup>&</sup>lt;sup>1</sup>These bits should only be changed when the device or port logic reset is asserted. 3.4 UTOPIA Registers Octal ATM Transmission Convergence PHY Device ## 0x0E—UTOP2 (UTOPIA Control Register 2) The UTOP2 register contains the multi-PHY address value for the device. | Bit | Default | Name | Description | |-----|-------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | Test 1 | This is a test function, set to a logic "0." | | 6 | 0 | Test 2 | This is a test function, set to a logic "0." | | 5 | 0 | UtopRxDis <sup>1</sup> | When written to a logic "1," this bit disables the UTOPIA receiver output bus for this port. | | 4 | 0 | MphyAddr[4] - MSB <sup>1</sup> | These bits are the Multi-PHY Device Address. Each RS8228 port should have a unique address. These bits correspond to the URxAddr and UTxA- | | 3 | 0 | MphyAddr[3] <sup>1</sup> | ddr pins. When the pin matches the bit values, the port is accessed. This | | 2 | *(see note) | MphyAddr[2] <sup>1</sup> | port ignores any transactions meant for another port or PHY device. NOTE: *The default for these bits is the port number for each port. (000 - | | 1 | *(see note) | MphyAddr[1] <sup>1</sup> | Port 0, 001 - Port 1, 010 - Port 2, 011 - Port 3, 100 - Port 4, 101 - | | 0 | *(see note) | MphyAddr[0] - LSB <sup>1</sup> | Port 5, 110 - Port 6, 111 - Port 7) | <sup>&</sup>lt;sup>1</sup>These bits should only be changed when the device or port logic reset is asserted. 3.0 Registers ## 3.5 Status and Interrupt Registers These registers contain interrupt enables, interrupt indications, and status information. #### 0x0200—SUMPORT (Summary Port Interrupt Status Register) The SUMPORT register indicates the port summary interrupts. | Bit | Default | Name | Description | |-----|---------|-------------------------|-------------------------------------------------------------------------------------------| | 7 | 0 | PortInt[7] <sup>1</sup> | This bit is a summary indicator of the interrupts from the Port 7 SUMINT register (01C0). | | 6 | 0 | PortInt[6] <sup>1</sup> | This bit is a summary indicator of the interrupts from the Port 6 SUMINT register (0180). | | 5 | 0 | PortInt[5] <sup>1</sup> | This bit is a summary indicator of the interrupts from the Port 5 SUMINT register (0140). | | 4 | 0 | PortInt[4] <sup>1</sup> | This bit is a summary indicator of the interrupts from the Port 4 SUMINT register (0100). | | 3 | 0 | PortInt[3] <sup>1</sup> | This bit is a summary indicator of the interrupts from the Port 3 SUMINT register (00C0). | | 2 | 0 | PortInt[2] <sup>1</sup> | This bit is a summary indicator of the interrupts from the Port 2 SUMINT register (0080). | | 1 | 0 | PortInt[1] <sup>1</sup> | This bit is a summary indicator of the interrupts from the Port 1 SUMINT register (0040). | | 0 | 0 | PortInt[0] <sup>1</sup> | This bit is a summary indicator of the interrupts from the Port 0 SUMINT register (0000). | <sup>&</sup>lt;sup>1</sup>This bit is a pointer to the next interrupt indication register to be read. This bit will be cleared when the interrupt bit in the corresponding interrupt indication register is read and automatically cleared. #### 0x0201—ENSUMPORT (Summary Port Interrupt Control Register) The ENSUMPORT register controls which of the interrupts listed in the SUMPORT register (0x0200) are observed on the MInt~ (pin B19) if MInt~ is also enabled. See Section 2.4.6 | Bit | Default | Name | Description | |-----|---------|--------------|-------------------------------------------------------------------| | 7 | 1 | EnPortInt[7] | This bit enables PortInt[7] to appear on the MInt~ pin (pin B19). | | 6 | 1 | EnPortInt[6] | This bit enables PortInt[6] to appear on the MInt~ pin (pin B19). | | 5 | 1 | EnPortInt[5] | This bit enables PortInt[5] to appear on the MInt~ pin (pin B19). | | 4 | 1 | EnPortInt[4] | This bit enables PortInt[4] to appear on the MInt~ pin (pin B19). | | 3 | 1 | EnPortInt[3] | This bit enables PortInt[3] to appear on the MInt~ pin (pin B19). | | 2 | 1 | EnPortInt[2] | This bit enables PortInt[2] to appear on the MInt~ pin (pin B19). | | 1 | 1 | EnPortInt[1] | This bit enables PortInt[1] to appear on the MInt~ pin (pin B19). | | 0 | 1 | EnPortInt[0] | This bit enables PortInt[0] to appear on the MInt~ pin (pin B19). | #### 0x00—SUMINT (Summary Interrupt Indication Status Register) The SUMINT register indicates the one-second interrupts, external framer interrupts, and port summary interrupts. | Bit | Default | Name | Description | |-----|---------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | _ | Reserved, set to a logic "0." | | 6 | 0 | _ | Reserved, set to a logic "0." | | 5 | 0 | _ | Reserved, set to a logic "0." | | 4 | 0 | _ | Reserved, set to a logic "0." | | 3 | Х | OneSecInt <sup>1</sup> | When a logic "1" is read, this bit indicates a One Second Interrupt. This interrupt signifies that a rising edge occured on the OneSecIn pin (pin A17). This interrupt will be generated for each rising edge on the OneSecIn pin. | | 2 | Х | ExInt <sup>2</sup> | When a logic "1" is read, this bit indicates an active External Interrupt on the LInt~pin (pins G19, G18, E18, E19, E20, C18, C19, or C20). | | 1 | Х | TxCellInt <sup>3</sup> | When a logic "1" is read, this bit indicates a Transmit Cell Interrupt. This interrupt is a summary interrupt and signifies that an interrupt indication has occurred in the TxCellInt register (0x2C). | | 0 | Х | RxCellInt <sup>3</sup> | When a logic "1" is read, this bit indicates a Receive Cell Interrupt. This interrupt is a summary interrupt and signifies that an interrupt indication has occurred in the RxCellInt register (0x2D). | <sup>&</sup>lt;sup>1</sup>This interrupt bit is cleared when this register is read in any of the eight ports. <sup>&</sup>lt;sup>2</sup>Single event—A 1 -> 0 transition on the corresponding pin causes this interrupt to occur provided that this interrupt has been enabled by the corresponding enable bit. Reading this interrupt register clears this interrupt. <sup>&</sup>lt;sup>3</sup>This bit is a summary indication of any interrupt events that occurred in the indicated registers. This bit is a pointer to the next interrupt indication register to be read. This bit will be cleared when the interrupt bits in the corresponding interrupt indication registers are read and automatically cleared. 3.5 Status and Interrupt Registers #### 0x01—ENSUMINT (Summary Interrupt Control Register) The ENSUMINT register controls which of the interrupts listed in the SUMINT register (0x00) appear in the SUMPORT register and on the MInt~ (pin B19), provided the corresponding ENSUMPORT bit is enabled and EnIntPin (bit 3) in the MODE register (0x0202) is enabled. | Bit | Default | Name | Description | |-----|---------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | _ | Reserved, set to a logic "0." | | 6 | 0 | | Reserved, set to a logic "0." | | 5 | 0 | _ | Reserved, set to a logic "0." | | 4 | 0 | _ | Reserved, set to a logic "0." | | 3 | 1 | EnOneSecInt | When written to a logic "1," this bit enables the one-second interrupt generated by the OneSecIn pin (pin A17) to appear on the MInt~ output pin (pin B19). | | 2 | 1 | EnExtInt | When written to a logic "1," this bit enables the External Interrupt to appear on the MInt~ pin (pin B19), provided that EnPortInt in the ENSUMPORT register (0x0201) is enabled for this port. | | 1 | 1 | EnXmtCellInt | When written to a logic "1," this bit enables the transmit cell interrupts located in the TxCellInt register (0x2C). These interrupts appear can on the MInt~ pin (pin B19), provided that EnPortInt in the ENSUMPORT register (0x0201) is enabled for this port and EnIntPin (bit 3) in the MODE register (0x0202) is enabled. | | 0 | 1 | EnRcvCellInt | When written to a logic "1," this bit enables the receive cell interrupts located in the RxCellInt register (0x2D). These interrupts can appear on the MInt~ pin (pin B19), provided that EnPortInt in the ENSUMPORT register (0x0201) is enabled for this port and EnIntPin (bit 3) in the MODE register (0x0202) is enabled. | #### 0x28—ENCELLT (Transmit Cell Interrupt Control Register) The ENCELLT register controls which of the interrupts listed in the TxCellInt register (0x2C) appear on the MInt~ pin (pin B19), provided that both EnXmtCellInt (bit 1) in the ENSUMINT register (0x01) and EnPortInt in the ENSUMPORT register (0x0201) for this port are enabled, and EnIntPin (bit 3) in the MODE register (0x0202) is enabled. | Bit | Default | Name | Description | |-----|---------|----------------|-------------------------------------------------------------------------------------| | 7 | 1 | EnParErrInt | When written to a logic "1," this bit enables the Parity Error Interrupt. | | 6 | 1 | EnSOCErrInt | When written to a logic "1," this bit enables the Start of Cell Error Interrupt. | | 5 | 1 | EnXmtOvfIInt | When written to a logic "1," this bit enables the Transmit FIFO Overflow Interrupt. | | 4 | 1 | EnRcvOvfIInt | When written to a logic "1," this bit enables the Receive FIFO Overflow Interrupt. | | 3 | 1 | EnCellSentInt | When written to a logic "1," this bit enables the Cell Sent Interrupt. | | 2 | 1 | EnBusCnflctInt | When written to a logic "1," this bit enables the Bus Conflict Interrupt. | | 1 | 0 | _ | Reserved, set to a logic "0." | | 0 | 0 | _ | Reserved, set to a logic "0." | #### 0x29—ENCELLR (Receive Cell Interrupt Control Register) The ENCELLR register controls which of the interrupts listed in the RxCellInt register (0x2D) appear on the MInt~ pin (pin B19), provided that both EnRcvCellInt (bit 0) in the ENSUMINT register (0x01) and EnPortInt in the ENSUMPORT register (0x0201) for this port are enabled, and EnIntPin (bit 3) in the MODE register (0x0202) is enabled. | Bit | Default | Name | Description | |-----|---------|----------------|---------------------------------------------------------------------------------------| | 7 | 1 | EnLOCDInt | When written to a logic "1," this bit enables a Loss of Cell Delineation Interrupt. | | 6 | 1 | EnHECDetInt | When written to a logic "1," this bit enables a HEC Error Detected Interrupt. | | 5 | 1 | EnHECCorrInt | When written to a logic "1," this bit enables a HEC Error Corrected Interrupt. | | 4 | 1 | EnRcvrHldInt | When written to a logic "1," this bit enables a Receiver Hold Interrupt. | | 3 | 1 | EnCellRcvdInt | When written to a logic "1," this bit enables a Cell Received Interrupt. | | 2 | 1 | EnIdleRcvdInt | When written to a logic "1," this bit enables an Idle Cell Received Interrupt. | | 1 | 1 | EnNonMatchInt | When written to a logic "1," this bit enables a Non-matching Cell Received Interrupt. | | 0 | 1 | EnNonZerGFCInt | When written to a logic "1," this bit enables a Non-zero GFC Received Interrupt. | #### 0x2C—TXCELLINT (Transmit Cell Interrupt Indication Status Register) The TXCELLINT register indicates that a change of status has occurred within the transmit status signals. | Bit | Default | Name | Description | |-----|---------|---------------------------|-----------------------------------------------------------------------------------------| | 7 | Х | ParErrInt <sup>1</sup> | When a logic "1" is read, this bit indicates that a Parity Error has occurred. | | 6 | Х | SOCErrInt <sup>1</sup> | When a logic "1" is read, this bit indicates that a Start of Cell Error has occurred. | | 5 | Х | XmtOvflInt <sup>1</sup> | When a logic "1" is read, this bit indicates that aTransmit FIFO Overflow has occurred. | | 4 | Х | RcvOvfIInt <sup>1</sup> | When a logic "1" is read, this bit indicates that a Receive FIFO Overflow has occurred. | | 3 | Х | CellSentInt <sup>1</sup> | When a logic "1" is read, this bit indicates that a cell has been sent. | | 2 | Х | BusCnflctInt <sup>1</sup> | When a logic "1" is read, this bit indicates that a Bus Conflict has occurred. | | 1 | 0 | _ | Reserved, set to a logic "0." | | 0 | 0 | _ | Reserved, set to a logic "0." | <sup>&</sup>lt;sup>1</sup>Single event—A 0 -> 1 transition on the corresponding status bit causes this interrupt to occur provided that this interrupt has been enabled by the corresponding enable bit. Reading this interrupt register clears this interrupt. 3.5 Status and Interrupt Registers ### 0x2D—RXCELLINT (Receive Cell Interrupt Indication Status Register) The RXCELLINT register indicates that a change of status has occurred within the receive status signals. | Bit | Default | Name | Description | |-----|---------|---------------------------|--------------------------------------------------------------------------------------------| | 7 | Х | LOCDInt <sup>1</sup> | When a logic "1" is read, this bit indicates that a Loss of Cell Delineation has occurred. | | 6 | Х | HECDetInt <sup>2</sup> | When a logic "1" is read, this bit indicates that a HEC Error was detected. | | 5 | Х | HECCorrInt <sup>2</sup> | When a logic "1" is read, this bit indicates that a HEC Error was corrected. | | 4 | Х | RcvrHldInt <sup>1</sup> | When a logic "1" is read, this bit indicates that a Receiver Hold has occurred. | | 3 | Х | CellRcvdInt <sup>2</sup> | When a logic "1" is read, this bit indicates that a cell has been received. | | 2 | Х | IdleRcvdInt <sup>2</sup> | When a logic "1" is read, this bit indicates that an Idle Cell has been received. | | 1 | Х | NonMatchInt <sup>2</sup> | When a logic "1" is read, this bit indicates that a Non-matching Cell has been received. | | 0 | Х | NonZerGFCInt <sup>2</sup> | When a logic "1" is read, this bit indicates that a Non-zero GFC has been received. | <sup>&</sup>lt;sup>1</sup>Dual event—Either a 0 -> 1 or a 1 -> 0 transition on the corresponding status bit causes this interrupt to occur provided that this interrupt has been enabled by the corresponding enable bit. Reading this interrupt register clears this interrupt. ## 0x2E—TXCELL (Transmit Cell Status Register) The TXCELL register contains status for the cell transmitter. | Bit | Default | Name | Description | |-----|---------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Х | ParErr <sup>1</sup> | When a logic "1" is read, this bit indicates that a parity error was received on the transmit UTOPIA input data octet. | | 6 | Х | SOCErr <sup>1</sup> | When a logic "1" is read, this bit indicates that a Start of Cell Error was received on the UTxSOC pin (pin W12). | | 5 | Х | XmtOvfl <sup>1</sup> | When a logic "1" is read, this bit indicates that a Transmit FIFO Overflow condition occured in the transmit UTOPIA FIFO. | | 4 | Х | RcvOvfl <sup>1</sup> | When a logic "1" is read, this bit indicates that a Receive FIFO Overflow condition occured in the receive UTOPIA FIFO. | | 3 | Х | CellSent <sup>1</sup> | When a logic "1" is read, this bit indicates that a non-idle cell was formatted and transmitted. | | 2 | Х | BusCnflct <sup>1</sup> | When a logic "1" is read, this bit indicates that a UTOPIA bus conflict has occurred. This means that a duplicate multi-PHY address has been programmed for this port. Check the contents of the UTOP2 register (0x0E). | | 1 | 0 | _ | Reserved, set to a logic "0." | | 0 | 0 | _ | Reserved, set to a logic "0." | <sup>&</sup>lt;sup>1</sup>This status shows an event that has occurred since the register was last read. <sup>&</sup>lt;sup>2</sup>Single event—A 0 -> 1 transition on the corresponding status bit causes this interrupt to occur provided that this interrupt has been enabled by the corresponding enable bit. Reading this interrupt register clears this interrupt. 3.0 Registers RS8228 3.5 Status and Interrupt Registers Octal ATM Transmission Convergence PHY Device ## 0x2F—RXCELL (Receive Cell Status Register) The RXCELL register contains status for the cell receiver. | Bit | Default | Name | Description | |-----|---------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | х | LOCD <sup>1</sup> | When a logic "1" is read, this bit indicates that there is a Loss of Cell Delineation. | | 6 | Х | HECDet <sup>2</sup> | When a logic "1" is read, this bit indicates that an uncorrected HEC Error was detected. | | 5 | х | HECCorr <sup>2</sup> | When a logic "1" is read, this bit indicates that a HEC Error was corrected. | | 4 | Х | RcvrHld <sup>1</sup> | When a logic"1" is read, this bit indicates that an active level was detected on the LRxHld pin (pin V1, P1, K3, F1, C2, C6, B9, or D12). | | 3 | Х | CellRcvd <sup>2</sup> | When a logic "1" is read, this bit indicates that a cell with a header matching the receive header value and mask criteria was received. | | 2 | Х | IdleRcvd <sup>2</sup> | When a logic "1" is read, this bit indicates that a cell with a header matching the receive idle cell header value and mask criteria was received. | | 1 | Х | NonMatch <sup>2</sup> | When a logic "1" is read, this bit indicates that a cell with a header not matching either the receive cell or idle cell criteria was received. | | 0 | Х | NonZerGFC <sup>2</sup> | When a logic "1" is read, this bit indicates that a cell with a Non-zero GFC field in the header was received. | <sup>&</sup>lt;sup>1</sup>This status reflects the current state of the circuit. $<sup>^2\</sup>mbox{This}$ status shows an event that has occurred since the register was last read. #### 3.6 Counters This section describes the RS8228's counters. When the counters fill, they saturate and do not rollover. The counts have been sized such that they will not saturate within a one-second interval. Therefore, when one-second latching is enabled, the counters will be read and cleared before they can saturate. All counters are cleared when read. #### 0x30—LOCDCNT (LOCD Event Counter) The LOCDCNT counter tracks the number of LOCD events. | Bit | Default | Name | Description | |-----|---------|------------|---------------------------------| | 7 | Х | LOCDCnt[7] | LOCD Event counter bit 7 (MSB). | | 6 | Х | LOCDCnt[6] | LOCD Event counter bit 6. | | 5 | Х | LOCDCnt[5] | LOCD Event counter bit 5. | | 4 | Х | LOCDCnt[4] | LOCD Event counter bit 4. | | 3 | Х | LOCDCnt[3] | LOCD Event counter bit 3. | | 2 | Х | LOCDCnt[2] | LOCD Event counter bit 2. | | 1 | Х | LOCDCnt[1] | LOCD Event counter bit 1. | | 0 | Х | LOCDCnt[0] | LOCD Event counter bit 0 (LSB). | ## 0x31—CORRCNT (Corrected HEC Error Counter) The CORRCNT counter tracks the number of corrected HEC errors. | Bit | Default | Name | Description | |-----|---------|------------|------------------------------------------| | 7 | Х | CorrCnt[7] | Corrected HEC Error counter bit 7 (MSB). | | 6 | Х | CorrCnt[6] | Corrected HEC Error counter bit 6. | | 5 | Х | CorrCnt[5] | Corrected HEC Error counter bit 5. | | 4 | Х | CorrCnt[4] | Corrected HEC Error counter bit 4. | | 3 | Х | CorrCnt[3] | Corrected HEC Error counter bit 3. | | 2 | Х | CorrCnt[2] | Corrected HEC Error counter bit 2. | | 1 | Х | CorrCnt[1] | Corrected HEC Error counter bit 1. | | 0 | Х | CorrCnt[0] | Corrected HEC Error counter bit 0 (LSB). | ## 0x32—UNCCNT (Uncorrected HEC Error Counter) The UNCCNT counter tracks the number of uncorrected HEC errors. | Bit | Default | Name | Description | |-----|---------|-----------|--------------------------------------------| | 7 | х | UncCnt[7] | Uncorrected HEC Error counter bit 7 (MSB). | | 6 | х | UncCnt[6] | Uncorrected HEC Error counter bit 6. | | 5 | х | UncCnt[5] | Uncorrected HEC Error counter bit 5. | | 4 | х | UncCnt[4] | Uncorrected HEC Error counter bit 4. | | 3 | х | UncCnt[3] | Uncorrected HEC Error counter bit 3. | | 2 | х | UncCnt[2] | Uncorrected HEC Error counter bit 2. | | 1 | х | UncCnt[1] | Uncorrected HEC Error counter bit 1. | | 0 | Х | UncCnt[0] | Uncorrected HEC Error counter bit 0 (LSB). | ### 0x34—TXCNTL (Transmitted Cell Counter [Low Byte]) The TXCNTL counter tracks the number of transmitted cells. This byte of the counter should be read first. | Bit | Default | Name | Description | |-----|---------|----------|---------------------------------------| | 7 | Х | TxCnt[7] | Transmitted cell counter bit 7. | | 6 | Х | TxCnt[6] | Transmitted cell counter bit 6. | | 5 | Х | TxCnt[5] | Transmitted cell counter bit 5. | | 4 | Х | TxCnt[4] | Transmitted cell counter bit 4. | | 3 | Х | TxCnt[3] | Transmitted cell counter bit 3. | | 2 | Х | TxCnt[2] | Transmitted cell counter bit 2. | | 1 | Х | TxCnt[1] | Transmitted cell counter bit 1. | | 0 | Х | TxCnt[0] | Transmitted cell counter bit 0 (LSB). | 3.6 Counters ### 0x35—TXCNTM (Transmitted Cell Counter [Mid Byte]) The TXCNTM counter tracks the number of transmitted cells. | Bit | Default | Name | Description | |-----|---------|-----------|----------------------------------| | 7 | х | TxCnt[15] | Transmitted cell counter bit 15. | | 6 | х | TxCnt[14] | Transmitted cell counter bit 14. | | 5 | х | TxCnt[13] | Transmitted cell counter bit 13. | | 4 | х | TxCnt[12] | Transmitted cell counter bit 12. | | 3 | х | TxCnt[11] | Transmitted cell counter bit 11. | | 2 | х | TxCnt[10] | Transmitted cell counter bit 10. | | 1 | Х | TxCnt[9] | Transmitted cell counter bit 9. | | 0 | Х | TxCnt[8] | Transmitted cell counter bit 8. | ## 0x36—TXCNTH (Transmitted Cell Counter [High Byte]) The TXCNTH counter tracks the number of transmitted cells. | Bit | Default | Name | Description | |-----|---------|-----------|----------------------------------------| | 7 | 0 | _ | Reserved, set to a logic "0." | | 6 | 0 | | Reserved, set to a logic "0." | | 5 | 0 | _ | Reserved, set to a logic "0." | | 4 | 0 | _ | Reserved, set to a logic "0." | | 3 | 0 | _ | Reserved, set to a logic "0." | | 2 | Х | TxCnt[18] | Transmitted cell counter bit 18 (MSB). | | 1 | Х | TxCnt[17] | Transmitted cell counter bit 17. | | 0 | Х | TxCnt[16] | Transmitted cell counter bit 16. | ## 0x38—RXCNTL (Received Cell Counter [Low Byte]) The RXCNTL counter tracks the number of received cells. This byte of the counter should be read first. | Bit | Default | Name | Description | |-----|---------|----------|------------------------------------| | 7 | х | RxCnt[7] | Received cell counter bit 7. | | 6 | х | RxCnt[6] | Received cell counter bit 6. | | 5 | х | RxCnt[5] | Received cell counter bit 5. | | 4 | х | RxCnt[4] | Received cell counter bit 4. | | 3 | х | RxCnt[3] | Received cell counter bit 3. | | 2 | х | RxCnt[2] | Received cell counter bit 2. | | 1 | х | RxCnt[1] | Received cell counter bit 1. | | 0 | Х | RxCnt[0] | Received cell counter bit 0 (LSB). | ## 0x39—RXCNTM (Received Cell Counter [Mid Byte]) The RXCNTM register tracks the number of received cells. | Bit | Default | Name | Description | |-----|---------|-----------|-------------------------------| | 7 | Х | RxCnt[15] | Received cell counter bit 15. | | 6 | Х | RxCnt[14] | Received cell counter bit 14. | | 5 | Х | RxCnt[13] | Received cell counter bit 13. | | 4 | Х | RxCnt[12] | Received cell counter bit 12. | | 3 | Х | RxCnt[11] | Received cell counter bit 11. | | 2 | Х | RxCnt[10] | Received cell counter bit 10. | | 1 | Х | RxCnt[9] | Received cell counter bit 9. | | 0 | Х | RxCnt[8] | Received cell counter bit 8. | 3.6 Counters ## 0x3A—RXCNTH (Received Cell Counter [High Byte]) The RXCNTH counter tracks the number of received cells. | Bit | Default | Name | Description | |-----|---------|-----------|-------------------------------------| | 7 | 0 | _ | Reserved, set to a logic "0." | | 6 | 0 | _ | Reserved, set to a logic "0." | | 5 | 0 | _ | Reserved, set to a logic "0." | | 4 | 0 | _ | Reserved, set to a logic "0." | | 3 | 0 | _ | Reserved, set to a logic "0." | | 2 | Х | RxCnt[18] | Received cell counter bit 18 (MSB). | | 1 | Х | RxCnt[17] | Received cell counter bit 17. | | 0 | Х | RxCnt[16] | Received cell counter bit 16. | ### 0x3C—NONCNTL (Non-matching Cell Counter [Low Byte]) The NONCNTL counter tracks the number of non-matching cells. This byte of the counter should be read first. | Bit | Default | Name | Description | |-----|---------|-----------|----------------------------------------| | 7 | Х | NonCnt[7] | Non-matching cell counter bit 7. | | 6 | Х | NonCnt[6] | Non-matching cell counter bit 6. | | 5 | Х | NonCnt[5] | Non-matching cell counter bit 5. | | 4 | Х | NonCnt[4] | Non-matching cell counter bit 4. | | 3 | Х | NonCnt[3] | Non-matching cell counter bit 3. | | 2 | Х | NonCnt[2] | Non-matching cell counter bit 2. | | 1 | Х | NonCnt[1] | Non-matching cell counter bit 1. | | 0 | Х | NonCnt[0] | Non-matching cell counter bit 0 (LSB). | 3.6 Counters Octal ATM Transmission Convergence PHY Device ## 0x3D—NONCNTH (Non-matching Cell Counter [High Byte]) The NONCNTH counter tracks the number of non-matching cells. | Bit | Default | Name | Description | |-----|---------|------------|-----------------------------------------| | 7 | Х | NonCnt[15] | Non-matching cell counter bit 15 (MSB). | | 6 | Х | NonCnt[14] | Non-matching cell counter bit 14. | | 5 | Х | NonCnt[13] | Non-matching cell counter bit 13. | | 4 | Х | NonCnt[12] | Non-matching cell counter bit 12. | | 3 | Х | NonCnt[11] | Non-matching cell counter bit 11. | | 2 | Х | NonCnt[10] | Non-matching cell counter bit 10. | | 1 | Х | NonCnt[9] | Non-matching cell counter bit 9. | | 0 | Х | NonCnt[8] | Non-matching cell counter bit 8. | # 4.0 Electrical and Mechanical Specifications This chapter describes the electrical and mechanical aspects of the RS8228. Included are timing diagrams, absolute maximum ratings, DC characteristics and mechanical drawings. # 4.1 Timing Specifications This section provides timing diagrams and descriptions for the various interfaces of the RS8228. Table 4-1 describes the different types of timing relationships that appear in the timing diagrams. The timing relationship labels are numbered when they occur more than once in a diagram so that each label is unique. This numbering aids in identifying the appropriate label in the timing table. Signals are measured at the 50% point of the changing edge except for those involving high impedence transitions which are measured at 10% and 90%. Table 4-1. Timing Diagram Nomenclature (1 of 3) | Symbol | Timing Relationship | Waveform | |------------------|---------------------|--------------| | t <sub>pw</sub> | Pulse Width | | | t <sub>pwh</sub> | Pulse Width High | _Input | | t <sub>pwl</sub> | Pulse Width Low | Input | | t <sub>s</sub> | Setup Time | Data X Clock | | t <sub>sh</sub> | Setup High Time | Data / Clock | | t <sub>sl</sub> | Setup Low Time | Data | | t <sub>h</sub> | Hold Time | Data | | t <sub>hh</sub> | Hold High Time | Data | Table 4-1. Timing Diagram Nomenclature (2 of 3) | Symbol | Timing Relationship | Waveform | |-------------------|------------------------------------------------|--------------------------------------------| | t <sub>hl</sub> | Hold Low Time | Clock Data | | t <sub>pd</sub> | Propagation Delay | Input X Output | | t <sub>pdhl</sub> | Propagation Delay - High-to-Low | Input X Output | | t <sub>pdlh</sub> | Propagation Delay - Low-to-High | Input | | t <sub>en</sub> | Enable Time | Input ———————————————————————————————————— | | t <sub>enzl</sub> | Enable Time - High-impedence to Low<br>Enable | | | t <sub>enzh</sub> | Enable Time - High-impedence to High<br>Enable | Output | | <sup>†</sup> dis | Disable Time | | #### 4.1 Timing Specifications Table 4-1. Timing Diagram Nomenclature (3 of 3) | Symbol | Timing Relationship | Waveform | |--------------------|-----------------------------|--------------------| | <sup>†</sup> dishz | Disable Time - High Disable | | | <sup>†</sup> dislz | Disable Time - Low Disable | | | t <sub>rec</sub> | Recovery Time | Async. Input Clock | | t <sub>per</sub> | Period | <u>Input</u> | | t <sub>cyc</sub> | Cycle Time | | | f <sub>max</sub> | Maximum Frequency | | | f <sub>min</sub> | Minimum Frequency | | The following two diagrams show how input and output waveforms are defined. Figure 4-1. Input Waveform Figure 4-2. Output Waveform #### 4.1 Timing Specifications ### 4.1.1 Microprocessor Timing These figures and corresponding tables show the timing requirements and characteristics of the microprocessor interface. Figure 4-3. Microprocessor Timing Diagram - Asynchronous Read Table 4-2. Microprocessor Timing Table - Asynchronous Read | Label | Description | Min | Max | Unit | |--------------------|----------------------------------------------------------------------|-----|-----|------| | t <sub>pwl</sub> | Pulse Width Low (MCs~ + MRd~) | 80 | _ | ns | | t <sub>pwh</sub> | Pulse Width High (MCs~ + MRd~) | 80 | _ | ns | | t <sub>s</sub> | Setup, MAddr[6:0] to the falling edge of (MCs~ + MRd~) | 2 | _ | ns | | t <sub>h</sub> | Hold, MAddr[6:0] from the rising edge of (MCs~ + MRd~) | 7 | _ | ns | | t <sub>en</sub> | Enable, MData[7:0] from the falling edge of (MCs~ + MRd~) | 2 | 13 | ns | | t <sub>pd</sub> | Propagation Delay, MData[7:0] from the falling edge of (MCs~ + MRd~) | _ | 80 | ns | | t <sub>dis</sub> | Disable, MData[7:0] from the rising edge of (MCs~ + MRd~) | 2 | 13 | ns | | t <sub>enzl</sub> | Enable, MRdy from the falling edge of (MCs~ + MRd~) | 1 | 10 | ns | | t <sub>dislz</sub> | Disable, MRdy from the falling edge of (MCs~ + MRd~) | 61 | 70 | ns | 88 Advance N8228DSA Rockwell Figure 4-4. Mlcroprocessor Timing Diagram - Asynchronous Write Table 4-3. Microprocessor Timing Table - Asynchronous Write | Label | Description | Min | Max | Unit | |--------------------|--------------------------------------------------------|----------------|-----|------| | t <sub>pwl</sub> | Pulse Width Low (MCs~ + MWr~) | 80 | _ | ns | | t <sub>pwh</sub> | Pulse Width High (MCs~ + MWr~) | 80 | _ | ns | | t <sub>s1</sub> | Setup, MAddr[6:0] to the falling edge of (MCs~ + MWr~) | 2 | _ | ns | | t <sub>h1</sub> | Hold, MAddr[6:0] from the rising edge of (MCs~ + MWr~) | 7 | _ | ns | | t <sub>s2</sub> | Setup, MAddr[6:0] to the rising edge of (MCs~ + MWr~) | 2 x MClk - 8ns | _ | ns | | t <sub>h2</sub> | Hold, MAddr[6:0] from the rising edge of (MCs~ + MWr~) | 7 | _ | ns | | t <sub>enzl</sub> | Enable, MRdy from the falling edge of (MCs~ + MRd~) | 1 | 10 | ns | | t <sub>dislz</sub> | Disable, MRdy from the falling edge of (MCs~ + MRd~) | 61 | 70 | ns | Figure 4-5. Microprocessor Timing Diagram - Synchronous Read Table 4-4. Microprocessor Timing Table - Synchronous Read | Label | Description | Min | Max | Unit | |---------------------|------------------------------------------------------------|-----|-----|------| | t <sub>pwl</sub> | Pulse Width Low, MClk | 8 | 50 | ns | | t <sub>pwh</sub> | Pulse Width High, MClk | 8 | 50 | ns | | t <sub>per</sub> | Period, MClk (Min at 50 MHz, Max at 8 MHz) | 20 | 125 | ns | | t <sub>s1</sub> | Setup, MCs~ to the rising edge of MClk | 1 | _ | ns | | t <sub>h1</sub> | Hold, MCs~ from the rising edge of MClk | 2.5 | _ | ns | | t <sub>s2</sub> | Setup, MW/R~ to the falling edge of MClk | 1 | _ | ns | | t <sub>h2</sub> | Hold, MW/R~ from the rising edge of MClk | 2.5 | _ | ns | | t <sub>s3</sub> | Setup, MAs~ to the falling edge of MClk | 1 | _ | ns | | t <sub>h3</sub> | Hold, MAs~ from the rising edge of MClk | 2.5 | _ | ns | | t <sub>s4</sub> | Setup, MAddr[6:0] to the falling edge of MAs~ | 1 | _ | ns | | t <sub>h4</sub> | Hold, MAddr[6:0] from the rising edge of MAs~ | 2.5 | _ | ns | | t <sub>en</sub> | Enable, MData[7:0] from the rising edge of MClk | 2 | 13 | ns | | t <sub>pd</sub> | Propagation Delay, MData[7:0] from the rising edge of MClk | 2 | 13 | ns | | t <sub>dis</sub> | Disable, MData[7:0] from the rising edge of MClk | 2 | 13 | ns | | t <sub>enzl1</sub> | Enable, MRdy from the rising edge of MClk | 2 | 10 | ns | | t <sub>dislz1</sub> | Disable, MRdy from the falling edge of MClk | 2 | 10 | ns | | t <sub>enzl2</sub> | Enable, MInt~ from the rising edge of MClk | 2 | 10 | ns | | t <sub>dislz2</sub> | Disable, MInt~ from the rising edge of MClk | 2 | 10 | ns | Figure 4-6. Microprocessor Timing Diagram - Synchronous Write 4.1 Timing Specifications Table 4-5. Microprocessor Timing Table - Synchronous Write | Label | Description | Min | Max | Unit | |--------------------|-----------------------------------------------|-----|-----|------| | t <sub>pwl</sub> | Pulse Width Low, MClk | 8 | 50 | ns | | t <sub>pwh</sub> | Pulse Width High, MClk | 8 | 50 | ns | | t <sub>per</sub> | Period, MClk (Min at 50 MHz, Max at 8 MHz) | 20 | 125 | ns | | t <sub>s1</sub> | Setup, MCs~ to the rising edge of MClk | 1 | _ | ns | | t <sub>h1</sub> | Hold, MCs~ from the rising edge of MClk | 2.5 | _ | ns | | t <sub>s2</sub> | Setup, MW/R~ to the falling edge of MClk | 1 | _ | ns | | t <sub>h2</sub> | Hold, MW/R~ from the rising edge of MClk | 2.5 | _ | ns | | t <sub>s3</sub> | Setup, MAs~ to the rising edge of MClk | 1 | _ | ns | | t <sub>h3</sub> | Hold, MAs~ from the rising edge of MClk | 2.5 | _ | ns | | t <sub>s4</sub> | Setup, MAddr[6:0] to the falling edge of MAs~ | 1 | _ | ns | | t <sub>h4</sub> | Hold, MAddr[6:0] from the rising edge of MAs~ | 2.5 | _ | ns | | t <sub>s5</sub> | Setup, MData[7:0] to the falling edge of MAs~ | 1 | _ | ns | | t <sub>h5</sub> | Hold, MData[7:0] from the rising edge of MAs~ | 2.5 | _ | ns | | t <sub>enzl1</sub> | Enable, MRdy from the rising edge of MClk | 2 | 10 | ns | | t <sub>dislz</sub> | Disable, MRdy from the falling edge of MClk | 2 | 10 | ns | | t <sub>enzl2</sub> | Enable, MInt~ from the rising edge of MClk | 2 | 10 | ns | ## 4.1.2 Framer (Line) Interface Timing These figures and corresponding tables show the timing requirements and characteristics of the Framer (Line) interface. Figure 4-7. Framer (Line) Control Timing Diagram Table 4-6. Framer (Line) Control Timing Table | Label | Description | Min | Max | Unit | |------------------|-----------------------------------------------------|-----|------|------| | t <sub>pwl</sub> | Pulse Width Low, MCIk | 10 | 62.5 | ns | | t <sub>pwh</sub> | Pulse Width High, MClk | 10 | 62.5 | ns | | t <sub>per</sub> | Period, MClk (Min. at 50 MHz, Max. at 8 MHz) | 20 | 125 | ns | | t <sub>s</sub> | Setup, LInt~ to the rising edge of MClk | 5 | _ | ns | | t <sub>h</sub> | Hold, LInt~ from the rising edge of MClk | 5 | _ | ns | | t <sub>pd</sub> | Propagation Delay, LCs from the rising edge of MClk | 1 | 15 | ns | Figure 4-8. Framer (Line) Transmit Timing Diagram Table 4-7. Framer (Line) Transmit Timing Table | Label | Description | Min | Max | Unit | |------------------|-----------------------------------------------------------|-----|-----|------| | t <sub>pwl</sub> | Pulse Width Low, LTxClk | 10 | 325 | ns | | t <sub>pwh</sub> | Pulse Width High, LTxClk | 10 | 325 | ns | | t <sub>per</sub> | Period, LTxClk (Min. at 50 MHz, Max. at 1.54 MHz) | 20 | 650 | ns | | t <sub>s</sub> | Setup, LTxMrk to the rising edge of LTxClk | 6 | _ | ns | | t <sub>h</sub> | Hold, LTxMrk from the rising edge of LTxClk | 6 | _ | ns | | t <sub>pd</sub> | Propagation Delay, LTxData from the rising edge of LTxClk | 9.5 | 13 | ns | Figure 4-9. Framer (Line) Receive Timing Diagram Table 4-8. Framer (Line) Receive Timing Table | Label | Description | Min | Max | Unit | |------------------|---------------------------------------------------|-----|-----|------| | t <sub>pwl</sub> | Pulse Width Low, LRxClk | 10 | 325 | ns | | t <sub>pwh</sub> | Pulse Width High, LRxClk | 10 | 325 | ns | | t <sub>per</sub> | Period, LRxClk (Min. at 50 MHz, Max. at 1.54 MHz) | 20 | 650 | ns | | t <sub>s1</sub> | Setup, LRxHld to the rising edge of LRxClk | 6 | _ | ns | | t <sub>h1</sub> | Hold, LRxHld from the rising edge of LRxClk | 6 | _ | ns | | t <sub>s2</sub> | Setup, LRxData to the rising edge of LRxClk | 8 | _ | ns | | t <sub>h2</sub> | Hold, LRxData from the rising edge of LRxClk | 8 | _ | ns | | t <sub>s3</sub> | Setup, LRxMrk to the rising edge of LRxClk | 6 | _ | ns | | t <sub>h3</sub> | Hold, LRxMrk from the rising edge of LRxClk | 6 | _ | ns | #### 4.1 Timing Specifications #### 4.1.3 UTOPIA Interface Timing These figures and corresponding tables show the timing requirements and characteristics of the UTOPIA interface. Figure 4-10. UTOPIA Transmit Timing Diagram 4.1 Timing Specifications Table 4-9. UTOPIA Transmit Timing Table | Label | Description | Min | Max | Unit | |------------------|-----------------------------------------------------------|-----|-----|------| | t <sub>pwl</sub> | Pulse Width Low, UTxClk | 8 | _ | ns | | t <sub>pwh</sub> | Pulse Width High, UTxClk | 8 | _ | ns | | t <sub>per</sub> | Period, UTxClk | 20 | _ | ns | | t <sub>s1</sub> | Setup, UTxEnb~ to the rising edge of UTxClk | 4 | _ | ns | | t <sub>h1</sub> | Hold, UTxEnb~ from the rising edge of UTxClk | 1 | _ | ns | | t <sub>s2</sub> | Setup, UTxAddr to the rising edge of UTxClk | 4 | _ | ns | | t <sub>h2</sub> | Hold, UTxAddr from the rising edge of UTxClk | 1 | _ | ns | | t <sub>s3</sub> | Setup, UTxData to the rising edge of UTxClk | 4 | _ | ns | | t <sub>h3</sub> | Hold, UTxData from the rising edge of UTxClk | 1 | _ | ns | | t <sub>s4</sub> | Setup, UTxPrty to the rising edge of UTxClk | 4 | _ | ns | | t <sub>h4</sub> | Hold, UTxPrty from the rising edge of UTxClk | 1 | _ | ns | | t <sub>s5</sub> | Setup, UTxSOC to the rising edge of UTxClk | 4 | _ | ns | | t <sub>h5</sub> | Hold, UTxSOC from the rising edge of UTxClk | 1 | _ | ns | | t <sub>en</sub> | Enable, UTxClAv from the rising edge of UTxClk | 1 | 4 | ns | | t <sub>pd</sub> | Propagation Delay, UTxClAv from the rising edge of UTxClk | 1 | 9 | ns | | t <sub>dis</sub> | Disable, UTxClAv from the rising edge of UTxClk | 1 | 4 | ns | 4.1 Timing Specifications Figure 4-11. UTOPIA Receive Timing Diagram 4.1 Timing Specifications Table 4-10. UTOPIA Receive Timing Table | Label | Description | Min | Max | Unit | |-------------------|-----------------------------------------------------------------|-----|-----|------| | t <sub>pwl</sub> | Pulse Width Low, URxClk | 8 | _ | ns | | t <sub>pwh</sub> | Pulse Width High, URxClk | 8 | _ | ns | | t <sub>per</sub> | Period, URxClk | 20 | _ | ns | | t <sub>s1</sub> | Setup, URxEnb~ to the rising edge of URxClk | 4 | _ | ns | | t <sub>h1</sub> | Hold, URxEnb~ from the rising edge of URxClk | 1 | _ | ns | | t <sub>s2</sub> | Setup, URxAddr to the rising edge of URxClk | 4 | _ | ns | | t <sub>h2</sub> | Hold, URxAddr from the rising edge of URxClk | 1 | _ | ns | | t <sub>en1</sub> | Enable, URxData[15:0] from the rising edge of URxClk | 2 | 10 | ns | | t <sub>pd1</sub> | Propagation Delay, URxData[15:0] from the rising edge of URxClk | 1 | 14 | ns | | t <sub>dis1</sub> | Disable, URxData[15:0] from the rising edge of URxClk | 2 | 10 | ns | | t <sub>en2</sub> | Enable, URxPrty from the rising edge of URxClk | 2 | 10 | ns | | t <sub>pd2</sub> | Propagation Delay, URxPrty from the rising edge of URxClk | 1 | 14 | ns | | t <sub>dis2</sub> | Disable, URxPrty from the rising edge of URxClk | 2 | 10 | ns | | t <sub>en3</sub> | Enable, URxSOC from the rising edge of URxClk | 2 | 10 | ns | | t <sub>pd3</sub> | Propagation Delay, URxSOC from the rising edge of URxClk | 1 | 14 | ns | | t <sub>dis3</sub> | Disable, URxSOC from the rising edge of URxClk | 2 | 10 | ns | | t <sub>en4</sub> | Enable, URxCIAv from the rising edge of URxCIk | 1 | 8 | ns | | t <sub>pd4</sub> | Propagation Delay, URxCIAv from the rising edge of URxClk | 1 | 8 | ns | | t <sub>dis4</sub> | Disable, URxClAv from the rising edge of URxClk | 1 | 8 | ns | # 4.1 Timing Specifications #### 4.1.4 JTAG Interface Timing Figure 4-12 and Table 4-11 show the timing requirements and characteristics of the JTAG interface. Figure 4-12. JTAG Timing Diagram Table 4-11. JTAG Timing Table | Label | Description | Min | Max | Unit | |-------------------|----------------------------------------------------------------|-----|-----|------| | t <sub>pwl</sub> | Pulse Width Low, TCK | 16 | _ | ns | | t <sub>pwh</sub> | Pulse Width High, TCK | 16 | _ | ns | | t <sub>per</sub> | Period, TCK | 40 | _ | ns | | t <sub>rec</sub> | Recovery, the rising edge of TCK from the rising edge of TRST~ | 2.5 | _ | ns | | t <sub>s1</sub> | Setup, TMS to the rising edge of TCK | 2 | _ | ns | | t <sub>h1</sub> | Hold, TMS from the rising edge of TCK | _ | 1 | ns | | t <sub>s2</sub> | Setup, TDI to the rising edge of TCK | 2 | _ | ns | | t <sub>h2</sub> | Hold, TDI from the rising edge of TCK | _ | 1 | ns | | t <sub>en</sub> | Enable, TDO from the falling edge of TCK | 0.8 | 5 | ns | | t <sub>pd</sub> | Propagation Delay, TDO from the falling edge of TCK | 0.8 | 5 | ns | | t <sub>dis1</sub> | Disable, TDO from the falling edge of TCK | 0.8 | 5 | ns | | t <sub>dis2</sub> | Disable, TDO from the falling edge of TRST~ | 0.8 | 5 | ns | 4.1 Timing Specifications #### 4.1.5 One-second Interface Timing Figure 4-13 and Table 4-12 show the timing requirements and characteristics of the one-second interface. Figure 4-13. One-second Timing Diagram Table 4-12. One-second Timing Table | Label | Description | Min | Max | Unit | |------------------|----------------------------------------------------------------|-------|-----|------| | t <sub>pwl</sub> | Pulse Width Low, OneSecIn | 125 | _ | ns | | t <sub>pwh</sub> | Pulse Width High, OneSecIn | 125 | _ | ns | | t <sub>pwl</sub> | Pulse Width Low, OneSecClk | 62500 | _ | ns | | t <sub>pwh</sub> | Pulse Width High, OneSecClk | 62500 | _ | ns | | t <sub>per</sub> | Period, OneSecClk (at 8 kHz) | 12500 | _ | ns | | t <sub>pd</sub> | Propagation Delay, OneSecOut from the rising edge of OneSecClk | 1 | 15 | ns | #### 4.2 Absolute Maximum Ratings The absolute maximum ratings listed below are the maximum stresses that the device can tolerate without risking permanent damage. These ratings are not typical of normal operation of the device. Exposure to absolute maximum rating conditions for extended periods of time may affect the device's reliability. This device should be handled as an ESD-sensitive device. Voltage on any signal pin that exceeds the power supply voltage by more than +0.5 V can induce destructive latchup. Table 4-13. Absolute Maximum Ratings | Parameter | Value | |------------------------------------------------------------|-------------------------| | Supply Voltage | -0.5 to +3.3 Volts | | Input Voltage | -0.5 to Vdd + 0.5 Volts | | Output Voltage | -0.5 to Vdd + 0.5 Volts | | Operating Temperature—No Air Flow | 40°C/Watt | | Operating Temperature—200 Linear Feet (1 Meter) per Minute | 33 °C/Watt | | Storage Temperature | –40°C to 125° C | | θη | 11°C/Watt | | Ambient Temperature under Bias | -40°C to 85°C | | Lead Temperature | +240°C for 10 sec. | | Junction Temperature | +150°C | | Supply Voltage | TBD | | Maximum Current at Maximum Clock Frequencies | 300 mA | | Static Discharge Voltage | ±1000 V | | Latch-up Current | ±100mA | | DC Input Current | ±20mA | | Power Dissipation | 2.0 W | 4.3 DC Characteristics #### 4.3 DC Characteristics This section describes the DC characteristics of the RS8228. Table 4-14. DC Characteristics | Parameter | Min | Max | Unit | Conditions | |--------------------------------------------|---------|---------|-------|---------------------------| | Power Supply (PWR) - 5V-Tolerant | 3.0 | 3.6 | V DC | | | Input Low Voltage (VIL) - 5V-Tolerant HYS | 0 | 0.3*VDD | V DC | | | Input High Voltage (VIH) - 5V-Tolerant HYS | 0.7*VDD | 5.25 | V DC | | | Input Hysteresis - 5V-Tolerant HYS | 0.3 | | V DC | | | | | | | | | Output Low Voltage (VOL) | | | | | | 250 ohm | | 0.4 | V DC | IOL=1mA | | 120 ohm | | 0.4 | V DC | IOL=2mA | | 80 ohm | | 0.4 | V DC | IOL=4mA | | 50 ohm | | 0.4 | V DC | IOL=8mA | | Output High Voltage (VOH) | | | | | | 250 ohm | 2.4 | | V DC | IOH=1mA | | 120 ohm | 2.4 | | V DC | IOH=2mA | | 80 ohm | 2.4 | | V DC | IOH=4mA | | 50 ohm | 2.4 | | V DC | IOH=8mA | | Pull-Up Resistance (Rpu) | 15 | 75 | Kohms | | | Pull-Down Resistance (Rpd) | 15 | 75 | Kohms | | | Output Voltage Low (TTL) | | 0.4 | | I <sub>OH</sub> = 4.0 mA | | Output Voltage High (TTL) | 2.4 | | Volts | I <sub>OH</sub> = 1500 μA | | Input Leakage Current | -10 | 10 | μА | Vin = PWR or GND | | Three-state Output Leakage Current | -10 | 10 | μΑ | Vout = PWR or<br>GND | | Input Capacitance | | | 7 | pF | | Output Capacitance | | | 7 | pF | | Bidirectional Capacitance | | | 7 | pF | #### 4.4 Mechanical Drawing The RS8228 is a 272-ball BGA package. A mechanical drawing of the device is provided in Figure 4-14 and Figure 4-15. Figure 4-14. RS8228 Mechanical Drawing (Bottom View) 4.4 Mechanical Drawing Figure 4-15. RS8228 Mechanical Drawing (Top and Side Views) 4.4 Mechanical Drawing Octal ATM Transmission Convergence PHY Device ## **Appendix A: Related Standards** The following is a list of standards relevant to the RS8228: - ATM Forum UNI Specification 94/0317 - ATM Forum ATM User Network Interface Specification V3.1, September 1994 - ATM Forum Utopia Level 1 Specification, Ver. 2.01, af-phy-0017.000 - ATM Forum Utopia Level 2 Specification, Ver. 1.0, af-phy-0039.000 - ATM Forum ATM-PHY/95-0766R2: WIRE Specification - Bellcore Specification T1S1/92-185 - ITU Recommendation I.432, "B-ISDN User Network Interface Physical Interface Specification," June 1990 - ITU Recommendation G.709, "Synchronous Multiplexing Structure," 1990 - ITU-T Recommendation G.804, "ATM Cell Mapping into Plesiochronous Digital Hierarchy (PDH)" - ITU Recommendation Q.921: ISDN User-Network Interface Data Link Layer Specification, 03/93 - ANSI T1.627-1993: Broadband ISDN ATM Layer Functionality and Specification - I.610: B-ISDN Operation and maintenance Principles and Functions - GR-1248: Generic Requirements for Operation of ATM Network Elements The documents listed above can be obtained from the following companies: Bellcore Customer Service 8 Corporate Place - Room 3C-183 Piscataway, NJ 08854-4156 1-800-521-CORE ATM FORUM The ATM Forum 303 Vintage Park Drive Foster City, CA 94404-1138 For ITU documents: Omnicom Phillips Business Information 1201 Seven Locks Road, Suite 300 Potomac, MD 20854 1-800 OMNICOM (666-4266) PCI Special Interest Group P.O. Box 14070 Portland, OR 97214 1-800-433-5177 1-503-797-4207 **ANSI** 11 West 42nd Street New York, NY 10036 1-212-642-4900 # Appendix B: Boundary Scan The RS8228 supports boundary scan testing conforming to IEEE standard 1149.1a-1993 and Supplement 1149.1b, 1994. This appendix is intended to assist the customer in developing boundary scan tests for printed circuit boards and systems that use the RS8228. It is assumed that the reader is familiar with boundary scan terminology. For the latest version of the Boundary Scan Description Language (BSDL) file, contact Rockwell at: btatm@rss.rockwell.com. The Boundary Scan section of the RS8228 provides access to all external I/O signals of the device for board and system-level testing. The boundary scan test logic is accessed through five dedicated pins on the RS8228 (see Table B-1). Table B-1. Boundary Scan Signals | Pin<br>Name | Signal Name | I/O | Definition | |-------------|-------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TRST* | Test Logic Reset | I | When at a logic low, this signal asynchronously resets the boundary scan test circuitry and puts the test controller into the reset state. This state allows normal system operation. | | TCLK | Test Clock | I | Test clocking is generated externally by the system board or by the tester. TCLK can be stopped in either the high state or the low state. | | TMS | Test Mode Select | I | Decoded to control test operations. | | TDO | Serial Test Data Output | 0 | Outputs serial test data. | | TDI | Serial Test Data Input | I | Input for serial test data. | The test circuitry includes the Boundary Scan Register, a BYPASS Register, an Instruction Register, and the Test Access Port (TAP) controller (see Figure B-1). Boundary Scan RS8228 Figure B-1. Test Circuitry Block Diagram #### B.1 Instruction Register The Instruction Register (IR) is a 3-bit register. When the boundary scan circuitry is reset, the IR is loaded with the BYPASS Instruction. The Capture-IR binary value is 001. The eight instructions include three IEEE 1149.1 mandatory public instructions (BYPASS, EXTEST, and SAMPLE/PRELOAD) and five private instructions for manufacturing use only. Bit-0 (LSB) is shifted into the instruction register first. Table B-2. IEEE Std. 1149.1 Instructions | Bit 2 | Bit 1 | Bit 0 | Instruction | Register Accessed | |-------|-------|-------|----------------|-------------------| | 0 | 0 | 0 | EXTEST | Boundary Scan | | 0 | 0 | 1 | SAMPLE/PRELOAD | Boundary Scan | | 0 | 1 | 0 | Private | _ | | 0 | 1 | 1 | Private | _ | | 1 | 0 | 0 | Private | _ | | 1 | 0 | 1 | Private | _ | | 1 | 1 | 0 | Private | _ | | 1 | 1 | 1 | BYPASS | Bypass | ### **B.2 BYPASS Register** The BYPASS Register is a 1-bit shift register used to pass TDI data to TDO to facilitate testing other devices in the scan path without having to shift the data patterns through the complete Boundary Scan Register of the RS8228. ### B.3 Boundary Scan Register The Boundary Scan Register is a 116-bit shift register that passes TDI data to the TDO in order to facilitate testing RS8228 pin connections. Table B-3 defines the Boundary Scan Register cells. Cell 0 is closest to TDO in the chain. All controlling cells put their respective output cell into the inactive state with a value of 1. Table B-3. Boundary Scan Register Cells (1 of 8) | Cell | Related Pin<br>Name | Cell Type | Controlling<br>Cell | |------|---------------------|-----------|---------------------| | 0 | * | controlr | - | | 1 | OneSecOut | output3 | - | | 2 | OneSecIn | input | - | | 3 | 8kHzIn | input | - | | 4 | Reset~ | input | - | | 5 | MCIk | input | - | | 6 | MSyncMode | input | - | | 7 | * | controlr | - | | 8 | Mint~ | output3 | 7 | | 9 | LInt~[7] | input | - | | 10 | * | controlr | - | | 11 | LCs[7] | output3 | 10 | | 12 | LInt~[6] | input | - | | 13 | * | controlr | - | | 14 | LCs[6] | output3 | 13 | | 15 | LInt~[5] | input | - | | 16 | * | controlr | - | | 17 | LCs[5] | output3 | 16 | | 18 | LInt~[4] | input | - | | 19 | * | controlr | - | | 20 | LCs[4] | output3 | 19 | | 21 | LInt~[3] | input | - | | 22 | * | controlr | - | | 23 | LCs[3] | output3 | 22 | | 24 | LInt~[2] | input | - | RS8228 Boundary Scan Table B-3. Boundary Scan Register Cells (2 of 8) | Cell | Related Pin<br>Name | Cell Type | Controlling<br>Cell | |------|---------------------|-----------|---------------------| | 25 | * | controlr | - | | 26 | LCs[2] | output3 | 25 | | 27 | LInt~[1] | input | - | | 28 | * | controlr | - | | 29 | LCs[1] | output3 | 28 | | 30 | LInt~[0] | input | - | | 31 | * | controlr | - | | 32 | LCs[0] | output3 | 31 | | 33 | * | controlr | - | | 34 | MData[7] | bidir | 33 | | 35 | MData[6] | bidir | 33 | | 36 | MData[5] | bidir | 33 | | 37 | MData[4] | bidir | 33 | | 38 | MData[3] | bidir | 41 | | 39 | MData[2] | bidir | 41 | | 40 | MData[1] | bidir | 41 | | 41 | * | controlr | - | | 42 | MData[0] | bidir | 41 | | 43 | MAddr[12] | input | - | | 44 | MAddr[11] | input | - | | 45 | MAddr[10] | input | - | | 46 | MAddr[9] | input | - | | 47 | MAddr[8] | input | - | | 48 | MAddr[7] | input | - | | 49 | MAddr[6] | input | - | | 50 | MAddr[5] | input | - | | 51 | MAddr[4] | input | - | | 52 | MAddr[3] | input | - | | 53 | MAddr[2] | input | - | | 54 | MAddr[1] | input | - | | 55 | MAddr[0] | input | - | | 56 | MAs~,MWr~ | input | - | Boundary Scan RS8228 Table B-3. Boundary Scan Register Cells (3 of 8) | Cell | Related Pin<br>Name | Cell Type | Controlling<br>Cell | |------|---------------------|-----------|---------------------| | 57 | MCs~ | input | - | | 58 | MW/R~,MRd~ | input | - | | 59 | * | controlr | - | | 60 | MRdy | output3 | 59 | | 61 | URxAddr[4] | input | - | | 62 | URxAddr[3] | input | - | | 63 | URxAddr[2] | input | - | | 64 | URxAddr[1] | input | - | | 65 | URxAddr[0] | input | - | | 66 | URxData[15] | output3 | 69 | | 67 | URxData[14] | output3 | 69 | | 68 | URxData[13] | output3 | 69 | | 69 | * | controlr | - | | 70 | URxData[12] | output3 | 69 | | 71 | URxData[11] | output3 | 74 | | 72 | URxData[10] | output3 | 74 | | 73 | URxData[9] | output3 | 74 | | 74 | * | controlr | - | | 75 | URxData[8] | output3 | 74 | | 76 | URxData[7] | output3 | 79 | | 77 | URxData[6] | output3 | 79 | | 78 | URxData[5] | output3 | 79 | | 79 | * | controlr | - | | 80 | URxData[4] | output3 | 79 | | 81 | URxData[3] | output3 | 84 | | 82 | URxData[2] | output3 | 84 | | 83 | URxData[1] | output3 | 84 | | 84 | * | controlr | - | | 85 | URxData[0] | output3 | 84 | | 86 | * | controlr | - | | 87 | URxPrty | output3 | 86 | | 88 | * | controlr | - | RS8228 Boundary Scan Table B-3. Boundary Scan Register Cells (4 of 8) | Cell | Related Pin<br>Name | Cell Type | Controlling<br>Cell | |------|---------------------|-----------|---------------------| | 89 | URxSOC | output3 | 88 | | 90 | * | controlr | - | | 91 | URxCIAv | output3 | 90 | | 92 | URxEnb~ | input | 1 | | 93 | URxClk | input | 1 | | 94 | UTxClk | input | 1 | | 95 | UTxEnb~ | input | 1 | | 96 | UTxSOC | input | - | | 97 | * | controlr | 1 | | 98 | UTxClAv | output3 | 97 | | 99 | UTxPrty | input | 1 | | 100 | UTxData[15] | input | - | | 101 | UTxData[14] | input | - | | 102 | UTxData[13] | input | - | | 103 | UTxData[12] | input | 1 | | 104 | UTxData[11] | input | 1 | | 105 | UTxData[10] | input | 1 | | 106 | UTxData[9] | input | - | | 107 | UTxData[8] | input | 1 | | 108 | UTxData[7] | input | 1 | | 109 | UTxData[6] | input | 1 | | 110 | UTxData[5] | input | 1 | | 111 | UTxData[4] | input | - | | 112 | UTxData[3] | input | 1 | | 113 | UTxData[2] | input | 1 | | 114 | UTxData[1] | input | - | | 115 | UTxData[0] | input | - | | 116 | UTxAddr[4] | input | - | | 117 | UTxAddr[3] | input | - | | 118 | UTxAddr[2] | input | - | | 119 | UTxAddr[1] | input | - | | 120 | UTxAddr[0] | input | - | Boundary Scan RS8228 Table B-3. Boundary Scan Register Cells (5 of 8) | Cell | Related Pin<br>Name | Cell Type | Controlling<br>Cell | |------|---------------------|-----------|---------------------| | 121 | LTxClk[0] | input | - | | 122 | LTxMrk[0] | input | - | | 123 | * | controlr | - | | 124 | LTxData[0] | output3 | 123 | | 125 | LRxClk[0] | input | - | | 126 | LRxData[0] | input | - | | 127 | LRxMrk[0] | input | - | | 128 | LRxHld[0] | input | - | | 129 | LStatOut[3][0] | output3 | 132 | | 130 | LStatOut[2][0] | output3 | 132 | | 131 | LStatOut[1][0] | output3 | 132 | | 132 | * | controlr | - | | 133 | LStatOut[0][0] | output3 | 132 | | 134 | LTxClk[1] | input | - | | 135 | LTxMrk[1] | input | - | | 136 | * | controlr | - | | 137 | LTxData[1] | output3 | 136 | | 138 | LRxClk[1] | input | - | | 139 | LRxData[1] | input | - | | 140 | LRxMrk[1] | input | - | | 141 | LRxHld[1] | input | - | | 142 | LStatOut[3][1] | output3 | - | | 143 | LStatOut[2][1] | output3 | - | | 144 | LStatOut[1][1] | output3 | 145 | | 145 | * | controlr | - | | 146 | LStatOut[0][1] | output3 | 145 | | 147 | LTxClk[2] | input | - | | 148 | LTxMrk[2] | input | - | | 149 | * | controlr | - | | 150 | LTxData[2] | output3 | 149 | | 151 | LRxClk[2] | input | - | | 152 | LRxData[2] | input | - | RS8228 Boundary Scan Table B-3. Boundary Scan Register Cells (6 of 8) | Cell | Related Pin<br>Name | Cell Type | Controlling<br>Cell | |------|---------------------|-----------|---------------------| | 153 | LRxMrk[2] | input | - | | 154 | LRxHld[2] | input | - | | 155 | LStatOut[3][2] | output3 | 158 | | 156 | LStatOut[2][2] | output3 | 158 | | 157 | LStatOut[1][2] | output3 | 158 | | 158 | * | controlr | - | | 159 | LStatOut[0][2] | output3 | 158 | | 160 | LTxClk[3] | input | - | | 161 | LTxMrk[3] | input | - | | 162 | * | controlr | - | | 163 | LTxData[3] | output3 | 162 | | 164 | LRxClk[3] | input | - | | 165 | LRxData[3] | input | - | | 166 | LRxMrk[3] | input | - | | 167 | LRxHld[3] | input | - | | 168 | LStatOut[3][3] | output3 | 171 | | 169 | LStatOut[2][3] | output3 | 171 | | 170 | LStatOut[1][3] | output3 | 171 | | 171 | * | controlr | - | | 172 | LStatOut[0][3] | output3 | 171 | | 173 | LTxClk[4] | input | - | | 174 | LTxMrk[4] | input | - | | 175 | * | controlr | - | | 176 | LTxData[4] | output3 | 175 | | 177 | LRxClk[4] | input | - | | 178 | LRxData[4] | input | - | | 179 | LRxMrk[4] | input | - | | 180 | LRxHld[4] | input | - | | 181 | LStatOut[3][4] | output3 | 184 | | 182 | LStatOut[2][4] | output3 | 184 | | 183 | LStatOut[1][4] | output3 | 184 | | 184 | * | controlr | - | Boundary Scan RS8228 Table B-3. Boundary Scan Register Cells (7 of 8) | Cell | Related Pin<br>Name | Cell Type | Controlling<br>Cell | |------|---------------------|-----------|---------------------| | 185 | LStatOut[0][4] | output3 | 184 | | 186 | LTxClk[5] | input | - | | 187 | LTxMrk[5] | input | - | | 188 | * | controlr | - | | 189 | LTxData[5] | output3 | 188 | | 190 | LRxClk[5] | input | - | | 191 | LRxData[5] | input | - | | 192 | LRxMrk[5] | input | - | | 193 | LRxHld[5] | input | - | | 194 | LStatOut[3][5] | output3 | 197 | | 195 | LStatOut[2][5] | output3 | 197 | | 196 | LStatOut[1][5] | output3 | 197 | | 197 | * | controlr | - | | 198 | LStatOut[0][5] | output3 | - | | 199 | LTxClk[6] | input | - | | 200 | LTxMrk[6] | input | - | | 201 | * | controlr | - | | 202 | LTxData[6] | output3 | 201 | | 203 | LRxClk[6] | input | - | | 204 | LRxData[6] | input | - | | 205 | LRxMrk[6] | input | - | | 206 | LRxHld[6] | input | - | | 207 | LStatOut[3][6] | output3 | 210 | | 208 | LStatOut[2][6] | output3 | 210 | | 209 | LStatOut[1][6] | output3 | 210 | | 210 | * | input | - | | 211 | LStatOut[0][6] | output3 | 210 | | 212 | LTxClk[7] | input | - | | 213 | LTxMrk[7] | input | - | | 214 | * | controlr | - | | 215 | LTxData[7] | output3 | 214 | | 216 | LRxClk[7] | input | - | RS8228 Boundary Scan Octal ATM Transmission Convergence PHY Device Table B-3. Boundary Scan Register Cells (8 of 8) | Cell | Related Pin<br>Name | Cell Type | Controlling<br>Cell | |------|---------------------|-----------|---------------------| | 217 | LRxData[7] | input | - | | 218 | LRxMrk[7] | input | - | | 219 | LRxHld[7] | input | - | | 220 | LStatOut[3][7] | output3 | 223 | | 221 | LStatOut[2][7] | output3 | 223 | | 222 | LStatOut[1][7] | output3 | 223 | | 223 | * | controlr | - | | 224 | LStatOut[0][7] | output3 | 223 | | 225 | Test[1] | input | - | | 226 | Test[2] | input | - | | 227 | Test[3] | input | - | *NOTE:* See IEEE Std. 1149.1b-1994, table B.4, for more information on cell types. Boundary Scan RS8228 Octal ATM Transmission Convergence PHY Device # **Appendix C: Register Summary** Figure C-1 is a quick reference to the RS8228's registers. It lists all of the registers and the bits that are contained in each one. Register Summary RS8228 Octal ATM Transmission Convergence PHY Device Communication Matters™ Web: www.rss.rockwell.com Email: literature@rss.rockwell.com For more information: Call 1-800-854-8099 International information: Call **1-949-221-6996** Worldwide Headquarters Rockwell Semiconductor Systems Inc. 4311 Jamboree Road. P.O. Box C Newport Beach, CA 92658-8902 Phone: (949) 221-4600 Fax: (949) 221-6375 US Northwest/Pacific Northwest Phone: (408) 249-9696 Fax: (408) 249-7113 US Southwest/Los Angeles Phone: (805) 376-0559 Fax: (805) 376-8180 US Southwest/Orange County Phone: (949) 222-9119 Fax: (949) 222-0620 **US Southwest/San Diego** Phone: (619) 535-3374 Fax: (619) 452-1249 US North Central Phone: (630) 773-3454 Fax: (630) 773-3907 **US South Central** Phone: (972) 733-0273 Fax: (972) 407-0639 Strategic Sales - Compag Rockwell Semiconductor Systems Phone: (281) 376-5600 (281) 376-2468 **US Northeast** Phone: (978) 692-7660 (978) 692-8185 **US Southeast** (Norcross, GA) Phone: (770) 246-8283 Fax: (770) 246-0018 **US Southeast** (Raleigh, NC) Phone: (919) 786-4002 Fax: (919) 782-8727 **US Florida/South America** Phone: (727) 799-8406 Fax: (727) 799-8306 US Mid-Atlantic Phone: (215) 244-6784 (215) 244-9292 Fax: Brasil (55-11) 3874 8978 Phone: (55-11) 3874 8883 <u>European Headquarters</u> Rockwell Semiconductor Systems S.A.S. Les Taissounieres B1 1680 Route des Dolines BP 283 06905 Sophia Antipolis Cedex France Phone: (33) 4 93 00 33 35 Fax: (33) 4 93 00 33 03 Europe Central Phone: (49-89) 829 1320 Fax: (49-89) 834 2734 **Europe Mediterranean**Phone: (39 02) 93179911 Fax: (39 02) 93179913 Europe Mediterranean (Satellite) Rockwell Semiconductor Systems c/o Rockwell Automation S.r.l. Belmonte de Tajo, 31 Phone: (34) 91 565 16 16 (34) 91 565 16 87 Israel Phone: (972-9) 9524 000 Fax: (972-9) 9573 732 **Europe North** Phone: (44-1344) 486 444 Fax: (44-1344) 486 555 **Europe North** (Satellite) Phone: (46) 8 477 4036 Fax: (46) 8 477 4037 **Europe South** Phone: (33-1) 49 06 39 80 Fax: (33-1) 49 06 39 90 APAC Headquarters Rockwell International Manufacturing Pte. Ltd. 1 Kim Seng Promenade #09-01 East Tower Great World City Singapore 237994 Phone: (65) 737 7355 Fax: (65) 737 9077 Australia Phone: (61-2) 9869 4088 Fax: (61-2) 9869 4077 China/Beijing Phone: (86-10) 6518-2545 (86-10) 6518-2536 China/Shanghai Phone: (86-21) 6361 2515 (86-21) 6361 2516 Fax: Hong Kong Phone: (852) 2827 0181 (852) 2827 6488 India Phone: (91-11) 6924 780 Fax: (91-11) 6924 712 Korea (82-2) 565 2880 (82-2) 565 1440 Phone: Fax: <u>Taiwan Headquarters</u> Rockwell International Taiwan Company Limited Room 2808 International Trade Building 333, Keelung Road, Section 1 Taipei, Taiwan, 10547 ROC Phone: (886-2) 2720 0282 (886-2) 2757 6760 Japan Headquarters Rockwell International Japan Company Limited Shimomoto Building 1-46-3 Hatsudai, Shibuya-ku Tokyo, 151 Japan Phone: (81-3) 5371 1520 Fax: (81-3) 5371 1501 N8228DSA Network Access Printed in USA