

EL2001C

#### **Features**

- 1.3 mA supply current
- 70 MHz bandwidth
- 2000 V/µs slew rate
- Low bias current, 1 µA typical
- 100 mA output current
- Short circuit protected
- Low cost
- Stable with capacitive loads
- Wide supply range  $\pm 5V$  to  $\pm 15V$
- No thermal runaway

#### Applications

- Op amp output current booster
- Cable/line driver
- A/D input buffer
- Low standby current systems

#### **Ordering Information**

| Part No.  | Temp. Range                    | Pkg.        | Outline# |
|-----------|--------------------------------|-------------|----------|
| EL2001ACN | $0^{\circ}C$ to $+75^{\circ}C$ | P-DIP       | MDP0031  |
| EL2001CM  | $0^{\circ}C$ to $+75^{\circ}C$ | 20-Lead SOL | MDP0027  |
| EL2001CN  | $0^{\circ}C$ to $+75^{\circ}C$ | P-DIP       | MDP0031  |
|           |                                |             |          |
|           |                                |             |          |
|           |                                |             |          |

#### **General Description**

The EL2001 is a low cost monolithic, high slew rate, buffer amplifier. Built using the Elantec monolithic Complementary Bipolar process, this patented buffer has a -3 dB bandwidth of 70 MHz, and delivers 100 mA, yet draws only 1.3 mA of supply current. It typically operates from  $\pm 15V$  power supplies but will work with as little as  $\pm 5$ V.

This high speed buffer may be used in a wide variety of applications in military, video and medical systems. A typical example is a general purpose op amp output current booster where the buffer must have sufficiently high bandwidth and low phase shift at the maximum frequency of the op amp.

Elantec's products and facilities comply with MIL-I-45208A, and other applicable quality specifications. For information on Elantec's processing, see the Elantec document, QRA-1: Elantec's Processing, Monolithic Integrated Circuits.



December 1995 Rev Ω

pecifications are maintained at the factory and are available upon your request. We recommend checking the revision level before finalization of your design documentation

© 1989 Elantec, Inc.

### **Absolute Maximum Ratings**

| Vs       | Supply Voltage $(V + - V -)$ | $\pm 18V$ or $36V$      | TA              | Operating Temperature Range    |                                     |
|----------|------------------------------|-------------------------|-----------------|--------------------------------|-------------------------------------|
| VIN      | Input Voltage (Note 1)       | $\pm15V$ or $V_{\rm S}$ |                 | EL2001AC/EL2001C               | $0^{\circ}C$ to $+75^{\circ}C$      |
| $I_{IN}$ | Input Current (Note 1)       | $\pm 50 \text{ mA}$     | т <sub>Ј</sub>  | Operating Junction Temperature | 150°C                               |
| $P_{D}$  | Power Dissipation (Note 2)   | See Curves              | T <sub>ST</sub> | Storage Temperature            | $-65^{\circ}$ C to $+150^{\circ}$ C |
|          | Output Short Circuit         |                         |                 |                                |                                     |
|          | Duration (Note 3)            | Continuous              |                 |                                |                                     |
|          |                              |                         |                 |                                |                                     |

#### Important Note:

All parameters having Min/Max specifications are guaranteed. The Test Level column indicates the specific device testing actually performed during production and Quality inspection. Elantec performs most electrical tests using modern high-speed automatic test equipment, specifically the LTX77 Series system. Unless otherwise noted, all tests are pulsed tests, therefore  $T_J = T_C = T_A$ .

| Test Level | Test Procedure                                                                                                  |
|------------|-----------------------------------------------------------------------------------------------------------------|
| Ι          | 100% production tested and QA sample tested per QA test plan QCX0002.                                           |
| II         | 100% production tested at $T_{\rm A}=25^{\circ}{\rm C}$ and QA sample tested at $T_{\rm A}=25^{\circ}{\rm C}$ , |
|            | $T_{MAX}$ and $T_{MIN}$ per QA test plan QCX0002.                                                               |
| III        | QA sample tested per QA test plan QCX0002.                                                                      |
| IV         | Parameter is guaranteed (but not tested) by Design and Characterization Data.                                   |
| v          | Parameter is typical value at $T_A = 25^{\circ}C$ for information purposes only.                                |

### **Electrical Characteristics** $V_S = \pm 15V$ , $R_S = 50\Omega$ , unless otherwise specified

| Parameter       | eter Description |                 | Test Conditions                         |                       |     | Limits |      | EL2001AC<br>EL2001C | Units |
|-----------------|------------------|-----------------|-----------------------------------------|-----------------------|-----|--------|------|---------------------|-------|
|                 | Description      | V <sub>IN</sub> | Load                                    | Temp                  | Min | Тур    | Max  | Test<br>Level       |       |
| V <sub>OS</sub> | Offset Voltage   | 0               | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ | 25°C                  | -10 | 2      | I    | I                   | mV    |
|                 | EL2001A/EL2001AC |                 |                                         | $T_{MIN}$ , $T_{MAX}$ | -15 |        | +15  | III                 | mV    |
|                 | EL2001/EL2001C   |                 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ | 25°C                  | -30 | 2      | + 30 | I                   | mV    |
|                 |                  |                 |                                         | $T_{MIN}, T_{MAX}$    | -40 |        | +40  | III                 | mV    |
| IIN             | Input Current    | 0               | ) ∞                                     | 25°C                  | -3  | 1      | + 3  | I                   | μA    |
|                 | EL2001A/EL2001AC |                 |                                         | $T_{MIN}$ , $T_{MAX}$ | -6  |        | +6   | III                 | μA    |
|                 | EL2001/EL2001C   | 0               | ~                                       | 25°C                  | -5  | 1      | + 5  | I                   | μA    |
|                 |                  |                 |                                         | $T_{MIN}$ , $T_{MAX}$ | -10 |        | +10  | III                 | μA    |
| R <sub>IN</sub> | Input Resistance | +12V            | 100Ω                                    | 25°                   | 1   | 8      |      | I                   | MΩ    |
|                 |                  | -12 V           |                                         | $T_{MIN}, T_{MAX}$    | 0.5 |        |      | III                 | MΩ    |
|                 |                  |                 |                                         |                       |     |        |      |                     |       |

| Parameter Description         |                              | Test Conditions |                    |                    | Limits   |           |               | EL2001AC<br>EL2001C | Unite |
|-------------------------------|------------------------------|-----------------|--------------------|--------------------|----------|-----------|---------------|---------------------|-------|
| Farameter Description         | Vin                          | Load            | Temp               | Min                | Тур      | Max       | Test<br>Level | Units               |       |
| A <sub>V1</sub>               | V1 Voltage Gain              | + 12V           | 8                  | 25°C               | 0.990    | 0.998     |               | I                   | V/V   |
|                               |                              | ± 12 V          |                    | $T_{MIN}, T_{MAX}$ | 0.985    |           |               | III                 | V/V   |
| $A_{V2}$                      | Voltage Gain                 | + 10V           | 100Ω               | 25°C               | 0.83     | 0.93      |               | I                   | V/V   |
|                               |                              | -101            |                    | $T_{MIN}, T_{MAX}$ | 0.80     |           |               | III                 | V/V   |
| A <sub>V3</sub>               | A <sub>V3</sub> Voltage Gain | + 3V            | 100.0              | 25°C               | 0.82     | 0.89      |               | I                   | V/V   |
| with $V_S = \pm 5V$           | ± 5 V                        | 10032           | $T_{MIN}, T_{MAX}$ | 0.79               |          |           | III           | V/V                 |       |
| V <sub>O</sub> Output Voltage | +12V                         | 100.0           | 25°C               | ±10                | ±11      |           | I             | v                   |       |
|                               | Swing                        | ±12 V           | 10012              | $T_{MIN}, T_{MAX}$ | ±9.5     |           |               | III                 | v     |
| R <sub>OUT</sub>              | Output Resistance            | $\pm 2V$        | 100Ω               | 25°C               |          | 10        | 15            | I                   | Ω     |
|                               |                              | ± 2 V           | 10032              | $T_{MIN}, T_{MAX}$ |          |           | 18            | III                 | Ω     |
| I <sub>OUT</sub>              | Output Current               | ±12V            | (Note 4)           | 25°C               | $\pm100$ | $\pm 160$ |               | I                   | mA    |
|                               |                              |                 |                    | $T_{MIN}, T_{MAX}$ | $\pm 95$ |           |               | III                 | mA    |
| IS                            | Supply Current               | 0               | ×                  | 25°C               |          | 1.3       | 2.0           | I                   | mA    |
|                               |                              |                 |                    | $T_{MIN}, T_{MAX}$ |          |           | 2.5           | III                 | mA    |
| PSRR                          | Supply Rejection,            | 0               | 8                  | 25°C               | 60       | 75        |               | I                   | dB    |
|                               | (Note 5)                     |                 |                    | $T_{MIN}, T_{MAX}$ | 50       |           |               | III                 | dB    |
| t <sub>r</sub>                | Rise Time                    | 0.5V            | $100\Omega$        | 25°C               |          | 4.2       |               | v                   | ns    |
| t <sub>d</sub>                | Propagation Delay            | 0.5V            | $100\Omega$        | 25°C               |          | 2.0       |               | v                   | ns    |
| SR                            | Slew Rate, (Note 6)          | $\pm 10V$       | $100\Omega$        | 25°C               | 1200     | 2000      |               | IV                  | V/µs  |

Note 1: If the input exceeds the ratings shown (or the supplies) or if the input to output voltage exceeds  $\pm 7.5V$  then the input current must be limited to  $\pm 50$  mA. See the applications section for more information.

Note 2: The maximum power dissipation depends on package type, ambient temperature and heat sinking. See the characteristic curves for more details.

Note 3: A heat sink is required to keep the junction temperature below the absolute maximum when the output is short circuited. Note 4: Force the input to +12V and the output to +10V and measure the output current. Repeat with  $-12V_{IN}$  and -10V on the output.

Note 5:  $V_{OS}$  is measured at  $V_S+=+4.5V,\,V_S-=-4.5V$  and at  $V_S+=+18V,\,V_S-=-18V.$  Both supplies are changed simultaneously.

Note 6: Slew rate is measured between  $V_{\mbox{OUT}}=~+5V$  and -5V.







#### **Burn-In Circuit**



#### **Simplified Schematic**



### **Application Information**

The EL2001 is a monolithic buffer amplifier built on Elantec's proprietary dielectric isolation process that produces NPN and PNP transistors with essentially identical DC and AC characteristics. The EL2001 takes full advantage of the complementary process with a unique circuit topology.

Elantec has applied for two patents based on the EL2001's topology. The patents relate to the base drive and feedback mechanism in the buffer. This feedback makes 2000 V/ $\mu$ s slew rates with 100 $\Omega$  loads possible with very low supply current.

#### **Power Supplies**

The EL2001 may be operated with single or split supplies with total voltage difference between  $10V (\pm 5V)$  and  $36V (\pm 18V)$ . It is not necessary to use equal split value supplies. For example -5V and  $\pm 12V$  would be excellent for signals from -2V to  $\pm 9V$ .

Bypass capacitors from each supply pin to ground are highly recommended to reduce supply ringing and the interference it can cause. At a minimum, 1  $\mu$ F tantalum capacitor with short leads should be used for both supplies.

#### **Input Characteristics**

The input to the EL2001 looks like a resistance in parallel with about 3.5 picofarads in addition to a DC bias current. The DC bias current is due to the miss-match in beta and collector current between the NPN and PNP transistors connected to the input pin. The bias current can be either positive or negative. The change in input current with input voltage (R<sub>IN</sub>) is affected by the output load, beta and the internal boost.  $R_{\rm IN}\xspace$  can actually appear negative over portions of the input range; typical input current curves are shown in the characteristic curves. Internal clamp diodes from the input to the output are provided. These diodes protect the transistor base emitter junctions and limit the boost current during slew to avoid saturation of internal transistors. The diodes begin conduction at about  $\pm 2.5$ V input to output differential. When that happens the input resistance drops dramatically. The diodes are rated at 50 mA. When conducting they have a series resistance of about 20 $\Omega$ . There is also 100 $\Omega$  in series with the input that limits input current. Above  $\pm 7.5V$  differential input to output, additional series resistance should be added.

#### Source Impedance

The EL2001 has good input to output isolation. When the buffer is not used in a feedback loop, capactive and resistive sources up to 1 Meg present no oscillation problems. Care must be used in board layout to minimize output to input coupling. CAUTION: When using high source impedances ( $R_S > 100 \ k\Omega$ ), significant gain errors can be observed due to output offset, load resistor, and the action of the boost circuit. See typical performance curves.

### EL2001C Macromodel

| *Connections:                                         | + inp              | ut                 |                    |                      |                      |                          |          |
|-------------------------------------------------------|--------------------|--------------------|--------------------|----------------------|----------------------|--------------------------|----------|
| *                                                     |                    | +Vsi               | upply              |                      |                      |                          |          |
| *                                                     |                    |                    | –Vsu               | ipply                |                      |                          |          |
| *                                                     |                    |                    |                    | output               |                      |                          |          |
| *                                                     | 1                  | Ì                  | Ì                  | 1                    |                      |                          |          |
| .subckt M2001                                         | 2                  | 1                  | 4                  | 7                    |                      |                          |          |
| * Input Stage                                         | -                  | -                  | •                  |                      |                      |                          |          |
|                                                       |                    |                    |                    |                      |                      |                          |          |
| r1 10 0 1 K                                           |                    |                    |                    |                      |                      |                          |          |
| rh 10 11 150                                          |                    |                    |                    |                      |                      |                          |          |
| ch 11 0 9pF                                           |                    |                    |                    |                      |                      |                          |          |
| rc 11 12 100                                          |                    |                    |                    |                      |                      |                          |          |
| cc 12.04 pF                                           |                    |                    |                    |                      |                      |                          |          |
| e2 13 0 12 0 1 0                                      |                    |                    |                    |                      |                      |                          |          |
| * Output stage                                        |                    |                    |                    |                      |                      |                          |          |
| a1 4 13 14 ap                                         |                    |                    |                    |                      |                      |                          |          |
| a <sup>2</sup> 1 13 15 cm                             |                    |                    |                    |                      |                      |                          |          |
| q2 1 13 13 qll                                        |                    |                    |                    |                      |                      |                          |          |
| q4 4 15 19 gp                                         |                    |                    |                    |                      |                      |                          |          |
| r <sup>2</sup> 16 7 1                                 |                    |                    |                    |                      |                      |                          |          |
| r3 19 7 1                                             |                    |                    |                    |                      |                      |                          |          |
| i1 1 14 0 9mA                                         |                    |                    |                    |                      |                      |                          |          |
| i2 15 4 0.9mA                                         |                    |                    |                    |                      |                      |                          |          |
| * Bias Current                                        |                    |                    |                    |                      |                      |                          |          |
| iin + 201uA                                           |                    |                    |                    |                      |                      |                          |          |
|                                                       |                    |                    |                    |                      |                      |                          |          |
| * Models                                              |                    |                    |                    |                      |                      |                          |          |
| * Models<br>.model an npn(                            | is=5e              | —15 bf             | = 150              | rb=200               | ptf = 45             | tf=0.1nS                 | 5)       |
| * Models<br>.model qn npn(<br>.model qp pnp(          | is = 5e<br>is = 5e | —15 bf<br>—15 bf   | f = 150<br>f = 150 | rb = 200<br>rb = 200 | ptf = 45<br>ptf = 45 | tf = 0.1nS<br>tf = 0.1nS | ()<br>() |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is=5e<br>is=5e     | —15 bf<br>—15 bf   | f = 150<br>f = 150 | rb = 200<br>rb = 200 | ptf=45<br>ptf=45     | tf = 0.1nS<br>tf = 0.1nS | 6)<br>6) |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is=5e<br>is=5e     | —15 bf<br>—15 bf   | E=150<br>E=150     | rb = 200<br>rb = 200 | ptf=45<br>ptf=45     | tf = 0.1nS<br>tf = 0.1nS | 6)<br>6) |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is=5e<br>is=5e     | —15 bf<br>—15 bf   | E = 150<br>E = 150 | rb = 200<br>rb = 200 | ptf = 45<br>ptf = 45 | tf = 0.1nS $tf = 0.1nS$  | 9<br>9   |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is=5e<br>is=5e     | — 15 bf<br>— 15 bf | f = 150<br>f = 150 | rb=200<br>rb=200     | ptf=45<br>ptf=45     | tf=0.1nS<br>tf=0.1nS     | 9<br>9   |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is=5e<br>is=5e     | —15 bf<br>—15 bf   | f = 150<br>f = 150 | rb=200<br>rb=200     | ptf=45<br>ptf=45     | tf=0.1nS<br>tf=0.1nS     | 0<br>0   |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is = 5e<br>is = 5e | — 15 bf<br>— 15 bf | E=150<br>E=150     | rb=200<br>rb=200     | ptf = 45<br>ptf = 45 | tf=0.1nS<br>tf=0.1nS     | 0<br>0   |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is=5e<br>is=5e     | — 15 bf<br>— 15 bf | S = 150<br>S = 150 | rb = 200<br>rb = 200 | ptf = 45<br>ptf = 45 | tf=0.1nS<br>tf=0.1nS     | 0<br>0   |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is=5e<br>is=5e     | — 15 bf<br>— 15 bf | E = 150<br>E = 150 | rb = 200<br>rb = 200 | ptf = 45<br>ptf = 45 | tf=0.1nS<br>tf=0.1nS     | 0<br>0   |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is=5e<br>is=5e     | — 15 bf<br>— 15 bf | E = 150<br>E = 150 | rb = 200<br>rb = 200 | ptf = 45<br>ptf = 45 | tf=0.1nS<br>tf=0.1nS     | 0<br>0   |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is=5e<br>is=5e     | — 15 bf<br>— 15 bf | E = 150<br>E = 150 | rb = 200<br>rb = 200 | ptf = 45<br>ptf = 45 | tf = 0.1nS<br>tf = 0.1nS | 0<br>0   |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is = 5e<br>is = 5e | — 15 bf<br>— 15 bf | E = 150<br>E = 150 | rb = 200<br>rb = 200 | ptf = 45<br>ptf = 45 | tf = 0.1nS<br>tf = 0.1nS | 000      |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is = 5e<br>is = 5e | — 15 bf<br>— 15 bf | £ = 150<br>£ = 150 | rb = 200<br>rb = 200 | ptf = 45<br>ptf = 45 | tf = 0.1nS<br>tf = 0.1nS | 0<br>0   |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is = 5e<br>is = 5e | — 15 bf<br>— 15 bf | f = 150<br>f = 150 | rb = 200<br>rb = 200 | ptf = 45<br>ptf = 45 | tf=0.1nS<br>tf=0.1nS     | 5)<br>5) |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is = 5e<br>is = 5e | — 15 bf<br>— 15 bf | f = 150<br>f = 150 | rb = 200<br>rb = 200 | ptf = 45<br>ptf = 45 | tf=0.1nS<br>tf=0.1nS     | ;)<br>;) |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is = 5e<br>is = 5e | — 15 bf<br>— 15 bf | F = 150<br>F = 150 | rb = 200<br>rb = 200 | ptf = 45<br>ptf = 45 | tf=0.1nS<br>tf=0.1nS     |          |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is = 5e<br>is = 5e | — 15 bf            | S=150<br>S=150     | rb = 200<br>rb = 200 | ptf = 45<br>ptf = 45 | tf=0.1nS<br>tf=0.1nS     | ;)<br>;) |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is=5e<br>is=5e     | — 15 bf            | E=150<br>E=150     | rb = 200<br>rb = 200 | ptf = 45<br>ptf = 45 | tf=0.1nS<br>tf=0.1nS     | ;)<br>;) |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is = 5e<br>is = 5e | — 15 bf            | S=150<br>S=150     | rb = 200<br>rb = 200 | ptf = 45<br>ptf = 45 | tf = 0.1nS<br>tf = 0.1nS |          |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is = 5e<br>is = 5e | — 15 bf            | T=150<br>=150      | rb = 200<br>rb = 200 | ptf = 45<br>ptf = 45 | tf = 0.1nS<br>tf = 0.1nS |          |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is = 5e<br>is = 5e | — 15 bi            | T=150<br>=150      | rb = 200<br>rb = 200 | ptf = 45<br>ptf = 45 | tf = 0.1nS<br>tf = 0.1nS |          |
| * Models<br>.model qn npn(<br>.model qp pnp(<br>.ends | is = 5e<br>is = 5e | — 15 bi            | C = 150<br>= 150   | rb = 200<br>rb = 200 | ptf = 45<br>ptf = 45 | tf = 0.1nS<br>tf = 0.1nS |          |



BLANK

BLANK

#### General Disclaimer

Specifications contained in this data sheet are in effect as of the publication date shown. Elantec, Inc. reserves the right to make changes in the circuitry or specifications contained herein at any time without notice. Elantec, Inc. assumes no responsibility for the use of any circuits described herein and makes no representations that they are free from patent infringement.



#### Elantec, Inc.

December 1995 Rev G

1996 Tarob Court Milpitas, CA 95035 Telephone: (408) 945-1323 (800) 333-6314 Fax: (408) 945-9305 European Office: 44-71-482-4596

#### WARNING - Life Support Policy

Elantec, Inc. products are not authorized for and should not be used within Life Support Systems without the specific written consent of Elantec, Inc. Life Support systems are equipment intended to support or sustain life and whose failure to perform when properly used in accordance with instructions provided can be reasonably expected to result in significant personal injury or death. Users contemplating application of Elantec, Inc. products in Life Support Systems are requested to contact Elantec, Inc. factory headquarters to establish suitable terms & conditions for these applications. Elantec, Inc.'s warranty is limited to replacement of defective components and does not cover injury to persons or property or other consequential damages.

Printed in U.S.A.