# **Presettable 4-Bit Down Counters**

The MC14522B BCD counter and the MC14526B binary counter are constructed with MOS P-channel and N-channel enhancement mode devices in a monolithic structure.

These devices are presettable, cascadable, synchronous down counters with a decoded "0" state output for divide—by—N applications. In single stage applications the "0" output is applied to the Preset Enable input. The Cascade Feedback input allows cascade divide—by—N operation with no additional gates required. The Inhibit input allows disabling of the pulse counting function. Inhibit may also be used as a negative edge clock.

These complementary MOS counters can be used in frequency synthesizers, phase–locked loops, and other frequency division applications requiring low power dissipation and/or high noise immunity.

- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Logic Edge—Clocked Design Incremented on Positive Transition of Clock or Negative Transition of Inhibit
- Asynchronous Preset Enable
- Capable of Driving Two Low–power TTL Loads or One Low–power Schottky TTL Load Over the Rated Temperature Range

## MAXIMUM RATINGS\* (Voltages Referenced to VSS)

| Symbol                             | Parameter                                          | Value                    | Unit |
|------------------------------------|----------------------------------------------------|--------------------------|------|
| $V_{DD}$                           | DC Supply Voltage                                  | - 0.5 to + 18.0          | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage (DC or Transient)          | $-0.5$ to $V_{DD} + 0.5$ | V    |
| l <sub>in</sub> , l <sub>out</sub> | Input or Output Current (DC or Transient), per Pin | ± 10                     | mA   |
| PD                                 | Power Dissipation, per Package†                    | 500                      | mW   |
| T <sub>stg</sub>                   | Storage Temperature                                | - 65 to + 150            | °C   |
| TL                                 | Lead Temperature (8–Second Soldering)              | 260                      | °C   |

<sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. †Temperature Derating:

Plastic "P and D/DW" Packages: – 7.0 mW/°C From 65°C To 125°C Ceramic "L" Packages: – 12 mW/°C From 100°C To 125°C

## **FUNCTION TABLE**

|             |             | Input       | s                | Output              |             |                                                                                 |
|-------------|-------------|-------------|------------------|---------------------|-------------|---------------------------------------------------------------------------------|
| Clock       | Reset       | Inhibit     | Preset<br>Enable | Cascade<br>Feedback | "0"         | Resulting<br>Function                                                           |
| X<br>X<br>X | H<br>H<br>H | X<br>X<br>X | L<br>H<br>X      | L<br>L<br>H         | L<br>H<br>H | Asynchronous reset* Asynchronous reset Asynchronous reset                       |
| Х           | L           | Х           | Н                | Х                   | L           | Asynchronous preset                                                             |
| L           | L<br>L      | H ~         | L<br>L           | X<br>X              | L<br>L      | Decrement inhibited<br>Decrement inhibited                                      |
| 7 म / म     | L<br>L<br>L | 7 7 7       | L<br>L<br>L      | L<br>L<br>L         | L<br>L<br>L | No change** (inactive edge) No change** (inactive edge) Decrement** Decrement** |

X = Don't Care

NOTES:

#### REV 3 1/94

# MC14522B MC14526B



L SUFFIX CERAMIC CASE 620



P SUFFIX PLASTIC CASE 648



DW SUFFIX SOIC CASE 751G

## ORDERING INFORMATION

MC14XXXBCP Plastic
MC14XXXBCL Ceramic
MC14XXXBDW SOIC

 $T_A = -55^{\circ}$  to 125°C for all packages.

#### PIN ASSIGNMENT Q3 [ 16 🛮 עח 15 T Q2 Р3 П PE [] 3 14 | P2 INHIBIT 🛮 4 13 CF Р0 П 12 | "0" сьоск П 11 N P1 Q0 [ 10 RESET VSS [ 9 🛮 Q1

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD). Unused outputs must be left open.

© Motorola, Inc. 1995

<sup>\*</sup>Output "0" is low when reset goes high only it PE and CF are low.

<sup>\*\*</sup> Output "0" is high when reset is low, only if CF is high and count is 0000.

## **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                                   |           |                 | V <sub>DD</sub>        | - 5                               | 5°C                  |                                   | 25°C                                           |                      | 125                               | i°C                  |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|-----------------------------------|----------------------|-----------------------------------|------------------------------------------------|----------------------|-----------------------------------|----------------------|------|
| Characteristic                                                                                                                                    |           | Symbol          | Vdc                    | Min                               | Max                  | Min                               | Тур#                                           | Max                  | Min                               | Max                  | Unit |
| Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0                                                                                          | "0" Level | VOL             | 5.0<br>10<br>15        | _<br>_<br>_                       | 0.05<br>0.05<br>0.05 | _<br>_<br>_                       | 0<br>0<br>0                                    | 0.05<br>0.05<br>0.05 | _<br>_<br>_                       | 0.05<br>0.05<br>0.05 | Vdc  |
| $V_{in} = 0$ or $V_{DD}$                                                                                                                          | "1" Level | VOH             | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95             | _<br>_<br>_          | 4.95<br>9.95<br>14.95             | 5.0<br>10<br>15                                | _<br>_<br>_          | 4.95<br>9.95<br>14.95             | _<br>_<br>_          | Vdc  |
| Input Voltage<br>(V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc)                     | "0" Level | V <sub>IL</sub> | 5.0<br>10<br>15        | _<br>_<br>_                       | 1.5<br>3.0<br>4.0    | _<br>_<br>_                       | 2.25<br>4.50<br>6.75                           | 1.5<br>3.0<br>4.0    | _<br>_<br>_                       | 1.5<br>3.0<br>4.0    | Vdc  |
| $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$              | "1" Level | VIH             | 5.0<br>10<br>15        | 3.5<br>7.0<br>11                  | _<br>_<br>_          | 3.5<br>7.0<br>11                  | 2.75<br>5.50<br>8.25                           | _<br>_<br>_          | 3.5<br>7.0<br>11                  | _<br>_<br>_          | Vdc  |
| Output Drive Current<br>(V <sub>OH</sub> = 2.5 Vdc)<br>(V <sub>OH</sub> = 4.6 Vdc)<br>(V <sub>OH</sub> = 9.5 Vdc)<br>(V <sub>OH</sub> = 13.5 Vdc) | Source    | ІОН             | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | _<br>_<br>_<br>_     | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8             | _<br>_<br>_<br>_     | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | _<br>_<br>_<br>_     | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                                      | Sink      | lOL             | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2                | _<br>_<br>_          | 0.51<br>1.3<br>3.4                | 0.88<br>2.25<br>8.8                            | _<br>_<br>_          | 0.36<br>0.9<br>2.4                | _<br>_<br>_          | mAdc |
| Input Current                                                                                                                                     |           | l <sub>in</sub> | 15                     | _                                 | ± 0.1                | _                                 | ±0.00001                                       | ± 0.1                | _                                 | ± 1.0                | μAdc |
| Input Capacitance<br>(V <sub>in</sub> = 0)                                                                                                        |           | C <sub>in</sub> | _                      | _                                 | _                    | _                                 | 5.0                                            | 7.5                  | _                                 | _                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                                |           | IDD             | 5.0<br>10<br>15        | _<br>_<br>_                       | 5.0<br>10<br>20      | _<br>_<br>_                       | 0.005<br>0.010<br>0.015                        | 5.0<br>10<br>20      | _<br>_<br>_                       | 150<br>300<br>600    | μAdc |
| Total Supply Current**† (Dynamic plus Quiesce Per Package) (C <sub>L</sub> = 50 pF on all outp buffers switching)                                 |           | ΙΤ              | 5.0<br>10<br>15        |                                   |                      | $I_{T} = (3$                      | .7 μA/kHz) f<br>3.4 μA/kHz) f<br>5.1 μA/kHz) f | + IDD                |                                   |                      | μAdc |

#Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where: I<sub>T</sub> is in  $\mu$ A (per package), C<sub>L</sub> in pF, V = (V<sub>DD</sub> – V<sub>SS</sub>) in volts, f in kHz is input frequency, and k = 0.001.

<sup>\*\*</sup> The formulas given are for the typical characteristics only at 25  $^{\circ}\text{C}.$ 

<sup>†</sup>To calculate total supply current at loads other than 50 pF:

## SWITCHING CHARACTERISTICS\* ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}C$ )

| Characteristic                                                                                                                                                                                                            | Symbol                                                              | $V_{DD}$        | Min               | Тур #                 | Max                | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------|-------------------|-----------------------|--------------------|------|
| Output Rise and Fall Time $t_{TLH}$ , $t_{THL}$ = (1.5 ns/pF) $C_L$ + 25 ns $t_{TLH}$ , $t_{THL}$ = (0.75 ns/pF) $C_L$ + 12.5 ns $t_{TLH}$ , $t_{THL}$ = (0.55 ns/pF) $C_L$ + 9.5 ns                                      | t <sub>TLH</sub> ,<br>t <sub>THL</sub><br>(Figures 4, 5)            | 5.0<br>10<br>15 | _<br>_<br>_       | 100<br>50<br>40       | 200<br>100<br>80   | ns   |
| Propagation Delay Time (Inhibit Used as Negative Edge Clock) Clock or Inhibit to Q tpLH, tpHL = (1.7 ns/pF) CL + 465 ns tpLH, tpHL = (0.66 ns/pF) CL + 197 ns tpLH, tpHL = (0.5 ns/pF) CL + 135 ns                        | tPLH,<br>tPHL<br>(Figures 4, 5, 6)                                  | 5.0<br>10<br>15 | _<br>_<br>_       | 550<br>225<br>160     | 1100<br>450<br>320 | ns   |
| Clock or Inhibit to "0" $tp_{LH}$ , $tp_{HL} = (1.7 \text{ ns/pF}) C_L + 155 \text{ ns}$ $tp_{LH}$ , $tp_{HL} = (0.66 \text{ ns/pF}) C_L + 87 \text{ ns}$ $tp_{LH}$ , $tp_{HL} = (0.5 \text{ ns/pF}) C_L + 65 \text{ ns}$ |                                                                     | 5.0<br>10<br>15 | _<br>_<br>_       | 240<br>130<br>100     | 480<br>260<br>200  |      |
| Propagation Delay Time<br>Pn to Q                                                                                                                                                                                         | tPLH,<br>tPHL<br>(Figures 4, 7)                                     | 5.0<br>10<br>15 | _<br>_<br>_       | 260<br>120<br>100     | 520<br>240<br>200  | ns   |
| Propagation Delay Time<br>Reset to Q                                                                                                                                                                                      | <sup>t</sup> PHL<br>(Figure 8)                                      | 5.0<br>10<br>15 | _<br>_<br>_       | 250<br>110<br>80      | 500<br>220<br>160  | ns   |
| Propagation Delay Time<br>Preset Enable to "0"                                                                                                                                                                            | <sup>t</sup> PHL <sup>,</sup><br><sup>t</sup> PLH<br>(Figures 4, 9) | 5.0<br>10<br>15 | _<br>_<br>_       | 220<br>100<br>80      | 440<br>200<br>160  | ns   |
| Clock or Inhibit Pulse Width                                                                                                                                                                                              | t <sub>W</sub> (Figures 5, 6)                                       | 5.0<br>10<br>15 | 250<br>100<br>80  | 125<br>50<br>40       | _<br>_<br>_        | ns   |
| Clock Pulse Frequency (with PE = low)                                                                                                                                                                                     | f <sub>max</sub> (Figures 4, 5, 6)                                  | 5.0<br>10<br>15 | _<br>_<br>_       | 2.0<br>5.0<br>6.6     | 1.5<br>3.0<br>4.0  | MHz  |
| Clock or Inhibit Rise and Fall Time                                                                                                                                                                                       | t <sub>r</sub> ,<br>t <sub>f</sub><br>(Figures 5, 6)                | 5.0<br>10<br>15 | _<br>_<br>_       | _<br>_<br>_           | 15<br>5<br>4       | μs   |
| Setup Time<br>Pn to Preset Enable                                                                                                                                                                                         | t <sub>Su</sub><br>(Figure 10)                                      | 5.0<br>10<br>15 | 90<br>50<br>40    | 40<br>15<br>10        | _<br>_<br>_        | ns   |
| Hold Time<br>Preset Enable to Pn                                                                                                                                                                                          | <sup>t</sup> h<br>(Figure 10)                                       | 5.0<br>10<br>15 | 30<br>30<br>30    | - 15<br>- 5<br>0      | _<br>_<br>_        | ns   |
| Preset Enable Pulse Width                                                                                                                                                                                                 | t <sub>W</sub><br>(Figure 10)                                       | 5.0<br>10<br>15 | 250<br>100<br>80  | 125<br>50<br>40       | _<br>_<br>_        | ns   |
| Reset Pulse Width                                                                                                                                                                                                         | t <sub>W</sub> (Figure 8)                                           | 5.0<br>10<br>15 | 350<br>250<br>200 | 175<br>125<br>100     | _<br>_<br>_        | ns   |
| Reset Removal Time                                                                                                                                                                                                        | t <sub>rem</sub><br>(Figure 8)                                      | 5.0<br>10<br>15 | 10<br>20<br>30    | - 110<br>- 30<br>- 20 | _<br>_<br>_        | ns   |

<sup>\*</sup> The formulas given are for the typical characteristics only at 25°C.
#Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.



Figure 1. Typical Output Source Characteristics Test Circuit



Figure 3. Power Dissipation



Figure 2. Typical Output Sink Characteristics Test Circuit



\* Includes all probe and jig capacitance.

Figure 4. Test Circuit

## **SWITCHING WAVEFORMS**





Figure 5.

Figure 6.



Figure 7.



Figure 8.



Figure 9.



Figure 10.

## **PIN DESCRIPTIONS**

**Preset Enable (Pin 3)** — If Reset is low, a high level on the Preset Enable input asynchronously loads the counter with the programmed values on P0, P1, P2, and P3.

Inhibit (Pin 4) — A high level on the Inhibit input prevents the Clock from decrementing the counter. With Clock (pin 6) held high, Inhibit may be used as a negative edge clock input.

**Clock (Pin 6)** — The counter decrements by one for each rising edge of Clock. See the Function Table for level requirements on the other inputs.

**Reset (Pin 10)** — A high level on Reset asynchronously forces Q0, Q1, Q2, and Q3 low and, if Cascade Feedback is high, causes the "0" output to go high.

"0" (Pin 12) — The "0" (Zero) output issues a pulse one clock period wide when the counter reaches terminal count (Q0 = Q1 = Q2 = Q3 = low) if Cascade Feedback is high and Preset Enable is low. When presetting the counter to a value

other than all zeroes, the "0" output is valid after the rising edge of Preset Enable (when Cascade Feedback is high). See the Function Table.

Cascade Feedback (Pin 13) — If the Cascade Feedback input is high, a high level is generated at the "0" output when the count is all zeroes. If Cascade Feedback is low, the "0" output depends on the Preset Enable input level. See the Function Table.

**P0**, **P1**, **P2**, **P3** (**Pins 5**, **11**, **14**, **2**) — These are the preset data inputs. **P0** is the LSB.

Q0, Q1, Q2, Q3 (Pins 7, 9, 15, 1) — These are the synchronous counter outputs. Q0 is the LSB.

**Vss (Pin 8)** — The most negative power supply potential. This pin is usually ground.

**V<sub>DD</sub>** (Pin 16) — The most positive power supply potential. V<sub>DD</sub> may range from 3 to 18 V with respect to V<sub>SS</sub>.

## STATE DIAGRAMS





## MC14522B LOGIC DIAGRAM (BCD Down Counter)



## MC14526B LOGIC DIAGRAM (Binary Down Counter)



## APPLICATIONS INFORMATION

## Divide-By-N, Single Stage

Figure 11 shows a single stage divide—by–N application. The MC14522B (BCD version) can accept a number greater than 9 and count down in binary fashion. Hence, the BCD and binary single stage divide—by–N counters (as shown in Figure 11) function the same.

To initialize counting a number, N is set on the parallel inputs (P0, P1, P2, and P3) and reset is taken high asynchronously. A zero is forced into the master and slave of each bit and, at the same time, the "0" output goes high. Because Preset Enable is tied to the "0" output, preset is enabled. Reset must be released while the Clock is high so the slaves of each bit may receive N before the Clock goes low. When the Clock goes low and Reset is low, the "0" output goes low (if P0 through P3 are unequal to zero).

The counter downcounts with each rising edge of the Clock. When the counter reaches the zero state, an output pulse occurs on "0" which presets N. The propagation delays from the Clock's rising and falling edges to the "0" output's rising and falling edges are about equal, making the "0" output pulse approximately equal to that of the Clock pulse.

The Inhibit pin may be used to stop pulse counting. When this pin is taken high, decrementing is inhibited.

## Cascaded, Presettable Divide-By-N

Figure 12 shows a three stage cascade application. Taking Reset high loads N. Only the first stage's Reset pin (least significant counter) must be taken high to cause the preset for all stages, but all pins could be tied together, as shown.

When the first stage's Reset pin goes high, the "0" output is latched in a high state. Reset must be released while Clock is high and time allowed for Preset Enable to load N into all stages before Clock goes low.

When Preset Enable is high and Clock is low, time must be allowed for the zero digits to propagate a Cascade Feedback to the first non–zero stage. Worst case is from the most significant bit (M.S.B.) to the L.S.B., when the L.S.B. is equal to one (i.e. N = 1).

After N is loaded, each stage counts down to zero with each rising edge of Clock. When any stage reaches zero and the leading stages (more significant bits) are zero, the "0" output goes high and feeds back to the preceding stage. When all stages are zero, the Preset Enable automatically loads N while the Clock is high and the cycle is renewed.



Figure 11. + N Counter



Figure 12. 3 Stages Cascaded

## **OUTLINE DIMENSIONS**

## **L SUFFIX** CERAMIC DIP PACKAGE CASE 620-10



#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: INCH.

  3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.

  4. DIMENSION F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC RODY.

|     | INC       | HES     | MILLIN   | IETERS |  |  |
|-----|-----------|---------|----------|--------|--|--|
| DIM | MIN       | MIN MAX |          | MAX    |  |  |
| Α   | 0.750     | 0.785   | 19.05    | 19.93  |  |  |
| В   | 0.240     | 0.295   | 6.10     | 7.49   |  |  |
| C   |           | 0.200   |          | 5.08   |  |  |
| D   | 0.015     | 0.020   | 0.39     | 0.50   |  |  |
| Е   | 0.050     | BSC     | 1.27 BSC |        |  |  |
| F   | 0.055     | 0.065   | 1.40     | 1.65   |  |  |
| G   | 0.100     | BSC     | 2.54 BSC |        |  |  |
| Н   | 0.008     | 0.015   | 0.21     | 0.38   |  |  |
| K   | 0.125     | 0.170   | 3.18     | 4.31   |  |  |
| L   | 0.300 BSC |         | 7.62 BSC |        |  |  |
| М   | 0°        | 15°     | 0 °      | 15°    |  |  |
| N   | 0.020     | 0.040   | 0.51     | 1.01   |  |  |

## **P SUFFIX** PLASTIC DIP PACKAGE CASE 648-08



## NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: INCH.

  3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.

  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.

  5. ROUNDED CORNERS OPTIONAL.

|     | INC   | HES   | MILLIN   | IETERS   |  |  |
|-----|-------|-------|----------|----------|--|--|
| DIM | MIN   | MAX   | MIN      | MAX      |  |  |
| Α   | 0.740 | 0.770 | 18.80    | 19.55    |  |  |
| В   | 0.250 | 0.270 | 6.35     | 6.85     |  |  |
| С   | 0.145 | 0.175 | 3.69     | 4.44     |  |  |
| D   | 0.015 | 0.021 | 0.39     | 0.53     |  |  |
| F   | 0.040 | 0.70  | 1.02     | 1.77     |  |  |
| G   | 0.100 | BSC   | 2.54     | 2.54 BSC |  |  |
| Н   | 0.050 | BSC   | 1.27 BSC |          |  |  |
| J   | 0.008 | 0.015 | 0.21     | 0.38     |  |  |
| K   | 0.110 | 0.130 | 2.80     | 3.30     |  |  |
| L   | 0.295 | 0.305 | 7.50     | 7.74     |  |  |
| M   | 0°    | 10°   | 0°       | 10 °     |  |  |
| S   | 0.020 | 0.040 | 0.51     | 1.01     |  |  |

## **OUTLINE DIMENSIONS**



- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: MILLIMETER.
   DIMENSIONS A AND B DO NOT INCLUDE MOLD
- PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER
- 5 DIMENSION DIDOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 10.15  | 10.45  | 0.400     | 0.411 |  |
| В   | 7.40   | 7.60   | 0.292     | 0.299 |  |
| С   | 2.35   | 2.65   | 0.093     | 0.104 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.50   | 0.90   | 0.020     | 0.035 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| J   | 0.25   | 0.32   | 0.010     | 0.012 |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |
| M   | 0 °    | 7 °    | 0 °       | 7 °   |  |
| Р   | 10.05  | 10.55  | 0.395     | 0.415 |  |
| R   | 0.25   | 0.75   | 0.010     | 0.029 |  |

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and Marare registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 20912: Phoenix. Arizona 85036. 1-800-441-2447 or 602-303-5454

MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE 602-244-6609 INTERNET: http://Design-NET.com

JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-81-3521-8315

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298

