Three-Channel 8-bit D/A Converter

# HITACHI

November 1996

#### Description

The HD49307 is a high-speed, low-power 8-bit D/A converter monolithic CMOS LSI which has three channels of clock and RGB data inputs. It is appropriate for applications which require three channel systems, such as digital TV and graphical displays.

#### Functions

- Resolution: 8 bits
- Linearity error: ±0.2%
- Current output type:  $13.3 \text{ mA} \times 3$  channels
- Maximum conversion rate: 30 MHz (Min)
- Analogue output voltage range:  $V_{DD}$  to  $V_{DD} 1 V$
- Digital input voltage: TTL and CMOS level
- Power supply voltage: +5.0 V single
- Power consumption: 300 mW (Typ)



#### **Pin Arrangement**



### **Pin Functions**

| Pin No.                                             | Symbol            | Function                                           |
|-----------------------------------------------------|-------------------|----------------------------------------------------|
| 42, 45 to 51                                        | R1 to R8          | R channel digital signal input: R1 = MSB, R8 = LSB |
| 52 to 54, 1 to 5                                    | G1 to G8          | G channel digital signal input: G1 = MSB, G8 = LSB |
| 6, 8 to 12, 16, 17                                  | B1 to B8          | B channel digital signal input: B1 = MSB, B8 = LSB |
| 38                                                  | Rout              | R channel analog signal output                     |
| 36                                                  | Gout              | G channel analog signal output                     |
| 33                                                  | Bout              | B channel analog signal output                     |
| 19                                                  | RCLK              | R channel clock input                              |
| 20                                                  | GCLK              | G channel clock input                              |
| 21                                                  | BCLK              | B channel clock input                              |
| 26                                                  | CBL               | Bypass capacitor pin                               |
| 25                                                  | CBU               | Phase compensation capacitance pin                 |
| 23, 41                                              | DV <sub>DD</sub>  | Digital power supply                               |
| 31, 39                                              | AV <sub>ss</sub>  | Analog ground                                      |
| 32, 34, 37, 40                                      | AV <sub>DD</sub>  | Analog power supply                                |
| 22                                                  | DV <sub>ss</sub>  | Digital ground                                     |
| 30                                                  | V <sub>RREF</sub> | Reference voltage input pin                        |
| 7, 13 to 15, 18, 24, 27 to 29<br>35, 43, 44, 55, 56 | NC                | No connections*1                                   |

Note: 1. Do not connect anything to the NC pins.

| Step | B1 (MSB) | B2 | B3 | B4 | B5 | B6 | B7 | B8 (LSB) | Vout (V) |
|------|----------|----|----|----|----|----|----|----------|----------|
| 0    | 0        | 0  | 0  | 0  | 0  | 0  | 0  | 0        | 4.000    |
| 1    | 0        | 0  | 0  | 0  | 0  | 0  | 0  | 1        | 4.004    |
|      |          | •  |    | •  | •  | •  | ·  |          | •        |
| •    |          | •  |    |    |    |    |    | •        |          |
| •    | •        | •  | •  | •  |    | •  | •  | •        | •        |
| 127  | 0        | 1  | 1  | 1  | 1  | 1  | 1  | 1        | 4.498    |
| 128  | 1        | 0  | 0  | 0  | 0  | 0  | 0  | 0        | 4.502    |
| 129  | 1        | 0  | 0  | 0  | 0  | 0  | 0  | 1        | 4.506    |
|      | •        |    |    | •  | •  | •  | •  |          | •        |
| •    |          | •  |    |    | •  | •  | •  | •        | •        |
| •    |          | •  |    |    | •  |    |    | •        | •        |
| 254  | 1        | 1  | 1  | 1  | 1  | 1  | 1  | 0        | 4.996    |
| 255  | 1        | 1  | 1  | 1  | 1  | 1  | 1  | 1        | 5.000    |

**Output Function Table** ( $V_{DD} = 5 \text{ V}, R_L = 75 \Omega, R_{EX} = 3.43 \text{ k}\Omega$ )

### **Block Diagram**



## Absolute Maximum Ratings ( $Ta = 25^{\circ}C$ )

| Item                  | Symbol          | Rated value                   | Unit |
|-----------------------|-----------------|-------------------------------|------|
| Power supply voltage  | V <sub>DD</sub> | +6.0                          | V    |
| Digital input voltage | V <sub>IN</sub> | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Allowable dissipation | P <sub>T</sub>  | 600                           | mW   |
| Operating temperature | Topr            | 0 to +70                      | °C   |
| Storage temperature   | Tstg            | -55 to +125                   | °C   |

## Electrical Characteristics (Ta = 25°C, $V_{DD}$ = 5.0 V, $R_L$ = 75 $\Omega$ , $R_{EX}$ = 3.43 k $\Omega$ )

| Item                  |            | Symbol                 | Min  | Тур  | Max             | Unit | Test conditions           |
|-----------------------|------------|------------------------|------|------|-----------------|------|---------------------------|
| Resolution            |            |                        | 8    | 8    | 8               | bits |                           |
| Maximum conversi      | ion speed  | f <sub>CLK (Max)</sub> | 30   | _    | _               | MHz  |                           |
| Minimum conversion    | on speed   | $f_{\text{CLK (Min)}}$ | _    | _    | 0.5             | MHz  |                           |
| Linearity error       |            | LE                     | -0.2 |      | 0.2             | LSB  |                           |
| High level clock pu   | lse width  | t <sub>wH</sub>        | 15   |      | _               | ns   |                           |
| Low level clock pul   | se width   | t <sub>wL</sub>        | 15   | _    | _               | ns   |                           |
| Data setup time       |            | t <sub>su</sub>        | 15   |      | _               | ns   |                           |
| Data hold time        |            | t <sub>h</sub>         | 15   | _    | _               | ns   |                           |
| Power supply volta    | ige        | $V_{DD}$               | 4.75 | 5.00 | 5.25            | V    |                           |
| Current dissipation   |            | I <sub>DD</sub>        | _    | 60   | 70              | mA   | f <sub>clκ</sub> = 30 MHz |
| Digital input voltage |            | V <sub>IH</sub>        | 2    | _    | $V_{\text{DD}}$ | V    |                           |
|                       |            | V <sub>IL</sub>        | 0    | _    | 0.8             | V    |                           |
| Analog output         | Full scale | V <sub>A (Full)</sub>  | 4.99 | 5.00 | 5.01            | V    |                           |
| voltage               | Zero scale | V <sub>A (Zero)</sub>  | 3.95 | 4.00 | 4.05            | V    |                           |

## **Timing Chart**



When using this document, keep the following in mind:

- 1. This document may, wholly or partially, be subject to change without notice.
- 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission.
- 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document.
- 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein.
- 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd.
- 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS.

## HITACHI

#### Hitachi, Ltd.

Semiconductor & IC DV. Neppon Bidg, 2-5-2, Ohte-medif, Chiyode-ku, Tokyo 100, Jepen Tet Tokyo (03, 3270-2111 Fex: (03, 3270-5109

#### For Author in formation write to :

Hischi America, Lbd. Semiconductor & IC Div. 2000 Sierra Point Parlway Briabana, CA. 94005-4835 U.S.A. Tet 445-589-8800 Fax: 445-588-4207 Hitschi Burope GmbH Bectronic Components Group Cratinertal Burope Danacher Straße 3 D-85522 Feldkirchen Minchen Tet 089-9 94 80-0 Fax 089-9 29 30 00 Hischi Burope Ltd. Bedronic Components Div. Northern Burope Hesdguerters Whitebrook Park Lower Cook hem Road Meidenhesd Berkshire SL68YA Urited Kingdon Tet 0628-555000 Fex: 0628-778322 Hitschi Asia Pte, Ltd 15 Collyer Quey \$20-00 Hitschi Tower Snappore 0104 Tet 535-2100 Fex 535-1533

Hitschi Asia (Hong Kong) Ltd. Unit 705, North Tower, World Finance Centre, Herbour City, Carton Road Taim She Tau, Kowloon Hang Kong Tet 27350218 Fax: 27306074