

# CY6264

#### Features

- 55, 70 ns access times
- CMOS for optimum speed/power
- Easy memory expansion with CE<sub>1</sub>, CE<sub>2</sub>, and OE features
- TTL-compatible inputs and outputs
- Automatic power-down when deselected

#### **Functional Description**

The CY6264 is a high-performance CMOS static RAM organized as 8192 words by 8 bits. Easy memory expansion is provided by an active LOW chip enable ( $\overline{CE}_1$ ), an active HIGH chip enable (CE<sub>2</sub>), and active LOW output enable ( $\overline{OE}$ ) and three-state drivers. Both devices have an automatic power-down feature ( $\overline{CE}_1$ ), reducing the power consumption by over 70% when deselected. The CY6264 is packaged in a 450-mil (300-mil body) SOIC.

8K x 8 Static RAM

An active LOW write enable signal (WE) controls the writing/reading operation of the memory. When  $\overline{CE}_1$  and  $\overline{WE}$  inputs are both LOW and CE2 is HIGH, data on the eight data input/output pins (I/O0 through I/O7) is written into the memory location addressed by the address present on the address pins ( $A_0$  through  $A_{12}$ ). Reading the device is accomplished by selecting the device and enabling the outputs,  $\overline{CE}_1$  and  $\overline{OE}$ active LOW, CE2 active HIGH, while WE remains inactive or HIGH. Under these conditions, the contents of the location addressed by the information on address pins is present on the eight data input/output pins.

The input/output pins remain in a high-impedance state unless the chip is selected, outputs are enabled, and write enable (WE) is HIGH. A die coat is used to insure alpha immunity.



#### **Selection Guide**

| CY6264-55 | CY6264-70 |
|-----------|-----------|
| 55        | 70        |
| 100       | 100       |
| 20/15     | 20/15     |
|           | 55 100    |

Shaded area contains advanced information.

3901 North First Street San Jose

CA 95134 408-943-2600 . October 1994 - Revised June 1996



## **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied.....-55°C to +125°C Supply Voltage to Ground Potential ..... -0.5V to +7.0V DC Voltage Applied to Outputs in High Z State<sup>[1]</sup>.....--0.5V to +7.0V DC Input Voltage<sup>[1]</sup>.....-0.5V to +7.0V

#### Electrical Characteristics Over the Operating Range

Output Current into Outputs (LOW)...... 20 mA Static Discharge Voltage ...... >2001V (per MIL-STD-883, Method 3015)

Latch-Up Current ...... >200 mA

## **Operating Range**

| Range      | Ambient<br>Temperature | v <sub>cc</sub> |
|------------|------------------------|-----------------|
| Commercial | 0°C to +70°C           | 5V ± 10%        |

|                  |                                                 |                                                                                                                                                                              | 6264-55 |                 | 6264-70 |                 |      |
|------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------|---------|-----------------|------|
| Parameter        | Description                                     | Test Conditions                                                                                                                                                              | Min.    | Max.            | Min.    | Max.            | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage                             | $V_{CC}$ = Min., $I_{OH}$ = -4.0 mA                                                                                                                                          | 2.4     |                 | 2.4     |                 | V    |
| V <sub>OL</sub>  | Output LOW Voltage                              | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0 mA                                                                                                                             |         | 0.4             |         | 0.4             | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                              |                                                                                                                                                                              | 2.2     | V <sub>CC</sub> | 2.2     | V <sub>CC</sub> | V    |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[1]</sup>                |                                                                                                                                                                              | -0.5    | 0.8             | -0.5    | 0.8             | V    |
| I <sub>IX</sub>  | Input Load Current                              | $GND \le V_I \le V_{CC}$                                                                                                                                                     | -5      | +5              | -5      | +5              | μΑ   |
| I <sub>OZ</sub>  | Output Leakage<br>Current                       | $GND \le V_1 \le V_{CC},$<br>Output Disabled                                                                                                                                 | -5      | +5              | -5      | +5              | μA   |
| I <sub>OS</sub>  | Output Short<br>Circuit Current <sup>[2]</sup>  | V <sub>CC</sub> = Max.,<br>V <sub>OUT</sub> = GND                                                                                                                            |         | -300            |         | -300            | mA   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating<br>Supply Current     | V <sub>CC</sub> = Max.,<br>I <sub>OUT</sub> = 0 mA                                                                                                                           |         | 100             |         | 100             | mA   |
| I <sub>SB1</sub> | Automatic CE <sub>1</sub><br>Power–Down Current | Max. V <sub>CC</sub> , CE <sub>1</sub> ≥ V <sub>IH,</sub><br>Min. Duty Cycle=100%                                                                                            |         | 20              |         | 20              | mA   |
| I <sub>SB2</sub> | Automatic CE <sub>1</sub><br>Power–Down Current | $\begin{array}{l} \text{Max. } V_{CC}, \overline{CE}_{\overline{1}} \geq V_{CC} - 0.3V, \\ V_{\text{IN}} \geq V_{CC} - 0.3V \text{ or } V_{\text{IN}} \leq 0.3V \end{array}$ |         | 15              |         | 15              | mA   |

Shaded area contains advanced information.

#### Capacitance<sup>[3]</sup>

| Parameter Description |                    | Test Conditions                  | Max. | Unit |
|-----------------------|--------------------|----------------------------------|------|------|
| C <sub>IN</sub>       | Input Capacitance  | $T_A = 25^{\circ}C$ , f = 1 MHz, | 7    | pF   |
| C <sub>OUT</sub>      | Output Capacitance | $V_{CC} = 5.0V$                  | 7    | pF   |

Notes:

1. 2.

Minimum voltage is equal to -3.0V for pulse durations less than 30 ns. Not more than 1 output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds. Tested initially and after any design or process changes that may affect these parameters.

3.

### **AC Test Loads and Waveforms**







# Switching Characteristics Over the Operating Range<sup>[4]</sup>

|                    |                                                                                     | 626  | 64-55 | 626  | 4-70 |      |
|--------------------|-------------------------------------------------------------------------------------|------|-------|------|------|------|
| Parameter          | Description                                                                         | Min. | Max.  | Min. | Max. | Unit |
| READ CYCLE         | ·                                                                                   | •    |       | •    | •    |      |
| t <sub>RC</sub>    | Read Cycle Time                                                                     | 55   |       | 70   |      | ns   |
| t <sub>AA</sub>    | Address to Data Valid                                                               |      | 55    |      | 70   | ns   |
| t <sub>OHA</sub>   | Data Hold from Address Change                                                       | 5    |       | 5    |      | ns   |
| t <sub>ACE1</sub>  | CE <sub>1</sub> LOW to Data Valid                                                   |      | 55    |      | 70   | ns   |
| t <sub>ACE2</sub>  | CE <sub>2</sub> HIGH to Data Valid                                                  |      | 40    |      | 70   | ns   |
| t <sub>DOE</sub>   | OE LOW to Data Valid                                                                |      | 25    |      | 35   | ns   |
| t <sub>LZOE</sub>  | OE LOW to Low Z                                                                     | 3    |       | 5    |      | ns   |
| t <sub>HZOE</sub>  | OE HIGH to High Z <sup>[5]</sup>                                                    |      | 20    |      | 30   | ns   |
| t <sub>LZCE1</sub> | CE <sub>1</sub> LOW to Low Z <sup>[6]</sup>                                         | 5    |       | 5    |      | ns   |
| t <sub>LZCE2</sub> | CE <sub>2</sub> HIGH to Low Z                                                       | 3    |       | 5    |      | ns   |
| t <sub>HZCE</sub>  | $\overline{CE}_1$ HIGH to High Z <sup>[5, 6]</sup><br>CE <sub>2</sub> LOW to High Z |      | 20    |      | 30   | ns   |
| t <sub>PU</sub>    | CE <sub>1</sub> LOW to Power-Up                                                     | 0    |       | 0    |      | ns   |
| t <sub>PD</sub>    | CE <sub>1</sub> HIGH to Power-Down                                                  |      | 25    |      | 30   | ns   |
| WRITE CYCLE        | [7]                                                                                 | ·    |       |      |      |      |
| t <sub>WC</sub>    | Write Cycle Time                                                                    | 50   |       | 70   |      | ns   |
| t <sub>SCE1</sub>  | CE <sub>1</sub> LOW to Write End                                                    | 40   |       | 60   |      | ns   |
| t <sub>SCE2</sub>  | CE <sub>2</sub> HIGH to Write End                                                   | 30   |       | 50   |      | ns   |
| t <sub>AW</sub>    | Address Set-Up to Write End                                                         | 40   |       | 55   |      | ns   |
| t <sub>HA</sub>    | Address Hold from Write End                                                         | 0    |       | 0    |      | ns   |
| t <sub>SA</sub>    | Address Set-Up to Write Start                                                       | 0    |       | 0    |      | ns   |
| t <sub>PWE</sub>   | WE Pulse Width                                                                      | 25   |       | 40   |      | ns   |
| t <sub>SD</sub>    | Data Set-Up to Write End                                                            | 25   |       | 35   |      | ns   |
| t <sub>HD</sub>    | Data Hold from Write End                                                            | 0    |       | 0    |      | ns   |
| t <sub>HZWE</sub>  | WE LOW to High Z <sup>[5]</sup>                                                     |      | 20    |      | 30   | ns   |
| t <sub>LZWE</sub>  | WE HIGH to Low Z                                                                    | 5    |       | 5    |      | ns   |

Shaded area contains advanced information.

Notes:

Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified  $I_{OL}/I_{OH}$  and 30-pF load capacitance. 4.

5.

6.

 $t_{HZOE}$ ,  $t_{HZCE}$ , and  $t_{HZWE}$  are specified with  $C_L = 5 \text{ pF}$  as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage. At any given temperature and voltage condition,  $t_{HZCE}$  is less than  $t_{LZCE}$  for any given device. The internal write time of the memory is defined by the overlap of  $\overline{CE}_1 \text{ LOW}$ ,  $CE_2 \text{ HIGH}$ , and  $\overline{WE} \text{ LOW}$ . Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. 7.



PRELIMINARY

# **Switching Waveforms**







# Write Cycle No.1 (WE Controlled)<sup>[9, 11]</sup>



Notes:

<sup>8.</sup> Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ .  $CE_2 = V_{IH}$ 9. Address valid prior to or coincident with  $\overline{CE}$  transition LOW. 10. WE is HIGH for read cycle. 11. Data I/O is High Z if  $\overline{OE} = V_{IH}$ ,  $\overline{CE}_1 = V_{IH}$ , or  $\overline{WE} = V_{IL}$ .



PRELIMINARY

## Switching Waveforms (continued)



Note:

12. If  $\overline{CE}$  goes HIGH simultaneously with  $\overline{WE}$  HIGH, the output remains in a high-impedance state.

# Typical DC and AC Characteristics





## Typical DC and AC Characteristics (continued)







#### **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | Input/Output | Mode                |
|-----------------|-----------------|----|----|--------------|---------------------|
| Н               | Х               | Х  | Х  | High Z       | Deselect/Power-Down |
| Х               | L               | Х  | Х  | High Z       | Deselect            |
| L               | Н               | Н  | L  | Data Out     | Read                |
| L               | Н               | L  | Х  | Data In      | Write               |
| L               | Н               | Н  | Н  | High Z       | Deselect            |

## **Address Designators**

| Address<br>Name | Address<br>Function | Pin<br>Number |
|-----------------|---------------------|---------------|
| A4              | X3                  | 2             |
| A5              | X4                  | 3             |
| A6              | X5                  | 4             |
| A7              | X6                  | 5             |
| A8              | X7                  | 6             |
| A9              | Y1                  | 7             |
| A10             | Y4                  | 8             |
| A11             | Y3                  | 9             |
| A12             | Y0                  | 10            |
| A0              | Y2                  | 21            |
| A1              | X0                  | 23            |
| A2              | X1                  | 24            |
| A3              | X2                  | 25            |



## **Ordering Information**

| Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type                         | Operating<br>Range |
|---------------|---------------|-----------------|--------------------------------------|--------------------|
| 55            | CY6264-55SC   | S23             | 28-Lead 330-Mil SOIC <sup>[13]</sup> | Commercial         |
| 70            | CY6264-70SC   | S23             | 28-Lead 330-Mil SOIC <sup>[13]</sup> | Commercial         |
| 55            | CY6264-55SNC  | S22             | 28-Lead 300-Mil SOIC                 | Commercial         |
| 70            | CY6264-70SNC  | S22             | 28-Lead 300-Mil SOIC                 | Commercial         |

Shaded area contains advanced information.

Note:

13. Not recommended for new designs.

Document #: 38-00425-A

# **Package Diagrams**

28-Lead 450-Mil (300-Mil Body Width) SOIC S22



DIMENSIONS IN INCHES MIN. MAX. LEAD COPLANARITY 0.004 MAX.







### Package Diagrams (continued)

28-Lead (330-Mil) SOIC S23



DIMENSIONS IN INCHES MIN. MAX. LEAD COPLANARITY 0.004 MAX.



© Cypress Semiconductor Corporation, 1996. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor against all charges.