## Features

- Fast access times: 2.5 ns, 3.0 ns, and 3.5 ns
- Fast clock speed: 225, 200, 166, and 150 MHz
- Fast OE access times: $2.5 \mathrm{~ns}, 3.0 \mathrm{~ns}$, and 3.5 ns
- Optimal for depth expansion (one cycle chip deselect to eliminate bus contention)
- $3.3 \mathrm{~V}-5 \%$ and $+10 \%$ power supply
- 3.3 V or 2.5 V I/O supply
- 5V-tolerant inputs except I/Os
- Clamp diodes to $\mathrm{V}_{\mathrm{SS}}$ at all inputs and outputs
- Common data inputs and data outputs
- Byte Write Enable and Global Write control
- Multiple chip enables for depth expansion: three chip enables for A package version and two chip enables for BG and AJ package versions
- Address pipeline capability
- Address, data, and control registers
- Internally self-timed Write Cycle
- Burst control pins (interleaved or linear burst sequence)
- Automatic power-down feature available using ZZ mode or CE deselect
- JTAG boundary scan for BG and AJ package version
- Low-profile 119-bump, 14-mm $\times$ 22-mm PBGA (Ball Grid Array) and 100-pin TQFP packages


## Functional Description

The Cypress Synchronous Burst SRAM family employs high-speed, low-power CMOS designs using advanced triple-layer polysilicon, double-layer metal technology. Each memory cell consists of four transistors and two high-valued resistors.

The CY7C1360A and CY7C1362A SRAMs integrate 262,144 $\times 36$ and $524,288 \times 18$ SRAM cells with advanced

## $256 \mathrm{~K} \times 36 / 512 \mathrm{~K} \times 18$ Synchronous Pipelined Burst SRAM

synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable ( $\overline{\mathrm{CE}}$ ), depth-expansion Chip Enables $\left(\mathrm{CE}_{2}\right.$ and $\mathrm{CE}_{3}$ ), burst control inputs (ADSC, $\overline{\text { ADSP }}$, and $\overline{\mathrm{ADV}}$ ), Write Enables ( $\overline{\mathrm{BWa}}, \overline{\mathrm{BWb}}, \overline{\mathrm{BWc}}, \overline{\mathrm{BWd}}$, and $\overline{B W E})$, and global Write ( $\overline{\mathrm{GW}}$ ). However, the $\mathrm{CE}_{3}$ chip enable input is only available for the TA package version.
Asynchronous inputs include the Output Enable ( $\overline{\mathrm{OE}}$ ) and burst mode control (MODE). The data outputs (Q), enabled by $\overline{O E}$, are also asynchronous.
Addresses and chip enables are registered with either Address Status Processor (ADSP) or Address Status Controller ( $\overline{\mathrm{ADSC}}$ ) input pins. Subsequent burst addresses can be internally generated as controlled by the Burst Advance Pin (ADV).
Address, data inputs, and Write controls are registered on-chip to initiate self-timed Write cycle. Write cycles can be one to four bytes wide as controlled by the Write control inputs. Individual byte Write allows individual byte to be written. BWa controls DQa. $\overline{\mathrm{BWb}}$ controls DQb. $\overline{\mathrm{BWc}}$ controls DQc. $\overline{\mathrm{BWd}}$ controls DQd. BWa, BWb, BWc, and BWd can be active only with BWE being LOW. $\overline{\text { GW }}$ being LOW causes all bytes to be written. The $\times 18$ version only has 18 data inputs/outputs (DQa and DQb) along with BWa and BWb (no BWc, BWd, DQc, and DQd).
For the $B$ and $T$ package versions, four pins are used to implement JTAG test capabilities: Test Mode Select (TMS), Test Data-In (TDI), Test Clock (TCK), and Test Data-Out (TDO). The JTAG circuitry is used to serially shift data to and from the device. JTAG inputs use LVTTL/LVCMOS levels to shift data during this testing mode of operation. The TA package version does not offer the JTAG capability.
The CY7C1360A and CY7C1362A operate from a +3.3 V power supply. All inputs and outputs are LVTTL-compatible.

## Selection Guide

|  | 7C1360A-225 <br> 7C1362A-225 | 7C1360A-200 <br> 7C1362A-200 | 7C1360A-166 <br> 7C1362A-166 | 7C1360A-150 <br> 7C1362A-150 | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Maximum Access Time | 2.5 | 3.0 | 3.5 | 3.5 | ns |
| Maximum Operating Current | 650 | 620 | 530 | 480 | mA |
| Maximum CMOS Standby Current | 10 | 10 | 10 | 10 | mA |

Functional Block Diagram— $256 \mathrm{~K} \times 36{ }^{[1]}$


Functional Block Diagram—512K $\times 18^{[1]}$


Notes:

1. The Functional Block Diagram illustrates simplified device operation. See Truth Table, pin descriptions, and timing diagrams for detailed information. 2. $\mathrm{CE}_{3}$ is for TA version only.

## Pin Configurations



## Pin Configurations (continued)

CY7C1360A 256K $\times 36$ 119-ball BGA Top View

|  | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ | $\mathbf{5}$ | $\mathbf{6}$ | $\mathbf{7}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{A}$ | $\mathrm{V}_{\mathrm{CCQ}}$ | A | A | $\overline{\mathrm{ADSP}}$ | A | A | $\mathrm{V}_{\mathrm{CCQ}}$ |
| $\mathbf{B}$ | NC | $\mathrm{CE}_{2}$ | A | $\overline{\mathrm{ADSC}}$ | A | A | NC |
| $\mathbf{C}$ | NC | A | A | $\mathrm{V}_{\mathrm{CC}}$ | A | A | NC |
| $\mathbf{D}$ | DQC | DQc | $\mathrm{V}_{\mathrm{SS}}$ | NC | $\mathrm{V}_{\mathrm{SS}}$ | DQb | DQb |
| $\mathbf{E}$ | DQC | DQc | $\mathrm{V}_{\mathrm{SS}}$ | $\overline{\mathrm{CE}}$ | $\mathrm{V}_{\mathrm{SS}}$ | DQb | DQb |
| $\mathbf{F}$ | $\mathrm{V}_{\mathrm{CCQ}}$ | DQc | $\mathrm{V}_{\mathrm{SS}}$ | $\overline{\mathrm{OE}}$ | $\mathrm{V}_{\mathrm{SS}}$ | DQb | $\mathrm{V}_{\mathrm{CCQ}}$ |
| $\mathbf{G}$ | DQC | DQc | $\overline{\mathrm{BWc}}$ | $\overline{\mathrm{ADV}}$ | $\overline{\mathrm{BWb}}$ | DQb | DQb |
| $\mathbf{H}$ | DQC | DQc | $\mathrm{V}_{\mathrm{SS}}$ | $\overline{\mathrm{GW}}$ | $\mathrm{V}_{\mathrm{SS}}$ | DQb | DQb |
| $\mathbf{J}$ | $\mathrm{V}_{\mathrm{CCQ}}$ | $\mathrm{V}_{\mathrm{CC}}$ | NC | $\mathrm{V}_{\mathrm{CC}}$ | NC | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CCQ}}$ |
| $\mathbf{K}$ | DQd | DQd | $\mathrm{V}_{\mathrm{SS}}$ | CLK | $\mathrm{V}_{\mathrm{SS}}$ | DQa | DQa |
| $\mathbf{L}$ | DQd | DQd | $\overline{\mathrm{BWd}}$ | NC | $\overline{\mathrm{BWa}}$ | DQa | DQa |
| $\mathbf{M}$ | $\mathrm{V}_{\mathrm{CCQ}}$ | DQd | $\mathrm{V}_{\mathrm{SS}}$ | $\overline{\mathrm{BWE}}$ | $\mathrm{V}_{\mathrm{SS}}$ | DQa | $\mathrm{V}_{\mathrm{CCQ}}$ |
| $\mathbf{N}$ | DQd | DQd | $\mathrm{V}_{\mathrm{SS}}$ | A 1 | $\mathrm{~V}_{\mathrm{SS}}$ | DQa | DQa |
| $\mathbf{P}$ | DQd | DQd | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{A0}$ | $\mathrm{~V}_{\mathrm{SS}}$ | DQa | DQa |
| $\mathbf{R}$ | NC | A | MODE | $\mathrm{V}_{\mathrm{CC}}$ | NC | A | NC |
| $\mathbf{T}$ | NC | NC | A | A | A | NC | ZZ |
| $\mathbf{U}$ | $\mathrm{V}_{\mathrm{CCQ}}$ | TMS | TDI | TCK | TDO | NC | $\mathrm{V}_{\mathrm{CCQ}}$ |

CY7C1362A 512K $\times 18$ 119-ball BGA Top View

|  | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ | $\mathbf{5}$ | $\mathbf{6}$ | $\mathbf{7}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{A}$ | $\mathrm{V}_{\mathrm{CCQ}}$ | A | A | $\overline{\mathrm{ADSP}}$ | A | A | $\mathrm{V}_{\mathrm{CCQ}}$ |
| $\mathbf{B}$ | NC | $\mathrm{CE}_{2}$ | A | $\overline{\mathrm{ADSC}}$ | A | $\overline{\mathrm{CE}}_{3}$ | NC |
| $\mathbf{C}$ | NC | A | A | $\mathrm{V}_{\mathrm{CC}}$ | A | A | NC |
| $\mathbf{D}$ | DQb | NC | $\mathrm{V}_{\mathrm{SS}}$ | NC | $\mathrm{V}_{\mathrm{SS}}$ | DQa | NC |
| $\mathbf{E}$ | NC | DQb | $\mathrm{V}_{\mathrm{SS}}$ | $\overline{\mathrm{CE}}$ | $\mathrm{V}_{\mathrm{SS}}$ | NC | DQa |
| $\mathbf{F}$ | $\mathrm{V}_{\mathrm{CCQ}}$ | NC | $\mathrm{V}_{\mathrm{SS}}$ | $\overline{\mathrm{OE}}$ | $\mathrm{V}_{\mathrm{SS}}$ | DQa | $\mathrm{V}_{\mathrm{CCQ}}$ |
| $\mathbf{G}$ | NC | DQb | $\overline{\mathrm{BWb}}$ | $\overline{\mathrm{ADV}}$ | $\mathrm{V}_{\mathrm{SS}}$ | NC | DQa |
| $\mathbf{H}$ | DQb | NC | $\mathrm{V}_{\mathrm{SS}}$ | $\overline{\mathrm{GW}}$ | $\mathrm{V}_{\mathrm{SS}}$ | DQa | NC |
| $\mathbf{J}$ | $\mathrm{V}_{\mathrm{CCQ}}$ | $\mathrm{V}_{\mathrm{CC}}$ | NC | $\mathrm{V}_{\mathrm{CC}}$ | NC | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CCQ}}$ |
| $\mathbf{K}$ | NC | DQb | $\mathrm{V}_{\mathrm{SS}}$ | CLK | $\mathrm{V}_{\mathrm{SS}}$ | NC | DQa |
| $\mathbf{L}$ | DQb | NC | $\mathrm{V}_{\mathrm{SS}}$ | NC | $\overline{\mathrm{BWa}}$ | DQa | NC |
| $\mathbf{M}$ | $\mathrm{V}_{\mathrm{CCQ}}$ | DQb | $\mathrm{V}_{\mathrm{SS}}$ | $\overline{\mathrm{BWE}}$ | $\mathrm{V}_{\mathrm{SS}}$ | NC | $\mathrm{V}_{\mathrm{CCQ}}$ |
| $\mathbf{N}$ | DQb | NC | $\mathrm{V}_{\mathrm{SS}}$ | A 1 | $\mathrm{~V}_{\mathrm{SS}}$ | DQa | NC |
| $\mathbf{P}$ | NC | DQb | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{A0}$ | $\mathrm{~V}_{\mathrm{SS}}$ | NC | DQa |
| $\mathbf{R}$ | NC | A | MODE | $\mathrm{V}_{\mathrm{CC}}$ | NC | A | NC |
| $\mathbf{T}$ | NC | A | A | NC | A | A | ZZ |
| $\mathbf{U}$ | $\mathrm{V}_{\mathrm{CCQ}}$ | TMS | TDI | TCK | TDO | NC | $\mathrm{V}_{\mathrm{CCQ}}$ |

## 256K $\times 36$ Pin Descriptions

| X36 PBGA Pins | X36 QFP Pins | Name | Type | Description |
| :---: | :---: | :---: | :---: | :---: |
| ```4P 4N 2A, 3A, 5A, 6A, 3B, 5B, 6B, 2C, 3C, 5C, 6C, 2R, 6R, 3T, 4T, 5T``` | $\begin{aligned} & 37 \\ & 36 \\ & 35,34,33,32,100, \\ & 99,82,81,44,45, \\ & 46,47,48,49,50 \\ & 92 \text { (T/AJ Version) } \\ & 43 \text { (TA/A Version) } \end{aligned}$ | $\begin{aligned} & \hline \text { A0 } \\ & \text { A1 } \\ & \text { A } \end{aligned}$ | InputSynchronous | Addresses: These inputs are registered and must meet the set-up and hold times around the rising edge of CLK. The burst counter generates internal addresses associated with AO and A1, during burst cycle and wait cycle. |
| $\begin{aligned} & \text { 5L } \\ & \text { 5G } \\ & \text { 3G } \\ & \text { 3L } \end{aligned}$ | $\begin{aligned} & 93 \\ & 94 \\ & 95 \\ & 96 \end{aligned}$ | $\begin{aligned} & \frac{\overline{B W a}}{\frac{B W b}{B}} \\ & \frac{B W c}{B W d} \end{aligned}$ | InputSynchronous | Byte Write: A byte Write is LOW for a Write cycle and HIGH for a Read cycle. BWa controls DQa. BWb controls DQb. $\overline{\mathrm{BWc}}$ controls DQc. $\overline{\mathrm{BWd}}$ controls DQd. Data I/O are high impedance if either of these inputs are LOW, conditioned by BWE being LOW. |
| 4M | 87 | $\overline{\text { BWE }}$ | InputSynchronous | Write Enable: This active LOW input gates byte Write operations and must meet the set-up and hold times around the rising edge of CLK. |
| 4H | 88 | $\overline{\mathrm{GW}}$ | InputSynchronous | Global Write: This active LOW input allows a full 36-bit Write to occur independent of the BWE and BWn lines and must meet the set-up and hold times around the rising edge of CLK. |
| 4K | 89 | CLK | InputSynchronous | Clock: This signal registers the addresses, data, chip enables, Write control, and burst control inputs on its rising edge. All synchronous inputs must meet set-up and hold times around the clock's rising edge. |
| 4E | 98 | $\overline{\mathrm{CE}}$ | InputSynchronous | Chip Enable: This active LOW input is used to enable the device and to gate $\overline{\text { ADSP. }}$ |
| 2B | 97 | $\mathrm{CE}_{2}$ | InputSynchronous | Chip Enable: This active HIGH input is used to enable the device. |
| (not available for PBGA) | 92 (for TA/A version only) | $\overline{\mathrm{CE}}_{3}$ | InputSynchronous | Chip Enable: This active LOW input is used to enable the device. Not available for $B$ and $T$ package versions. |
| 4F | 86 | $\overline{O E}$ | Input | Output Enable: This active LOW asynchronous input enables the data output drivers. |
| 4G | 83 | $\overline{\text { ADV }}$ | InputSynchronous | Address Advance: This active LOW input is used to control the internal burst counter. A HIGH on this pin generates wait cycle (no address advance). |
| 4A | 84 | $\overline{\text { ADSP }}$ | InputSynchronous | Address Status Processor: This active LOW input, along with $\overline{\text { CE }}$ being LOW, causes a new external address to be registered and a Read cycle is initiated using the new address. |
| 4B | 85 | $\overline{\text { ADSC }}$ | InputSynchronous | Address Status Controller: This active LOW input causes the device to be deselected or selected along with new external address to be registered. A Read or Write cycle is initiated depending upon Write control inputs. |
| 3R | 31 | MODE | InputStatic | Mode: This input selects the burst sequence. A LOW on this pin selects Linear Burst. A NC or HIGH on this pin selects Interleaved Burst. |
| 7T | 64 | ZZ | InputAsynchronous | Sleep: This active HIGH input puts the device in low power consumption standby mode. For normal operation, this input has to be either LOW or NC (No Connect). |

256K $\times 36$ Pin Descriptions (continued)

| X36 PBGA Pins | X36 QFP Pins | Name | Type | Description |
| :---: | :---: | :---: | :---: | :---: |
| (a) 6P, 7P, 7N, 6N, 6M, 6L, 7L, 6K, 7K, <br> (b) $7 \mathrm{H}, 6 \mathrm{H}, 7 \mathrm{G}, 6 \mathrm{G}, 6 \mathrm{~F}$, 6E, 7E, 7D, 6D, (c) 2D, 1D, 1E, 2E, 2F, 1G, 2G, 1H, 2H, <br> (d) $1 \mathrm{~K}, 2 \mathrm{~K}, 1 \mathrm{~L}, 2 \mathrm{~L}, 2 \mathrm{M}$, $1 \mathrm{~N}, 2 \mathrm{~N}, 1 \mathrm{P}, 2 \mathrm{P}$ | (a) 51, 52, 53, 56, <br> 57, 58, 59, 62, 63 <br> (b) $68,69,72,73$, <br> $74,75,78,79,80$ <br> (c) $1,2,3,6,7,8,9$, <br> 12, 13 <br> (d) $18,19,22,23$, <br> 24, 25, 28, 29, 30 | $\begin{aligned} & \hline \text { DQa } \\ & \text { DQb } \\ & \text { DQc } \\ & \text { DQd } \end{aligned}$ | Input/ Output | Data Inputs/Outputs: First Byte is DQa. Second Byte is DQb. Third Byte is DQc. Fourth Byte is DQd. Input data must meet set-up and hold times around the rising edge of CLK. |
| $\begin{aligned} & 2 U \\ & 3 U \\ & 4 U \end{aligned}$ | 38 39 43 for BG/B and T/AJ version | $\begin{aligned} & \text { TMS } \\ & \text { TDI } \\ & \text { TCK } \end{aligned}$ | Input | IEEE 1149.1 test inputs. LVTTL-level inputs. Not available for TA/A package version. |
| 5 U | 42 <br> for BG/B and T/AJ version | TDO | Output | IEEE 1149.1 test output. LVTTL-level output. Not available for TA package version. |
| 4C, 2J, 4J, 6J, 4R | 15, 41, 65, 91 | $\mathrm{V}_{\text {CC }}$ | Power Supply | Core power supply: +3.3V -5\% and +10\% |
| 3D, 5D, 3E, 5E, 3F, 5F, 3H, 5H, 3K, 5K, 3M, 5M, 3N, 5N, 3P, 5P | $\begin{aligned} & 5,10,17,21,26, \\ & 40,55,60,67,71, \\ & 76,90 \end{aligned}$ | $\mathrm{V}_{\mathrm{SS}}$ | Ground | Ground: GND. |
| 1A, 7A, 1F, 7F, 1J, 7J, 1M, 7M, 1U, 7U | $\begin{aligned} & 4,11,20,27,54, \\ & 61,70,77 \end{aligned}$ | $\mathrm{V}_{\mathrm{CCQ}}$ | I/O Power Supply | Power Supply for the I/O circuitry |
| 1B, 7B, 1C, 7C, 4D, 3J, 5J, 4L, 1R, 5R, 7R, 1T, 2T, 6T, 6U | $\begin{aligned} & \text { 14, 16, } 66 \\ & 38,39,42 \text { for TA/A } \\ & \text { version } \end{aligned}$ | NC | - | No Connect: These signals are not internally connected. User can leave it floating or connect it to $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$. |

## 512K $\times 18$ Pin Descriptions

| X18 PBGA Pins | X18 QFP Pins | Name | Type | Description |
| :---: | :---: | :---: | :---: | :---: |
| 4P 4 N $2 \mathrm{~A}, 3 \mathrm{~A}, 5 \mathrm{~A}, 6 \mathrm{~A}, 3 \mathrm{~B}$, $5 \mathrm{~B}, 6 \mathrm{~B}, 2 \mathrm{C}, 3 \mathrm{C}, 5 \mathrm{C}$, $6 \mathrm{C}, 2 \mathrm{R}, 6 \mathrm{R}, 2 \mathrm{~T}, 3 \mathrm{~T}, 5 \mathrm{~T}$, 6 T | 37 36 $35,34,33,32,100$, $99,82,81,80,48$, $47,46,45,44,49$, 50 92 (T/AJ Version) 43 (TA/A Version) | $\begin{array}{\|l} \hline \text { A0 } \\ \text { A1 } \\ \text { A } \end{array}$ | InputSynchronous | Addresses: These inputs are registered and must meet the set up and hold times around the rising edge of CLK. The burst counter generates internal addresses associated with A0 and A1, during burst cycle and wait cycle. |
| $\begin{aligned} & \text { 5L } \\ & 3 G \end{aligned}$ | $\begin{aligned} & 93 \\ & 94 \end{aligned}$ | $\overline{\overline{\mathrm{BWa}}} \overline{\mathrm{BWb}}$ | InputSynchronous | Byte Write Enables: A byte Write enable is LOW for a Write cycle and HIGH for a Read cycle. BWa controls DQa. $\overline{\mathrm{BWb}}$ controls DQb. Data I/O are high impedance if either of these inputs are LOW, conditioned by BWE being LOW. |
| 4M | 87 | $\overline{\text { BWE }}$ | InputSynchronous | Write Enable: This active LOW input gates byte Write operations and must meet the set-up and hold times around the rising edge of CLK. |
| 4H | 88 | $\overline{\mathrm{GW}}$ | InputSynchronous | Global Write: This active LOW input allows a full 18-bit Write to occur independent of the BWE and WEn lines and must meet the set-up and hold times around the rising edge of CLK. |
| 4K | 89 | CLK | InputSynchronous | Clock: This signal registers the addresses, data, chip enables, Write control and burst control inputs on its rising edge. All synchronous inputs must meet set-up and hold times around the clock's rising edge. |
| 4E | 98 | $\overline{C E}$ | InputSynchronous | Chip Enable: This active LOW input is used to enable the device and to gate ADSP. |
| 2B | 97 | $\mathrm{CE}_{2}$ | InputSynchronous | Chip Enable: This active HIGH input is used to enable the device. |

$512 \mathrm{~K} \times 18$ Pin Descriptions (continued)

| X18 PBGA Pins | X18 QFP Pins | Name | Type | Description |
| :---: | :---: | :---: | :---: | :---: |
| (not available for PBGA) | $\begin{aligned} & 92 \\ & \hline \text { (for TA/A Version } \\ & \text { only) } \end{aligned}$ | $\overline{\mathrm{CE}}_{3}$ | InputSynchronous | Chip Enable: This active LOW input is used to enable the device. Not available for BG/B and T/AJ package versions. |
| 4F | 86 | OE | Input | Output Enable: This active LOW asynchronous input enables the data output drivers. |
| 4G | 83 | $\overline{\text { ADV }}$ | InputSynchronous | Address Advance: This active LOW input is used to control the internal burst counter. A HIGH on this pin generates wait cycle (no address advance). |
| 4A | 84 | $\overline{\text { ADSP }}$ | InputSynchronous | Address Status Processor: This active LOW input, along with $\overline{C E}$ being LOW, causes a new external address to be registered and a Read cycle is initiated using the new address. |
| 4B | 85 | $\overline{\text { ADSC }}$ | InputSynchronous | Address Status Controller: This active LOW input causes device to be deselected or selected along with new external address to be registered. A Read or Write cycle is initiated depending upon Write control inputs. |
| 3R | 31 | MODE | InputStatic | Mode: This input selects the burst sequence. A LOW on this pin selects Linear Burst. An NC or HIGH on this pin selects Interleaved Burst. |
| 7T | 64 | ZZ | InputAsynchronous | Sleep: This active HIGH input puts the device in low power consumption standby mode. For normal operation, this input has to be either LOW or NC (No Connect). |
| (a) 6D, 7E, 6F, 7G, 6H, 7K, 6L, 6N, 7P (b) 1D, 2E, 2G, 1H, $2 \mathrm{~K}, 1 \mathrm{~L}, 2 \mathrm{M}, 1 \mathrm{~N}, 2 \mathrm{P}$ | (a) 58, 59, 62, 63, 68, 69, 72, 73, 74 <br> (b) $8,9,12,13,18$, 19, 22, 23, 24 | $\begin{aligned} & \hline \mathrm{DQa} \\ & \mathrm{DQb} \end{aligned}$ | Input/ Output | Data Inputs/Outputs: Low Byte is DQa. High Byte is DQb. Input data must meet set up and hold times around the rising edge of CLK. |
| $\begin{aligned} & 2 \mathrm{U} \\ & 3 \mathrm{U} \\ & 4 \mathrm{U} \end{aligned}$ | 38 39 43 for B and T version | $\begin{aligned} & \hline \text { TMS } \\ & \text { TDI } \\ & \text { TCK } \end{aligned}$ | Input | IEEE 1149.1 test inputs. LVTTL-level inputs. Not available for TA/A package version. |
| 5 U | $42$ <br> for BG/B and T/AJ version | TDO | Output | IEEE 1149.1 test output. LVTTL-level output. Not available for TA/A package version. |
| 4C, 2J, 4J, 6J, 4R | 15, 41,65, 91 | $\mathrm{V}_{\text {CC }}$ | Supply | Core power supply: $+3.3 \mathrm{~V}-5 \%$ and $+10 \%$ |
| 3D, 5D, 3E, 5E, 3F, 5F, 5G, 3H, 5H, 3K, $5 \mathrm{~K}, 3 \mathrm{~L}, 3 \mathrm{M}, 5 \mathrm{M}, 3 \mathrm{~N}$, 5N, 3P, 5P | $\begin{aligned} & 5,10,17,21,26, \\ & 40,55,60,67,71, \\ & 76,90 \end{aligned}$ | $\mathrm{V}_{\text {SS }}$ | Ground | Ground: GND. |
| 1A, 7A, 1F, 7F, 1J, 7J, 1M, 7M, 1U, 7U | $\begin{aligned} & 4,11,20,27,54, \\ & 61,70,77 \end{aligned}$ | $\mathrm{V}_{\text {CCQ }}$ | I/O Power Supply | Power Supply for the I/O circuitry |
| 1B, 7B, 1C, 7C, 2D, 4D, 7D, 1E, 6E, 2F, 1G, 6G, 2H, 7H, 3J, $5 \mathrm{~J}, 1 \mathrm{~K}, 6 \mathrm{~K}, 2 \mathrm{~L}, 4 \mathrm{~L}, 7 \mathrm{~L}$, 6M, 2N, 7N, 1P, 6P, 1R, 5R, 7R, 1T, 4T, 6U | $1-3,6,7,14,16$, <br> $25,28-30,51-53$, <br> $56,57,66,75,78$, <br> $79,80,95,96$ <br> $38,39,42$ for TA <br> Version | NC | - | No Connect: These signals are not internally connected. User can leave it floating or connect it to $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$. |

## Introduction

## Functional Overview

All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $\mathrm{t}_{\mathrm{co}}$ ) is 3.8 ns (133-MHz device).
The CY7C1360A/CY7C1362A supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and i486 processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the Processor Address Strobe ( $\overline{\mathrm{ADSP}}$ ) or the Controller Address Strobe ( $\overline{\mathrm{ADSC}}$ ). Address advancement through the burst sequence is controlled by the $\overline{\text { ADV }}$ input. A two-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access.
Byte Write operations are qualified with the Byte Write Enable (BWE) and Byte Write Select ( $\overline{B W}_{a, b, c, d}$ for 1360A and BW ${ }_{a, b}$ for 1362A) inputs. A Global Write Enable ( $\overline{\mathrm{GW}}$ ) overrides all byte Write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed Write circuitry.
Synchronous Chip Selects ( $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}$ for TQFP / $\overline{\mathrm{CE}}_{1}$ for BGA) and an asynchronous Output Enable ( $\overline{\mathrm{OE}}$ ) provide for easy bank selection and output three-state control. $\overline{\text { ADSP }}$ is ignored if $\overline{\mathrm{CE}}_{1}$ is HIGH .

## Single Read Accesses

This access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{\mathrm{ADSP}}$ or $\overline{\text { ADSC }}$ is asserted LOW, (2) chip selects are all asserted active, and (3) the Write signals (GW, BWE) are all deasserted HIGH. $\overline{\text { ADSP }}$ is ignored if $\mathrm{CE}_{1}$ is HIGH . The address presented to the address inputs is stored into the address advancement logic and the Address Register while being presented to the memory core. The corresponding data is allowed to propagate to the input of the Output Registers. At the rising edge of the next clock the data is allowed to propagate through the output register and onto the data bus within preliminary $\mathrm{ns}(200-\mathrm{MHz}$ device) if $\overline{\mathrm{OE}}$ is active LOW. The only exception occurs when the SRAM is emerging from a deselected state to a selected state, its outputs are always three-stated during the first cycle of the access. After the first cycle of the access, the outputs are controlled by the $\overline{\mathrm{OE}}$ signal. Consecutive single Read cycles are supported. Once the SRAM is deselected at clock rise by the chip select and either ADSP or ADSC signals, its output will three-state immediately.

## Single Write Accesses Initiated by $\overline{A D S P}$

This access is initiated when both of the following conditions are satisfied at clock rise: (1) ADSP is asserted LOW, and (2) chip select is asserted active. The address presented is loaded into the address register and the address advancement logic while being delivered to the RAM core. The Write signals
$\left(\overline{\mathrm{GW}}, \overline{\mathrm{BWE}}\right.$, and $\overline{\mathrm{BW}}_{\mathrm{x}}$ ) and $\overline{\mathrm{ADV}}$ inputs are ignored during this first cycle.
$\overline{\mathrm{ADSP}}$ triggered Write accesses require two clock cycles to complete. If $\overline{\mathrm{GW}}$ is asserted LOW on the second clock rise, the data presented to the DQx inputs is written into the corresponding address location in the RAM core. If $\overline{\mathrm{GW}}$ is HIGH, then the Write operation is controlled by BWE and BWx signals. The CY7C1360A/CY7C1362A provides byte Write capability that is described in the Write cycle description table. Asserting the Byte Write Enable input (BWE) with the selected Byte Write ( $\overline{B W}_{a, b, c, d}$ for CY7C1360A and $\overline{B W}_{a, b}$ for CY7C1362A) input will selectively write to only the desired bytes. Bytes not selected during a byte Write operation will remain unaltered. A synchronous self-timed Write mechanism has been provided to simplify the Write operations.
Because the CY7C1360A/CY7C1362A is a common I/O device, the Output Enable ( $\overline{\mathrm{OE}})$ must be deasserted HIGH before presenting data to the DQ inputs. Doing so will three-state the output drivers. As a safety precaution, DQ are automatically three-stated whenever a Write cycle is detected, regardless of the state of $\overline{\mathrm{OE}}$.

## Single Write Accesses Initiated by $\overline{A D S C}$

$\overline{\text { ADSC }}$ Write accesses are initiated when the following conditions are satisfied: (1) $\overline{\text { ADSC }}$ is asserted LOW, (2) $\overline{\text { ADSP }}$ is deasserted HIGH, (3) chip select is asserted active, and (4) the appropriate combination of the Write inputs ( $\overline{\mathrm{GW}}, \overline{\mathrm{BWE}}$, and $\overline{\mathrm{BW}}_{x}$ ) are asserted active to conduct a Write to the desired byte(s). ADSC triggered Write accesses require a single clock cycle to complete. The address presented to $\mathrm{A}_{[17: 0]}$ is loaded into the address register and the address advancement logic while being delivered to the RAM core. The $\overline{\text { ADV }}$ input is ignored during this cycle. If a global Write is conducted, the data presented to the $\mathrm{DQ}_{[\mathrm{x}: 0]}$ is written into the corresponding address location in the RAM core. If a byte Write is conducted, only the selected bytes are written. Bytes not selected during a byte Write operation will remain unaltered. A synchronous self-timed Write mechanism has been provided to simplify the Write operations.
Because the CY7C1360A/CY7C1362A is a common I/O device, the Output Enable ( $\overline{\mathrm{OE}})$ must be deasserted HIGH before presenting data to the $\mathrm{DQ}_{[\mathrm{x}: 0 \mathrm{0}]}$ inputs. Doing so will three-state the output drivers. As a safety precaution, $\mathrm{DQ}_{[\mathrm{x}: 0]}$ are automatically three-stated whenever a Write cycle is detected, regardless of the state of $\overline{\mathrm{OE}}$.

## Burst Sequences

The CY7C1360A/CY7C1362A provides a two-bit wraparound counter, fed by $\mathrm{A}_{[1: 0]}$, that implements either an interleaved or linear burst sequence. The interleaved burst sequence is designed specifically to support Intel ${ }^{\circledR}$ Pentium ${ }^{\circledR}$ applications. The linear burst sequence is designed to support processors that follow a linear burst sequence. The burst sequence is user selectable through the MODE input.
Asserting $\overline{\text { ADV }}$ LOW at clock rise will automatically increment the burst counter to the next address in the burst sequence. Both Read and Write burst operations are supported.

## Burst Address Table (MODE $=$ NC/V $\mathbf{C c}$ )

| First <br> Address (ex- <br> ternal) | Second <br> Address <br> (internal) | Third <br> Address <br> (internal) | Fourth <br> Address <br> (internal) |
| :--- | :--- | :--- | :--- |
| $\mathrm{A}_{[1: 0]]}$ | $\mathrm{A}_{[1: 0]}$ | $\mathrm{A}_{[1: 0]}$ | $\mathrm{A}_{[1: 0]}$ |
| 00 | 01 | 10 | 11 |
| 01 | 00 | 11 | 10 |
| 10 | 11 | 00 | 01 |
| 11 | 10 | 01 | 00 |

## Burst Address Table (MODE = GND)

| First <br> Address <br> (external) | Second <br> Address <br> (internal) | Third <br> Address <br> (internal) | Fourth <br> Address <br> (internal) |
| :--- | :--- | :--- | :--- |
| $\mathrm{A}_{[1: 0]]}$ | $\mathrm{A}_{[1: 0]}$ | $\mathrm{A}_{[1: 0]}$ | $\mathrm{A}_{[1: 0]}$ |
| 00 | 01 | 10 | 11 |
| 01 | 10 | 11 | 00 |
| 10 | 11 | 00 | 01 |
| 11 | 00 | 01 | 10 |

Truth Table ${ }^{[3,4,5,6,7,8,9]}$

| Next Cycle | Address Used | ZZ | $\overline{\mathrm{CE}}_{3}$ | $\mathrm{CE}_{2}$ | $\overline{\mathrm{CE}}_{1}$ | ADSP | $\overline{\text { ADSC }}$ | $\overline{\text { ADV }}$ | $\overline{\mathrm{OE}}$ | DQ | DQ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Unselected | None | 0 | X | X | 1 | X | 0 | X | X | Hi-Z | X |
| Unselected | None | O | 1 | X | 0 | 0 | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ | X |
| Unselected | None | 0 | X | 0 | 0 | 0 | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ | X |
| Unselected | None | 0 | 1 | X | 0 | 1 | 0 | X | X | $\mathrm{Hi}-\mathrm{Z}$ | X |
| Unselected | None | 0 | X | 0 | 0 | 1 | 0 | X | X | $\mathrm{Hi}-\mathrm{Z}$ | X |
| Begin Read | External | 0 | 0 | 1 | 0 | 0 | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ | X |
| Begin Read | External | 0 | 0 | 1 | 0 | 1 | 0 | X | X | $\mathrm{Hi}-\mathrm{Z}$ | Read |
| Continue Read | Next | 0 | X | X | X | 1 | 1 | 0 | 1 | $\mathrm{Hi}-\mathrm{Z}$ | Read |
| Continue Read | Next | 0 | X | X | X | 1 | 1 | 0 | 0 | DQ | Read |
| Continue Read | Next | 0 | X | X | 1 | X | 1 | 0 | 1 | $\mathrm{Hi}-\mathrm{Z}$ | Read |
| Continue Read | Next | 0 | X | X | 1 | X | 1 | 0 | 0 | DQ | Read |
| Suspend Read | Current | 0 | X | X | X | 1 | 1 | 1 | 1 | $\mathrm{Hi}-\mathrm{Z}$ | Read |
| Suspend Read | Current | 0 | X | X | X | 1 | 1 | 1 | 0 | DQ | Read |
| Suspend Read | Current | 0 | X | X | 1 | X | 1 | 1 | 1 | $\mathrm{Hi}-\mathrm{Z}$ | Read |
| Suspend Read | Current | 0 | X | X | 1 | X | 1 | 1 | 0 | DQ | Read |
| Begin Write | Current | 0 | X | X | X | 1 | 1 | 1 | X | Hi-Z | Write |
| Begin Write | Current | 0 | X | X | 1 | X | 1 | 1 | X | Hi-Z | Write |
| Begin Write | External | 0 | 0 | 1 | 0 | 1 | 0 | X | X | Hi-Z | Write |
| Continue Write | Next | 0 | X | X | X | 1 | 1 | 0 | X | $\mathrm{Hi}-\mathrm{Z}$ | Write |
| Continue Write | Next | 0 | X | X | 1 | X | 1 | 0 | X | Hi-Z | Write |
| Suspend Write | Current | 0 | X | X | X | 1 | 1 | 1 | X | Hi-Z | Write |
| Suspend Write | Current | O | X | X | 1 | X | 1 | 1 | X | Hi-Z | Write |
| ZZ "sleep" | None | 1 | X | X | X | X | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ | X |

## Notes:

3. $\mathrm{X}=$ "Don't Care." H = logic HIGH. L = logic LOW

For X36 product, $\bar{W}$ rite $=L$ means $[\overline{B W E}+\overline{B W a} * \overline{B W b} * \overline{B W c} * \overline{B W d}] * \overline{G W}$ equals LOW. $\overline{\text { Write }}=H$ means $[\overline{B W E}+\overline{B W a} * \overline{B W b} * \overline{B W c} * \overline{B W d}]^{*} \times \overline{G W}$ equals $H I G H$.
For X18 product, Write $=L$ means $[B W E+\overline{B W a} * \overline{B W b}]^{*} \bar{G} W$ equals LOW. Write $=H$ means $\left[\overline{\mathrm{BWE}}+\overline{\mathrm{BW}} \mathbf{B}{ }^{*} \overline{B W b}\right]^{*} \mathrm{GW}$ equals HIGH.
4. BWa enables Write to DQa. BWb enables Write to DQb. BWc enables Write to DQc. BWd enables Write to DQd.
5. All inputs except OE must meet set-up and hold times around the rising edge (LOW to HIGH) of CLK.
6. Suspending burst generates wait cycle.I
7. For a Write operation following a Read operation, $\overline{\mathrm{OE}}$ must be HIGH before the input-data-required set-up time plus High-Z time for $\overline{\mathrm{OE}}$ and staying HIGH throughout the input data hold time.
8. This device contains circuitry that will ensure the outputs will be in High-Z during power-up.
9. ADSP LOW along with chip being selected always initiates a Read cycle at the L-H edge of CLK. A Write cycle can be performed by setting Write LOW for the CLK L-H edge of the subsequent wait cycle. Refer to Write timing diagram for clarification.

## Partial Truth Table for Read/Write ${ }^{[10]}$

| Function (1360A) | $\overline{\mathbf{G W}}$ | $\overline{\mathbf{B W E}}$ | $\overline{\mathbf{B W}} \mathbf{d}$ | $\overline{\mathrm{BW}} \mathbf{c}$ | $\overline{\mathbf{B W b}}$ | $\overline{\mathbf{B W a}}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | 1 | 1 | X | X | X | X |
| Read | 1 | 0 | 1 | 1 | 1 | 1 |
| Write Byte 0 - DQa | 1 | 0 | 1 | 1 | 1 | 0 |
| Write Byte 1 - DQb | 1 | 0 | 1 | 1 | 0 | 1 |
| Write Bytes 1, 0 | 1 | 0 | 1 | 1 | 0 | 0 |
| Write Byte 2 - DQc | 1 | 0 | 1 | 0 | 1 | 1 |
| Write Bytes 2, 0 | 1 | 0 | 1 | 0 | 1 | 0 |
| Write Bytes 2, 1 | 1 | 0 | 1 | 0 | 0 | 1 |
| Write Bytes 2, 1, 0 | 1 | 0 | 1 | 0 | 0 | 0 |
| Write Byte 3 - DQd | 1 | 0 | 0 | 1 | 1 | 1 |
| Write Bytes 3, 0 | 1 | 0 | 0 | 1 | 1 | 0 |
| Write Bytes 3, 1 | 1 | 0 | 0 | 1 | 0 | 1 |
| Write Bytes 3, 1, 0 | 1 | 0 | 0 | 1 | 0 | 0 |
| Write Bytes 3, 2 | 1 | 0 | 0 | 0 | 1 | 1 |
| Write Bytes 3, 2, 0 | 1 | 0 | 0 | 0 | 1 | 0 |
| Write Bytes 3, 2, 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| Write All Bytes | 1 | 0 | 0 | 0 | 0 | 0 |
| Write All Bytes | 0 | X | X | X | X | X |


| Function (1362A) | $\overline{\text { GW }}$ | $\overline{\mathbf{B W E}}$ | $\overline{\mathbf{B W b}}$ | $\overline{\text { BWa }}$ |
| :--- | :---: | :---: | :---: | :---: |
| Read | 1 | 1 | X | X |
| Read | 1 | 0 | 1 | 1 |
| Write Byte $0-\mathrm{DQ}_{[7: 0]}$ and $\mathrm{DP}_{0}$ | 1 | 0 | 1 | 0 |
| Write Byte $1-\mathrm{DQ}_{[15: 8]}$ and $\mathrm{DP}_{1}$ | 1 | 0 | 0 | 1 |
| Write All Bytes | 1 | 0 | 0 | 0 |
| Write All Bytes | 0 | $X$ | X | X |

## Sleep Mode

The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed.

Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. $\overline{\mathrm{CE}}, \overline{\mathrm{ADSP}}$, and $\overline{\text { ADSC }}$ must remain inactive for the duration of $\mathrm{t}_{\text {ZZREC }}$ after the ZZ input returns LOW.

## ZZ Mode Electrical Characteristics

| Parameter | Description | Test Conditions | Min. | Max. | Unit |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{DDZZ}}$ | Sleep mode standby current | $\mathrm{ZZ} \geq \mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V}$ |  | 10 | mA |
| $\mathrm{t}_{\mathrm{ZZS}}$ | Device operation to ZZ | $\mathrm{ZZ} \geq \mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V}$ |  | $2 \mathrm{t}_{\mathrm{CYC}}$ | ns |
| $\mathrm{t}_{\mathrm{ZZREC}}$ | ZZ recovery time | $\mathrm{ZZ} \leq 0.2 \mathrm{~V}$ | $2 \mathrm{t}_{\mathrm{CYC}}$ |  | ns |

Note:
10. For the X 18 product, there are only $\overline{\mathrm{BWa}}$ and $\overline{\mathrm{BWb}}$.

## IEEE 1149.1 Serial Boundary Scan (JTAG)

## Overview

This device incorporates a serial boundary scan access port (TAP). This port is designed to operate in a manner consistent with IEEE Standard 1149.1-1990 (commonly referred to as JTAG), but does not implement all of the functions required for IEEE 1149.1 compliance. Certain functions have been modified or eliminated because their implementation places extra delays in the critical speed path of the device. Nevertheless, the device supports the standard TAP controller architecture (the TAP controller is the state machine that controls the TAPs operation) and can be expected to function in a manner that does not conflict with the operation of devices with IEEE Standard 1149.1-compliant TAPs. The TAP operates using LVTTL/ LVCMOS logic level signaling.

## Disabling the JTAG Feature

It is possible to use this device without using the JTAG feature. To disable the TAP controller without interfering with normal operation of the device, TCK should be tied LOW ( $\mathrm{V}_{\mathrm{SS}}$ ) to prevent clocking the device. TDI and TMS are internally pulled up and may be unconnected. They may alternately be pulled up to $\mathrm{V}_{\mathrm{CC}}$ through a resistor. TDO should be left unconnected. Upon power-up the device will come up in a reset state which will not interfere with the operation of the device.

## Test Access Port

## TCK-Test Clock (INPUT)

Clocks all TAP events. All inputs are captured on the rising edge of TCK and all outputs propagate from the falling edge of TCK.

## TMS-Test Mode Select (INPUT)

The TMS input is sampled on the rising edge of TCK. This is the command input for the TAP controller state machine. It is allowable to leave this pin unconnected if the TAP is not used. The pin is pulled up internally, resulting in a logic HIGH level.

## TDI-Test Data In (INPUT)

The TDI input is sampled on the rising edge of TCK. This is the input side of the serial registers placed between TDI and TDO. The register placed between TDI and TDO is determined by the state of the TAP controller state machine and the instruction that is currently loaded in the TAP instruction register (refer to Figure 1, TAP Controller State Diagram). It is allowable to leave this pin unconnected if it is not used in an application. The pin is pulled up internally, resulting in a logic HIGH level. TDI is connected to the Most Significant Bit (MSB) of any register (see Figure 2.).

## TDO-Test Data Out (OUTPUT)

The TDO output pin is used to serially clock data-out from the registers. The output that is active depending on the state of the TAP state machine (refer to Figure 1, TAP Controller State Diagram). Output changes in response to the falling edge of TCK. This is the output side of the serial registers placed between TDI and TDO. TDO is connected to the Least Significant Bit (LSB) of any register (see Figure 2.).

## Performing a TAP Reset

The TAP circuitry does not have a reset pin (TRST, which is optional in the IEEE 1149.1 specification). A RESET can be performed for the TAP controller by forcing TMS HIGH ( $\mathrm{V}_{\mathrm{CC}}$ ) for five rising edges of TCK and pre-loads the instruction register with the IDCODE command. This type of reset does not affect the operation of the system logic. The reset affects test logic only.
At power-up, the TAP is reset internally to ensure that TDO is in a High-Z state.

## TAP Registers

## Overview

The various TAP registers are selected (one at a time) via the sequences of ones and zeros input to the TMS pin as the TCK is strobed. Each of the TAPs registers are serial shift registers that capture serial input data on the rising edge of TCK and push serial data out on subsequent falling edge of TCK. When a register is selected, it is connected between the TDI and TDO pins.

## Instruction Register

The instruction register holds the instructions that are executed by the TAP controller when it is moved into the run test/idle or the various data register states. The instructions are three bits long. The register can be loaded when it is placed between the TDI and TDO pins. The parallel outputs of the instruction register are automatically preloaded with the IDCODE instruction upon power-up or whenever the controller is placed in the test-logic reset state. When the TAP controller is in the Capture-IR state, the two LSBs of the serial instruction register are loaded with a binary "01" pattern to allow for fault isolation of the board-level serial test data path.

## Bypass Register

The bypass register is a single-bit register that can be placed between TDI and TDO. It allows serial test data to be passed through the device TAP to another device in the scan chain with minimum delay. The bypass register is set LOW ( $\mathrm{V}_{\mathrm{SS}}$ ) when the BYPASS instruction is executed.

## Boundary Scan Register

The Boundary Scan register is connected to all the input and bidirectional I/O pins (not counting the TAP pins) on the device. This also includes a number of NC pins that are reserved for future needs. There are a total of 70 bits for the $\times 36$ device and 51 bits for the $\times 18$ device. The boundary scan register, under the control of the TAP controller, is loaded with the contents of the device I/O ring when the controller is in Capture-DR state and then is placed between the TDI and TDO pins when the controller is moved to Shift-DR state. The EXTEST, SAMPLE/PRELOAD and SAMPLE-Z instructions can be used to capture the contents of the I/O ring.
The Boundary Scan Order table describes the order in which the bits are connected. The first column defines the bit's position in the boundary scan register. The MSB of the register is connected to TDI, and LSB is connected to TDO. The second column is the signal name, the third column is the TQFP pin number, and the fourth column is the BGA bump number.

## Identification (ID) Register

The ID Register is a 32-bit register that is loaded with a device and vendor specific 32-bit code when the controller is put in Capture-DR state with the IDCODE command loaded in the instruction register. The register is then placed between the TDI and TDO pins when the controller is moved into Shift-DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins. The code is loaded from a 32-bit on-chip ROM. It describes various attributes of the device as described in the Identification Register Definitions table.

## TAP Controller Instruction Set

## Overview

There are two classes of instructions defined in IEEE Standard 1149.1-1990; the standard (public) instructions and device specific (private) instructions. Some public instructions are mandatory for IEEE 1149.1 compliance. Optional public instructions must be implemented in prescribed ways.
Although the TAP controller in this device follows IEEE 1149.1 conventions, it is not IEEE 1149.1-compliant because some of the mandatory instructions are not fully implemented. The TAP on this device may be used to monitor all input and I/O pads, but can not be used to load address, data, or control signals into the device or to preload the I/O buffers. In other words, the device will not perform IEEE 1149.1 EXTEST, INTEST, or the preload portion of the SAMPLE/PRELOAD command.
When the TAP controller is placed in Capture-IR state, the two least significant bits of the instruction register are loaded with 01. When the controller is moved to the Shift-IR state the instruction is serially loaded through the TDI input (while the previous contents are shifted out at TDO). For all instructions, the TAP executes newly loaded instructions only when the controller is moved to Update-IR state. The TAP instruction sets for this device are listed in the following tables.

## EXTEST

EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with all Os. EXTEST is not implemented in this device.
The TAP controller does recognize an all-0 instruction. When an EXTEST instruction is loaded into the instruction register, the device responds as if a SAMPLE/PRELOAD instruction has been loaded. There is one difference between two instructions. Unlike SAMPLE/PRELOAD instruction, EXTEST places the device outputs in a High-Z state.

## IDCODE

The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the ID register when the controller is in Capture-DR mode and places the ID register between the TDI
and TDO pins in Shift-DR mode. The IDCODE instruction is the default instruction loaded in the instruction upon power-up and at any time the TAP controller is placed in the test-logic reset state.

## SAMPLE-Z

If the High-Z instruction is loaded in the instruction register, all output pins are forced to a High-Z state and the boundary scan register is connected between TDI and TDO pins when the TAP controller is in a Shift-DR state.

## SAMPLE/PRELOAD

SAMPLE/PRELOAD is an IEEE 1149.1 mandatory instruction. The PRELOAD portion of the command is not implemented in this device, so the device TAP controller is not fully IEEE 1149.1-compliant.

When the SAMPLE/PRELOAD instruction is loaded in the instruction register and the TAP controller is in the Capture-DR state, a snap shot of the data in the device's input and I/O buffers is loaded into the boundary scan register. Because the device system clock(s) are independent from the TAP clock (TCK), it is possible for the TAP to attempt to capture the input and I/O ring contents while the buffers are in transition (i.e., in a metastable state). Although allowing the TAP to sample metastable inputs will not harm the device, repeatable results can not be expected. To guarantee that the boundary scan register will capture the correct value of a signal, the device input signals must be stabilized long enough to meet the TAP controller's capture set up plus hold time ( $\mathrm{t}_{\mathrm{CS}}$ plus $\mathrm{t}_{\mathrm{CH}}$ ). The device clock input(s) need not be paused for any other TAP operation except capturing the input and I/O ring contents into the boundary scan register.
Moving the controller to Shift-DR state then places the boundary scan register between the TDI and TDO pins. Because the PRELOAD portion of the command is not implemented in this device, moving the controller to the Update-DR state with the SAMPLE/PRELOAD instruction loaded in the instruction register has the same effect as the Pause-DR command.

## BYPASS

When the BYPASS instruction is loaded in the instruction register and the TAP controller is in the Shift-DR state, the bypass register is placed between TDI and TDO. This allows the board level scan path to be shortened to facilitate testing of other devices in the scan path.

## Reserved

Do not use these instructions. They are reserved for future use.


Figure 1. TAP Controller State Diagram ${ }^{[11]}$
Note:
11. The " 0 " $/ 11$ " next to each state represents the value at TMS at the rising edge of TCK.


Figure 2. TAP Controller Block Diagram
TAP Electrical Characteristics $\left(20^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{j}}<110^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}-0.2 \mathrm{~V}\right.$ and +0.3 V unless otherwise noted)

| Parameter | Description | Test Conditions | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High (Logic 1) Voltage ${ }^{[13,14]}$ |  | 2.0 | $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{V}_{11}$ | Input Low (Logic 0) Voltage ${ }^{[13,14]}$ |  | -0.3 | 0.8 | V |
| $\mathrm{IL}_{1}$ | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{VCC}$ | -5.0 | 5.0 | $\mu \mathrm{A}$ |
| $\mathrm{IL}_{1}$ | TMS and TDI Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{VCC}$ | -30 | 30 | $\mu \mathrm{A}$ |
| $\mathrm{IL}_{0}$ | Output Leakage Current | Output disabled, $0 V \leq V_{\text {IN }} \leq V_{\text {CCQ }}$ | -5.0 | 5.0 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {OLC }}$ | LVCMOS Output Low Voltage ${ }^{[13,15]}$ | $\mathrm{I}_{\text {OLC }}=100 \mu \mathrm{~A}$ |  | 0.2 | V |
| $\mathrm{V}_{\mathrm{OHC}}$ | LVCMOS Output High Voltage ${ }^{[13,15]}$ | $\mathrm{I}_{\mathrm{OHC}}=100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}-0.2$ |  | V |
| $\mathrm{V}_{\text {OLT }}$ | LVTTL Output Low Voltage ${ }^{[13]}$ | $\mathrm{l}_{\text {OLT }}=8.0 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\text {OHT }}$ | LVTTL Output High Voltage ${ }^{\text {[13] }}$ | $\mathrm{I}_{\mathrm{OHT}}=8.0 \mathrm{~mA}$ | 2.4 |  | V |

## Notes

12. $X=69$ for the $\times 36$ configuration;
$X=50$ for the $\times 18$ configuration.
13. All voltage referenced to $\mathrm{V}_{\mathrm{SS}}$ (GND).
14. Overshoot: $\mathrm{V}_{\mathrm{IH}}(\mathrm{AC}) \leq \mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ for $\mathrm{t} \leq \mathrm{t}_{\mathrm{KHKH}} / 2$; undershoot: $\mathrm{V}_{\mathrm{IL}}(\mathrm{AC}) \leq-0.5 \mathrm{~V}$ for $\mathrm{t} \leq \mathrm{t}_{\mathrm{KHKH}} / 2$; power-up: $\mathrm{V}_{\mathrm{IH}} \leq 3.6 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{CC}} \leq 3.135 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{CCQ}} \leq 1.4 \mathrm{~V}$ for $\mathrm{t} \leq 200 \mathrm{~ms}$. During normal operation, $\mathrm{V}_{\mathrm{CCQ}}$ must not exceed $\mathrm{V}_{\mathrm{CC}}$. Control input signals (such as $\mathrm{R} / \bar{W}, A D V / L D$, etc.) may not have pulse widths less than $t_{\text {KHKL }}$ (min.).
15. This parameter is sampled.

TAP AC Switching Characteristics Over the Operating Range ${ }^{[16,17]}$

| Parameter | Description | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Clock |  |  |  |  |
| $\mathrm{t}_{\text {THTH }}$ | Clock Cycle Time | 20 |  | ns |
| $\mathrm{f}_{\text {TF }}$ | Clock Frequency |  | 50 | MHz |
| $\mathrm{t}_{\text {THTL }}$ | Clock HIGH Time | 8 |  | ns |
| $\mathrm{t}_{\text {TLTH }}$ | Clock LOW Time | 8 |  | ns |
| Output Times |  |  |  |  |
| $\mathrm{t}_{\text {TLQX }}$ | TCK LOW to TDO Unknown | 0 |  | ns |
| $\mathrm{t}_{\text {TLQV }}$ | TCK LOW to TDO Valid |  | 10 | ns |
| $\mathrm{t}_{\text {DVTH }}$ | TDI Valid to TCK HIGH | 5 |  | ns |
| $\mathrm{t}_{\text {THDX }}$ | TCK HIGH to TDI Invalid | 5 |  | ns |
| Set-up Times |  |  |  |  |
| $\mathrm{t}_{\text {MVTH }}$ | TMS Set-up | 5 |  | ns |
| $\mathrm{t}_{\text {TDIS }}$ | TDI Set-up to TCK Clock Rise | 5 |  | ns |
| $\mathrm{t}_{\mathrm{CS}}$ | Capture Set-up | 5 |  | ns |
| Hold Times |  |  |  |  |
| $\mathrm{t}_{\text {THMX }}$ | TMS Hold | 5 |  | ns |
| $\mathrm{t}_{\text {TDIH }}$ | TDI Hold after Clock Rise | 5 |  | ns |
| $\mathrm{t}_{\mathrm{CH}}$ | Capture Hold | 5 |  | ns |

## Notes:

16. $t_{C S}$ and $t_{C H}$ refer to the set-up and hold time requirements of latching data from the boundary scan register.
17. Test conditions are specified using the load in TAP AC test conditions.

## TAP Timing and Test Conditions



## Identification Register Definitions

| Instruction Field | $\mathbf{2 5 6 K} \mathbf{~ 3 6}$ | $\mathbf{5 1 2 K} \mathbf{\times 1 8}$ | Description |
| :--- | :---: | :---: | :--- |
| Revision Number (31:28) | XXXX | XXXX | Reserved for revision number. |
| Device Depth (27:23) | 00110 | 00111 | Defines depth of 256 K or 512K words. |
| Device Width (22:18) | 00100 | 00011 | Defines width of $\times 36$ or $\times 18$ bits. |
| Reserved (17:12) | XXXXXX | XXXXXX | Reserved for future use. |
| Cypress JEDEC ID Code (11:1) | 00011100100 | 00011100100 | Allows unique identification of DEVICE vendor. |
| ID Register Presence Indicator (0) | 1 | 1 | Indicates the presence of an ID register. |

## Scan Register Sizes

| Register Name | Bit Size (x36) | Bit Size (x18) |
| :--- | :---: | :---: |
| Instruction | 3 | 3 |
| Bypass | 1 | 1 |
| ID | 32 | 32 |
| Boundary Scan | 70 | 51 |

## Instruction Codes

| Instruction | Code | Description |
| :--- | :---: | :--- |
| EXTEST | 000 | Captures I/O ring contents. Places the boundary scan register between <br> TDI and TDO. Forces all device outputs to High-Z state. This instruction is <br> not IEEE 1149.1-compliant. |
| IDCODE | 001 | Preloads ID register with vendor ID code and places it between TDI and <br> TDO. This instruction does not affect device operations. |
| SAMPLE-Z | 010 | Captures I/O ring contents. Places the boundary scan register between <br> TDI and TDO. Forces all device outputs to High-Z state. |
| RESERVED | 011 | Do not use these instructions; they are reserved for future use. |
| SAMPLE/PRELOAD | 100 | Captures I/O ring contents. Places the boundary scan register between <br> TDI and TDO. This instruction does not affect device operations. This <br> instruction does not implement IEEE 1149.1 PRELOAD function and is <br> therefore not 1149.1-compliant. |
| RESERVED | 101 | Do not use these instructions; they are reserved for future use. |
| RESERVED | 110 | Do not use these instructions; they are reserved for future use. |
| BYPASS | 111 | Places the bypass register between TDI and TDO. This instruction does <br> not affect device operations. |

## Boundary Scan Order ( $256 \mathrm{~K} \times 36$ )

| Bit\# | Signal Name | TQFP | Bump ID |
| :---: | :---: | :---: | :---: |
| 1 | A | 44 | 2R |
| 2 | A | 45 | 3T |
| 3 | A | 46 | 4T |
| 4 | A | 47 | 5 T |
| 5 | A | 48 | 6R |
| 6 | A | 49 | 3B |
| 7 | A | 50 | 5B |
| 8 | DQa | 51 | 6P |
| 9 | DQa | 52 | 7N |
| 10 | DQa | 53 | 6M |
| 11 | DQa | 56 | 7L |
| 12 | DQa | 57 | 6K |
| 13 | DQa | 58 | 7P |
| 14 | DQa | 59 | 6N |
| 15 | DQa | 62 | 6L |
| 16 | DQa | 63 | 7K |
| 17 | ZZ | 64 | 7T |
| 18 | DQb | 68 | 6 H |
| 19 | DQb | 69 | 7G |
| 20 | DQb | 72 | 6 F |
| 21 | DQb | 73 | 7E |
| 22 | DQb | 74 | 6D |
| 23 | DQb | 75 | 7H |
| 24 | DQb | 78 | 6G |
| 25 | DQb | 79 | 6E |
| 26 | DQb | 80 | 7D |
| 27 | A | 81 | 6A |
| 28 | A | 82 | 5A |
| 29 | $\overline{\text { ADV }}$ | 83 | 4G |
| 30 | ADSP | 84 | 4A |
| 31 | $\overline{\text { ADSC }}$ | 85 | 4B |
| 32 | $\overline{\mathrm{OE}}$ | 86 | 4F |
| 33 | BWE | 87 | 4M |
| 34 | GW | 88 | 4H |
| 35 | CLK | 89 | 4K |

Boundary Scan Order (256K $\times 36$ ) (continued)
$\left.\begin{array}{|c|c|c|c|}\hline \text { Bit\# } & \text { Signal Name } & \text { TQFP } & \text { Bump ID } \\ \hline 36 & \mathrm{~A} & 92 & 6 \mathrm{~B} \\ \hline 37 & \overline{\mathrm{BWa}} & 93 & 5 \mathrm{~L} \\ \hline 38 & \overline{\mathrm{BWb}} & 94 & 5 \mathrm{G} \\ \hline 39 & \overline{\mathrm{BWc}} & 95 & 3 \mathrm{G} \\ \hline 40 & \overline{\mathrm{BWd}} & 96 & 3 \mathrm{~L} \\ \hline 41 & \mathrm{CE} \\ 2\end{array}\right)$

Boundary Scan Order ( $512 \mathrm{~K} \times 18$ )

| Bit\# | Signal Name | TQFP | Bump ID |
| :---: | :---: | :---: | :---: |
| 1 | A | 44 | 2R |
| 2 | A | 45 | 2T |
| 3 | A | 46 | 3 T |
| 4 | A | 47 | 5 T |
| 5 | A | 48 | 6R |
| 6 | A | 49 | 3B |
| 7 | A | 50 | 5B |
| 8 | DQa | 58 | 7P |
| 9 | DQa | 59 | 6N |
| 10 | DQa | 62 | 6L |
| 11 | DQa | 63 | 7K |
| 12 | ZZ | 64 | 7T |
| 13 | DQa | 68 | 6H |
| 14 | DQa | 69 | 7G |
| 15 | DQa | 72 | 6F |
| 16 | DQa | 73 | 7E |
| 17 | DQa | 74 | 6D |
| 18 | A | 80 | 6T |
| 19 | A | 81 | 6A |
| 20 | A | 82 | 5A |
| 21 | $\overline{\text { ADV }}$ | 83 | 4G |
| 22 | ADSP | 84 | 4A |
| 23 | $\overline{\text { ADSC }}$ | 85 | 4B |
| 24 | $\overline{\mathrm{OE}}$ | 86 | 4F |
| 25 | BWE | 87 | 4M |
| 26 | GW | 88 | 4H |

Boundary Scan Order (512K $\times 18$ ) (continued)

| Bit\# | Signal Name | TQFP | Bump ID |
| :---: | :---: | :---: | :---: |
| 27 | CLK | 89 | 4 K |
| 28 | A | 92 | 6 B |
| 29 | $\overline{\mathrm{BWa}}$ | 93 | 5 L |
| 30 | $\overline{\mathrm{BWb}}$ | 94 | 3 G |
| 31 | CE | 27 | 2 B |
| 32 | $\overline{\mathrm{CE}}$ | 98 | 4 E |
| 33 | A | 99 | 3 A |
| 34 | A | 100 | 2 A |
| 35 | DQb | 8 | 1 D |
| 36 | DQb | 9 | 2 E |
| 37 | DQb | 12 | 2 G |
| 38 | DQb | 13 | 1 H |
| 39 | NC | 14 | 5 R |
| 40 | DQb | 18 | 2 K |
| 41 | DQb | 19 | 1 L |
| 42 | DQb | 22 | 2 M |
| 43 | DQb | 23 | 1 N |
| 44 | DQb | 24 | 2 P |
| 45 | MODE | 31 | 3 R |
| 46 | A | 32 | 2 C |
| 47 | A | 33 | 3 C |
| 48 | A | 34 | 5 C |
| 49 | A | 35 | 6 C |
| 50 | A 1 | 36 | 4 N |
| 51 | $\mathrm{A0}$ | 37 | 4 P |

## Maximum Ratings

(Above which the useful life may be impaired. For user guidelines, not tested.)
Voltage on $\mathrm{V}_{\mathrm{CC}}$ Supply Relative to $\mathrm{V}_{\mathrm{SS}}{ }^{[19]} \ldots .-0.5 \mathrm{~V}$ to +4.6 V
$V_{\text {IN }}$ -0.5 V to 5.5 V
Storage Temperature (plastic) ...................... $-55^{\circ} \mathrm{C}$ to $+150^{\circ}$
Junction Temperature
$+150^{\circ}$
Power Dissipation
.1.0W

Short Circuit Output Current........................................ 50 mA
Static Discharge Voltage ........................................ > 2001 V
(per MIL-STD-883, Method 3015)
Latch-up Current.
. 200 mA

## Operating Range

| Range | Ambient Temperature ${ }^{[18]}$ | $\mathbf{V}_{\mathbf{C C}}{ }^{[19]}$ | $\mathbf{V}_{\mathbf{C C Q}}$ |
| :--- | :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 3.3 V <br> Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
|  | $2.5 \mathrm{~V}-50$ <br> $\%$ | $3.3 \mathrm{~V}+10 \%$ |  |

Electrical Characteristics Over the Operating Range

| Parameter | Description |  | Test Conditions |  |  | Min. | Max |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IHD }}$ | Input High (Logic 1) Voltage ${ }^{[13,20]}$ |  | All other inputs |  |  | 2.0 | $\mathrm{V}_{\mathrm{CC}}+0$ |  | V |
| $\mathrm{V}_{\mathrm{IH}}$ |  |  | 3.3V I/O |  |  | 2.0 |  |  | V |
|  |  |  | 2.5 V I/O |  |  | 1.7 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low (Logic 0) Voltage ${ }^{[13, ~ 20]}$ |  |  |  |  | -0.3 | 0.8 |  | V |
|  |  |  | $2.5 \mathrm{~V} \mathrm{I/O}$ |  |  | -0.3 | 0.7 |  | V |
| $\mathrm{IL}_{1}$ | Input Leakage Current |  | $0 \mathrm{~V}^{\leq} \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  |  |  | 5 |  | $\mu \mathrm{A}$ |
| $\mathrm{IL}_{1}$ | MODE and ZZ Input Leakage Current ${ }^{[21]}$ |  | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{CC}}$ |  |  | - | 30 |  | $\mu \mathrm{A}$ |
| $\mathrm{IL}_{\mathrm{O}}$ | Output Leakage Current |  | Output(s) disabled, $0 \mathrm{~V}_{\leq} \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  |  | - | 5 |  | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage ${ }^{[13]}$ |  | $\mathrm{I}_{\mathrm{OH}}=-5.0 \mathrm{~mA}$ for $3.3 \mathrm{~V} \mathrm{I} / \mathrm{O}$ |  |  | 2.4 |  |  | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ for $2.5 \mathrm{~V} \mathrm{I} / \mathrm{O}$ |  |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage ${ }^{[13]}$ |  | $\mathrm{I}_{\mathrm{OL}}=8.0 \mathrm{~mA}$ for $3.3 \mathrm{~V} \mathrm{I} / \mathrm{O}$ |  |  |  | 0.4 |  | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=1.0 \mathrm{~mA}$ for 2.5 V I/O |  |  |  | 0.4 |  | V |
| $\mathrm{V}_{\mathrm{CC}}{ }^{[19]}$ | Supply Voltage ${ }^{[13]}$ |  |  |  |  | 3.135 | 3.63 |  | V |
| $\mathrm{V}_{\text {CCQ }}$ | I/O Supply Voltage ${ }^{[13]}$ |  | $3.3 \mathrm{~V} \mathrm{I/O}$ |  |  | 3.135 | 3.63 |  | V |
|  |  |  | 2.5 V I/O |  |  | 2.375 |  |  | V |
|  | Description |  | Conditions | Max. |  |  |  |  |  |
| Parameter |  |  |  | Typ. | $225$ | $\begin{array}{r} 200 \\ \mathrm{MHz} \end{array}$ | $\begin{aligned} & 166 \\ & \text { MHz } \end{aligned}$ | $\begin{aligned} & 150 \\ & \mathrm{MHz} \end{aligned}$ | Unit |
| ${ }^{\text {c C }}$ | $\mathrm{V}_{\text {CC }}$ Operating Supply ${ }^{\text {[22, 23, 24] }}$ | Device se $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}$ outputs op | elected; all inputs $\leq \mathrm{V}_{\mathrm{IL}}$ or $\geq \mathrm{V}_{\mathrm{IH}}$; x.; pen, $f=f_{\text {MAX }}=1 / t_{\text {cyc }}$. | 150 | 650 | 620 | 530 | 480 | mA |
| ${ }^{\text {SB1 }}$ | Automatic CE Power-down Current-TTL Inputs ${ }^{[23,24]}$ | $\begin{aligned} & \text { Device de } \\ & \text { all inputs } \\ & \mathrm{f}=\mathrm{f}_{\text {MAX }} \end{aligned}$ | $\begin{aligned} & \text { eselected; } \\ & \leq \mathrm{V}_{\mathrm{IL}} \text { or } \geq \mathrm{V}_{\mathrm{IH}} ; \mathrm{V}_{\mathrm{CC}}=\text { Max.; } \\ & =1 / \mathrm{c}_{\text {cyc }} . \end{aligned}$ | 150 | 350 | 300 | 265 | 225 | mA |
| ISB2 | Automatic CE Power-down Current-CMOS Inputs ${ }^{[23,24]}$ | Device de all inputs all inputs | $\begin{aligned} & \text { eselected; } \mathrm{V}_{\mathrm{CC}}=\text { Max.; } \\ & \leq \mathrm{V}_{\mathrm{SS}}+0.2 \text { or } \geq \mathrm{V}_{\mathrm{CC}}-0.2 ; \\ & \text { static; CLK frequency }=0 \end{aligned}$ | 5 | 10 | 10 | 10 | 10 | mA |
| ISB3 | Automatic CE Power-down CurrentCMOS Inputs | $\begin{aligned} & \text { Max. } V_{D D} \\ & 0.3 \mathrm{~V} \text { or } V_{1} \\ & \mathrm{f}=\mathrm{f}_{\text {MAX }} \end{aligned}$ | $\begin{aligned} & \text { Device Deselected, or } \mathrm{V}_{\mathrm{IN}} \leq \\ & \mathrm{IN} \geq \mathrm{V}_{\mathrm{DDQ}}-0.3 \mathrm{~V} \\ & =1 / \mathrm{t} \mathrm{CYC} \\ & \hline \end{aligned}$ | 90 | 260 | 230 | 200 | 180 | mA |
| ISB4 | Automatic CS Power-down Current-TTL Inputs ${ }^{[23,24]}$ | $\begin{aligned} & \text { Device d } \\ & \text { or } \geq \mathrm{V}_{\mathrm{HH}} ; \\ & \mathrm{V}_{\mathrm{CC}}=\mathrm{Ma} \end{aligned}$ | eselected; all inputs $\leq \mathrm{V}_{\text {IL }}$ <br> all inputs static; <br> ax. CLK frequency $=0$ | 15 | 30 | 30 | 30 | 30 | mA |

## Capacitance ${ }^{[15]}$

| Parameter | Description | Test Conditions | Typ. | Max. | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{I}}$ | Input Capacitance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$, | 5 | 7 | pF |
| $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$ | Input/Output Capacitance (DQ) | $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$ | 7 | 8 | pF |

## Notes:

18. $\mathrm{T}_{\mathrm{A}}$ is the case temperature.
19. The ground level at the start of "power on" on the $\mathrm{V}_{C C}$ pins should be no greater than 200 mV .
20. Overshoot: $\mathrm{V}_{\mathrm{IH}} \leq+6.0 \mathrm{~V}$ for $\mathrm{t} \leq \mathrm{t}_{\mathrm{KC}} / 2$; undershoot: $\mathrm{V}_{\mathrm{IL}} \leq-2.0 \mathrm{~V}$ for $\mathrm{t} \leq \mathrm{t}_{\mathrm{KC}} / 2$.
21. Output loading is specified with $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ as in AC Test Loads.
22. $I_{\mathrm{cc}}$ is given with no output current. I $\mathrm{I}_{\mathrm{cc}}$ increases with greater output loading and faster cycle times.
23. "Device Deselected" means the device is in Power-Down mode as defined in the truth table. "Device Selected" means the device is active. 24. Typical values are measured at $3.3 \mathrm{~V}, 25^{\circ} \mathrm{C}$, and 20 ns cycle time.

## Thermal Resistance ${ }^{[15]}$

| Parameter | Description | Test Conditions | TQFP Typ. | Unit |
| :---: | :--- | :--- | :---: | :---: |
| $\Theta_{\mathrm{JA}}$ | Thermal Resistance (Junction to Ambient) | Still Air, soldered on a $4.25 \times 1.125$ inch, <br> 4-layer PCB | 25 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Theta_{\mathrm{JC}}$ | Thermal Resistance (Junction to Case) |  | 9 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## AC Test Loads and Waveforms


(a)

(b)

(c)

## Switching Characteristics Over the Operating Range ${ }^{[24]}$

| Parameter | Description |  | 225 MHz |  | 200 MHz |  | 166 MHz |  | 150 MHz |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |
| Clock |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{KC}}$ | Clock Cycle Time |  | 4.4 |  | 5.0 |  | 6.0 |  | 6.7 |  | ns |
| $\mathrm{t}_{\text {KH }}$ | Clock HIGH Time |  | 1.8 |  | 2.0 |  | 2.4 |  | 2.6 |  | ns |
| $t_{\text {KL }}$ | Clock LOW Time |  | 1.8 |  | 2.0 |  | 2.4 |  | 2.6 |  | ns |
| Output Times |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {KQ }}$ | Clock to Output Valid | $\mathrm{V}_{\text {CCQ }}=3.3 \mathrm{~V}$ |  | 2.8 |  | 3.1 |  | 3.5 |  | 3.5 | ns |
|  |  | $\mathrm{V}_{\mathrm{CCQ}}=2.5 \mathrm{~V}$ |  | 2.8 |  | 3.1 |  | 4.0 |  | 4.5 | ns |
| $\mathrm{t}_{\text {KQX }}$ | Clock to Output Invalid |  | 1.25 |  | 1.25 |  | 1.25 |  | 1.25 |  | ns |
| $\mathrm{t}_{\text {KQLZ }}$ | Clock to Output in Low-Z ${ }^{[15, ~ 20, ~ 26] ~}$ |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {KQHZ }}$ | Clock to Output in High-Z ${ }^{[15, ~ 20, ~ 26] ~}$ |  | 1.25 | 3.0 | 1.25 | 2.6 | 1.0 | 2.8 | 1.25 | 4.0 | ns |
| toea | OE to Output Valid ${ }^{[27]}$ | $\mathrm{V}_{\text {CCQ }}=3.3 \mathrm{~V}$ |  | 2.8 |  | 3.0 |  | 3.5 |  | 3.5 | ns |
|  |  | $\mathrm{V}_{\mathrm{CCQ}}=2.5 \mathrm{~V}$ |  | 2.8 |  | 3.0 |  | 4.0 |  | 4.5 | ns |
| toelz | OE to Output in Low-Z ${ }^{[15, ~ 20, ~ 26] ~}$ |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| toenz | OE to Output in High-Z ${ }^{[15, ~ 20, ~ 26] ~}$ |  |  | 2.8 |  | 3.0 |  | 3.5 |  | 3.5 | ns |
| Set-up Times |  |  |  |  |  |  |  |  |  |  |  |
| ts | Address, Controls, and Data $\mathrm{In}^{[28]}$ |  | 1.4 |  | 1.4 |  | 1.5 |  | 2.0 |  | ns |
| Hold Times |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{H}}$ | Address, Controls, and Data In ${ }^{[28]}$ |  | 0.4 |  | 0.4 |  | 0.5 |  | 0.5 |  | ns |

## Notes:

25. Test conditions as specified with the output loading as shown in part (a) of AC Test Loads unless otherwise noted.
26. At any given temperature and voltage condition, $\mathrm{t}_{\mathrm{KQHZ}}$ is less than $\mathrm{t}_{\mathrm{KQLZ}}$ and $\mathrm{t}_{\mathrm{OEHZ}}$ is less than $\mathrm{t}_{\mathrm{EELZ}}$.
27. $\overline{O E}$ is a "Don't Care" when a byte Write enable is sampled LOW.
28. This is a synchronous device. All synchronous inputs must meet specified set up and hold time, except for "Don't Care" as defined in the truth table.
29. $\overline{C E}$ active in this timing diagram means that all chip enables $\overline{C E}, C E_{2}$, and $\overline{C E}_{2}$ are active. $\overline{C E}_{2}$ is only available for TA package version.

## Switching Waveforms

Read Timing ${ }^{[29,30]}$


Note:
30. For the X 18 product, there are only $\overline{\mathrm{BWa}}$ and $\overline{\mathrm{BWb}}$ for byte Write control.

Switching Waveforms (continued)
Write Timing ${ }^{[29,30]}$


Switching Waveforms (continued)
Read/Write Timing ${ }^{[29,30]}$


## Switching Waveforms (continued)



Notes:
31. Device must be deselected when entering ZZ mode. See Cycle Descriptions Table for all possible signal conditions to deselect the device. 32. I/Os are in three-state when exiting ZZ sleep mode.

## Ordering Information

| $\begin{aligned} & \text { Speed } \\ & \text { (MHz) } \end{aligned}$ | Ordering Code | Package Name | Package Type | Operating Range |
| :---: | :---: | :---: | :---: | :---: |
| 225 | CY7C1360A-225AJC | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack | Commercial |
|  | CY7C1360A-225AC | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1360A-225BGC | BG119 | 119-Lead BGA ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
| 200 | CY7C1360A-200AJC | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1360A-200AC | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1360A-200BGC | BG119 | 119-Lead BGA ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
| 166 | CY7C1360A-166AJC | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1360A-166AC | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1360A-166BGC | BG119 | 119-Lead BGA ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
| 150 | CY7C1360A-150AJC | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1360A-150AC | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1360A-150BGC | BG119 | 119-Lead BGA ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
| 225 | CY7C1362A-225AJC | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack | Commercial |
|  | CY7C1362A-225AC | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1362A-225BGC | BG119 | 119-Lead BGA ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
| 200 | CY7C1362A-200AJC | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1362A-200AC | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1362A-200BGC | BG119 | 119-Lead BGA ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
| 166 | CY7C1362A-166AJC | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1362A-166AC | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1362A-166BGC | BG119 | 119-Lead BGA ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
| 150 | CY7C1362A-150AJC | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1362A-150AC | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1362A-150BGC | BG119 | 119-Lead BGA ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
| 200 | CY7C1360A-200AJI | A101 | 100 -Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack | Industrial |
|  | CY7C1360A-200AI | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1360A-200BGI | BG119 | 119-Lead BGA ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
| 166 | CY7C1360A-166AJI | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1360A-166AI | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1360A-166BGI | BG119 | 119-Lead BGA ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
| 150 | CY7C1360A-150AJI | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1360A-150AI | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1360A-150BGI | BG119 | 119-Lead BGA ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
| 200 | CY7C1362A-200AJI | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack | Industrial |
|  | CY7C1362A-200AI | A101 | 100-Lead $14 \times 20 \times 1.4$ mm Thin Quad Flat Pack |  |
|  | CY7C1362A-200BGI | BG119 | 119-Lead BGA ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
| 166 | CY7C1362A-166AJI | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1362A-166AI | A101 | 100-Lead $14 \times 20 \times 1.4$ mm Thin Quad Flat Pack |  |
|  | CY7C1362A-166BGI | BG119 | 119-Lead BGA ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
| 150 | CY7C1362A-150AJI | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1362A-150AI | A101 | 100-Lead $14 \times 20 \times 1.4 \mathrm{~mm}$ Thin Quad Flat Pack |  |
|  | CY7C1362A-150BGI | BG119 | 119-Lead BGA ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |

CY7C1360A CY7C1362A

## Package Diagrams

100-pin Thin Plastic Quad Flatpack (14 x $20 \times 1.4 \mathrm{~mm}$ ) A101


Package Diagrams (continued)
119-Lead BGA (14 x $22 \times 2.4$ ) BG119


Intel and Pentium are registered trademarks of Intel Corporation. All product and company names mentioned in this document are the trademarks of their respective holders.

| Document Title:CY7C1360A CY7C1362A 256K x 36/512K x 18 Synchronous Pipelined Burst SRAM |  |  |  |  |
| :---: | :---: | :---: | :---: | :--- |
| Document Number: 38-05258 |  |  |  |  |
| REV | ECN No. | Issue <br> Date | Orig. of <br> Change | Description of Change |
| ${ }^{* *}$ | 113846 | $05 / 22 / 02$ | GLC | Change from Spec.: 38-00990 to 38-05258 |
| ${ }^{*} \mathrm{~A}$ | 116062 | $05 / 28 / 02$ | BRI | Removed GVT part numbers from title and body of datasheet <br> Added note 19 (pg. 19) regarding V <br> CC |

