

# 256K (32K x 8) Static RAM

#### Features

- Temperature Ranges
  - Commercial: 0°C to 70°C
  - Industrial: –40°C to 85°C
  - -Automotive: -40°C to 125°C
- High speed: 55 ns and 70 ns
- Voltage range: 4.5V–5.5V operation
- Low active power (70 ns, LL version, Com'l and Ind'l) —275 mW (max.)
- Low standby power (70 ns, LL version, Com'l and Ind'l) — 28 μW (max.)
- Easy memory expansion with  $\overline{CE}$  and  $\overline{OE}$  features
- TTL-compatible inputs and outputs
- Automatic power-down when deselected
- CMOS for optimum speed/power
- Package available in a standard 450-mil-wide (300-mil body width) 28-lead narrow SOIC, 28-lead TSOP-1, 28-lead reverse TSOP-1, and 600-mil 28-lead PDIP packages

#### **Functional Description**<sup>[1]</sup>

The CY62256 is a high-performance CMOS static RAM organized as 32K words by 8 bits. Easy memory expansion is provided by an active LOW chip enable ( $\overline{CE}$ ) and active LOW output enable ( $\overline{OE}$ ) and three-state drivers. This device has an automatic power-down feature, reducing the power consumption by 99.9% when deselected.

An active LOW write enable signal ( $\overline{\text{WE}}$ ) controls the writing/reading operation of the memory. When CE and  $\overline{\text{WE}}$  inputs are both LOW, data on the eight data input/output pins ( $I/O_0$  through  $I/O_7$ ) is written into the memory location addressed by the address present on the address pins ( $A_0$  through  $A_{14}$ ). Reading the device is accomplished by selecting the device and enabling the outputs, CE and OE active LOW, while  $\overline{\text{WE}}$  remains inactive or HIGH. Under these conditions, the contents of the location addressed by the information on address pins are present on the eight data input/output pins.

The input/output pins remain in a high-impedance state unless the chip is selected, outputs are enabled, and write enable (WE) is HIGH.



#### Note:

1. For best practice recommendations, please refer to the Cypress application note "System Design Guidelines" on http://www.cypress.com.

Cypress Semiconductor Corporation • Document #: 38-05248 Rev. \*C

3901 North First Street
 San Jose
 CA 95134
 408-943-2600
 Revised June 25, 2004



## **Product Portfolio**

|           |               |      |                            |            |       | Power Dissipation          |    |                             |                                   |  |
|-----------|---------------|------|----------------------------|------------|-------|----------------------------|----|-----------------------------|-----------------------------------|--|
|           |               |      | V <sub>CC</sub> Range (\   | <b>V</b> ) | Speed | (mΔ) (μΔ)                  |    |                             | Standby, I <sub>SB2</sub><br>(µA) |  |
| Pr        | oduct         | Min. | <b>Typ.</b> <sup>[2]</sup> | Max.       | (ns)  | Typ. <sup>[2]</sup> Max. T |    | <b>Typ</b> . <sup>[2]</sup> | Max.                              |  |
| CY62256   | Commercial    | 4.5  | 5.0                        | 5.5        | 70    | 28                         | 55 | 1                           | 5                                 |  |
| CY62256L  | Com'l / Ind'l |      |                            |            | 55/70 | 25                         | 50 | 2                           | 50                                |  |
| CY62256LL | Commercial    |      |                            |            | 70    | 25                         | 50 | 0.1                         | 5                                 |  |
| CY62256LL | Industrial    |      |                            |            | 55/70 | 25                         | 50 | 0.1                         | 10                                |  |
| CY62256LL | Automotive    |      |                            |            | 55    | 25                         | 50 | 0.1                         | 15                                |  |

#### **Pin Configurations**

| Narrow SOIC<br>Top View        A5      1      28      V <sub>CC</sub> A6      2      27      WE        A7      3      26      A4        A8      4      25      A3        A9      5      24      A2        A10      6      23      A1 | DIP<br>Top View<br>A5 1 28 V <sub>CC</sub><br>A6 2 27 WE<br>A7 3 26 A4<br>A8 4 25 A3<br>A9 5 24 A2<br>A10 6 23 A1 | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                             | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$  |

### **Pin Definitions**

| Pin Number      | Туре          | Description                                                                                                                                                                              |
|-----------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1-10, 21, 23-26 | Input         | A <sub>0</sub> -A <sub>14</sub> . Address Inputs                                                                                                                                         |
| 11-13, 15-19,   | Input/Output  | I/O <sub>0</sub> -I/O <sub>7</sub> . Data lines. Used as input or output lines depending on operation                                                                                    |
| 27              | Input/Control | WE. When selected LOW, a WRITE is conducted. When selected HIGH, a READ is conducted                                                                                                     |
| 20              | Input/Control | CE. When LOW, selects the chip. When HIGH, deselects the chip                                                                                                                            |
| 22              | Input/Control | <b>OE</b> . Output Enable. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are three-stated, and act as input data pins |
| 14              | Ground        | GND. Ground for the device                                                                                                                                                               |
| 28              | Power Supply  | Vcc. Power supply for the device                                                                                                                                                         |

Notes:

2. Typical specifications are the mean values measured over a large sample size across normal production process variations and are taken at nominal conditions  $(T_A = 25^{\circ}C, V_{CC})$ . Parameters are guaranteed by design and characterization, and not 100% tested.



# CY62256

## **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature                                             | –65°C to +150°C                 |
|-----------------------------------------------------------------|---------------------------------|
| Ambient Temperature with<br>Power Applied                       | 55°C to +125°C                  |
| Supply Voltage to Ground Potential (Pin 28 to Pin 14)           | –0.5V to +7.0V                  |
| DC Voltage Applied to Outputs<br>in High-Z State <sup>[3]</sup> | –0.5V to V <sub>CC</sub> + 0.5V |
| DC Input Voltage <sup>[3]</sup>                                 | –0.5V to V <sub>CC</sub> + 0.5V |

#### Electrical Characteristics Over the Operating Range

| Output Current into Outputs (LOW)                          | 20 mA    |
|------------------------------------------------------------|----------|
| Static Discharge Voltage<br>(per MIL-STD-883, Method 3015) | > 2001V  |
| Latch-up Current                                           | > 200 mA |

#### **Operating Range**

| Range      | Ambient Temperature (T <sub>A</sub> ) <sup>[4]</sup> | V <sub>cc</sub> |
|------------|------------------------------------------------------|-----------------|
| Commercial | 0°C to +70°C                                         | $5V\pm10\%$     |
| Industrial | –40°C to +85°C                                       | $5V\pm10\%$     |
| Automotive | –40°C to +125°C                                      | $5V\pm10\%$     |

|                  |                                             |                                                                                |              | CY62256–55 |                     |                          | C    |                             |                          |      |
|------------------|---------------------------------------------|--------------------------------------------------------------------------------|--------------|------------|---------------------|--------------------------|------|-----------------------------|--------------------------|------|
| Parameter        | Description                                 | Test Conditions                                                                |              | Min.       | Typ. <sup>[2]</sup> | Max.                     | Min. | <b>Typ</b> . <sup>[2]</sup> | Max.                     | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage                         | V <sub>CC</sub> = Min., I <sub>OH</sub> = -1.0 m/                              | 4            | 2.4        |                     |                          | 2.4  |                             |                          | V    |
| V <sub>OL</sub>  | Output LOW Voltage                          | $V_{CC}$ = Min., $I_{OL}$ = 2.1 mA                                             |              |            |                     | 0.4                      |      |                             | 0.4                      | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                          |                                                                                |              | 2.2        |                     | V <sub>CC</sub><br>+0.5V | 2.2  |                             | V <sub>CC</sub><br>+0.5V | V    |
| V <sub>IL</sub>  | Input LOW Voltage                           |                                                                                |              | -0.5       |                     | 0.8                      | -0.5 |                             | 0.8                      | V    |
| I <sub>IX</sub>  | Input Leakage Current                       | $GND \leq V_I \leq V_{CC}$                                                     |              | -0.5       |                     | +0.5                     | -0.5 |                             | +0.5                     | μΑ   |
| I <sub>OZ</sub>  | Output Leakage Current                      | $GND \leq V_O \leq V_{CC}$ , Output Disabled                                   |              | -0.5       |                     | +0.5                     | -0.5 |                             | +0.5                     | μΑ   |
| ICC              | V <sub>CC</sub> Operating Supply<br>Current | $V_{CC}$ = Max., $I_{OUT}$ = 0 mA,<br>f = f <sub>MAX</sub> = 1/t <sub>RC</sub> |              |            | 28                  | 55                       |      | 28                          | 55                       | mA   |
|                  |                                             |                                                                                | L            |            | 25                  | 50                       |      | 25                          | 50                       | mA   |
|                  |                                             |                                                                                | LL           |            | 25                  | 50                       |      | 25                          | 50                       | mA   |
| I <sub>SB1</sub> | Automatic CE                                | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH}$ ,                                   |              |            | 0.5                 | 2                        |      | 0.5                         | 2                        | mA   |
|                  | Power-down Current—<br>TTL Inputs           | $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , f = $f_{MAX}$                     | L            |            | 0.4                 | 0.6                      |      | 0.4                         | 0.6                      | mA   |
|                  |                                             | IMAX                                                                           | LL           |            | 0.3                 | 0.5                      |      | 0.3                         | 0.5                      | mA   |
| I <sub>SB2</sub> | Automatic CE                                | Max. $V_{CC}$ , $\overline{CE} \ge V_{CC} - 0.3V$                              |              |            | 1                   | 5                        |      | 1                           | 5                        | mA   |
|                  | Power-down Current—<br>CMOS Inputs          | $V_{IN} \ge V_{CC} - 0.3V$ , or $V_{IN} \le 0.3V$ . f = 0                      | L            |            | 2                   | 50                       |      | 2                           | 50                       | μΑ   |
|                  |                                             | 0.00, 1 - 0                                                                    | LL           |            | 0.1                 | 5                        |      | 0.1                         | 5                        | μΑ   |
|                  |                                             |                                                                                | LL - Ind'l   |            | 0.1                 | 10                       |      | 0.1                         | 10                       | μΑ   |
|                  |                                             |                                                                                | LL -<br>Auto |            | 0.1                 | 15                       |      |                             |                          | μΑ   |

### Capacitance<sup>[5]</sup>

| Parameter        | Description        | Test Conditions                           | Max. | Unit |
|------------------|--------------------|-------------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_{A} = 25^{\circ}C, f = 1 \text{ MHz},$ | 6    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{\rm CC} = 5.0V$                       | 8    | pF   |

Notes:

V<sub>IL</sub> (min.) = -2.0V for pulse durations of less than 20 ns.
 T<sub>A</sub> is the "Instant-On" case temperature.
 Tested initially and after any design or process changes that may affect these parameters.



#### **Thermal Resistance**

| Description                                             | Test Conditions                                                           | Symbol        | DIP   | SOIC  | TSOP  | RTSOP | Unit |
|---------------------------------------------------------|---------------------------------------------------------------------------|---------------|-------|-------|-------|-------|------|
| [7]                                                     | Still Air, soldered on a 4.25 x 1.125 inch, 4-layer printed circuit board | $\Theta_{JA}$ | 75.61 | 76.56 | 93.89 | 93.89 | °C/W |
| Thermal Resistance<br>(Junction to Case) <sup>[5]</sup> |                                                                           | $\Theta^{JC}$ | 43.12 | 36.07 | 24.64 | 24.64 | °C/W |

#### AC Test Loads and Waveforms



#### **Data Retention Characteristics**

| Parameter                       | Description                          |            | Conditions <sup>[6]</sup>                            | Min.            | <b>Typ</b> . <sup>[2]</sup> | Max. | Unit |
|---------------------------------|--------------------------------------|------------|------------------------------------------------------|-----------------|-----------------------------|------|------|
| V <sub>DR</sub>                 | V <sub>CC</sub> for Data Retention   |            |                                                      | 2.0             |                             |      | V    |
| ICCDR                           | Data Retention Current               | L          | $V_{CC}$ = 3.0V, $\overline{CE} \ge V_{CC} - 0.3V$ , |                 | 2                           | 50   | μA   |
|                                 |                                      | LL         | $V_{IN} \ge V_{CC} - 0.3V$ , or $V_{IN} \le 0.3V$    |                 | 0.1                         | 5    | μA   |
|                                 |                                      | LL - Ind'l |                                                      |                 | 0.1                         | 10   | μA   |
|                                 |                                      | LL - Auto  |                                                      |                 | 0.1                         | 10   | μA   |
| t <sub>CDR</sub> <sup>[5]</sup> | Chip Deselect to Data Retention Time |            |                                                      | 0               |                             |      | ns   |
| t <sub>R</sub> <sup>[5]</sup>   | Operation Recovery Time              |            |                                                      | t <sub>RC</sub> |                             |      | ns   |

#### **Data Retention Waveform**



Notes:

6. No input may exceed V<sub>CC</sub> + 0.5V.



#### Switching Characteristics Over the Operating Range<sup>[7]</sup>

|                                |                                     | CY62 | CY62256–55 |      |      |      |
|--------------------------------|-------------------------------------|------|------------|------|------|------|
| Parameter                      | Description                         | Min. | Max.       | Min. | Max. | Unit |
| Read Cycle                     |                                     |      |            |      |      |      |
| t <sub>RC</sub>                | Read Cycle Time                     | 55   |            | 70   |      | ns   |
| t <sub>AA</sub>                | Address to Data Valid               |      | 55         |      | 70   | ns   |
| t <sub>OHA</sub>               | Data Hold from Address Change       | 5    |            | 5    |      | ns   |
| t <sub>ACE</sub>               | CE LOW to Data Valid                |      | 55         |      | 70   | ns   |
| t <sub>DOE</sub>               | OE LOW to Data Valid                |      | 25         |      | 35   | ns   |
| t <sub>LZOE</sub>              | OE LOW to Low-Z <sup>[8]</sup>      | 5    |            | 5    |      | ns   |
| t <sub>HZOE</sub>              | OE HIGH to High-Z <sup>[8, 9]</sup> |      | 20         |      | 25   | ns   |
| t <sub>LZCE</sub>              | CE LOW to Low-Z <sup>[8]</sup>      | 5    |            | 5    |      | ns   |
| t <sub>HZCE</sub>              | CE HIGH to High-Z <sup>[8, 9]</sup> |      | 20         |      | 25   | ns   |
| t <sub>PU</sub>                | CE LOW to Power-up                  | 0    |            | 0    |      | ns   |
| t <sub>PD</sub>                | CE HIGH to Power-down               |      | 55         |      | 70   | ns   |
| Write Cycle <sup>[10, 11</sup> | ]                                   |      | •          | •    |      | •    |
| t <sub>WC</sub>                | Write Cycle Time                    | 55   |            | 70   |      | ns   |
| t <sub>SCE</sub>               | CE LOW to Write End                 | 45   |            | 60   |      | ns   |
| t <sub>AW</sub>                | Address Set-up to Write End         | 45   |            | 60   |      | ns   |
| t <sub>HA</sub>                | Address Hold from Write End         | 0    |            | 0    |      | ns   |
| t <sub>SA</sub>                | Address Set-up to Write Start       | 0    |            | 0    |      | ns   |
| t <sub>PWE</sub>               | WE Pulse Width                      | 40   |            | 50   |      | ns   |
| t <sub>SD</sub>                | Data Set-up to Write End            | 25   |            | 30   |      | ns   |
| t <sub>HD</sub>                | Data Hold from Write End            | 0    |            | 0    |      | ns   |
| t <sub>HZWE</sub>              | WE LOW to High-Z <sup>[8, 9]</sup>  |      | 20         |      | 25   | ns   |
| t <sub>LZWE</sub>              | WE HIGH to Low-Z <sup>[8]</sup>     | 5    |            | 5    |      | ns   |

#### Switching Waveforms



#### Notes:

- 7. Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified

- Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified lo<sub>L</sub>/l<sub>OH</sub> and 100-pF load capacitance.
  At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.
  t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with C<sub>L</sub> = 5 pF as in (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage.
  The internal Write time of the memory is defined by the overlap of CE LOW and WE LOW. Both signals must be LOW to initiate a Write and either signal can terminate a Write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the Write.
  The minimum Write cycle time for Write cycle #3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>
- 12. <u>Device is continuously selected</u>.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ .
- 13. WE is HIGH for Read cycle.



CY62256

## Switching Waveforms (continued)



#### [10, 15, 16] Write Cycle No. 1 (WE Controlled)





#### Notes:

- Address valid prior to or coincident with CE transition LOW.
  Data I/O is high impedance if OE = V<sub>IH</sub>.
  If CE goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state.
  During this period, the I/Os are in output state and input signals should not be applied.



# Switching Waveforms (continued)





## **Typical DC and AC Characteristics**





# Typical DC and AC Characteristics (continued)





TYPICAL ACCESS TIME CHANGE



#### **Truth Table**

| CE | WE | OE | Inputs/Outputs | Mode                | Power                      |
|----|----|----|----------------|---------------------|----------------------------|
| Н  | Х  | Х  | High-Z         | Deselect/Power-down | Standby (I <sub>SB</sub> ) |
| L  | Н  | L  | Data Out       | Read                | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | Data In        | Write               | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | High-Z         | Output Disabled     | Active (I <sub>CC</sub> )  |

### **Ordering Information**

| Speed<br>(ns) | Ordering Code   | Package<br>Name | Package Type                               | Operating<br>Range |  |
|---------------|-----------------|-----------------|--------------------------------------------|--------------------|--|
| 55            | CY62256LL-55SNI | SN28            | 28-lead (300-Mil Narrow Body) Narrow SOIC  | Industrial         |  |
|               | CY62256LL-55ZI  | Z28             | 28-lead Thin Small Outline Package         |                    |  |
|               | CY62256LL-55SNE | SN28            | 28-lead (300-Mil Narrow Body) Narrow SOIC  | Automotive         |  |
|               | CY62256LL-55ZE  | Z28             | 28-lead Thin Small Outline Package         |                    |  |
|               | CY62256LL-55ZRE | ZR28            | 28-lead Reverse Thin Small Outline Package |                    |  |
| 70            | CY62256-70SNC   | SN28            | 28-lead (300-Mil Narrow Body) Narrow SOIC  | Commercial         |  |
|               | CY62256L-70SNC  |                 |                                            |                    |  |
|               | CY62256LL-70SNC |                 |                                            |                    |  |
|               | CY62256L-70SNI  |                 |                                            | Industrial         |  |
|               | CY62256LL-70SNI |                 |                                            |                    |  |
|               | CY62256LL-70ZC  | Z28             | 28-lead Thin Small Outline Package         | Commercial         |  |
|               | CY62256LL-70ZI  | Z28             |                                            | Industrial         |  |
|               | CY62256-70PC    | P15             | 28-lead (600-Mil) Molded DIP               | Commercial         |  |
|               | CY62256L-70PC   | P15             | 1                                          |                    |  |
|               | CY62256LL-70PC  | P15             |                                            |                    |  |
|               | CY62256LL-70ZRI | ZR28            | 28-lead Reverse Thin Small Outline Package | Industrial         |  |



Package Diagrams



51-85092-\*B



#### Package Diagrams (continued)

28-lead Thin Small Outline Package Type 1 (8 x 13.4 mm) Z28

NOTE: ORIENTATION ID MAY BE LOCATED EITHER AS SHOWN IN OPTION 1 OR OPTION 2



28-lead Reverse Type 1 Thin Small Outline Package (8 x 13.4 mm) ZR28



All product and company names mentioned in this document are the trademarks of their respective holders.

#### Document #: 38-05248 Rev. \*C

© Cypress Semiconductor Corporation, 2004. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Downloaded from Ecconis.com electronic Components full stributor



| Document Title: CY62256 256K (32K x 8) Static RAM<br>Document Number: 38-05248 |         |               |                    |                                                                                                               |  |  |
|--------------------------------------------------------------------------------|---------|---------------|--------------------|---------------------------------------------------------------------------------------------------------------|--|--|
| REV.                                                                           | ECN NO. | lssue<br>Date | Orig. of<br>Change | Description of Change                                                                                         |  |  |
| **                                                                             | 113454  | 03/06/02      | MGN                | Change from Spec number: 38-00455 to 38-05248<br>Remove obsolete parts from ordering info, standardize format |  |  |
| *A                                                                             | 115227  | 05/23/02      | GBI                | Changed SN Package Diagram                                                                                    |  |  |
| *В                                                                             | 116506  | 09/04/02      | GBI                | Added footnote 1.<br>Corrected package description in Ordering Information table                              |  |  |
| *C                                                                             | 238448  | See ECN       | AJU                | Added Automotive product information                                                                          |  |  |