

## LM6211

# Low Noise, RRO Operational Amplifier with CMOS Input and 24V Operation

# **General Description**

The LM6211 is a wide bandwidth, low noise op amp with a wide supply voltage range and a low input bias current. The LM6211 operates with a single supply voltage of 5V to 24V, is unity gain stable, has a ground-sensing CMOS input stage, and offers rail-to-rail output swing.

The LM6211 is designed to provide optimal performance in high voltage, low noise systems. The LM6211 has a unity gain bandwidth of 20 MHz and an input referred voltage noise density of 5.5 nV/  $\sqrt{\text{Hz}}$  at 10 kHz. The LM6211 achieves these specifications with a low supply current of only 1 mA. The LM6211 has a low input bias current of 2.3 pA, an output short circuit current of 25 mA and a slew rate of 5.6 V/us. The LM6211 also features a low commonmode input capacitance of 5.5 pF which makes it ideal for use in wide bandwidth and high gain circuits. The LM6211 is well suited for low noise applications that require an op amp with very low input bias currents and a large output voltage swing, like active loop-filters for wide-band PLLs. A low total harmonic distortion, 0.01% at 1 kHz with loads as high as  $600\Omega$ , also makes the LM6211 ideal for high fidelity audio and microphone amplifiers.

The LM6211 is available in the small SOT package, allowing the user to implement ultra-small and cost effective board lavouts.

#### **Features**

(Typical 24V supply unless otherwise noted)

| ■ Supply voltage range                 | 5V to 24V                     |
|----------------------------------------|-------------------------------|
| ■ Input referred voltage noise         | 5.5 nV/ √Hz                   |
| <ul><li>Unity gain bandwidth</li></ul> | 20 MHz                        |
| ■ 1/f corner frequency                 | 400 Hz                        |
| ■ Slew rate                            | 5.6 V/μs                      |
| ■ Supply current                       | 1.05 mA                       |
| ■ Low input capacitance                | 5.5 pF                        |
| ■ Temperature range                    | -40°C to 125°C                |
| ■ Total harmonic distortion            | $0.01\%$ @ 1 kHz, $600\Omega$ |
| ■ Output short circuit current         | 25 mA                         |
|                                        |                               |

# Applications

- PLL loop filters
- Low noise active filters
- Strain gauge amplifiers
- Low noise microphone amplifiers

# **Typical Application**





# **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

ESD Tolerance (Note 2)

Human Body Model 2000V Machine Model 200V V<sub>IN</sub> Differential  $\pm 0.3V$ Supply Voltage  $(V_S = V^+ - V^-)$ 25V

Voltage at Input/Output pins  $V^{+}$  +0.3V,  $V^{-}$  -0.3V Storage Temperature Range -65°C to +150°C

Soldering Information

Infrared or Convection (20 sec) Wave Soldering Lead Temp. (10 sec)

# Operating Ratings (Note 1)

Junction Temperature (Note 3)

-40°C to +125°C Temperature Range Supply Voltage  $(V_S = V^+ - V^-)$ 5V to 24V

+150°C

235°C

260°C

Package Thermal Resistance ( $\theta_{JA}$  (Note 3))

5-Pin SOT23 178°C/W

#### **5V Electrical Characteristics** (Note 4)

Unless otherwise specified, all limits are guaranteed for  $T_A = 25$  °C,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$ . **Boldface** limits apply at the temperature extremes.

| Symbol                     | Parameter                    | Conditions                                                                                                          | Min<br>(Note 6) | Typ      | Max<br>(Note 6)     | Units    |  |
|----------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------|----------|---------------------|----------|--|
| .,                         |                              |                                                                                                                     | (Note 6)        | (Note 5) | (Note 6)            |          |  |
| V <sub>OS</sub>            | Input Offset Voltage         | V <sub>CM</sub> = 0.5V                                                                                              |                 | 0.1      | ±2.5<br>±2.8        | mV       |  |
| TC V <sub>os</sub>         | Input Offset Average Drift   | V <sub>CM</sub> = 0.5V (Note 7)                                                                                     |                 | 2        |                     | μV/C     |  |
| I <sub>B</sub>             | Input Bias Current           | V <sub>CM</sub> = 0.5V (Notes 8, 9)                                                                                 |                 | 0.5      | 5                   | pA       |  |
|                            |                              |                                                                                                                     |                 |          | 10                  | nA       |  |
| los                        | Input Offset Current         | V <sub>CM</sub> = 0.5V                                                                                              |                 | 0.1      |                     | pA       |  |
| CMRR                       | Common Mode Rejection Ratio  | $ \begin{array}{l} 0 \ V \leq V_{CM} \leq 3V \\ \textbf{0.4} \ V \leq V_{CM} \leq \textbf{2.3} \ V \\ \end{array} $ | 83<br><b>70</b> | 98       |                     | dB       |  |
| PSRR                       | Power Supply Rejection Ratio | $V^{+} = 5V \text{ to } 24V, V_{CM} = 0.5V$                                                                         | 85<br><b>78</b> | 98       |                     | dB       |  |
|                            |                              | V <sup>+</sup> = 4.5V to 25V, V <sub>CM</sub> = 0.5V                                                                | 80              | 95       |                     |          |  |
| CMVR                       | Input Common-Mode Voltage    | CMRR ≥ 65 dB                                                                                                        | 0               |          | 3.3                 | V        |  |
|                            | Range                        | CMRR ≥ 60 dB                                                                                                        | 0               |          | 2.4                 | <u> </u> |  |
| A <sub>VOL</sub>           | Large Signal Voltage Gain    | $V_{O}$ = 0.35V to 4.65, $R_{L}$ = 2 k $\Omega$ to V <sup>+</sup> /2                                                | 82<br><b>80</b> | 110      |                     | - dB     |  |
|                            |                              | $V_{\rm O}$ = 0.25V to 4.75, $R_{\rm L}$ = 10 k $\Omega$ to V <sup>+</sup> /2                                       | 85<br><b>82</b> | 110      |                     |          |  |
| Vo                         | Output Swing High            | $R_L = 2 \text{ k}\Omega \text{ to } V^+/2$                                                                         |                 | 50       | 150<br><b>165</b>   |          |  |
|                            |                              | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$                                                                         |                 | 20       | 85<br><b>90</b>     | mV fror  |  |
|                            | Output Swing Low             | $R_L = 2 \text{ k}\Omega \text{ to } V^+/2$                                                                         |                 | 39       | 150<br><b>170</b>   | rail     |  |
|                            |                              | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$                                                                         |                 | 13       | 85<br><b>90</b>     |          |  |
| I <sub>OUT</sub>           | Output Short Circuit Current | Sourcing to V <sup>+</sup> /2<br>V <sub>ID</sub> = 100 mV (Note 10)                                                 | 13<br><b>10</b> | 16       |                     |          |  |
|                            |                              | Sinking to V <sup>+</sup> /2<br>$V_{ID} = -100 \text{ mV}$ (Note 10)                                                | 20              | 30       |                     | - mA     |  |
| I <sub>S</sub>             | Supply Current               | וויייייייייייייייייייייייייייייייייייי                                                                              |                 | 0.96     | 1.10<br><b>1.25</b> | mA       |  |
| SR                         | Slew Rate                    | A <sub>V</sub> = +1, 10% to 90% (Note 11)                                                                           |                 | 5.5      |                     | V/µs     |  |
| GBW Gain Bandwidth Product |                              |                                                                                                                     |                 | 17       |                     | MHz      |  |
| e <sub>n</sub>             | Input-Referred Voltage Noise | f = 10 kHz                                                                                                          |                 | 5.5      |                     |          |  |
|                            |                              | f = 1 kHz                                                                                                           |                 | 6.0      |                     | nV/√Hz   |  |
| i <sub>n</sub>             | Input-Referred Current Noise | f = 1 kHz                                                                                                           |                 | 0.01     |                     | pA/ √H:  |  |

# 5V Electrical Characteristics (Note 4) (Continued)

Unless otherwise specified, all limits are guaranteed for  $T_A = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$ . **Boldface** limits apply at the temperature extremes.

| Symbol | Parameter                 | Conditions                               | Min      | Тур      | Max      | Units |
|--------|---------------------------|------------------------------------------|----------|----------|----------|-------|
|        |                           |                                          | (Note 6) | (Note 5) | (Note 6) |       |
| THD    | Total Harmonic Distortion | $A_V = 2$ , $R_L = 600\Omega$ to $V^+/2$ |          | 0.01     |          | %     |

# 24V Electrical Characteristics (Note 4)

Unless otherwise specified, all limits are guaranteed for  $T_A = 25^{\circ}C$ ,  $V^+ = 24V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$ . **Boldface** limits apply at the temperature extremes.

| Symbol             | Parameter                          | Conditions                                                          | Min<br>(Note 6) | Typ<br>(Note 5) | Max<br>(Note 6)     | Units           |  |
|--------------------|------------------------------------|---------------------------------------------------------------------|-----------------|-----------------|---------------------|-----------------|--|
| V <sub>OS</sub>    | Input Offset Voltage               | V <sub>CM</sub> = 0.5V                                              |                 | 0.25            | ±2.7<br>±3.0        | mV              |  |
| TC V <sub>os</sub> | Input Offset Average Drift         | V <sub>CM</sub> = 0.5V (Note 7)                                     |                 | ±2              |                     | μV/C            |  |
| I <sub>B</sub>     | Input Bias Current                 | V <sub>CM</sub> = 0.5V (Notes 8, 9)                                 |                 | 2               | 25<br><b>10</b>     | рА<br><b>nA</b> |  |
| I <sub>os</sub>    | Input Offset Current               | V <sub>CM</sub> = 0.5V                                              |                 | 0.1             |                     | pА              |  |
| CMRR               | Common Mode Rejection<br>Ratio     | $0 \le V_{CM} \le 21V$<br>$0.4 \le V_{CM} \le 20V$                  | 85<br><b>70</b> | 105             |                     | dB              |  |
| PSRR               | Power Supply Rejection Ratio       | $V^{+} = 5V$ to 24V, $V_{CM} = 0.5V$                                | 85<br><b>78</b> | 98              |                     | dB              |  |
|                    |                                    | $V^{+} = 4.5V \text{ to } 25V, V_{CM} = 0.5V$                       | 80              | 98              |                     |                 |  |
| CMVR               | Input Common-Mode Voltage<br>Range | CMRR ≥ 65 dB<br>CMRR ≥ 60 dB                                        | 0<br><b>0</b>   |                 | 21.5<br><b>20.5</b> | V               |  |
| A <sub>VOL</sub>   | Large Signal Voltage Gain          | $V_O = 1.5V$ to 22.5V, $R_L = 2 \text{ k}\Omega$ to $V^+/2$         | 82<br><b>77</b> | 120             |                     | dB              |  |
|                    |                                    | $V_O$ = 1V to 23V, $R_L$ = 10 k $\Omega$ to V <sup>+</sup> /2       | 85<br><b>82</b> | 120             |                     | d B             |  |
| V <sub>O</sub>     | Output Swing High                  | $R_L = 2 \text{ k}\Omega \text{ to V}^+/2$                          |                 | 212             | 400<br><b>520</b>   |                 |  |
|                    |                                    | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$                         |                 | 48              | 150<br><b>165</b>   | mV from         |  |
|                    | Output Swing Low                   | $R_L = 2 k\Omega$ to V+/2                                           |                 | 150             | 350<br><b>420</b>   | rail            |  |
|                    |                                    | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$                         |                 | 38              | 150<br><b>170</b>   |                 |  |
| I <sub>OUT</sub>   | Output Short Circuit Current       | Sourcing to V <sup>+</sup> /2<br>V <sub>ID</sub> = 100 mV (Note 10) | 20<br><b>15</b> | 25              |                     | mA              |  |
|                    |                                    | Sinking to V <sup>+</sup> /2 $V_{ID} = -100 \text{ mV (Note 10)}$   | 30<br><b>20</b> | 38              |                     | IIIA            |  |
| l <sub>s</sub>     | Supply Current                     |                                                                     |                 | 1.05            | 1.25<br><b>1.40</b> | mA              |  |
| SR                 | Slew Rate                          | $A_V = +1, V_O = 18 V_{PP}$<br>10% to 90% (Note 11)                 |                 | 5.6             |                     | V/µs            |  |
| GBW                | Gain Bandwidth Product             |                                                                     |                 | 20              |                     | MHz             |  |
| e <sub>n</sub>     | Input-Referred Voltage Noise       | f = 10 kHz<br>f = 1 kHz                                             |                 | 5.5<br>6.0      |                     | nV/ √Hz         |  |
| i <sub>n</sub>     | Input-Referred Current Noise       | f = 1 kHz                                                           |                 | 0.01            |                     | pA/ √Hz         |  |
| THD                | Total Harmonic Distortion          | $A_V = 2$ , $R_L = 2 k\Omega$ to $V^+/2$                            |                 | 0.01            |                     | %               |  |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics Tables.

Note 2: Human Body Model is 1.5 k $\Omega$  in series with 100 pF. Machine Model is  $0\Omega$  in series with 200 pF.

Note 3: The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.

Note 4: Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device.

Note 5: Typical values represent the most likely parametric norm at the time of characterization.

Note 6: Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlations using the Statistical Quality Control (SQC) method.

Note 7: Offset voltage average drift is determined by dividing the change in VOS at the temperature extremes into the total temperature change.

Note 8: Positive current corresponds to current flowing into the device.

Note 9: Input bias current is guaranteed by design.

Note 10: The device is short circuit protected and can source or sink its limit currents continuously. However, care should be taken such that when the output is driving short circuit currents, the inputs do not see more than ±0.3V differential voltage.

Note 11: Slew rate is the average of the rising and falling slew rates.

# **Connection Diagram**



# **Ordering Information**

| Package       | Part Number | Package Marking | Transport Media        | NSC Drawing |  |
|---------------|-------------|-----------------|------------------------|-------------|--|
| 5-Pin SOT-23  | LM6211MF    | AT1A            | 1k Units Tape and Reel | MF05A       |  |
| 5-FIII 301-23 | LM6211MFX   | ATTA            | 3k Units Tape and Reel | IVIFUSA     |  |





#### ${ m V}_{ m OS}$ vs. Supply Voltage 8.0 0.6 0.4 0.2 Vos (mV) 0 -40°C -0.2 -0.4 -0.6 7 9 11 13 15 17 19 21 23 25 $V_{S}(V)$ 20120319

#### $\rm V_{OS}$ vs. $\rm V_{CM}$ V<sub>S</sub> = 5V 8.0 0.6 125°C 0.4 0.2 25°C Vos (mV) 0 -40°C -0.2 -0.4 -0.6 -0.8 -1 0.5 2 2.5 0 1.5 3 3.5 1 $V_{CM}(V)$ 20120320



#### Input Bias Current vs. V<sub>CM</sub>







20120351





#### Sourcing Current vs. Supply Voltage



#### Positive Output Swing vs. Supply Voltage



#### Input Bias Current vs. V<sub>CM</sub>



#### Sinking Current vs. Supply Voltage



#### Negative Output Swing vs. Supply Voltage



20120332

#### Positive Output Swing vs. Supply Voltage



#### Sourcing Current vs. Output Voltage



#### Sourcing Current vs. Output Voltage



#### Negative Output Swing vs. Supply Voltage



#### Sinking Current vs. Output Voltage



## Sinking Current vs. Output Voltage



#### Open Loop Gain and Phase with Capacitive Load



#### 20120309

#### Input Referred Voltage Noise vs. Frequency



THD+N vs. Output Amplitude



#### Open Loop Gain and Phase with Resistive Load



20120308

#### THD+N vs. Frequency



#### THD+N vs. Output Amplitude







#### **Small Signal Transient Response**



#### Phase Margin vs. Capacitive Load (Stability)



#### Overshoot and Undershoot vs. Capacitive Load



#### **Large Signal Transient Response**



#### Phase Margin vs. Capacitive Load (Stability)



## Closed Loop Output Impedance vs. Frequency



# -20 -20 -20 -40 -40 -80 -80 -100 -120 -120

1k 10k

100k

20120312

FREQUENCY (Hz)

PSRR vs. Frequency





# **Application Notes**

#### **ADVANTAGES OF THE LM6211**

#### High Supply Voltage, Low Power Operation

The LM6211 has performance guaranteed at supply voltages of 5V and 24V. The LM6211 is guaranteed to be operational at all supply voltages between 5V and 24V. In this large range of operation, the LM6211 draws a fairly constant supply current of 1 mA, while providing a wide bandwidth of 20 MHz. The wide operating range makes the LM6211 a versatile choice for a variety of applications ranging from portable instrumentation to industrial control systems

#### **Low Input Referred Noise**

The LM6211 has very low flatband input referred voltage noise, 5.5 nV/ $\sqrt{\text{Hz}}$ . The 1/f corner frequency, also very low, is about 400 Hz. The CMOS input stage allows for an extremely low input current (2 pA) and a very low input referred current noise (0.01 pA/ $\sqrt{\text{Hz}}$ ). This allows the LM6211 to maintain signal fidelity and makes it ideal for audio, wireless or sensor based applications.

#### Low Input Bias Current and High Input Impedance

The LM6211 has a CMOS input stage, which allows it to have very high input impedance, very small input bias currents (2 pA) and extremely low input referred current noise (0.01 pA/ $\sqrt{\text{Hz}}$ ). This level of performance is essential for op amps used in sensor applications, which deal with extremely low currents of the order of a few nanoamperes. In this case, the op amp is being driven by a sensor, which typically has a source impedance of tens of M $\Omega$ . This makes it essential for the op amp to have a much higher impedance.

#### **Low Input Capacitance**

The LM6211 has a comparatively small input capacitance for a high voltage CMOS design. Low input capacitance is very beneficial in terms of driving large feedback resistors, required for higher closed loop gain. Usually, high voltage CMOS input stages have a large input capacitance, which when used in a typical gain configuration, interacts with the feedback resistance to create an extra pole. The extra pole causes gain-peaking and can compromise the stability of the op amp. The LM6211 can, however, be used with larger resistors due to its smaller input capacitance, and hence provide more gain without compromising stability. This also makes the LM6211 ideal for wideband transimpedance amplifiers, which require a wide bandwidth, low input referred noise and low input capacitance.

#### **RRO, Ground Sensing and Current Limiting**

The LM6211 has a rail-to-rail output stage, which provides the maximum possible output dynamic range. This is especially important for applications requiring a large output swing, like wideband PLL synthesizers which need an active loop filter to drive a wide frequency range VCO. The input common mode range includes the negative supply rail which allows direct sensing at ground in a single supply operation. The LM6211 also has a short circuit protection circuit which limits the output current to about 25 mA sourcing and 38 mA sinking, and allows the LM6211 to drive short circuit loads indefinitely. However, while driving short circuit loads care

should be taken to prevent the inputs from seeing more than ±0.3V differential voltage, which is the absolute maximum differential input voltage.

#### **Small Size**

The small footprint of the LM6211 package saves space on printed circuit boards, and enables the design of smaller and more compact electronic products. Long traces between the signal source and the op amp make the signal path susceptible to noise. By using a physically smaller package, the LM6211 can be placed closer to the signal source, reducing noise pickup and enhancing signal integrity

#### STABILITY OF OP AMP CIRCUITS

#### Stability and Capacitive Loading

The LM6211 is designed to be unity gain stable for moderate capacitive loads, around 100 pF. That is, if connected in a unity gain buffer configuration, the LM6211 will resist oscillation unless the capacitive load is higher than about 100 pF. For higher capacitive loads, the phase margin of the op amp reduces significantly and it tends to oscillate. This is because an op amp cannot be designed to be stable for high capacitive loads without either sacrificing bandwidth or supplying higher current. Hence, for driving higher capacitive loads, the LM6211 needs to be externally compensated.



FIGURE 1. Gain vs. Frequency for an Op Amp

An op amp, ideally, has a dominant pole close to DC, which causes its gain to decay at the rate of 20 dB/decade with respect to frequency. If this rate of decay, also known as the rate of closure (ROC), remains at 20 dB/decade at the unity gain bandwidth of the op amp, the op amp is stable. If, however, a large capacitance is added to the output of the op amp, it combines with the output impedance of the op amp to create another pole in its frequency response before its unity gain frequency (*Figure 1*). This increases the ROC to 40 dB/decade and causes instability.

In such a case a number of techniques can be used to restore stability to the circuit. The idea behind all these schemes is to modify the frequency response such that it can be restored to a ROC of 20 dB/decade, which ensures stability.

# **Application Notes** (Continued)

#### In the Loop Compensation

Figure 2 illustrates a compensation technique, known as 'in the loop' compensation, that employs an RC feedback circuit within the feedback loop to stabilize a non-inverting amplifier configuration. A small series resistance,  $R_{\rm S}$ , is used to isolate the amplifier output from the load capacitance,  $C_{\rm L}$ , and a small capacitance,  $C_{\rm F}$ , is inserted across the feedback resistor to bypass  $C_{\rm L}$  at higher frequencies.



FIGURE 2. In the Loop Compensation

The values for  $R_S$  and  $C_F$  are decided by ensuring that the zero attributed to  $C_F$  lies at the same frequency as the pole attributed to  $C_L$ . This ensures that the effect of the second pole on the transfer function is compensated for by the presence of the zero, and that the ROC is maintained at 20 dB/decade. For the circuit shown in Figure 2 the values of  $R_S$  and  $C_F$  are given by Equation (1). Table 1 shows different values of  $R_S$  and  $C_F$  that need to be used for maintaining stability with different values of  $C_L$ , as well as the phase margins to be expected.  $R_F$  and  $R_{IN}$  are assumed to be 10  $k\Omega$ ,  $R_L$  is taken as 2  $k\Omega$ , while  $R_{OUT}$  is taken to be 60  $\Omega$ .

$$R_{S} = \frac{R_{OUT}R_{IN}}{R_{F}}$$

$$C_{F} = \left(\frac{R_{F} + 2R_{IN}}{RF^{2}}\right)C_{L}R_{OUT}$$
(1)

TABLE 1.

| C <sub>L</sub> (pF) | $R_{S}(\Omega)$ | C <sub>F</sub> (pF) | Phase Margin (°) |
|---------------------|-----------------|---------------------|------------------|
| 250                 | 60              | 4.5                 | 39.8             |
| 300                 | 60              | 5.4                 | 49.5             |
| 500                 | 60              | 9                   | 53.1             |

Although this methodology provides circuit stability for any load capacitance, it does so at the price of bandwidth. The closed loop bandwidth of the circuit is now limited by  $\rm R_{\rm S}$  and  $\rm C_{\rm F}.$ 

#### Compensation by External Resistor

In some applications it is essential to drive a capacitive load without sacrificing bandwidth. In such a case, in the loop compensation is not viable. A simpler scheme for compensation is shown in *Figure 3*. A resistor,  $R_{\rm ISO}$ , is placed in series between the load capacitance and the output. This introduces a zero in the circuit transfer function, which counteracts the effect of the pole formed by the load capacitance, and ensures stability.



FIGURE 3. Compensation By Isolation Resistor

The value of  $R_{\rm ISO}$  to be used should be decided depending on the size of  $C_L$  and the level of performance desired. Values ranging from  $5\Omega$  to  $50\Omega$  are usually sufficient to ensure stability. A larger value of  $R_{\rm ISO}$  will result in a system with lesser ringing and overshoot, but will also limit the output swing and the short circuit current of the circuit.

#### Stability and Input Capacitance

In certain applications, for example I-V conversion, transimpedance photodiode amplification and buffering the output of current-output DAC, capacitive loading at the input of the op amp can endanger stability. The capacitance of the source driving the op amp, the op amp input capacitance and the parasitic/wiring capacitance contribute to the loading of the input. This capacitance, C<sub>IN</sub>, interacts with the feedback network to introduce a peaking in the closed loop gain of the circuit, and hence causes instability.



FIGURE 4. Compensating for Input Capacitance

This peaking can be eliminated by adding a feedback capacitance,  $C_F$ , as shown in *Figure 4*. This introduces a zero in the feedback network, and hence a pole in the closed loop response, and thus maintains stability. An optimal value of  $C_F$  is given by *Equation (2)*. A simpler approach is to select  $C_F = (R_1/R_2)C_{IN}$  for a 90° phase margin. This approach, however, limits the bandwidth excessively.

# **Typical Applications**

#### **ACTIVE LOOP FILTER FOR PLLs**

A typical phase locked loop, or PLL, functions by creating a negative feedback loop in terms of the phase of a signal. A simple PLL consists of three main components: a phase detector, a loop filter and a voltage controlled oscillator (VCO). The phase detector compares the phase of the output of the PLL with that of a reference signal, and feeds the error signal into the loop filter, thus performing negative feedback. The loop filter performs the important function of averaging (or low-pass filtering) the error and providing the VCO with a DC voltage, which allows the VCO to modify its frequency such that the error is minimized. The performance of the loop filter affects a number of specifications of the PLL, like its frequency range, locking time and phase noise.

Since a loop filter is a very noise sensitive application, it is usually suggested that only passive components be used in its design. Any active devices, like discrete transistors or op amps, would add significantly to the noise of the circuit and would hence worsen the in-band phase noise of the PLL. But newer and faster PLLs, like National's LMX2430, have a power supply voltage of less than 3V, which limits the phase-detector output of the PLL. If a passive loop filter is used with such circuits, then the DC voltage that can be provided to the VCO is limited to couple of volts. This limits the range of frequencies for which the VCO, and hence the PLL, is functional. In certain applications requiring a wider operating range of frequencies for the PLL, like set-top boxes or base stations, this level of performance is not adequate and requires active amplification, hence the need for active loop filters.

An active loop filter typically consists of an op amp, which provides the gain, accompanied by a three or four pole RC filter. The non-inverting input of the op amp is biased to a fixed value, usually the mid-supply of the PLL, while a feedback network provides the gain as well as one, or two, poles for low pass filtering. *Figure 5* illustrates a typical active loop filter.



FIGURE 5. A Typical Active Loop Filter

Certain performance characteristics are essential for an op amp if it is to be used in a PLL loop filter. Low input referred voltage and current noise are essential, as they directly affect the noise of the filter and hence the phase noise of the PLL. Low input bias current is also important, as bias current affects the level of 'reference spurs', artifacts in the frequency spectrum of the PLL caused by mismatch or leakage at the output of the phase detector. A large input and output swing is beneficial in terms of increasing the flexibility in biasing the op amp. The op amp can then be biased such that the output range of the PLL is mapped efficiently onto the input range of the VCO.

With a CMOS input, ultra low input bias currents (2 pA) and low input referred voltage noise (5.5 nV/ $\sqrt{\text{Hz}}$ ), the LM6211 is an ideal op amp for using in a PLL active loop filter. The LM6211 has a ground sensing input stage, a rail-to-rail output stage, and an operating supply range of 5V - 24V, which makes it a versatile choice for the design of a wide variety of active loop filters.

Figure 7 shows the LM6211 used with the LMX2430 to create an RF frequency synthesizer. The LMX2430 detects the PLL output, compares it with its internal reference clock and outputs the phase error in terms of current spikes. The LM6211 is used to create a loop filter which averages the error and provides a DC voltage to the VCO. The VCO generates a sine wave at a frequency determined by the DC voltage at its input. This circuit can provide output signal frequencies as high as 2 GHz, much higher than a comparative passive loop filter. Compared to a similar passive loop filter, the LM6211 doesn't add significantly to the phase noise of the PLL, except at the edge of the loop bandwidth, as shown in Figure 6. A peaking of loop gain is expected, since the loop filter is deliberately designed to have a wide bandwidth and a low phase margin so as to minimize locking time.



FIGURE 6. Effect of LM6211 on Phase Noise of PLL



FIGURE 7. LM6211 in the Active Loop Filter for LMX2430

#### **ADC INPUT DRIVER**

A typical application for a high performance op amp is as an ADC driver, which delivers the analog signal obtained from sensors and actuators to ADCs for conversion to the digital domain and further processing. Important requirements in this application are a slew rate high enough to drive the ADC input and low input referred voltage and current noise. If an op amp is used with an ADC, it is critical that the op amp noise does not affect the dynamic range of the ADC. The LM6211, with low input referred voltage and current noise, provides a great solution for this application. For example, the LM6211 can be used to drive an ADS121021, a 12-bit ADC from National. If it provides a gain of 10 to a maximum input signal amplitude of 100 mV, for a bandwidth as wide as 100 kHz, the average noise seen at the input of the ADC is only 44.6  $\mu$ Vrms. Hence the dynamic range of the ADC,

measured in Effective Number of Bits or ENOB, is only reduced by 0.3 bits, despite amplifying the input signal by a gain of 10. Low input bias currents and high input impedance also help as they prevent the loading of the sensor and allow the measurement system to function over a large range.

Figure 8 shows a circuit for monitoring fluid pressure in a hydraulic system, in which the LM6211 is used to sense the error voltage from the pressure sensor. Two LM6211 amplifiers are used to make a difference amplifier which senses the error signal, amplifies it by a gain of 100, and delivers it to the ADC input. The ADC converts the error voltage into a pressure reading to be displayed and drives the DAC, which changes the voltage driving the resistance bridge sensor. This is used to control the gain of the pressure measurement circuit, such that the range of the sensor can be modified to obtain the best resolution possible.



FIGURE 8. Hydraulic Pressure Monitoring System

#### **DAC OUTPUT AMPLIFIER**

Op amps are often used to improve a DAC's output driving capability. High performance op amps are required as I-V converters at the outputs of high resolution current output DACs. Since most DACs operate with a single supply of 5V, a rail-to-rail output swing is essential for this application. A low offset voltage is also necessary to prevent offset errors in the waveform generated. Also, the output impedance of DACs is quite high, more than a few  $k\Omega$  in some cases, so it is also advisable for the op amp to have a low input bias current. An op amp with a high input impedance also prevents the loading of the DAC, and hence, avoids gain errors. The op amp should also have a slew rate which is fast enough to not affect the settling time of the DAC output.

The LM6211, with a CMOS input stage, ultra low input bias current, a wide bandwidth (20 MHz) and a rail-to-rail output swing for a supply voltage of 24V is an ideal op amp for such an application. *Figure 9* shows a typical circuit for this application. The op amp is usually expected to add another time constant to the system, which worsens the settling time, but the wide bandwidth of the LM6211 (20 MHz) allows the

system performance to improve without any significant degradation of the settling time.



FIGURE 9. DAC Driver Circuit

#### **AUDIO PREAMPLIFIER**

With low input referred voltage noise, low supply voltage and low supply current, and low harmonic distortion, the LM6211 is ideal for audio applications. Its wide unity gain bandwidth allows it to provide large gain over a wide frequency range and it can be used to design a preamplifier to drive a load of as low as  $600\Omega$  with less than 0.001% distortion. Two amplifier circuits are shown in Figure 10 and Figure 11. Figure 10 is an inverting amplifier, with a 10 k $\Omega$  feedback resistor,  $R_2$ , and a 1 k $\Omega$  input resistor,  $R_1$ , and hence provides a gain of -10. Figure 11 is a non-inverting amplifier, using the same values for R<sub>1</sub> and R<sub>2</sub>, and provides a gain of 11. In either of these circuits, the coupling capacitor C<sub>C1</sub> decides the lower frequency at which the circuit starts providing gain, while the feedback capacitor  $C_{\text{F}}$  decides the frequency at which the gain starts dropping off. Figure 12 shows the frequency response of the circuit in Figure 10 with different values of



FIGURE 10. Inverting Audio Amplifier



FIGURE 11. Non-Inverting Audio Preamplifier



FIGURE 12. Frequency Response of the Non-Inverting Preamplifier

#### TRANSIMPEDANCE AMPLIFIER

A transimpedance amplifier converts a small input current into a voltage. This current is usually generated by a photodiode. The transimpedance gain, measured as the ratio of the output voltage to the input current, is expected to be large and wide-band. Since the circuit deals with currents in the range of a few nA, low noise performance is essential. The LM6211, being a CMOS input op amp, provides a wide bandwidth and low noise performance while drawing very low input bias current, and is hence ideal for transimpedance applications.

A transimpedance amplifier is designed on the basis of the current source driving the input. A photodiode is a very common capacitive current source, which requires transimpedance gain for transforming its miniscule current into easily detectable voltages. The photodiode and amplifier's gain are selected with respect to the speed and accuracy required of the circuit. A faster circuit would require a photodiode with lesser capacitance and a faster amplifier. A more sensitive circuit would require a sensitive photodiode and a high gain. A typical transimpedance amplifier is shown in Figure 13. The output voltage of the amplifier is given by the equation  $V_{\rm OUT} = -I_{\rm IN}R_{\rm F}$ . Since the output swing of the amplifier is limited,  $R_{\rm F}$  should be selected such that all possible values of  $I_{\rm IN}$  can be detected.

The LM6211 has a large gain-bandwidth product (20 MHz), which enables high gains at wide bandwidths. A rail-to-rail output swing at 24V supply allows detection and amplification of a wide range of input currents. A CMOS input stage with negligible input current noise and low input voltage noise allows the LM6211 to provide high fidelity amplification for wide bandwidths. These properties make the LM6211 ideal for systems requiring wide-band transimpedance amplification.



FIGURE 13. Photodiode Transimpedance Amplifier

The following parameters are used to design a transimpedance amplifier: the amplifier gain-bandwidth product,  $A_{\text{O}}$ ; the amplifier input capacitance,  $C_{\text{CM}}$ ; the photodiode capacitance,  $C_{\text{D}}$ ; the transimpedance gain required,  $R_{\text{F}}$ ; and the amplifier output swing. Once a feasible  $R_{\text{F}}$  is selected using the amplifier output swing, these numbers can be used to design an amplifier with the desired transimpedance gain and a maximally flat frequency response. The input common-mode capacitance with respect to  $V_{\text{CM}}$  for the LM6211 is give in Figure 14.



FIGURE 14. Input Common-Mode Capacitance vs. V<sub>CM</sub>

An essential component for obtaining a maximally flat response is the feedback capacitor,  $C_{\text{F}}$ . The capacitance seen at the input of the amplifier,  $C_{\text{IN}}$ , combined with the feedback resistor, R<sub>F</sub>, generates a phase lag which causes gainpeaking and can destabilize the circuit. CIN is usually just the sum of  $C_D$  and  $C_{CM}$ . The feedback capacitor  $C_F$  creates a pole,  $f_{\mathsf{P}}$  in the noise gain of the circuit, which neutralizes the zero in the noise gain,  $f_Z$ , created by the combination of  $R_F$ and CIN. If properly positioned, the noise gain pole created by C<sub>F</sub> can ensure that the slope of the gain remains at 20 dB/decade till the unity gain frequency of the amplifier is reached, thus ensuring stability. As shown in Figure 16, fp is positioned such that it coincides with the point where the noise gain intersects the op amp's open loop gain. In this case, f<sub>P</sub> is also the overall 3 dB frequency of the transimpedance amplifier. The value of CF needed to make it so is given by Equation (2). A larger value of C<sub>E</sub> causes excessive reduction of bandwidth, while a smaller value fails to prevent gain peaking and maintain stability.

$$C_{F} = \frac{1 + \sqrt{1 + 4\pi R_{F}C_{IN}A_{0}}}{2\pi R_{F}A_{0}}$$
 (2)

Calculating  $C_F$  from *Equation (2)* can sometimes return unreasonably small values (<1 pF), especially for high speed applications. In these cases, it is often more practical to use the circuit shown in *Figure 15* in order to allow more reasonable values. In this circuit, the capacitance  $C_F$  is  $(1+R_B/R_A)$  times the effective feedback capacitance,  $C_F$ . A larger capacitor can now be used in this circuit to obtain a smaller effective capacitance.



FIGURE 15. Modifying C<sub>F</sub>

For example, if a  $C_F$  of 0.5 pF is needed, while only a 5 pF capacitor is available,  $R_B$  and  $R_A$  can be selected such that  $R_B/R_A = 9$ . This would convert a  $C_F$  of 5 pF into a  $C_F$  of 0.5 pF. This relationship holds as long as  $R_A << R_F$ 



FIGURE 16. Method for C<sub>F</sub> selection

#### **SENSOR INTERFACES**

The low input bias current and low input referred noise of the LM6211 make it ideal for sensor interfaces. These circuits are required to sense voltages of the order of a few  $\mu V$ , and currents amounting to less than a nA, and hence the op amp needs to have low voltage noise and low input bias current. Typical applications include infra-red (IR) thermometry, thermocouple amplifiers and pH electrode buffers. Figure 17 is an example of a typical circuit used for measuring IR radiation intensity, often used for estimating the temperature of an object from a distance. The IR sensor generates a voltage proportional to I, which is the intensity of the IR radiation falling on it. As shown in Figure 17, K is the constant of proportionality relating the voltage across the IR sensor (VIN) to the radiation intensity, I. The resistances  $R_A$  and  $R_B$  are selected to provide a high gain to amplify this voltage, while C<sub>F</sub> is added to filter out the high frequency noise.



FIGURE 17. IR Radiation Sensor

## Physical Dimensions inches (millimeters) unless otherwise noted



5-Pin SOT23 NS Package Number MF05A

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

For the most current product information visit us at www.national.com.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## BANNED SUBSTANCE COMPLIANCE

National Semiconductor manufactures products and uses packing materials that meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.

Leadfree products are RoHS compliant.



National Semiconductor Americas Customer Support Center

Email: new.feedback@nsc.com Tel: 1-800-272-9959

www.national.com

National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530 85 86

Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 69 9508 6208
English Tel: +44 (0) 870 24 0 2171
Français Tel: +33 (0) 1 41 91 8790

National Semiconductor
Asia Pacific Customer
Support Center
Email: ap.support@nsc.com

National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560