# 32K x 8 Bit Fast Static RAM

The MCM6206BA is a 262,144 bit static random access memory organized as 32,768 words of 8 bits. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption and provides for greater reliability.

This device meets JEDEC standards for functionality and pinout, and is available in plastic small—outline J—leaded packages.

- Single 5 V ± 10% Power Supply
- Fully Static No Clock or Timing Strobes Necessary
- Fast Access Times: 12/15/20/25 ns
- Equal Address and Chip Enable Access Times
- Output Enable (G) Feature for Increased System Flexibility and to Eliminate Bus Contention Problems
- Low Power Operation: 125 140 mA Maximum AC
- Fully TTL Compatible Three State Output

#### **BLOCK DIAGRAM**



# **MCM6206BA**





REV 1 10/9/96



#### **TRUTH TABLE** (X = Don't Care)

| E | G | W | Mode            | V <sub>CC</sub> Current             | Output           | Cycle       |
|---|---|---|-----------------|-------------------------------------|------------------|-------------|
| Н | Х | Х | Not Selected    | I <sub>SB1</sub> , I <sub>SB2</sub> | High-Z           | -           |
| L | Н | Н | Output Disabled | <sup>I</sup> CCA                    | High–Z           | _           |
| L | L | Н | Read            | <sup>I</sup> CCA                    | D <sub>out</sub> | Read Cycle  |
| L | Х | L | Write           | ICCA                                | High-Z           | Write Cycle |

#### **ABSOLUTE MAXIMUM RATINGS**

| Rating                                         | Symbol                             | Value                          | Unit |
|------------------------------------------------|------------------------------------|--------------------------------|------|
| Power Supply Voltage                           | Vcc                                | - 0.5 to + 7.0                 | V    |
| Voltage Relative to VSS For Any Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | - 0.5 to V <sub>CC</sub> + 0.5 | ٧    |
| Output Current                                 | l <sub>out</sub>                   | ± 20                           | mA   |
| Power Dissipation                              | PD                                 | 1.0                            | W    |
| Temperature Under Bias                         | T <sub>bias</sub>                  | - 10 to + 85                   | °C   |
| Operating Temperature                          | TA                                 | 0 to + 70                      | °C   |
| Storage Temperature—Plastic                    | T <sub>stg</sub>                   | – 55 to + 125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

This CMOS memory circuit has been designed to meet the dc and ac specifications shown in the tables, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow of at least 500 linear feet per minute is maintained.

### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> =  $5.0 \text{ V} \pm 10\%$ , T<sub>A</sub> = 0 to  $70^{\circ}$ C, Unless Otherwise Noted)

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol          | Min    | Тур | Max                     | Unit |
|------------------------------------------|-----------------|--------|-----|-------------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc             | 4.5    | 5.0 | 5.5                     | V    |
| Input High Voltage                       | VIH             | 2.2    | 1   | V <sub>CC</sub> + 0.3** | V    |
| Input Low Voltage                        | V <sub>IL</sub> | - 0.5* | _   | 0.8                     | V    |

<sup>\*</sup>  $V_{IL}$  (min) = -0.5 V dc;  $V_{IL}$  (min) = -2.0 V ac (pulse width  $\leq 20$  ns)

#### **DC CHARACTERISTICS**

| Parameter                                                                                                 | Symbol              | Min | Max | Unit |
|-----------------------------------------------------------------------------------------------------------|---------------------|-----|-----|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> = 0 to V <sub>CC</sub> )                               | l <sub>lkg(l)</sub> | _   | ± 1 | μΑ   |
| Output Leakage Current ( $\overline{E} = V_{IH}$ or $\overline{G} = V_{IH}$ , $V_{Out} = 0$ to $V_{CC}$ ) | l <sub>lkg(O)</sub> |     | ± 1 | μΑ   |
| Output High Voltage (I <sub>OH</sub> = - 4.0 mA)                                                          | Voн                 | 2.4 | _   | V    |
| Output Low Voltage (I <sub>OL</sub> = 8.0 mA)                                                             | VOL                 | _   | 0.4 | V    |

#### **POWER SUPPLY CURRENTS**

| Parameter                                                                                                                                   | Symbol           | - 12 | - 15 | - 20 | - 25 | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------|------|------|------|
| AC Active Supply Current ( $I_{out = 0 \text{ mA}}$ , $V_{CC} = Max$ , $f = f_{max}$ )                                                      | ICCA             | 140  | 135  | 130  | 125  | mA   |
| AC Standby Current (E = V <sub>IH</sub> , V <sub>CC</sub> = Max, f = f <sub>max</sub> )                                                     | I <sub>SB1</sub> | 40   | 35   | 35   | 30   | mA   |
| CMOS Standby Current (V $_{CC}$ = Max, f = 0 MHz, E $\geq$ V $_{CC}$ - 0.2 V V $_{in} \leq$ V $_{SS}$ + 0.2 V, or $\geq$ V $_{CC}$ - 0.2 V) | I <sub>SB2</sub> | 10   | 10   | 10   | 10   | mA   |

## CAPACITANCE (f = 1 MHz, dV = 3 V, TA = 25°C, Periodically sampled rather than 100% tested)

| Characteristic                          | Symbol           | Max | Unit |
|-----------------------------------------|------------------|-----|------|
| Address Input Capacitance               | C <sub>in</sub>  | 6   | pF   |
| Control Pin Input Capacitance (E, G, W) | C <sub>in</sub>  | 8   | pF   |
| I/O Capacitance                         | C <sub>I/O</sub> | 8   | pF   |

<sup>\*\*</sup>  $V_{IH}$  (max) =  $V_{CC}$  + 0.3 V dc;  $V_{IH}$  (max) =  $V_{CC}$  + 2.0 V ac (pulse width  $\leq$  20 ns)

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_A = 0 \text{ to} + 70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels 0 to 3.0 V                  | Output Load Figure 1a Unless Otherwise Noted    |
| Input Rise/Fall Time 5 ns                      |                                                 |

#### **READ CYCLE** (See Note 1)

|                                     |                     | -   | 12  | - 15 |     | - 20 |     | -:  | 25  |      |           |
|-------------------------------------|---------------------|-----|-----|------|-----|------|-----|-----|-----|------|-----------|
| Parameter                           | Symbol              | Min | Max | Min  | Max | Min  | Max | Min | Max | Unit | Note<br>s |
| Read Cycle Time                     | t <sub>AVAV</sub>   | 12  | _   | 15   | _   | 20   | _   | 25  | _   | ns   | 2         |
| Address Access Time                 | t <sub>AVQV</sub>   | _   | 12  | _    | 15  | _    | 20  | _   | 25  | ns   |           |
| Enable Access Time                  | t <sub>ELQV</sub>   | _   | 12  | _    | 15  | _    | 20  | _   | 25  | ns   | 3         |
| Output Enable Access Time           | tGLQV               | _   | 6   | _    | 8   | _    | 10  | _   | 12  | ns   |           |
| Output Hold from Address Change     | tAXQX               | 3   | _   | 3    | _   | 3    | _   | 3   | _   | ns   | 4,5,6     |
| Enable Low to Output Active         | t <sub>ELQX</sub>   | 4   | _   | 4    | _   | 4    | _   | 4   | _   | ns   | 4,5,6     |
| Enable High to Output High–Z        | <sup>t</sup> EHQZ   | _   | 7   | _    | 8   | _    | 9   | _   | 10  | ns   | 4,5,6     |
| Output Enable Low to Output Active  | tGLQX               | 0   | _   | 0    | _   | 0    | _   | 0   | _   | ns   | 4,5,6     |
| Output Enable High to Output High–Z | <sup>t</sup> GHQZ   | _   | 6   | _    | 7   | _    | 8   | _   | 10  | ns   | 4,5,6     |
| Power Up Time                       | <sup>t</sup> ELICCH | 0   | _   | 0    | _   | 0    | _   | 0   | _   | ns   |           |
| Power Down Time                     | <sup>t</sup> EHICCL | _   | 12  | _    | 15  | _    | 20  | _   | 25  | ns   |           |

#### NOTES:

- 1. W is high for read cycle.
- 2. All timings are referenced from the last valid address to the first transitioning address.
- 3. Addresses valid prior to or coincident with E going low.
- At any given voltage and temperature, t<sub>EHQZ</sub> (max) is less than t<sub>ELQX</sub> (min), and t<sub>GHQZ</sub> (max) is less than t<sub>GLQX</sub> (min), both for a given device and from device to device.
- 5. Transition is measured  $\pm 500$  mV from steady–state voltage with load of Figure 1b.
- 6. This parameter is sampled and not 100% tested.
- 7. Device is continuously selected (E =  $V_{IL}$ , G =  $V_{IL}$ ).



Figure 1. AC Test Loads

# TIMING LIMITS

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time. On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

MOTOROLA FAST SRAM MCM6206BA

# READ CYCLE 1 (See Note 7)



# READ CYCLE 2 (See Note 3)



MCM6206BA MOTOROLA FAST SRAM

# WRITE CYCLE 1 (W Controlled, See Notes 1 and 2)

|                               |                   | _   | 12  | -   | 15  | -:  | 20  | - : | 25  |      |       |
|-------------------------------|-------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|-------|
| Parameter                     | Symbol            | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes |
| Write Cycle Time              | tAVAV             | 12  | _   | 15  | _   | 20  | _   | 25  | _   | ns   | 3     |
| Address Setup Time            | tAVWL             | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   |       |
| Address Valid to End of Write | <sup>t</sup> AVWH | 10  | _   | 12  | _   | 15  | _   | 20  | _   | ns   |       |
| Write Pulse Width             | tWLWH,            | 10  | _   | 12  | _   | 15  | _   | 20  | _   | ns   |       |
| Write Pulse Width,<br>G High  | tWLWH,<br>tWLEH   | 10  | _   | 10  | _   | 12  | _   | 15  | _   | ns   | 4     |
| Data Valid to End of Write    | <sup>t</sup> DVWH | 6   | _   | 7   | _   | 8   | _   | 10  | _   | ns   |       |
| Data Hold Time                | tWHDX             | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   |       |
| Write Low to Output High–Z    | tWLQZ             | _   | 6   | _   | 7   | _   | 8   | _   | 10  | ns   | 5,6,7 |
| Write High to Output Active   | tWHQX             | 2   | _   | 2   | _   | 2   | _   | 2   | _   | ns   | 5,6,7 |
| Write Recovery Time           | tWHAX             | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   |       |

# NOTES:

- 1. A write occurs during the overlap of E low and W low.
- 2. If G goes low coincident with or after W goes low, the output will remain in a high impedance state.
- 3. All timings are referenced from the last valid address to the first transitioning address.
- 4. If  $G \geq V_{\mbox{\footnotesize{IH}}},$  the output will remain in a high impedance state.
- 5. At any given voltage and temperature, t<sub>WLQZ</sub> (max) is less than t<sub>WHQX</sub> (min), both for a given device and from device to device.
   6. Transition is measured ±500 mV from steady–state voltage with load of Figure 1b.
- 7. This parameter is sampled and not 100% tested.

# WRITE CYCLE 1 (W Controlled, See Notes 1 and 2)



MOTOROLA FAST SRAM **MCM6206BA** 

# WRITE CYCLE 2 (E Controlled, See Note 1)

|                               |                   | _   | 12  | _   | 15  | -:  | 20  | -:  | 25  |      |       |
|-------------------------------|-------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|-------|
| Parameter                     | Symbol            | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes |
| Write Cycle Time              | tAVAV             | 12  | _   | 15  | _   | 20  | _   | 25  | _   | ns   |       |
| Address Setup Time            | <sup>t</sup> AVEL | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   |       |
| Address Valid to End of Write | <sup>t</sup> AVEH | 10  | _   | 12  | _   | 15  | _   | 20  | _   | ns   |       |
| Enable to End of Write        | tELEH,<br>tELWH   | 9   | _   | 10  | _   | 12  | _   | 15  | _   | ns   | 3,4   |
| Data Valid to End of Write    | <sup>t</sup> DVEH | 6   | _   | 7   | _   | 8   | _   | 10  | _   | ns   |       |
| Data Hold Time                | tEHDX             | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   |       |
| Write Recovery Time           | <sup>t</sup> EHAX | 0   | _   | 0   |     | 0   | _   | 0   | _   | ns   |       |

#### NOTES:

- 1. A write occurs during the overlap of E low and W low.
- 2. All timings are referenced from the last valid address to the first transitioning address.
- 3. If <u>E</u> goes low coincident with or after W goes low, the output will remain in a high impedance state.
- 4. If E goes high coincident with or before W goes high, the output will remain in a high impedance state.

# WRITE CYCLE 2 (E Controlled, See Note 1)



# ORDERING INFORMATION (Order by Full Part Number)



# **PACKAGE DIMENSIONS**

CASE 810B-03 300 MIL SOJ 28 LEAD



#### NOTES:

- IOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. DIMENSION A & B DO NOT INCLUDE MOLD PROTRUSION MOLD PROTRUSION SHALL NOT EXCEED 0.15 (0.006) PER SIDE.

  3. CONTROLLING DIMENSION: INCH.

  4. DIM R TO BE DETERMINED AT DATUM -T-.

|     | INC   | HES   | MILLIN | METERS |
|-----|-------|-------|--------|--------|
| DIM | MIN   | MAX   | MIN    | MAX    |
| Α   | 0.720 | 0.730 | 18.29  | 18.54  |
| В   | 0.295 | 0.305 | 7.50   | 7.74   |
| С   | 0.128 | 0.148 | 3.26   | 3.75   |
| D   | 0.015 | 0.020 | 0.39   | 0.50   |
| Е   | 0.088 | 0.098 | 2.24   | 2.48   |
| F   | 0.026 | 0.032 | 0.67   | 0.81   |
| G   | 0.050 | BSC   | 1.27   | BSC    |
| Н   | _     | 0.020 | _      | 0.50   |
| K   | 0.035 | 0.045 | 0.89   | 1.14   |
| L   | 0.025 | BSC   | 0.64   | BSC    |
| М   | 0°    | 10°   | 0°     | 10°    |
| N   | 0.030 | 0.045 | 0.76   | 1.14   |
| Р   | 0.330 | 0.340 | 8.38   | 8.64   |
| R   | 0.260 | 0.270 | 6.60   | 6.86   |
| S   | 0.030 | 0.040 | 0.77   | 1.01   |

MOTOROLA FAST SRAM **MCM6206BA** 

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and importantly/Affirmative Action Employer.

# How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 or 602–303–5454

MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE 602-244-6609 INTERNET: http://Design-NET.com

JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–81–3521–8315

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298



MCM6206BA/D