# Revised October 2000

April 1988

### FAIRCHILD

SEMICONDUCTOR

### 74F521 8-Bit Identity Comparator

### **General Description**

The 74F521 is an expandable 8-bit comparator. It compares two words of up to eight bits each and provides a LOW output when the two words match bit for bit. The expansion input  $\overline{I}_{A=B}$  also serves as an active LOW enable input.

### **Features**

- Compares two 8-bit words in 6.5 ns typ
- Expandable to any word length
- 20-pin package

### **Ordering Code:**

| Order Number           | Package Number                                                                                                                                                                                                                                              | Package Description                                                       |  |  |  |  |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|--|--|
| 74F521SC               | M20B                                                                                                                                                                                                                                                        | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |  |  |  |  |
| 74F521SJ               | M20D                                                                                                                                                                                                                                                        | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide             |  |  |  |  |
| 74F521MSA              | MSA20                                                                                                                                                                                                                                                       | 20-Lead Shrink Small Outline Package (SSOP), EIAJ TYPE II, 5.3mm Wide     |  |  |  |  |
| 74F521PC               | N20A                                                                                                                                                                                                                                                        | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide     |  |  |  |  |
| Devices also available | 521PC N20A 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide   rices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. Specify by appending the suffix letter "X" to the ordering code. |                                                                           |  |  |  |  |

### **Logic Symbols**

### B<sub>4</sub> A<sub>4</sub> B<sub>3</sub> A<sub>3</sub> B<sub>2</sub> B<sub>1</sub> A<sub>1</sub> B<sub>0</sub> A<sub>0</sub> B<sub>7</sub> A7 B<sub>6</sub> Α5 A2 04= Ŷ IEEE/IEC COMP ⊳ 1P=Q - 0<sub>4=B</sub> B B<sub>2</sub> B3 Q B4 B<sub>5</sub> Br В-

### **Connection Diagram**



© 2000 Fairchild Semiconductor Corporation DS009545

## 74F521

### Unit Loading/Fan Out

| Pin Names                      | Description                            | U.L.     | Input I <sub>IH</sub> /I <sub>IL</sub>  |  |
|--------------------------------|----------------------------------------|----------|-----------------------------------------|--|
|                                | Description                            | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> |  |
| A <sub>0</sub> -A <sub>7</sub> | Word A Inputs                          | 1.0/1.0  | 20 µA/–0.6 mA                           |  |
| B <sub>0</sub> –B <sub>7</sub> | Word B Inputs                          | 1.0/1.0  | 20 µA/–0.6 mA                           |  |
| Ī <sub>A=B</sub>               | Expansion or Enable Input (Active LOW) | 1.0/1.0  | 20 µA/–0.6 mA                           |  |
| $\overline{O}_{A=B}$           | Identity Output (Active LOW)           | 50/33.3  | –1 mA/20 mA                             |  |

### Truth Table

| Ir                 | Output         |                    |  |
|--------------------|----------------|--------------------|--|
| Ī <sub>A = B</sub> | А, В           | O <sub>A = B</sub> |  |
| L                  | A = B (Note 1) | L                  |  |
| L                  | A ≠ B          | н                  |  |
| н                  | A = B (Note 1) | н                  |  |
| Н                  | A ≠ B          | Н                  |  |

H = HIGH Voltage Level L = LOW Voltage Level

**Note 1:**  $A_0 = B_0$ ,  $A_1 = B_1$ ,  $A_2 = B_2$ , etc.

### Logic Diagram



### Absolute Maximum Ratings(Note 2)

Storage Temperature Ambient Temperature under Bias Junction Temperature under Bias  $V_{CC}$  Pin Potential to Ground Pin Input Voltage (Note 3) Input Current (Note 3) Voltage Applied to Output in HIGH State (with  $V_{CC} = 0V$ ) Standard Output 3-STATE Output Current Applied to Output in LOW State (Max)

-65°C to +150°C -55°C to +125°C -55°C to +150°C -0.5V to +7.0V -0.5V to +7.0V -30 mA to +5.0 mA

-0.5V to V<sub>CC</sub>

-0.5V to +5.5V

twice the rated I<sub>OL</sub> (mA)

### Recommended Operating Conditions

Free Air Ambient Temperature Supply Voltage

0°C to +70°C +4.5V to +5.5V 74F521

Note 2: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 3: Either voltage limit or current limit is sufficient to protect inputs.

| Symbol           | Parameter                       | Min  | Тур | Max  | Units                   | V <sub>cc</sub> | Conditions                  |
|------------------|---------------------------------|------|-----|------|-------------------------|-----------------|-----------------------------|
| VIH              | Input HIGH Voltage              | 2.0  |     |      | V                       |                 | Recognized as a HIGH Signal |
| V <sub>IL</sub>  | Input LOW Voltage               |      |     | 0.8  | V                       |                 | Recognized as a LOW Signal  |
| V <sub>CD</sub>  | Input Clamp Diode Voltage       |      |     | -1.2 | V                       | Min             | $I_{IN} = -18 \text{ mA}$   |
| V <sub>OH</sub>  | Output HIGH 10% V <sub>CC</sub> | 2.5  |     |      | V                       | Min             | I <sub>OH</sub> = -1 mA     |
|                  | Voltage 5% V <sub>CC</sub>      | 2.7  |     |      | v                       | IVIIII          | $I_{OH} = -1 \text{ mA}$    |
| V <sub>OL</sub>  | Output LOW 10% V <sub>CC</sub>  |      |     | 0.5  | V                       | Ma              | 1 00 1                      |
|                  | Voltage                         |      |     | 0.5  | v                       | Min             | I <sub>OL</sub> = 20 mA     |
| I <sub>IH</sub>  | Input HIGH Current              |      |     | 5.0  | μA                      | Max             | V <sub>IN</sub> = 2.7V      |
| I <sub>BVI</sub> | Input HIGH Current              |      |     | 7.0  |                         | Maria           | V 70V                       |
|                  | Breakdown Test                  |      |     | 7.0  | μA                      | Max             | V <sub>IN</sub> = 7.0V      |
| I <sub>CEX</sub> | Output HIGH                     |      |     | 50   |                         | Max             | N N                         |
|                  | Leakage Current                 |      |     | 50   | μA                      |                 | $V_{OUT} = V_{CC}$          |
| V <sub>ID</sub>  | Input Leakage                   | 4.75 |     |      | V                       | 0.0             | I <sub>ID</sub> = 1.9 μA    |
|                  | 4.75                            |      | v   | 0.0  | All Other Pins Grounded |                 |                             |
| I <sub>OD</sub>  | Output Leakage                  |      |     | 0.75 |                         |                 | V <sub>IOD</sub> = 150 mV   |
|                  | Circuit Current                 |      |     | 3.75 | μA                      | 0.0             | All Other Pins Grounded     |
| IIL              | Input LOW Current               |      |     | -0.6 | mA                      | Max             | V <sub>IN</sub> = 0.5V      |
| I <sub>OS</sub>  | Output Short-Circuit Current    | -60  |     | -150 | mA                      | Max             | $V_{OUT} = 0V$              |
| ICCH             | Power Supply Current            |      | 21  | 32   | mA                      | Max             | V <sub>O</sub> = HIGH       |

3

### **DC Electrical Characteristics**

|                  |                                              | $T_{A} = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ |                   |      | $T_{A} = -55^{\circ}C \text{ to } +125^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ |      | $T_{A} = 0^{\circ}C \text{ to } +70^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ |      | Units |
|------------------|----------------------------------------------|-----------------------------------------------------------------|-------------------|------|-------------------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------|------|-------|
| Symbol           | Parameter                                    |                                                                 |                   |      |                                                                                           |      |                                                                                        |      |       |
|                  |                                              |                                                                 |                   |      |                                                                                           |      |                                                                                        |      |       |
|                  |                                              | t <sub>PLH</sub>                                                | Propagation Delay | 3.0  | 7.0                                                                                       | 10.0 | 3.0                                                                                    | 14.0 | 3.0   |
| t <sub>PHL</sub> | $A_n$ or $B_n$ to $\overline{O}_{A=B}$       | 4.5                                                             | 7.0               | 10.0 | 4.0                                                                                       | 15.0 | 4.0                                                                                    | 11.0 |       |
| t <sub>PLH</sub> | Propagation Delay                            | 3.0                                                             | 5.0               | 6.5  | 3.0                                                                                       | 8.5  | 3.0                                                                                    | 7.5  | ns    |
| t <sub>PHL</sub> | $\overline{I}_{A=B}$ to $\overline{O}_{A=B}$ | 3.5                                                             | 6.5               | 9.0  | 3.5                                                                                       | 13.5 | 3.5                                                                                    | 10.0 |       |

### Applications









www.fairchildsemi.com

5





www.fairchildsemi.com

7



www.fairchildsemi.com

8