





# SONET OC-48 Transceiver

## **Features**

- SONET OC-48 operation
- Bellcore and ITU jitter compliance
- 2.488 GBaud serial signaling rate
- Multiple selectable loopback or loop through modes
- Single 155.52 MHz reference clock
- Transmit FIFO for flexible data interface clocking
- 16-bit parallel-to-serial conversion in transmit path
- Serial-to-16-bit parallel conversion in receive path
- Synchronous parallel interface
  - □ LVPECL compliant
  - ☐ HSTL compliant
- Internal transmit and receive phase-locked loops (PLLs)
- Differential CML serial input
  - □ 50 mV input sensitivity
  - $\mbox{\ \ $\square$}$  100 $\Omega$  Internal termination and DC restoration
- Differential CML serial output
  - $\square$  Source matched for 50Ω transmission lines (100Ω differential transmission lines)
- Direct interface to standard fiber optic modules
- Less than 1.0W typical power
- 120-pin 14 mm × 14 mm TQFP
- Standby power saving mode for inactive loops
- 0.25µ BiCMOS technology
- Pb-free packages available

# **Functional Description**

The CYS25G0101DX SONET OC-48 Transceiver is a communications building block for high speed SONET data communications. It provides complete parallel-to-serial and serial-to-parallel conversion, clock generation, and clock and data recovery operations in a single chip optimized for full SONET compliance.

#### **Transmit Path**

New data is accepted at the 16-bit parallel transmit interface at a rate of 155.52 MHz. This data is passed to a small integrated FIFO to allow flexible transfer of data between the SONET processor and the transmit serializer. As each 16-bit word is read from the transmit FIFO, it is serialized and sent out to the high speed differential line driver at a rate of 2.488 Gbits/second.

#### **Receive Path**

As serial data is received at the differential line receiver, it is passed to a clock and data recovery (CDR) PLL that extracts a precision low jitter clock from the transitions in the data stream. This bit rate clock is used to sample the data stream and receive the data. Every 16-bit times, a new word is presented at the receive parallel interface along with a clock.

#### **Parallel Interface**

The parallel I/O interface supports high speed bus communications using HSTL signaling levels to minimize both power consumption and board landscape. The HSTL outputs are capable of driving unterminated transmission lines of less than 70 mm and terminated  $50\Omega$  transmission lines of more than twice that length.

The CYS25G0101DX Transceiver's parallel HSTL I/O can also be configured to operate at LVPECL signaling levels. This is done externally by changing  $\mathsf{V}_{\mathsf{DDQ}},\,\mathsf{V}_{\mathsf{REF}}$  and creating a simple circuit at the termination of the transceiver's parallel output interface.

Cypress Semiconductor Corporation
Document Number: 38-02009 Rev. \*K







# Clocking

The source clock for the transmit data path is selectable from either the recovered clock or an external BITS (Building Integrated Timing Source) reference clock. The low jitter of the CDR PLL allows loop timed operation of the transmit data path meeting all Bellcore and ITU jitter requirements.

Multiple loopback and loop through modes are available for both diagnostic and normal operation. For systems containing redundant SONET rings that are maintained in standby, the CYS25G0101DX may also be dynamically powered down to conserve system power.



Figure 1. CYS25G0101DX System Connections



## **Pin Configuration**

The pin configuration for 120-pin Thin Quad Flatpack follows. [1, 2]

Figure 2. 120-Pin Thin Quad Flatpack Pin Configuration



#### Notes

Document Number: 38-02009 Rev. \*K

No connect (NC) pins are left unconnected or floating. Connecting any of these pins to the positive or negative power supply causes improper operation or failure of the device.

Pins 113 and 119 are either no connect or VSSQ. Use VSSQ for compatibility with next generation of OC-48 SERDES devices. Pin 116 are either no connect or VCCQ. Use VCCQ for compatibility with next generation of OC-48 SERDES devices.



# **Pin Descriptions**

# CYS25G0101DX OC-48 SONET Transceiver

| Pin Name    | I/O Characteristics             | Signal Description                                                                                                                                                                                                                                                                                                                   |
|-------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transmit Pa | th Signals                      |                                                                                                                                                                                                                                                                                                                                      |
| TXD[15:0]   | HSTL inputs, sampled by TXCLKI↑ | <b>Parallel Transmit Data Inputs</b> . A 16-bit word, sampled by TXCLKI <sup>↑</sup> . TXD[15] is the most significant bit (the first bit transmitted).                                                                                                                                                                              |
| TXCLKI      | HSTL Clock input                | <b>Parallel Transmit Data Input Clock</b> . The TXCLKI is used to transfer the data into the input register of the serializer. The TXCLKI samples the data, TXD [15:0], on the rising edge of the clock cycle.                                                                                                                       |
| TXCLKO      | HSTL Clock output               | <b>Transmit Clock Output</b> . Divide by 16 of the selected transmit bit rate clock. It is used to coordinate byte wide transfers between upstream logic and the CYS25G0101DX.                                                                                                                                                       |
| $V_{REF}$   | Input Analog<br>Reference       | Reference Voltage for HSTL Parallel Input Bus. V <sub>DDQ</sub> /2. <sup>[3]</sup>                                                                                                                                                                                                                                                   |
| Receive Pat | h Signals                       |                                                                                                                                                                                                                                                                                                                                      |
| RXD[15:0]   | HSTL output, synchronous        | <b>Parallel Receive Data Output</b> . These outputs change following RXCLK↓. RXD[15] is the most significant bit of the output word and is received first on the serial interface.                                                                                                                                                   |
| RXCLK       | HSTL Clock output               | <b>Receive Clock Output</b> . Divide by 16 of the bit rate clock extracted from the received serial stream. RXD [15:0] is clocked out on the falling edge of the RXCLK.                                                                                                                                                              |
| CM_SER      | Analog                          | Common Mode Termination. Capacitor shunt to V <sub>SS</sub> for common mode noise.                                                                                                                                                                                                                                                   |
| RXCN1       | Analog                          | Receive Loop Filter Capacitor (Negative).                                                                                                                                                                                                                                                                                            |
| RXCN2       | Analog                          | Receive Loop Filter Capacitor (Negative).                                                                                                                                                                                                                                                                                            |
| RXCP1       | Analog                          | Receive Loop Filter Capacitor (Positive).                                                                                                                                                                                                                                                                                            |
| RXCP2       | Analog                          | Receive Loop Filter Capacitor (Positive).                                                                                                                                                                                                                                                                                            |
| Device Con  | trol and Status Signal          | S                                                                                                                                                                                                                                                                                                                                    |
| REFCLK±     | Differential LVPECL input       | <b>Reference Clock</b> . This clock input is used as the timing reference for the transmit and receive PLLs. A derivative of this input clock is used to clock the transmit parallel interface. The reference clock is internally biased enabling for an AC coupled clock signal.                                                    |
| LFI         | LVTTL output                    | <b>Line Fault Indicator</b> . When LOW, this signal indicates that the selected receive data stream is detected as invalid by either a LOW input on SD or by the receive VCO operated outside its specified limits.                                                                                                                  |
| RESET       | LVTTL input                     | Reset for all logic functions except the transmit FIFO.                                                                                                                                                                                                                                                                              |
| LOCKREF     | LVTTL input                     | <b>Receive PLL Lock to Reference</b> . When LOW, the receive PLL locks to REFCLK instead of the received serial data stream.                                                                                                                                                                                                         |
| SD          | LVTTL input                     | <b>Signal Detect</b> . When LOW, the receive PLL locks to REFCLK instead of the received serial data stream. The SD needs to be connected to an external optical module to indicate a loss of received optical power.                                                                                                                |
| FIFO_ERR    | LVTTL output                    | <b>Transmit FIFO Error</b> . When HIGH, the transmit FIFO has either under or overflowed. When this occurs, the FIFO's internal clearing mechanism clears the FIFO within nine clock cycles. In addition, FIFO_RST is activated at device power up to ensure that the in and out pointers of the FIFO are set to maximum separation. |
| FIFO_RST    | LVTTL input                     | <b>Transmit FIFO Reset.</b> When LOW, the in and out pointers of the transmit FIFO are set to maximum separation. FIFO_RST is activated at device power up to ensure that the in and out pointers of the FIFO are set to maximum separation. When the FIFO is reset, the output data is a 1010 pattern.                              |
| PWRDN       | LVTTL input                     | <b>Device Power Down</b> . When LOW, the logic and drivers are all disabled and placed into a standby condition where only minimal power is dissipated.                                                                                                                                                                              |

#### Note

Document Number: 38-02009 Rev. \*K Page 5 of 17

<sup>3.</sup>  $V_{REF}$  equals to  $(V_{CC} - 1.33V)$  if interfacing to a parallel LVPECL interface.



#### CYS25G0101DX OC-48 SONET Transceiver (continued)

| Pin Name         | I/O Characteristics     | Signal Description                                                                                                                                                                                                                                                                                                                                          |
|------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Loop Contro      | ol Signals              |                                                                                                                                                                                                                                                                                                                                                             |
| DIAGLOOP         | LVTTL input             | <b>Diagnostic Loopback Control</b> . When HIGH, transmit data is routed through the receive clock and data recovery. It is then presented at the RXD[15:0] outputs. When LOW, received serial data is routed through the receive clock and data recovery. It is then presented at the RXD[15:0] outputs.                                                    |
| LINELOOP         | LVTTL input             | <b>Line Loopback Control</b> . When HIGH, received serial data is looped back from receive to transmit after being reclocked by a recovered clock. When LINELOOP is LOW, the data passed to the OUT±line driver is controlled by LOOPA. When both LINELOOP and LOOPA are LOW, the data passed to the OUT± line driver is generated in the transmit shifter. |
| LOOPA            | LVTTL input             | <b>Analog Line Loopback</b> . When LINELOOP is LOW and LOOPA is HIGH, received serial data is looped back from receive input buffer to transmit output buffer but is not routed through the clock and data recovery PLL. When LOOPA is LOW, the data passed to the OUT± line driver is controlled by LINELOOP.                                              |
| LOOPTIME         | LVTTL input             | <b>Loop Time Mode</b> . When HIGH, the extracted receive bit clock replaces transmit bit clock. When LOW, the REFCLK input is multiplied by 16 to generate the transmit bit clock.                                                                                                                                                                          |
| Serial I/O       |                         |                                                                                                                                                                                                                                                                                                                                                             |
| OUT±             | Differential CML output | <b>Differential Serial Data Output</b> . This differential CML output (+3.3V referenced) is capable of driving terminated $50\Omega$ transmission lines or commercial fiber optic transmitter modules.                                                                                                                                                      |
| IN±              | Differential CML input  | <b>Differential Serial Data Input</b> . This differential input accepts the serial data stream for deserialization and clock extraction.                                                                                                                                                                                                                    |
| Power            |                         |                                                                                                                                                                                                                                                                                                                                                             |
| V <sub>CCN</sub> | Power                   | +3.3V supply (for digital and low speed IO functions)                                                                                                                                                                                                                                                                                                       |
| V <sub>SSN</sub> | Ground                  | Signal and power ground (for digital and low speed IO functions)                                                                                                                                                                                                                                                                                            |
| V <sub>CCQ</sub> | Power                   | +3.3V quiet power (for analog functions)                                                                                                                                                                                                                                                                                                                    |
| $V_{SSQ}$        | Ground                  | Quiet ground (for analog functions)                                                                                                                                                                                                                                                                                                                         |
| $V_{DDQ}$        | Power                   | +1.5V supply for HSTL outputs <sup>[4]</sup>                                                                                                                                                                                                                                                                                                                |

# CYS25G0101DX Operation

The CYS25G0101DX is a highly configurable device designed to support reliable transfer of large quantities of data using high speed serial links. It performs necessary clock and data recovery, clock generation, serial-to-parallel conversion, and parallel-to-serial conversion. CYS25G0101DX also provides various loopback functions.

### CYS25G0101DX Transmit Data Path

### Operating Modes

The transmit path of the CYS25G0101DX supports 16-bit wide data paths.

#### Phase Align Buffer

Data from the input register is passed to a phase align buffer (FIFO). This buffer is used to absorb clock phase differences between the transmit input clock and the internal character clock. Initialization of the phase align buffer takes place when the FIFO RST input is asserted LOW. When FIFO RST is returned

HIGH, the present input clock phase, relative to TXCLKO, is set. Once set, the input clock is allowed to skew in time up to half a character period in either direction relative to REFCLK (that is, ±180°). This time shift allows the delay path of the character clock (relative to REFLCK) to change due to operating voltage and temperature not affecting the desired operation. FIFO\_RST is an asynchronous input. FIFO\_ERR is the transmit FIFO Error indicator. When HIGH, the transmit FIFO has either under or overflowed. The FIFO is externally reset to clear the error indication; or if no action is taken, the internal clearing mechanism clears the FIFO in nine clock cycles. When the FIFO is being reset, the output data is 1010.

# Transmit PLL Clock Multiplier

The Transmit PLL Clock Multiplier accepts a 155.52 MHz external clock at the REFCLK input. It multiplies that clock by 16 to generate a bit rate clock for use by the transmit shifter. The operating serial signaling rate and allowable range of REFCLK frequencies is listed in Table 7 on page 11. The REFCLK phase noise limits to meet SONET compliancy are shown in Figure 6 on page 13. The REFCLK± input is a standard LVPECL input.

#### Note

Document Number: 38-02009 Rev. \*K Page 6 of 17

V<sub>DDQ</sub> equals V<sub>CC</sub> if interfacing to a parallel LVPECL interface.



#### Serializer

The parallel data from the phase align buffer is passed to the Serializer that converts the parallel data to serial data. It uses the bit rate clock generated by the Transmit PLL clock multiplier. TXD[15] is the most significant bit of the output word and is transmitted first on the serial interface.

### **Serial Output Driver**

The Serial Interface Output Driver makes use of high performance differential Current Mode Logic (CML) to provide a source matched driver for the transmission lines. This driver receives its data from the Transmit Shifters or the receive loopback data. The outputs have signal swings equivalent to that of standard LVPECL drivers and are capable of driving AC coupled optical modules or transmission lines.

#### CYS25G0101DX Receive Data Path

#### **Serial Line Receivers**

A differential line receiver, IN±, is available for accepting the input serial data stream. The serial line receiver inputs accommodate high wire interconnect and filtering losses or transmission line attenuation ( $V_{SE} \ge 25$  mV, or 50 mV peak-to-peak differential). It can be AC coupled to +3.3V or +5V powered fiber optic interface modules. The common mode tolerance of these line receivers accommodates a wide range of signal termination voltages.

#### Lock to Data Control

Line Receiver routed to the clock and data recovery PLL is monitored for:

- status of signal detect (SD) pin
- status of LOCKREF pin.

This status is presented on the Line Fault Indicator (LFI) output, that changes asynchronously in the cases in which SD or LOCKREF go from HIGH to LOW. Otherwise, it changes synchronously to the REFCLK.

## **Clock Data Recovery**

The extraction of a bit rate clock and recovery of data bits from received serial stream is performed by a Clock Data Recovery (CDR) block. The clock extraction function is performed by high performance embedded phase-locked loop (PLL) that tracks the frequency of the incoming bit stream and aligns the phase of the internal bit rate clock to the transitions in the selected serial data stream.

CDR accepts a character rate (bit rate \* 16) reference clock on the REFCLK input. This REFCLK input is used to ensure that the VCO (within the CDR) is operating at the correct frequency (rather than some harmonic of the bit rate), to improve PLL acquisition time and to limit unlocked frequency excursions of the CDR VCO when no data is present at the serial inputs.

Regardless of the type of signal present, the CDR attempts to recover a data stream from it. If the frequency of the recovered data stream is outside the limits set by the range controls, the CDR PLL tracks REFCLK instead of the data stream. When the frequency of the selected data stream returns to a valid frequency, the CDR PLL is allowed to track the received data stream. The frequency of REFCLK must be within ±100 ppm of

the frequency of the clock that drives the REFCLK signal of the remote transmitter to ensure a lock to the incoming data stream. For systems using multiple or redundant connections, the  $\overline{\text{LFI}}$  output can be used to select an alternate data stream. When an  $\overline{\text{LFI}}$  indication is detected, external logic toggles selection of the input device. When such a port switch takes place, it is necessary for the PLL to reacquire lock to the new serial stream.

#### **External Filter**

The CDR circuit uses external capacitors for the PLL filter. A 0.1  $_{\mu}F$  capacitor needs to be connected between RXCN1 and RXCP1. Similarly a 0.1  $_{\mu}F$  capacitor needs to be connected between RXCN2 and RXCP2. The recommended packages and dielectric material for these capacitors are 0805 X7R or 0603 X7R

#### Deserializer

The CDR circuit extracts bits from the serial data stream and clocks these bits into the Deserializer at the bit clock rate. The Deserializer converts serial data into parallel data. RXD[15] is the most significant bit of the output word and is received first on the serial interface.

#### **Loopback Timing Modes**

CYS25G0101DX supports various loopback modes, as described in the following sections.

Facility Loopback (Line Loopback with Retiming)

When the LINELOOP signal is set HIGH, the Facility Loopback mode is activated and the high speed serial receive data (IN±) is presented to the high speed transmit output (OUT±) after retiming. In Facility Loopback mode, the high speed receive data (IN±) is also converted to parallel data and presented to the low speed receive data output pins (RXD[15:0]). The receive recovered clock is also divided down and presented to the low-speed clock output (RXCLK).

Equipment Loopback (Diagnostic Loopback with Retiming)

When the DIAGLOOP signal is set HIGH, transmit data is looped back to the RX PLL, replacing IN±. Data is looped back from the parallel TX inputs to the parallel RX outputs. The data is looped back at the internal serial interface and goes through transmit shifter and the receive CDR. SD is ignored in this mode.

Line Loopback Mode (Non-retimed Data)

When the LOOPA signal is set HIGH, the RX serial data is directly buffered out to the transmit serial data. The data at the serial output is not retimed.

#### Loop Timing Mode

When the LOOPTIME signal is set HIGH, the TX PLL is bypassed and the receive bit rate clock is used for the transmit side shifter.

#### **Reset Modes**

<u>ALL logic</u> circuits in the <u>device</u> are reset using RESET and FIFO\_RST signals. When RESET is set <u>LOW</u>, all logic circuits except FIFO are internally reset. When FIFO\_RST is set LOW, the FIFO logic is reset.

Document Number: 38-02009 Rev. \*K Page 7 of 17



#### **Power Down Mode**

CYS25G0101DX provides a global power down signal  $\overline{PWRDN}$ . When LOW, this signal powers down the entire device to a minimal power dissipation state.  $\overline{RESET}$  and  $\overline{FIFO}$ \_RST signals should be asserted LOW along with  $\overline{PWRDN}$  signal to ensure low power dissipation.

#### LVPECL Compliance

The CYS25G0101DX HSTL parallel I/O can be configured to LVPECL compliance with slight termination modifications. On the transmit side of the transceiver, the TXD[15:0] and TXCLKI are made LVPECL compliant by setting  $V_{REF}$  (reference voltage of a LVPECL signal) to  $V_{CC}-1.33V.$  To emulate an LVPECL signal on the receiver side, set the VDDQ to 3.3V and the transmission lines needs to be terminated with the Thévenin equivalent of  $Z_0$  at LVPECL ref. The signal is then attenuated using a series resistor at the driver end of the line to reduce the 3.3V swing level to an LVPECL swing level (see Figure 10). This circuit needs to be used on all 16 RXD[15:0] pins, TXCLKO, and RXCLK. The voltage divider is calculated assuming the system is built with  $50\Omega$  transmission lines.

# **Maximum Ratings**

Table 1. DC Specifications—LVTTL

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

| device: eeer galdemiee die net teeted.                                          |
|---------------------------------------------------------------------------------|
| Storage Temperature $-65^{\circ}\mathrm{C}$ to $+150^{\circ}\mathrm{C}$         |
| Ambient Temperature with Power Applied −55 °C to +125 °C                        |
| $V_{CC}$ Supply Voltage to Ground Potential–0.5V to +4.2V                       |
| $V_{DDQ}SupplyVoltage$ to Ground Potential–0.5V to +4.2V                        |
| DC Voltage Applied to HSTL Outputs in High Z State0.5V to $V_{DDQ}$ + 0.5V      |
| DC Voltage Applied to Other Outputs in High Z State $-0.5$ V to $V_{CC}$ + 0.5V |
| Output Current into LVTTL Outputs (LOW)30 mA                                    |

| DC Input Voltage                                   | $-0.5$ V to $V_{CC} + 0.5$ V |
|----------------------------------------------------|------------------------------|
| Static Discharge Voltage(MIL-STD-883, Method 3015) | > 1100V                      |
| Latch up Current                                   | > 200 mA                     |

#### **Power Up Requirements**

Power supply sequencing is not required if you are configuring  $V_{DDQ}$ =3.3V and all power supplies pins are connected to the same 3.3V power supply.

Power supply sequencing is required if you are configuring  $V_{DDQ}$ =1.5V. Power is applied in the following sequence:  $V_{CC}$  (3.3) followed by  $V_{DDQ}$  (1.5). Power supply ramping may occur simultaneously as long as the  $V_{CC}/V_{DDQ}$  relationship is maintained.

# **Operating Range**

| Range      | Ambient<br>Temperature | V <sub>DDQ</sub>            | v <sub>cc</sub> |
|------------|------------------------|-----------------------------|-----------------|
| Commercial | 0°C to +70°C           | 1.4V to 1.6V <sup>[4]</sup> | 3.3V ± 10%      |
| Industrial | –40 °C to +85 °C       | 1.4V to 1.6V <sup>[4]</sup> | 3.3V ± 10%      |

| Parameter        | Description                  | Test Conditions                           | Min  | Max                   | Unit |
|------------------|------------------------------|-------------------------------------------|------|-----------------------|------|
| LVTTL Outpu      | ts                           |                                           | •    | •                     |      |
| V <sub>OHT</sub> | Output HIGH Voltage          | $V_{CC} = Min, I_{OH} = -10.0 \text{ mA}$ | 2.4  |                       | V    |
| V <sub>OLT</sub> | Output LOW Voltage           | $V_{CC}$ = Min, $I_{OL}$ = 10.0 mA        |      | 0.4                   | V    |
| I <sub>OS</sub>  | Output Short Circuit Current | V <sub>OUT</sub> = 0V                     | -20  | -90                   | mA   |
| LVTTL Inputs     |                              |                                           | •    | '                     |      |
| V <sub>IHT</sub> | Input HIGH Voltage           | Low = $2.1V$ , High = $V_{CC} + 0.5V$     | 2.1  | V <sub>CC</sub> - 0.3 | V    |
| V <sub>ILT</sub> | Input LOW Voltage            | Low = -3.0V, High = 0.8                   | -0.3 | 0.8                   | V    |
| I <sub>IHT</sub> | Input HIGH Current           | $V_{CC} = Max, V_{IN} = V_{CC}$           |      | 50                    | μΑ   |
| I <sub>ILT</sub> | Input LOW Current            | $V_{CC} = Max, V_{IN} = 0V$               |      | -50                   | μА   |
| Capacitance      |                              | •                                         | •    | •                     |      |
| C <sub>IN</sub>  | Input Capacitance            | $V_{CC} = Max$ , at $f = 1 MHz$           |      | 5                     | pF   |

Document Number: 38-02009 Rev. \*K Page 8 of 17



Table 2. DC Specifications—Power

| Parameter        | Description                 | Test Conditions | Тур | Max | Unit |
|------------------|-----------------------------|-----------------|-----|-----|------|
| Power            |                             |                 |     |     |      |
| I <sub>CC1</sub> | Active Power Supply Current |                 | 300 | 347 | mA   |
| I <sub>SB</sub>  | Standby Current             |                 |     | 5   | mA   |

Table 3. DC Specifications—Differential LVPECL Compatible Inputs (REFCLK)

The DC Specifications—Differential LVPECL Compatible Inputs (REFCLK) follow. [5]

| Parameter           | Description                | Test Conditions                          | Min                   | Max                    | Unit |
|---------------------|----------------------------|------------------------------------------|-----------------------|------------------------|------|
| V <sub>INSGLE</sub> | Input Single-ended Swing   |                                          | 200                   | 600                    | mV   |
| V <sub>DIFFE</sub>  | Input Differential Voltage |                                          | 400                   | 1200                   | mV   |
| V <sub>IEHH</sub>   | Highest Input HIGH Voltage |                                          | V <sub>CC</sub> – 1.2 | $V_{CC} - 0.3$         | V    |
| V <sub>IELL</sub>   | Lowest Input LOW Voltage   |                                          | V <sub>CC</sub> – 2.0 | V <sub>CC</sub> – 1.45 | V    |
| I <sub>IEH</sub>    | Input HIGH Current         | V <sub>IN</sub> = V <sub>IEHH</sub> Max. |                       | 750                    | μΑ   |
| I <sub>IEL</sub>    | Input LOW Current          | V <sub>IN</sub> = V <sub>IELL</sub> Min. | -200                  |                        | μΑ   |
| Capacitance         |                            | <u> </u>                                 | •                     |                        |      |
| C <sub>INE</sub>    | Input Capacitance          |                                          |                       | 4                      | pF   |

Table 4. DC Specifications—Differential CML

The DC Specifications—Differential CML follow. [5]

| Parameter           | Description                                      | Test Conditions        | Min                   | Max                    | Unit |
|---------------------|--------------------------------------------------|------------------------|-----------------------|------------------------|------|
| Transmitter (       | ML compatible Outputs                            | -                      | •                     |                        |      |
| V <sub>OHC</sub>    | Output HIGH Voltage (V <sub>CC</sub> Referenced) | 100Ω differential load | V <sub>CC</sub> - 0.5 | V <sub>CC</sub> – 0.15 | V    |
| V <sub>OLC</sub>    | Output LOW Voltage (V <sub>CC</sub> Referenced)  | 100Ω differential load | V <sub>CC</sub> – 1.2 | $V_{CC} - 0.7$         | V    |
| V <sub>DIFFOC</sub> | Output Differential Swing                        | 100Ω differential load | 560                   | 1600                   | mV   |
| V <sub>SGLCO</sub>  | Output Single-ended Voltage                      | 100Ω differential load | 280                   | 800                    | mV   |
| Receiver CM         | L compatible Inputs                              | <u>.</u>               |                       |                        |      |
| V <sub>INSGLC</sub> | Input Single-ended Swing                         |                        | 25                    | 1000                   | mV   |
| V <sub>DIFFC</sub>  | Input Differential Voltage                       |                        | 50                    | 2000                   | mV   |
| V <sub>ICHH</sub>   | Highest Input HIGH Voltage                       |                        |                       | V <sub>CC</sub>        | V    |
| V <sub>ICLL</sub>   | Lowest Input LOW Voltage                         |                        | 1.2                   |                        | V    |

Figure 3. Differential Waveform Definition



<sup>5.</sup> See Figure 3 for differential waveform definition.

Document Number: 38-02009 Rev. \*K Page 9 of 17



Table 5. DC Specifications—HSTL

| Parameter        | Description                  | Test Conditions                       | Min                     | Max                    | Unit |
|------------------|------------------------------|---------------------------------------|-------------------------|------------------------|------|
| HSTL Output      | ts                           | ·                                     |                         |                        |      |
| V <sub>OHH</sub> | Output HIGH Voltage          | $V_{CC} = min, I_{OH} = -4.0 mA$      | V <sub>DDQ</sub> - 0.4  |                        | V    |
| V <sub>OLH</sub> | Output LOW Voltage           | $V_{CC} = min, I_{OL} = 4.0 mA$       |                         | 0.4                    | V    |
| I <sub>OSH</sub> | Output Short Circuit Current | V <sub>OUT</sub> = 0V                 |                         | 100                    | mΑ   |
| HSTL Inputs      |                              | ·                                     |                         |                        |      |
| V <sub>IHH</sub> | Input HIGH Voltage           |                                       | V <sub>REF</sub> + 0.13 | $V_{DDQ} + 0.3$        | V    |
| V <sub>ILH</sub> | Input LOW Voltage            |                                       | -0.3                    | V <sub>REF</sub> - 0.1 | V    |
| I <sub>IHH</sub> | Input HIGH Current           | $V_{DDQ} = max, V_{IN} = V_{DDQ}$     |                         | 50                     | μА   |
| I <sub>ILH</sub> | Input LOW Current            | $V_{DDQ} = max, V_{IN} = 0V$          |                         | -40                    | μА   |
| Capacitance      |                              |                                       | <u> </u>                |                        |      |
| C <sub>INH</sub> | Input Capacitance            | $V_{\rm DDQ} = \max$ , at $f = 1$ MHz |                         | 5                      | pF   |

## **AC Waveforms**





## (a) LVTTL Input Test Waveform



(b) CML Input Test Waveform  $V_{\rm IEHH}$ 



(c) HSTL Input Test Waveform

## (d) LVPECL Input Test Waveform

# **AC Test Loads**



Document Number: 38-02009 Rev. \*K Page 10 of 17



# **AC Specifications**

Table 6. AC Specifications—Parallel Interface

| Parameter            | Description                                             | Min   | Max   | Unit |
|----------------------|---------------------------------------------------------|-------|-------|------|
| t <sub>TS</sub>      | TXCLKI Frequency (must be frequency coherent to REFCLK) | 154.5 | 156.5 | MHz  |
| t <sub>TXCLKI</sub>  | TXCLKI Period                                           | 6.38  | 6.47  | ns   |
| t <sub>TXCLKID</sub> | TXCLKI Duty Cycle                                       | 40    | 60    | %    |
| t <sub>TXCLKIR</sub> | TXCLKi Rise Time                                        | 0.3   | 1.5   | ns   |
| t <sub>TXCLKIF</sub> | TXCLKi Fall Time                                        | 0.3   | 1.5   | ns   |
| t <sub>TXDS</sub>    | Write Data Setup to ↑ of TXCLKI                         | 1.5   |       | ns   |
| t <sub>TXDH</sub>    | Write Data Hold from ↑ of TXCLKI                        | 0.5   |       | ns   |
| t <sub>TOS</sub>     | TXCLKO Frequency                                        | 154.5 | 156.5 | MHz  |
| t <sub>TXCLKO</sub>  | TXCLKO Period                                           | 6.38  | 6.47  | ns   |
| t <sub>TXCLKOD</sub> | TXCLKO Duty Cycle                                       | 43    | 57    | %    |
| t <sub>TXCLKOR</sub> | TXCLKO Rise Time                                        | 0.3   | 1.5   | ns   |
| t <sub>TXCLKOF</sub> | TXCLKO Fall Time                                        | 0.3   | 1.5   | ns   |
| t <sub>RS</sub>      | RXCLK Frequency                                         | 154.5 | 156.5 | MHz  |
| t <sub>RXCLK</sub>   | RXCLK Period                                            | 6.38  | 6.47  | ns   |
| t <sub>RXCLKD</sub>  | RXCLK Duty Cycle                                        | 43    | 57    | %    |
| t <sub>RXCLKR</sub>  | RXCLK Rise Time <sup>[6]</sup>                          | 0.3   | 1.5   | ns   |
| t <sub>RXCLKF</sub>  | RXCLK Fall Time <sup>[6]</sup>                          | 0.3   | 1.5   | ns   |
| t <sub>RXDS</sub>    | Recovered Data Setup with reference to ↑ of RXCLK       | 2.2   |       | ns   |
| t <sub>RXDH</sub>    | Recovered Data Hold with reference to ↑ of RXCLK        | 2.2   |       | ns   |
| t <sub>RXPD</sub>    | Valid Propagation Delay                                 | -1.0  | 1.0   | ns   |

# Table 7. AC Specifications—REFCLK

The AC Specifications—REFCLK follow. [7]

| Parameter         | Description                                                                    | Min   | Max   | Unit |
|-------------------|--------------------------------------------------------------------------------|-------|-------|------|
| t <sub>REF</sub>  | REFCLK Input Frequency                                                         | 154.5 | 156.5 | MHz  |
| t <sub>REFP</sub> | REFCLK Period                                                                  | 6.38  | 6.47  | ns   |
| t <sub>REFD</sub> | REFCLK Duty Cycle                                                              | 35    | 65    | %    |
| t <sub>REFT</sub> | REFCLK Frequency Tolerance — (relative to received serial data) <sup>[8]</sup> | -100  | +100  | ppm  |
| t <sub>REFR</sub> | REFCLK Rise Time                                                               | 0.3   | 1.5   | ns   |
| t <sub>REFF</sub> | REFCLK Fall Time                                                               | 0.3   | 1.5   | ns   |

## Table 8. AC Specifications-CML Serial Outputs

| Parameter         | Description                                       |    | Typical | Max | Unit |
|-------------------|---------------------------------------------------|----|---------|-----|------|
| t <sub>RISE</sub> | CML Output Rise Time (20–80%, 100Ω balanced load) | 60 |         | 170 | ps   |
| t <sub>FALL</sub> | CML Output Fall Time (80–20%, 100Ω balanced load) | 60 |         | 170 | ps   |

- 6. RXCLk rise time and fall times are measured at the 20 to 80 percentile region of the rising and falling edge of the clock signal.
  7. The 155.52 MHz Reference Clock Phase Noise Limits for the CYS25G0101DX are shown in Figure 6.
- 8.  $\pm 20$  ppm is required to meet the SONET output frequency specification.

Document Number: 38-02009 Rev. \*K Page 11 of 17



Table 9. Jitter Specifications

| Parameter             | Description                                                 | Min | Typical <sup>[10]</sup> | Max <sup>[10]</sup> | Unit |
|-----------------------|-------------------------------------------------------------|-----|-------------------------|---------------------|------|
| t <sub>TJ-TXPLL</sub> | Total Output Jitter for TX PLL (p-p) <sup>[9]</sup>         |     | 0.03                    | 0.04                | UI   |
|                       | Total Output Jitter for TX PLL (rms) <sup>[9, 11]</sup>     |     | 0.007                   | 0.008               | UI   |
| t <sub>TJ-RXPLL</sub> | Total Output Jitter for RX CDR PLL (p-p)[9]                 |     | 0.035                   | 0.05                | UI   |
|                       | Total Output Jitter for RX CDR PLL (rms) <sup>[9, 11]</sup> |     | 0.008                   | 0.01                | UI   |

## **Jitter Waveforms**

The Jitter Transfer Waveform of CYS25G0101DX follows. [12].

Figure 4. Jitter Transfer Waveform of CYS25G0101DX



The Jitter Tolerance Waveform of CYS25G0101DX follows. [12]

Figure 5. Jitter Tolerance Waveform of CYS25G0101DX



- 9. The RMS and P-to-P jitter values are measured using a 12 KHz to 20 MHz SONET filter.

  10. Typical values are measured at room temperature and the Max values are measured at 0°C.

  11. This device passes the Bellcore specification from -10°C to 85°C.
- 12. The bench jitter measurements are performed using an Agilent Omni bert SONET jitter tester.

Document Number: 38-02009 Rev. \*K Page 12 of 17





Figure 6. CYS25G0101DX Reference Clock Phase Noise Limits

# **Switching Waveforms**

## **Transmit Interface Timing**



**Receive Interface Timing** 

Document Number: 38-02009 Rev. \*K Page 13 of 17



# **Typical IO Terminations**

Figure 7. Serial Input Termination



Figure 8. Serial Output termination [13]



Figure 9. TXCLKO/ RXCLK Termination



Figure 10. RXD[15:0] Termination



Figure 11. LVPECL Compliant Output Termination



#### Note

Document Number: 38-02009 Rev. \*K Page 14 of 17

<sup>13.</sup> Serial output of CYS25G0101DX is source matched to  $50\Omega$  transmission lines ( $100\Omega$  differential transmission lines).



Figure 12. AC Coupled Clock Oscillator Termination



Figure 13. Clock Oscillator Termination





# **Ordering Information**

| Speed    | Ordering Code     | Package Name | Package Type         | Operating Range |
|----------|-------------------|--------------|----------------------|-----------------|
| Standard | CYS25G0101DX-ATC  | AT120        | 120-pin TQFP         | Commercial      |
| Standard | CYS25G0101DX-ATXC | AT120        | 120-pin Pb-Free TQFP | Commercial      |
| Standard | CYS25G0101DX-ATI  | AT120        | 120-pin TQFP         | Industrial      |
| Standard | CYS25G0101DX-ATXI | AT120        | 120-pin Pb-Free TQFP | Industrial      |

# **Package Diagram**

Figure 14. 120-Pin Thin Quad Flatpack (14  $\times$  14  $\times$  1.4 mm) with Heat Slug AT120



Document Number: 38-02009 Rev. \*K Page 16 of 17



# **Document History**

| REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|------|---------|------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| **   | 105847  | 03/22/01   | SZV                | Change from Specification number: 38-00894 to 38-02009.                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| *A   | 108024  | 06/20/01   | AMV                | Changed Marketing part number.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| *B   | 111834  | 12/18/01   | CGX                | Updated power specification in features and DC specifications section Changed pinout for compatibility with CYS25G0102DX in pin diagram descriptions. Verbiage added or changed for clarity in pin descriptions section. Changed input sensitivity in Receive Data Path section, page RXCLK rise time corrected to 0.3 nSec min CML and LVPECL input waveforms updated in test load and waveform section. Diagrams repl for clarity Figures 1-10. Added two Refclock diagrams Figures 9 and |  |
| *C   | 112712  | 02/06/02   | TME                | Updated temperature range, static discharge voltage, and max total R jitter.                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| *D   | 113791  | 04/24/02   | CGX                | Updated the single ended swing and differential swing voltage for Rece<br>CML compatible inputs. Created a separate table showing peak to peak<br>RMS jitter for both TX PLL and RX PLL.                                                                                                                                                                                                                                                                                                    |  |
| *E   | 115940  | 05/22/02   | TME                | Added Industrial temperature specification to pages 8, 11, and 15.                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| *F   | 117906  | 09/06/02   | CGX                | Added differential waveform definition. Added BGA pinout and package information. Changed LVTTL V <sub>IHT</sub> min from 2.0 to 2.1 volts.                                                                                                                                                                                                                                                                                                                                                 |  |
| *G   | 119267  | 10/17/02   | CGX                | Added phase noise limits data. Removed BGA pinout and package information. Removed references to CYS25G0102DX.                                                                                                                                                                                                                                                                                                                                                                              |  |
| *H   | 121019  | 11/06/02   | CGX                | Removed "Preliminary" from datasheet                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| *    | 122319  | 12/30/02   | RBI                | Added power up requirements to Maximum Ratings information                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| *J   | 124438  | 02/13/03   | WAI                | Revised power up requirements                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| *K   | 1309983 | 07/27/07   | IUS/SFV            | Added Pb-free logo Added Pb-free parts to the Ordering Information: CYS25G0101DX-ATXC, CYS25G0101DX-ATXI                                                                                                                                                                                                                                                                                                                                                                                    |  |

© Cypress Semiconductor Corporation, 2001 - 2007. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Eurthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 38-02009 Rev. \*K

Revised July 27, 2007

Page 17 of 17

PSoC Designer™, Programmable System-on-Chip™, and PSoC Express™ are trademarks and PSoC® is a registered trademark of Cypress Semiconductor Corp. All other trademarks or registered trademarks referenced herein are property of the respective corporations. Purchase of I<sup>2</sup>C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. All products and company names mentioned in this document may be the trademarks of their respective holders.